vi.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_ih.h"
  28. #include "amdgpu_uvd.h"
  29. #include "amdgpu_vce.h"
  30. #include "amdgpu_ucode.h"
  31. #include "atom.h"
  32. #include "amd_pcie.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "smu/smu_7_1_1_d.h"
  42. #include "smu/smu_7_1_1_sh_mask.h"
  43. #include "uvd/uvd_5_0_d.h"
  44. #include "uvd/uvd_5_0_sh_mask.h"
  45. #include "vce/vce_3_0_d.h"
  46. #include "vce/vce_3_0_sh_mask.h"
  47. #include "dce/dce_10_0_d.h"
  48. #include "dce/dce_10_0_sh_mask.h"
  49. #include "vid.h"
  50. #include "vi.h"
  51. #include "vi_dpm.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. #if defined(CONFIG_DRM_AMD_ACP)
  67. #include "amdgpu_acp.h"
  68. #endif
  69. #include "dce_virtual.h"
  70. #include "mxgpu_vi.h"
  71. /*
  72. * Indirect registers accessor
  73. */
  74. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  75. {
  76. unsigned long flags;
  77. u32 r;
  78. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  79. WREG32(mmPCIE_INDEX, reg);
  80. (void)RREG32(mmPCIE_INDEX);
  81. r = RREG32(mmPCIE_DATA);
  82. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  83. return r;
  84. }
  85. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  86. {
  87. unsigned long flags;
  88. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  89. WREG32(mmPCIE_INDEX, reg);
  90. (void)RREG32(mmPCIE_INDEX);
  91. WREG32(mmPCIE_DATA, v);
  92. (void)RREG32(mmPCIE_DATA);
  93. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  94. }
  95. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  96. {
  97. unsigned long flags;
  98. u32 r;
  99. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  100. WREG32(mmSMC_IND_INDEX_11, (reg));
  101. r = RREG32(mmSMC_IND_DATA_11);
  102. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  103. return r;
  104. }
  105. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  106. {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  109. WREG32(mmSMC_IND_INDEX_11, (reg));
  110. WREG32(mmSMC_IND_DATA_11, (v));
  111. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  112. }
  113. /* smu_8_0_d.h */
  114. #define mmMP0PUB_IND_INDEX 0x180
  115. #define mmMP0PUB_IND_DATA 0x181
  116. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. unsigned long flags;
  119. u32 r;
  120. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  121. WREG32(mmMP0PUB_IND_INDEX, (reg));
  122. r = RREG32(mmMP0PUB_IND_DATA);
  123. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  124. return r;
  125. }
  126. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. unsigned long flags;
  129. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  130. WREG32(mmMP0PUB_IND_INDEX, (reg));
  131. WREG32(mmMP0PUB_IND_DATA, (v));
  132. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  133. }
  134. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  135. {
  136. unsigned long flags;
  137. u32 r;
  138. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  139. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  140. r = RREG32(mmUVD_CTX_DATA);
  141. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  142. return r;
  143. }
  144. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  145. {
  146. unsigned long flags;
  147. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  148. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  149. WREG32(mmUVD_CTX_DATA, (v));
  150. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  151. }
  152. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  153. {
  154. unsigned long flags;
  155. u32 r;
  156. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  157. WREG32(mmDIDT_IND_INDEX, (reg));
  158. r = RREG32(mmDIDT_IND_DATA);
  159. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  160. return r;
  161. }
  162. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  163. {
  164. unsigned long flags;
  165. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  166. WREG32(mmDIDT_IND_INDEX, (reg));
  167. WREG32(mmDIDT_IND_DATA, (v));
  168. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  169. }
  170. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  171. {
  172. unsigned long flags;
  173. u32 r;
  174. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  175. WREG32(mmGC_CAC_IND_INDEX, (reg));
  176. r = RREG32(mmGC_CAC_IND_DATA);
  177. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  178. return r;
  179. }
  180. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  181. {
  182. unsigned long flags;
  183. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  184. WREG32(mmGC_CAC_IND_INDEX, (reg));
  185. WREG32(mmGC_CAC_IND_DATA, (v));
  186. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  187. }
  188. static const u32 tonga_mgcg_cgcg_init[] =
  189. {
  190. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  191. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  192. mmPCIE_DATA, 0x000f0000, 0x00000000,
  193. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  194. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  195. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  196. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  197. };
  198. static const u32 fiji_mgcg_cgcg_init[] =
  199. {
  200. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  201. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  202. mmPCIE_DATA, 0x000f0000, 0x00000000,
  203. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  204. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  205. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  206. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  207. };
  208. static const u32 iceland_mgcg_cgcg_init[] =
  209. {
  210. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  211. mmPCIE_DATA, 0x000f0000, 0x00000000,
  212. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  213. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  214. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  215. };
  216. static const u32 cz_mgcg_cgcg_init[] =
  217. {
  218. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  219. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  220. mmPCIE_DATA, 0x000f0000, 0x00000000,
  221. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  222. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  223. };
  224. static const u32 stoney_mgcg_cgcg_init[] =
  225. {
  226. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  227. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  228. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  229. };
  230. static void vi_init_golden_registers(struct amdgpu_device *adev)
  231. {
  232. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  233. mutex_lock(&adev->grbm_idx_mutex);
  234. if (amdgpu_sriov_vf(adev)) {
  235. xgpu_vi_init_golden_registers(adev);
  236. mutex_unlock(&adev->grbm_idx_mutex);
  237. return;
  238. }
  239. switch (adev->asic_type) {
  240. case CHIP_TOPAZ:
  241. amdgpu_program_register_sequence(adev,
  242. iceland_mgcg_cgcg_init,
  243. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  244. break;
  245. case CHIP_FIJI:
  246. amdgpu_program_register_sequence(adev,
  247. fiji_mgcg_cgcg_init,
  248. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  249. break;
  250. case CHIP_TONGA:
  251. amdgpu_program_register_sequence(adev,
  252. tonga_mgcg_cgcg_init,
  253. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  254. break;
  255. case CHIP_CARRIZO:
  256. amdgpu_program_register_sequence(adev,
  257. cz_mgcg_cgcg_init,
  258. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  259. break;
  260. case CHIP_STONEY:
  261. amdgpu_program_register_sequence(adev,
  262. stoney_mgcg_cgcg_init,
  263. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  264. break;
  265. case CHIP_POLARIS11:
  266. case CHIP_POLARIS10:
  267. case CHIP_POLARIS12:
  268. default:
  269. break;
  270. }
  271. mutex_unlock(&adev->grbm_idx_mutex);
  272. }
  273. /**
  274. * vi_get_xclk - get the xclk
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Returns the reference clock used by the gfx engine
  279. * (VI).
  280. */
  281. static u32 vi_get_xclk(struct amdgpu_device *adev)
  282. {
  283. u32 reference_clock = adev->clock.spll.reference_freq;
  284. u32 tmp;
  285. if (adev->flags & AMD_IS_APU)
  286. return reference_clock;
  287. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  288. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  289. return 1000;
  290. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  291. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  292. return reference_clock / 4;
  293. return reference_clock;
  294. }
  295. /**
  296. * vi_srbm_select - select specific register instances
  297. *
  298. * @adev: amdgpu_device pointer
  299. * @me: selected ME (micro engine)
  300. * @pipe: pipe
  301. * @queue: queue
  302. * @vmid: VMID
  303. *
  304. * Switches the currently active registers instances. Some
  305. * registers are instanced per VMID, others are instanced per
  306. * me/pipe/queue combination.
  307. */
  308. void vi_srbm_select(struct amdgpu_device *adev,
  309. u32 me, u32 pipe, u32 queue, u32 vmid)
  310. {
  311. u32 srbm_gfx_cntl = 0;
  312. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  316. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  317. }
  318. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  319. {
  320. /* todo */
  321. }
  322. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  323. {
  324. u32 bus_cntl;
  325. u32 d1vga_control = 0;
  326. u32 d2vga_control = 0;
  327. u32 vga_render_control = 0;
  328. u32 rom_cntl;
  329. bool r;
  330. bus_cntl = RREG32(mmBUS_CNTL);
  331. if (adev->mode_info.num_crtc) {
  332. d1vga_control = RREG32(mmD1VGA_CONTROL);
  333. d2vga_control = RREG32(mmD2VGA_CONTROL);
  334. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  335. }
  336. rom_cntl = RREG32_SMC(ixROM_CNTL);
  337. /* enable the rom */
  338. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  339. if (adev->mode_info.num_crtc) {
  340. /* Disable VGA mode */
  341. WREG32(mmD1VGA_CONTROL,
  342. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  343. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  344. WREG32(mmD2VGA_CONTROL,
  345. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  346. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  347. WREG32(mmVGA_RENDER_CONTROL,
  348. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  349. }
  350. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  351. r = amdgpu_read_bios(adev);
  352. /* restore regs */
  353. WREG32(mmBUS_CNTL, bus_cntl);
  354. if (adev->mode_info.num_crtc) {
  355. WREG32(mmD1VGA_CONTROL, d1vga_control);
  356. WREG32(mmD2VGA_CONTROL, d2vga_control);
  357. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  358. }
  359. WREG32_SMC(ixROM_CNTL, rom_cntl);
  360. return r;
  361. }
  362. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  363. u8 *bios, u32 length_bytes)
  364. {
  365. u32 *dw_ptr;
  366. unsigned long flags;
  367. u32 i, length_dw;
  368. if (bios == NULL)
  369. return false;
  370. if (length_bytes == 0)
  371. return false;
  372. /* APU vbios image is part of sbios image */
  373. if (adev->flags & AMD_IS_APU)
  374. return false;
  375. dw_ptr = (u32 *)bios;
  376. length_dw = ALIGN(length_bytes, 4) / 4;
  377. /* take the smc lock since we are using the smc index */
  378. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  379. /* set rom index to 0 */
  380. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  381. WREG32(mmSMC_IND_DATA_11, 0);
  382. /* set index to data for continous read */
  383. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  384. for (i = 0; i < length_dw; i++)
  385. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  386. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  387. return true;
  388. }
  389. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  390. {
  391. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  392. /* bit0: 0 means pf and 1 means vf */
  393. /* bit31: 0 means disable IOV and 1 means enable */
  394. if (reg & 1)
  395. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  396. if (reg & 0x80000000)
  397. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  398. if (reg == 0) {
  399. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  400. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  401. }
  402. }
  403. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  404. {mmGRBM_STATUS},
  405. {mmGRBM_STATUS2},
  406. {mmGRBM_STATUS_SE0},
  407. {mmGRBM_STATUS_SE1},
  408. {mmGRBM_STATUS_SE2},
  409. {mmGRBM_STATUS_SE3},
  410. {mmSRBM_STATUS},
  411. {mmSRBM_STATUS2},
  412. {mmSRBM_STATUS3},
  413. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET},
  414. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET},
  415. {mmCP_STAT},
  416. {mmCP_STALLED_STAT1},
  417. {mmCP_STALLED_STAT2},
  418. {mmCP_STALLED_STAT3},
  419. {mmCP_CPF_BUSY_STAT},
  420. {mmCP_CPF_STALLED_STAT1},
  421. {mmCP_CPF_STATUS},
  422. {mmCP_CPC_BUSY_STAT},
  423. {mmCP_CPC_STALLED_STAT1},
  424. {mmCP_CPC_STATUS},
  425. {mmGB_ADDR_CONFIG},
  426. {mmMC_ARB_RAMCFG},
  427. {mmGB_TILE_MODE0},
  428. {mmGB_TILE_MODE1},
  429. {mmGB_TILE_MODE2},
  430. {mmGB_TILE_MODE3},
  431. {mmGB_TILE_MODE4},
  432. {mmGB_TILE_MODE5},
  433. {mmGB_TILE_MODE6},
  434. {mmGB_TILE_MODE7},
  435. {mmGB_TILE_MODE8},
  436. {mmGB_TILE_MODE9},
  437. {mmGB_TILE_MODE10},
  438. {mmGB_TILE_MODE11},
  439. {mmGB_TILE_MODE12},
  440. {mmGB_TILE_MODE13},
  441. {mmGB_TILE_MODE14},
  442. {mmGB_TILE_MODE15},
  443. {mmGB_TILE_MODE16},
  444. {mmGB_TILE_MODE17},
  445. {mmGB_TILE_MODE18},
  446. {mmGB_TILE_MODE19},
  447. {mmGB_TILE_MODE20},
  448. {mmGB_TILE_MODE21},
  449. {mmGB_TILE_MODE22},
  450. {mmGB_TILE_MODE23},
  451. {mmGB_TILE_MODE24},
  452. {mmGB_TILE_MODE25},
  453. {mmGB_TILE_MODE26},
  454. {mmGB_TILE_MODE27},
  455. {mmGB_TILE_MODE28},
  456. {mmGB_TILE_MODE29},
  457. {mmGB_TILE_MODE30},
  458. {mmGB_TILE_MODE31},
  459. {mmGB_MACROTILE_MODE0},
  460. {mmGB_MACROTILE_MODE1},
  461. {mmGB_MACROTILE_MODE2},
  462. {mmGB_MACROTILE_MODE3},
  463. {mmGB_MACROTILE_MODE4},
  464. {mmGB_MACROTILE_MODE5},
  465. {mmGB_MACROTILE_MODE6},
  466. {mmGB_MACROTILE_MODE7},
  467. {mmGB_MACROTILE_MODE8},
  468. {mmGB_MACROTILE_MODE9},
  469. {mmGB_MACROTILE_MODE10},
  470. {mmGB_MACROTILE_MODE11},
  471. {mmGB_MACROTILE_MODE12},
  472. {mmGB_MACROTILE_MODE13},
  473. {mmGB_MACROTILE_MODE14},
  474. {mmGB_MACROTILE_MODE15},
  475. {mmCC_RB_BACKEND_DISABLE, true},
  476. {mmGC_USER_RB_BACKEND_DISABLE, true},
  477. {mmGB_BACKEND_MAP, false},
  478. {mmPA_SC_RASTER_CONFIG, true},
  479. {mmPA_SC_RASTER_CONFIG_1, true},
  480. };
  481. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  482. bool indexed, u32 se_num,
  483. u32 sh_num, u32 reg_offset)
  484. {
  485. if (indexed) {
  486. uint32_t val;
  487. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  488. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  489. switch (reg_offset) {
  490. case mmCC_RB_BACKEND_DISABLE:
  491. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  492. case mmGC_USER_RB_BACKEND_DISABLE:
  493. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  494. case mmPA_SC_RASTER_CONFIG:
  495. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  496. case mmPA_SC_RASTER_CONFIG_1:
  497. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  498. }
  499. mutex_lock(&adev->grbm_idx_mutex);
  500. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  501. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  502. val = RREG32(reg_offset);
  503. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  504. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  505. mutex_unlock(&adev->grbm_idx_mutex);
  506. return val;
  507. } else {
  508. unsigned idx;
  509. switch (reg_offset) {
  510. case mmGB_ADDR_CONFIG:
  511. return adev->gfx.config.gb_addr_config;
  512. case mmMC_ARB_RAMCFG:
  513. return adev->gfx.config.mc_arb_ramcfg;
  514. case mmGB_TILE_MODE0:
  515. case mmGB_TILE_MODE1:
  516. case mmGB_TILE_MODE2:
  517. case mmGB_TILE_MODE3:
  518. case mmGB_TILE_MODE4:
  519. case mmGB_TILE_MODE5:
  520. case mmGB_TILE_MODE6:
  521. case mmGB_TILE_MODE7:
  522. case mmGB_TILE_MODE8:
  523. case mmGB_TILE_MODE9:
  524. case mmGB_TILE_MODE10:
  525. case mmGB_TILE_MODE11:
  526. case mmGB_TILE_MODE12:
  527. case mmGB_TILE_MODE13:
  528. case mmGB_TILE_MODE14:
  529. case mmGB_TILE_MODE15:
  530. case mmGB_TILE_MODE16:
  531. case mmGB_TILE_MODE17:
  532. case mmGB_TILE_MODE18:
  533. case mmGB_TILE_MODE19:
  534. case mmGB_TILE_MODE20:
  535. case mmGB_TILE_MODE21:
  536. case mmGB_TILE_MODE22:
  537. case mmGB_TILE_MODE23:
  538. case mmGB_TILE_MODE24:
  539. case mmGB_TILE_MODE25:
  540. case mmGB_TILE_MODE26:
  541. case mmGB_TILE_MODE27:
  542. case mmGB_TILE_MODE28:
  543. case mmGB_TILE_MODE29:
  544. case mmGB_TILE_MODE30:
  545. case mmGB_TILE_MODE31:
  546. idx = (reg_offset - mmGB_TILE_MODE0);
  547. return adev->gfx.config.tile_mode_array[idx];
  548. case mmGB_MACROTILE_MODE0:
  549. case mmGB_MACROTILE_MODE1:
  550. case mmGB_MACROTILE_MODE2:
  551. case mmGB_MACROTILE_MODE3:
  552. case mmGB_MACROTILE_MODE4:
  553. case mmGB_MACROTILE_MODE5:
  554. case mmGB_MACROTILE_MODE6:
  555. case mmGB_MACROTILE_MODE7:
  556. case mmGB_MACROTILE_MODE8:
  557. case mmGB_MACROTILE_MODE9:
  558. case mmGB_MACROTILE_MODE10:
  559. case mmGB_MACROTILE_MODE11:
  560. case mmGB_MACROTILE_MODE12:
  561. case mmGB_MACROTILE_MODE13:
  562. case mmGB_MACROTILE_MODE14:
  563. case mmGB_MACROTILE_MODE15:
  564. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  565. return adev->gfx.config.macrotile_mode_array[idx];
  566. default:
  567. return RREG32(reg_offset);
  568. }
  569. }
  570. }
  571. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  572. u32 sh_num, u32 reg_offset, u32 *value)
  573. {
  574. uint32_t i;
  575. *value = 0;
  576. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  577. bool indexed = vi_allowed_read_registers[i].grbm_indexed;
  578. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  579. continue;
  580. *value = vi_get_register_value(adev, indexed, se_num, sh_num,
  581. reg_offset);
  582. return 0;
  583. }
  584. return -EINVAL;
  585. }
  586. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  587. {
  588. u32 i;
  589. dev_info(adev->dev, "GPU pci config reset\n");
  590. /* disable BM */
  591. pci_clear_master(adev->pdev);
  592. /* reset */
  593. amdgpu_pci_config_reset(adev);
  594. udelay(100);
  595. /* wait for asic to come out of reset */
  596. for (i = 0; i < adev->usec_timeout; i++) {
  597. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  598. /* enable BM */
  599. pci_set_master(adev->pdev);
  600. adev->has_hw_reset = true;
  601. return 0;
  602. }
  603. udelay(1);
  604. }
  605. return -EINVAL;
  606. }
  607. /**
  608. * vi_asic_reset - soft reset GPU
  609. *
  610. * @adev: amdgpu_device pointer
  611. *
  612. * Look up which blocks are hung and attempt
  613. * to reset them.
  614. * Returns 0 for success.
  615. */
  616. static int vi_asic_reset(struct amdgpu_device *adev)
  617. {
  618. int r;
  619. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  620. r = vi_gpu_pci_config_reset(adev);
  621. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  622. return r;
  623. }
  624. static u32 vi_get_config_memsize(struct amdgpu_device *adev)
  625. {
  626. return RREG32(mmCONFIG_MEMSIZE);
  627. }
  628. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  629. u32 cntl_reg, u32 status_reg)
  630. {
  631. int r, i;
  632. struct atom_clock_dividers dividers;
  633. uint32_t tmp;
  634. r = amdgpu_atombios_get_clock_dividers(adev,
  635. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  636. clock, false, &dividers);
  637. if (r)
  638. return r;
  639. tmp = RREG32_SMC(cntl_reg);
  640. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  641. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  642. tmp |= dividers.post_divider;
  643. WREG32_SMC(cntl_reg, tmp);
  644. for (i = 0; i < 100; i++) {
  645. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  646. break;
  647. mdelay(10);
  648. }
  649. if (i == 100)
  650. return -ETIMEDOUT;
  651. return 0;
  652. }
  653. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  654. {
  655. int r;
  656. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  657. if (r)
  658. return r;
  659. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  660. if (r)
  661. return r;
  662. return 0;
  663. }
  664. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  665. {
  666. int r, i;
  667. struct atom_clock_dividers dividers;
  668. u32 tmp;
  669. r = amdgpu_atombios_get_clock_dividers(adev,
  670. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  671. ecclk, false, &dividers);
  672. if (r)
  673. return r;
  674. for (i = 0; i < 100; i++) {
  675. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  676. break;
  677. mdelay(10);
  678. }
  679. if (i == 100)
  680. return -ETIMEDOUT;
  681. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  682. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  683. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  684. tmp |= dividers.post_divider;
  685. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  686. for (i = 0; i < 100; i++) {
  687. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  688. break;
  689. mdelay(10);
  690. }
  691. if (i == 100)
  692. return -ETIMEDOUT;
  693. return 0;
  694. }
  695. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  696. {
  697. if (pci_is_root_bus(adev->pdev->bus))
  698. return;
  699. if (amdgpu_pcie_gen2 == 0)
  700. return;
  701. if (adev->flags & AMD_IS_APU)
  702. return;
  703. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  704. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  705. return;
  706. /* todo */
  707. }
  708. static void vi_program_aspm(struct amdgpu_device *adev)
  709. {
  710. if (amdgpu_aspm == 0)
  711. return;
  712. /* todo */
  713. }
  714. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  715. bool enable)
  716. {
  717. u32 tmp;
  718. /* not necessary on CZ */
  719. if (adev->flags & AMD_IS_APU)
  720. return;
  721. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  722. if (enable)
  723. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  724. else
  725. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  726. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  727. }
  728. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  729. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  730. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  731. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  732. {
  733. if (adev->flags & AMD_IS_APU)
  734. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  735. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  736. else
  737. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  738. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  739. }
  740. static const struct amdgpu_asic_funcs vi_asic_funcs =
  741. {
  742. .read_disabled_bios = &vi_read_disabled_bios,
  743. .read_bios_from_rom = &vi_read_bios_from_rom,
  744. .read_register = &vi_read_register,
  745. .reset = &vi_asic_reset,
  746. .set_vga_state = &vi_vga_set_state,
  747. .get_xclk = &vi_get_xclk,
  748. .set_uvd_clocks = &vi_set_uvd_clocks,
  749. .set_vce_clocks = &vi_set_vce_clocks,
  750. .get_config_memsize = &vi_get_config_memsize,
  751. };
  752. #define CZ_REV_BRISTOL(rev) \
  753. ((rev >= 0xC8 && rev <= 0xCE) || (rev >= 0xE1 && rev <= 0xE6))
  754. static int vi_common_early_init(void *handle)
  755. {
  756. bool smc_enabled = false;
  757. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  758. if (adev->flags & AMD_IS_APU) {
  759. adev->smc_rreg = &cz_smc_rreg;
  760. adev->smc_wreg = &cz_smc_wreg;
  761. } else {
  762. adev->smc_rreg = &vi_smc_rreg;
  763. adev->smc_wreg = &vi_smc_wreg;
  764. }
  765. adev->pcie_rreg = &vi_pcie_rreg;
  766. adev->pcie_wreg = &vi_pcie_wreg;
  767. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  768. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  769. adev->didt_rreg = &vi_didt_rreg;
  770. adev->didt_wreg = &vi_didt_wreg;
  771. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  772. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  773. adev->asic_funcs = &vi_asic_funcs;
  774. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  775. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  776. smc_enabled = true;
  777. adev->rev_id = vi_get_rev_id(adev);
  778. adev->external_rev_id = 0xFF;
  779. switch (adev->asic_type) {
  780. case CHIP_TOPAZ:
  781. adev->cg_flags = 0;
  782. adev->pg_flags = 0;
  783. adev->external_rev_id = 0x1;
  784. break;
  785. case CHIP_FIJI:
  786. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  787. AMD_CG_SUPPORT_GFX_MGLS |
  788. AMD_CG_SUPPORT_GFX_RLC_LS |
  789. AMD_CG_SUPPORT_GFX_CP_LS |
  790. AMD_CG_SUPPORT_GFX_CGTS |
  791. AMD_CG_SUPPORT_GFX_CGTS_LS |
  792. AMD_CG_SUPPORT_GFX_CGCG |
  793. AMD_CG_SUPPORT_GFX_CGLS |
  794. AMD_CG_SUPPORT_SDMA_MGCG |
  795. AMD_CG_SUPPORT_SDMA_LS |
  796. AMD_CG_SUPPORT_BIF_LS |
  797. AMD_CG_SUPPORT_HDP_MGCG |
  798. AMD_CG_SUPPORT_HDP_LS |
  799. AMD_CG_SUPPORT_ROM_MGCG |
  800. AMD_CG_SUPPORT_MC_MGCG |
  801. AMD_CG_SUPPORT_MC_LS |
  802. AMD_CG_SUPPORT_UVD_MGCG;
  803. adev->pg_flags = 0;
  804. adev->external_rev_id = adev->rev_id + 0x3c;
  805. break;
  806. case CHIP_TONGA:
  807. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  808. AMD_CG_SUPPORT_GFX_CGCG |
  809. AMD_CG_SUPPORT_GFX_CGLS |
  810. AMD_CG_SUPPORT_SDMA_MGCG |
  811. AMD_CG_SUPPORT_SDMA_LS |
  812. AMD_CG_SUPPORT_BIF_LS |
  813. AMD_CG_SUPPORT_HDP_MGCG |
  814. AMD_CG_SUPPORT_HDP_LS |
  815. AMD_CG_SUPPORT_ROM_MGCG |
  816. AMD_CG_SUPPORT_MC_MGCG |
  817. AMD_CG_SUPPORT_MC_LS |
  818. AMD_CG_SUPPORT_DRM_LS |
  819. AMD_CG_SUPPORT_UVD_MGCG;
  820. adev->pg_flags = 0;
  821. adev->external_rev_id = adev->rev_id + 0x14;
  822. break;
  823. case CHIP_POLARIS11:
  824. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  825. AMD_CG_SUPPORT_GFX_RLC_LS |
  826. AMD_CG_SUPPORT_GFX_CP_LS |
  827. AMD_CG_SUPPORT_GFX_CGCG |
  828. AMD_CG_SUPPORT_GFX_CGLS |
  829. AMD_CG_SUPPORT_GFX_3D_CGCG |
  830. AMD_CG_SUPPORT_GFX_3D_CGLS |
  831. AMD_CG_SUPPORT_SDMA_MGCG |
  832. AMD_CG_SUPPORT_SDMA_LS |
  833. AMD_CG_SUPPORT_BIF_MGCG |
  834. AMD_CG_SUPPORT_BIF_LS |
  835. AMD_CG_SUPPORT_HDP_MGCG |
  836. AMD_CG_SUPPORT_HDP_LS |
  837. AMD_CG_SUPPORT_ROM_MGCG |
  838. AMD_CG_SUPPORT_MC_MGCG |
  839. AMD_CG_SUPPORT_MC_LS |
  840. AMD_CG_SUPPORT_DRM_LS |
  841. AMD_CG_SUPPORT_UVD_MGCG |
  842. AMD_CG_SUPPORT_VCE_MGCG;
  843. adev->pg_flags = 0;
  844. adev->external_rev_id = adev->rev_id + 0x5A;
  845. break;
  846. case CHIP_POLARIS10:
  847. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  848. AMD_CG_SUPPORT_GFX_RLC_LS |
  849. AMD_CG_SUPPORT_GFX_CP_LS |
  850. AMD_CG_SUPPORT_GFX_CGCG |
  851. AMD_CG_SUPPORT_GFX_CGLS |
  852. AMD_CG_SUPPORT_GFX_3D_CGCG |
  853. AMD_CG_SUPPORT_GFX_3D_CGLS |
  854. AMD_CG_SUPPORT_SDMA_MGCG |
  855. AMD_CG_SUPPORT_SDMA_LS |
  856. AMD_CG_SUPPORT_BIF_MGCG |
  857. AMD_CG_SUPPORT_BIF_LS |
  858. AMD_CG_SUPPORT_HDP_MGCG |
  859. AMD_CG_SUPPORT_HDP_LS |
  860. AMD_CG_SUPPORT_ROM_MGCG |
  861. AMD_CG_SUPPORT_MC_MGCG |
  862. AMD_CG_SUPPORT_MC_LS |
  863. AMD_CG_SUPPORT_DRM_LS |
  864. AMD_CG_SUPPORT_UVD_MGCG |
  865. AMD_CG_SUPPORT_VCE_MGCG;
  866. adev->pg_flags = 0;
  867. adev->external_rev_id = adev->rev_id + 0x50;
  868. break;
  869. case CHIP_POLARIS12:
  870. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  871. AMD_CG_SUPPORT_GFX_RLC_LS |
  872. AMD_CG_SUPPORT_GFX_CP_LS |
  873. AMD_CG_SUPPORT_GFX_CGCG |
  874. AMD_CG_SUPPORT_GFX_CGLS |
  875. AMD_CG_SUPPORT_GFX_3D_CGCG |
  876. AMD_CG_SUPPORT_GFX_3D_CGLS |
  877. AMD_CG_SUPPORT_SDMA_MGCG |
  878. AMD_CG_SUPPORT_SDMA_LS |
  879. AMD_CG_SUPPORT_BIF_MGCG |
  880. AMD_CG_SUPPORT_BIF_LS |
  881. AMD_CG_SUPPORT_HDP_MGCG |
  882. AMD_CG_SUPPORT_HDP_LS |
  883. AMD_CG_SUPPORT_ROM_MGCG |
  884. AMD_CG_SUPPORT_MC_MGCG |
  885. AMD_CG_SUPPORT_MC_LS |
  886. AMD_CG_SUPPORT_DRM_LS |
  887. AMD_CG_SUPPORT_UVD_MGCG |
  888. AMD_CG_SUPPORT_VCE_MGCG;
  889. adev->pg_flags = 0;
  890. adev->external_rev_id = adev->rev_id + 0x64;
  891. break;
  892. case CHIP_CARRIZO:
  893. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  894. AMD_CG_SUPPORT_GFX_MGCG |
  895. AMD_CG_SUPPORT_GFX_MGLS |
  896. AMD_CG_SUPPORT_GFX_RLC_LS |
  897. AMD_CG_SUPPORT_GFX_CP_LS |
  898. AMD_CG_SUPPORT_GFX_CGTS |
  899. AMD_CG_SUPPORT_GFX_CGTS_LS |
  900. AMD_CG_SUPPORT_GFX_CGCG |
  901. AMD_CG_SUPPORT_GFX_CGLS |
  902. AMD_CG_SUPPORT_BIF_LS |
  903. AMD_CG_SUPPORT_HDP_MGCG |
  904. AMD_CG_SUPPORT_HDP_LS |
  905. AMD_CG_SUPPORT_SDMA_MGCG |
  906. AMD_CG_SUPPORT_SDMA_LS |
  907. AMD_CG_SUPPORT_VCE_MGCG;
  908. /* rev0 hardware requires workarounds to support PG */
  909. adev->pg_flags = 0;
  910. if (adev->rev_id != 0x00 || CZ_REV_BRISTOL(adev->pdev->revision)) {
  911. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  912. AMD_PG_SUPPORT_GFX_SMG |
  913. AMD_PG_SUPPORT_GFX_PIPELINE |
  914. AMD_PG_SUPPORT_CP |
  915. AMD_PG_SUPPORT_UVD |
  916. AMD_PG_SUPPORT_VCE;
  917. }
  918. adev->external_rev_id = adev->rev_id + 0x1;
  919. break;
  920. case CHIP_STONEY:
  921. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  922. AMD_CG_SUPPORT_GFX_MGCG |
  923. AMD_CG_SUPPORT_GFX_MGLS |
  924. AMD_CG_SUPPORT_GFX_RLC_LS |
  925. AMD_CG_SUPPORT_GFX_CP_LS |
  926. AMD_CG_SUPPORT_GFX_CGTS |
  927. AMD_CG_SUPPORT_GFX_CGTS_LS |
  928. AMD_CG_SUPPORT_GFX_CGCG |
  929. AMD_CG_SUPPORT_GFX_CGLS |
  930. AMD_CG_SUPPORT_BIF_LS |
  931. AMD_CG_SUPPORT_HDP_MGCG |
  932. AMD_CG_SUPPORT_HDP_LS |
  933. AMD_CG_SUPPORT_SDMA_MGCG |
  934. AMD_CG_SUPPORT_SDMA_LS |
  935. AMD_CG_SUPPORT_VCE_MGCG;
  936. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  937. AMD_PG_SUPPORT_GFX_SMG |
  938. AMD_PG_SUPPORT_GFX_PIPELINE |
  939. AMD_PG_SUPPORT_CP |
  940. AMD_PG_SUPPORT_UVD |
  941. AMD_PG_SUPPORT_VCE;
  942. adev->external_rev_id = adev->rev_id + 0x61;
  943. break;
  944. default:
  945. /* FIXME: not supported yet */
  946. return -EINVAL;
  947. }
  948. if (amdgpu_sriov_vf(adev)) {
  949. amdgpu_virt_init_setting(adev);
  950. xgpu_vi_mailbox_set_irq_funcs(adev);
  951. }
  952. /* vi use smc load by default */
  953. adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
  954. amdgpu_get_pcie_info(adev);
  955. return 0;
  956. }
  957. static int vi_common_late_init(void *handle)
  958. {
  959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  960. if (amdgpu_sriov_vf(adev))
  961. xgpu_vi_mailbox_get_irq(adev);
  962. return 0;
  963. }
  964. static int vi_common_sw_init(void *handle)
  965. {
  966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  967. if (amdgpu_sriov_vf(adev))
  968. xgpu_vi_mailbox_add_irq_id(adev);
  969. return 0;
  970. }
  971. static int vi_common_sw_fini(void *handle)
  972. {
  973. return 0;
  974. }
  975. static int vi_common_hw_init(void *handle)
  976. {
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. /* move the golden regs per IP block */
  979. vi_init_golden_registers(adev);
  980. /* enable pcie gen2/3 link */
  981. vi_pcie_gen3_enable(adev);
  982. /* enable aspm */
  983. vi_program_aspm(adev);
  984. /* enable the doorbell aperture */
  985. vi_enable_doorbell_aperture(adev, true);
  986. return 0;
  987. }
  988. static int vi_common_hw_fini(void *handle)
  989. {
  990. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  991. /* enable the doorbell aperture */
  992. vi_enable_doorbell_aperture(adev, false);
  993. if (amdgpu_sriov_vf(adev))
  994. xgpu_vi_mailbox_put_irq(adev);
  995. return 0;
  996. }
  997. static int vi_common_suspend(void *handle)
  998. {
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. return vi_common_hw_fini(adev);
  1001. }
  1002. static int vi_common_resume(void *handle)
  1003. {
  1004. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1005. return vi_common_hw_init(adev);
  1006. }
  1007. static bool vi_common_is_idle(void *handle)
  1008. {
  1009. return true;
  1010. }
  1011. static int vi_common_wait_for_idle(void *handle)
  1012. {
  1013. return 0;
  1014. }
  1015. static int vi_common_soft_reset(void *handle)
  1016. {
  1017. return 0;
  1018. }
  1019. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1020. bool enable)
  1021. {
  1022. uint32_t temp, data;
  1023. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1024. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1025. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1026. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1027. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1028. else
  1029. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1030. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1031. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1032. if (temp != data)
  1033. WREG32_PCIE(ixPCIE_CNTL2, data);
  1034. }
  1035. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1036. bool enable)
  1037. {
  1038. uint32_t temp, data;
  1039. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1040. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1041. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1042. else
  1043. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1044. if (temp != data)
  1045. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1046. }
  1047. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1048. bool enable)
  1049. {
  1050. uint32_t temp, data;
  1051. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1052. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1053. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1054. else
  1055. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1056. if (temp != data)
  1057. WREG32(mmHDP_MEM_POWER_LS, data);
  1058. }
  1059. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1060. bool enable)
  1061. {
  1062. uint32_t temp, data;
  1063. temp = data = RREG32(0x157a);
  1064. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1065. data |= 1;
  1066. else
  1067. data &= ~1;
  1068. if (temp != data)
  1069. WREG32(0x157a, data);
  1070. }
  1071. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1072. bool enable)
  1073. {
  1074. uint32_t temp, data;
  1075. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1076. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1077. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1078. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1079. else
  1080. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1081. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1082. if (temp != data)
  1083. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1084. }
  1085. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1086. enum amd_clockgating_state state)
  1087. {
  1088. uint32_t msg_id, pp_state = 0;
  1089. uint32_t pp_support_state = 0;
  1090. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1091. void *pp_handle = adev->powerplay.pp_handle;
  1092. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1093. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1094. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1095. pp_state = PP_STATE_LS;
  1096. }
  1097. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1098. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1099. pp_state |= PP_STATE_CG;
  1100. }
  1101. if (state == AMD_CG_STATE_UNGATE)
  1102. pp_state = 0;
  1103. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1104. PP_BLOCK_SYS_MC,
  1105. pp_support_state,
  1106. pp_state);
  1107. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1108. }
  1109. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1110. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1111. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1112. pp_state = PP_STATE_LS;
  1113. }
  1114. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1115. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1116. pp_state |= PP_STATE_CG;
  1117. }
  1118. if (state == AMD_CG_STATE_UNGATE)
  1119. pp_state = 0;
  1120. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1121. PP_BLOCK_SYS_SDMA,
  1122. pp_support_state,
  1123. pp_state);
  1124. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1125. }
  1126. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1127. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1128. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1129. pp_state = PP_STATE_LS;
  1130. }
  1131. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1132. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1133. pp_state |= PP_STATE_CG;
  1134. }
  1135. if (state == AMD_CG_STATE_UNGATE)
  1136. pp_state = 0;
  1137. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1138. PP_BLOCK_SYS_HDP,
  1139. pp_support_state,
  1140. pp_state);
  1141. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1142. }
  1143. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1144. if (state == AMD_CG_STATE_UNGATE)
  1145. pp_state = 0;
  1146. else
  1147. pp_state = PP_STATE_LS;
  1148. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1149. PP_BLOCK_SYS_BIF,
  1150. PP_STATE_SUPPORT_LS,
  1151. pp_state);
  1152. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1153. }
  1154. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1155. if (state == AMD_CG_STATE_UNGATE)
  1156. pp_state = 0;
  1157. else
  1158. pp_state = PP_STATE_CG;
  1159. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1160. PP_BLOCK_SYS_BIF,
  1161. PP_STATE_SUPPORT_CG,
  1162. pp_state);
  1163. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1164. }
  1165. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1166. if (state == AMD_CG_STATE_UNGATE)
  1167. pp_state = 0;
  1168. else
  1169. pp_state = PP_STATE_LS;
  1170. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1171. PP_BLOCK_SYS_DRM,
  1172. PP_STATE_SUPPORT_LS,
  1173. pp_state);
  1174. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1175. }
  1176. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1177. if (state == AMD_CG_STATE_UNGATE)
  1178. pp_state = 0;
  1179. else
  1180. pp_state = PP_STATE_CG;
  1181. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1182. PP_BLOCK_SYS_ROM,
  1183. PP_STATE_SUPPORT_CG,
  1184. pp_state);
  1185. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1186. }
  1187. return 0;
  1188. }
  1189. static int vi_common_set_clockgating_state(void *handle,
  1190. enum amd_clockgating_state state)
  1191. {
  1192. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1193. if (amdgpu_sriov_vf(adev))
  1194. return 0;
  1195. switch (adev->asic_type) {
  1196. case CHIP_FIJI:
  1197. vi_update_bif_medium_grain_light_sleep(adev,
  1198. state == AMD_CG_STATE_GATE);
  1199. vi_update_hdp_medium_grain_clock_gating(adev,
  1200. state == AMD_CG_STATE_GATE);
  1201. vi_update_hdp_light_sleep(adev,
  1202. state == AMD_CG_STATE_GATE);
  1203. vi_update_rom_medium_grain_clock_gating(adev,
  1204. state == AMD_CG_STATE_GATE);
  1205. break;
  1206. case CHIP_CARRIZO:
  1207. case CHIP_STONEY:
  1208. vi_update_bif_medium_grain_light_sleep(adev,
  1209. state == AMD_CG_STATE_GATE);
  1210. vi_update_hdp_medium_grain_clock_gating(adev,
  1211. state == AMD_CG_STATE_GATE);
  1212. vi_update_hdp_light_sleep(adev,
  1213. state == AMD_CG_STATE_GATE);
  1214. vi_update_drm_light_sleep(adev,
  1215. state == AMD_CG_STATE_GATE);
  1216. break;
  1217. case CHIP_TONGA:
  1218. case CHIP_POLARIS10:
  1219. case CHIP_POLARIS11:
  1220. case CHIP_POLARIS12:
  1221. vi_common_set_clockgating_state_by_smu(adev, state);
  1222. default:
  1223. break;
  1224. }
  1225. return 0;
  1226. }
  1227. static int vi_common_set_powergating_state(void *handle,
  1228. enum amd_powergating_state state)
  1229. {
  1230. return 0;
  1231. }
  1232. static void vi_common_get_clockgating_state(void *handle, u32 *flags)
  1233. {
  1234. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1235. int data;
  1236. if (amdgpu_sriov_vf(adev))
  1237. *flags = 0;
  1238. /* AMD_CG_SUPPORT_BIF_LS */
  1239. data = RREG32_PCIE(ixPCIE_CNTL2);
  1240. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1241. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1242. /* AMD_CG_SUPPORT_HDP_LS */
  1243. data = RREG32(mmHDP_MEM_POWER_LS);
  1244. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1245. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1246. /* AMD_CG_SUPPORT_HDP_MGCG */
  1247. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1248. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1249. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1250. /* AMD_CG_SUPPORT_ROM_MGCG */
  1251. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1252. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1253. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1254. }
  1255. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1256. .name = "vi_common",
  1257. .early_init = vi_common_early_init,
  1258. .late_init = vi_common_late_init,
  1259. .sw_init = vi_common_sw_init,
  1260. .sw_fini = vi_common_sw_fini,
  1261. .hw_init = vi_common_hw_init,
  1262. .hw_fini = vi_common_hw_fini,
  1263. .suspend = vi_common_suspend,
  1264. .resume = vi_common_resume,
  1265. .is_idle = vi_common_is_idle,
  1266. .wait_for_idle = vi_common_wait_for_idle,
  1267. .soft_reset = vi_common_soft_reset,
  1268. .set_clockgating_state = vi_common_set_clockgating_state,
  1269. .set_powergating_state = vi_common_set_powergating_state,
  1270. .get_clockgating_state = vi_common_get_clockgating_state,
  1271. };
  1272. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1273. {
  1274. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1275. .major = 1,
  1276. .minor = 0,
  1277. .rev = 0,
  1278. .funcs = &vi_common_ip_funcs,
  1279. };
  1280. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1281. {
  1282. /* in early init stage, vbios code won't work */
  1283. vi_detect_hw_virtualization(adev);
  1284. if (amdgpu_sriov_vf(adev))
  1285. adev->virt.ops = &xgpu_vi_virt_ops;
  1286. switch (adev->asic_type) {
  1287. case CHIP_TOPAZ:
  1288. /* topaz has no DCE, UVD, VCE */
  1289. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1290. amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
  1291. amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
  1292. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1293. if (adev->enable_virtual_display)
  1294. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1295. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1296. amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
  1297. break;
  1298. case CHIP_FIJI:
  1299. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1300. amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
  1301. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1302. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1303. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1304. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1305. else
  1306. amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
  1307. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1308. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1309. if (!amdgpu_sriov_vf(adev)) {
  1310. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1311. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1312. }
  1313. break;
  1314. case CHIP_TONGA:
  1315. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1316. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1317. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1318. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1319. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1320. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1321. else
  1322. amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
  1323. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1324. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1325. if (!amdgpu_sriov_vf(adev)) {
  1326. amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
  1327. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1328. }
  1329. break;
  1330. case CHIP_POLARIS11:
  1331. case CHIP_POLARIS10:
  1332. case CHIP_POLARIS12:
  1333. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1334. amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
  1335. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1336. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1337. if (adev->enable_virtual_display)
  1338. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1339. else
  1340. amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
  1341. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1342. amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
  1343. amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
  1344. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1345. break;
  1346. case CHIP_CARRIZO:
  1347. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1348. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1349. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1350. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1351. if (adev->enable_virtual_display)
  1352. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1353. else
  1354. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1355. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1356. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1357. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1358. amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
  1359. #if defined(CONFIG_DRM_AMD_ACP)
  1360. amdgpu_ip_block_add(adev, &acp_ip_block);
  1361. #endif
  1362. break;
  1363. case CHIP_STONEY:
  1364. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1365. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1366. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1367. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1368. if (adev->enable_virtual_display)
  1369. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1370. else
  1371. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1372. amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
  1373. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1374. amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
  1375. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1376. #if defined(CONFIG_DRM_AMD_ACP)
  1377. amdgpu_ip_block_add(adev, &acp_ip_block);
  1378. #endif
  1379. break;
  1380. default:
  1381. /* FIXME: not supported yet */
  1382. return -EINVAL;
  1383. }
  1384. return 0;
  1385. }