uvd_v6_0.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v6_0_start(struct amdgpu_device *adev);
  41. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  43. static int uvd_v6_0_set_clockgating_state(void *handle,
  44. enum amd_clockgating_state state);
  45. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  46. bool enable);
  47. /**
  48. * uvd_v6_0_ring_get_rptr - get read pointer
  49. *
  50. * @ring: amdgpu_ring pointer
  51. *
  52. * Returns the current hardware read pointer
  53. */
  54. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  55. {
  56. struct amdgpu_device *adev = ring->adev;
  57. return RREG32(mmUVD_RBC_RB_RPTR);
  58. }
  59. /**
  60. * uvd_v6_0_ring_get_wptr - get write pointer
  61. *
  62. * @ring: amdgpu_ring pointer
  63. *
  64. * Returns the current hardware write pointer
  65. */
  66. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  67. {
  68. struct amdgpu_device *adev = ring->adev;
  69. return RREG32(mmUVD_RBC_RB_WPTR);
  70. }
  71. /**
  72. * uvd_v6_0_ring_set_wptr - set write pointer
  73. *
  74. * @ring: amdgpu_ring pointer
  75. *
  76. * Commits the write pointer to the hardware
  77. */
  78. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  79. {
  80. struct amdgpu_device *adev = ring->adev;
  81. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  82. }
  83. static int uvd_v6_0_early_init(void *handle)
  84. {
  85. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  86. uvd_v6_0_set_ring_funcs(adev);
  87. uvd_v6_0_set_irq_funcs(adev);
  88. return 0;
  89. }
  90. static int uvd_v6_0_sw_init(void *handle)
  91. {
  92. struct amdgpu_ring *ring;
  93. int r;
  94. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  95. /* UVD TRAP */
  96. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.irq);
  97. if (r)
  98. return r;
  99. r = amdgpu_uvd_sw_init(adev);
  100. if (r)
  101. return r;
  102. r = amdgpu_uvd_resume(adev);
  103. if (r)
  104. return r;
  105. ring = &adev->uvd.ring;
  106. sprintf(ring->name, "uvd");
  107. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  108. return r;
  109. }
  110. static int uvd_v6_0_sw_fini(void *handle)
  111. {
  112. int r;
  113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  114. r = amdgpu_uvd_suspend(adev);
  115. if (r)
  116. return r;
  117. return amdgpu_uvd_sw_fini(adev);
  118. }
  119. /**
  120. * uvd_v6_0_hw_init - start and test UVD block
  121. *
  122. * @adev: amdgpu_device pointer
  123. *
  124. * Initialize the hardware, boot up the VCPU and do some testing
  125. */
  126. static int uvd_v6_0_hw_init(void *handle)
  127. {
  128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  129. struct amdgpu_ring *ring = &adev->uvd.ring;
  130. uint32_t tmp;
  131. int r;
  132. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  133. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  134. uvd_v6_0_enable_mgcg(adev, true);
  135. ring->ready = true;
  136. r = amdgpu_ring_test_ring(ring);
  137. if (r) {
  138. ring->ready = false;
  139. goto done;
  140. }
  141. r = amdgpu_ring_alloc(ring, 10);
  142. if (r) {
  143. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  144. goto done;
  145. }
  146. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  147. amdgpu_ring_write(ring, tmp);
  148. amdgpu_ring_write(ring, 0xFFFFF);
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. /* Clear timeout status bits */
  156. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  157. amdgpu_ring_write(ring, 0x8);
  158. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  159. amdgpu_ring_write(ring, 3);
  160. amdgpu_ring_commit(ring);
  161. done:
  162. if (!r)
  163. DRM_INFO("UVD initialized successfully.\n");
  164. return r;
  165. }
  166. /**
  167. * uvd_v6_0_hw_fini - stop the hardware block
  168. *
  169. * @adev: amdgpu_device pointer
  170. *
  171. * Stop the UVD block, mark ring as not ready any more
  172. */
  173. static int uvd_v6_0_hw_fini(void *handle)
  174. {
  175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  176. struct amdgpu_ring *ring = &adev->uvd.ring;
  177. if (RREG32(mmUVD_STATUS) != 0)
  178. uvd_v6_0_stop(adev);
  179. ring->ready = false;
  180. return 0;
  181. }
  182. static int uvd_v6_0_suspend(void *handle)
  183. {
  184. int r;
  185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  186. r = uvd_v6_0_hw_fini(adev);
  187. if (r)
  188. return r;
  189. /* Skip this for APU for now */
  190. if (!(adev->flags & AMD_IS_APU))
  191. r = amdgpu_uvd_suspend(adev);
  192. return r;
  193. }
  194. static int uvd_v6_0_resume(void *handle)
  195. {
  196. int r;
  197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  198. /* Skip this for APU for now */
  199. if (!(adev->flags & AMD_IS_APU)) {
  200. r = amdgpu_uvd_resume(adev);
  201. if (r)
  202. return r;
  203. }
  204. return uvd_v6_0_hw_init(adev);
  205. }
  206. /**
  207. * uvd_v6_0_mc_resume - memory controller programming
  208. *
  209. * @adev: amdgpu_device pointer
  210. *
  211. * Let the UVD memory controller know it's offsets
  212. */
  213. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  214. {
  215. uint64_t offset;
  216. uint32_t size;
  217. /* programm memory controller bits 0-27 */
  218. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  219. lower_32_bits(adev->uvd.gpu_addr));
  220. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  221. upper_32_bits(adev->uvd.gpu_addr));
  222. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  223. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  224. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  225. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  226. offset += size;
  227. size = AMDGPU_UVD_HEAP_SIZE;
  228. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  229. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  230. offset += size;
  231. size = AMDGPU_UVD_STACK_SIZE +
  232. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  233. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  234. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  235. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  236. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  237. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  238. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  239. }
  240. #if 0
  241. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  242. bool enable)
  243. {
  244. u32 data, data1;
  245. data = RREG32(mmUVD_CGC_GATE);
  246. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  247. if (enable) {
  248. data |= UVD_CGC_GATE__SYS_MASK |
  249. UVD_CGC_GATE__UDEC_MASK |
  250. UVD_CGC_GATE__MPEG2_MASK |
  251. UVD_CGC_GATE__RBC_MASK |
  252. UVD_CGC_GATE__LMI_MC_MASK |
  253. UVD_CGC_GATE__IDCT_MASK |
  254. UVD_CGC_GATE__MPRD_MASK |
  255. UVD_CGC_GATE__MPC_MASK |
  256. UVD_CGC_GATE__LBSI_MASK |
  257. UVD_CGC_GATE__LRBBM_MASK |
  258. UVD_CGC_GATE__UDEC_RE_MASK |
  259. UVD_CGC_GATE__UDEC_CM_MASK |
  260. UVD_CGC_GATE__UDEC_IT_MASK |
  261. UVD_CGC_GATE__UDEC_DB_MASK |
  262. UVD_CGC_GATE__UDEC_MP_MASK |
  263. UVD_CGC_GATE__WCB_MASK |
  264. UVD_CGC_GATE__VCPU_MASK |
  265. UVD_CGC_GATE__SCPU_MASK;
  266. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  267. UVD_SUVD_CGC_GATE__SIT_MASK |
  268. UVD_SUVD_CGC_GATE__SMP_MASK |
  269. UVD_SUVD_CGC_GATE__SCM_MASK |
  270. UVD_SUVD_CGC_GATE__SDB_MASK |
  271. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  272. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  273. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  274. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  275. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  276. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  277. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  278. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  279. } else {
  280. data &= ~(UVD_CGC_GATE__SYS_MASK |
  281. UVD_CGC_GATE__UDEC_MASK |
  282. UVD_CGC_GATE__MPEG2_MASK |
  283. UVD_CGC_GATE__RBC_MASK |
  284. UVD_CGC_GATE__LMI_MC_MASK |
  285. UVD_CGC_GATE__LMI_UMC_MASK |
  286. UVD_CGC_GATE__IDCT_MASK |
  287. UVD_CGC_GATE__MPRD_MASK |
  288. UVD_CGC_GATE__MPC_MASK |
  289. UVD_CGC_GATE__LBSI_MASK |
  290. UVD_CGC_GATE__LRBBM_MASK |
  291. UVD_CGC_GATE__UDEC_RE_MASK |
  292. UVD_CGC_GATE__UDEC_CM_MASK |
  293. UVD_CGC_GATE__UDEC_IT_MASK |
  294. UVD_CGC_GATE__UDEC_DB_MASK |
  295. UVD_CGC_GATE__UDEC_MP_MASK |
  296. UVD_CGC_GATE__WCB_MASK |
  297. UVD_CGC_GATE__VCPU_MASK |
  298. UVD_CGC_GATE__SCPU_MASK);
  299. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  300. UVD_SUVD_CGC_GATE__SIT_MASK |
  301. UVD_SUVD_CGC_GATE__SMP_MASK |
  302. UVD_SUVD_CGC_GATE__SCM_MASK |
  303. UVD_SUVD_CGC_GATE__SDB_MASK |
  304. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  305. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  306. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  307. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  308. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  309. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  310. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  311. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  312. }
  313. WREG32(mmUVD_CGC_GATE, data);
  314. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  315. }
  316. #endif
  317. /**
  318. * uvd_v6_0_start - start UVD block
  319. *
  320. * @adev: amdgpu_device pointer
  321. *
  322. * Setup and start the UVD block
  323. */
  324. static int uvd_v6_0_start(struct amdgpu_device *adev)
  325. {
  326. struct amdgpu_ring *ring = &adev->uvd.ring;
  327. uint32_t rb_bufsz, tmp;
  328. uint32_t lmi_swap_cntl;
  329. uint32_t mp_swap_cntl;
  330. int i, j, r;
  331. /* disable DPG */
  332. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  333. /* disable byte swapping */
  334. lmi_swap_cntl = 0;
  335. mp_swap_cntl = 0;
  336. uvd_v6_0_mc_resume(adev);
  337. /* disable interupt */
  338. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  339. /* stall UMC and register bus before resetting VCPU */
  340. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  341. mdelay(1);
  342. /* put LMI, VCPU, RBC etc... into reset */
  343. WREG32(mmUVD_SOFT_RESET,
  344. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  345. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  346. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  347. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  348. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  349. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  350. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  351. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  352. mdelay(5);
  353. /* take UVD block out of reset */
  354. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  355. mdelay(5);
  356. /* initialize UVD memory controller */
  357. WREG32(mmUVD_LMI_CTRL,
  358. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  359. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  360. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  361. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  362. UVD_LMI_CTRL__REQ_MODE_MASK |
  363. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  364. #ifdef __BIG_ENDIAN
  365. /* swap (8 in 32) RB and IB */
  366. lmi_swap_cntl = 0xa;
  367. mp_swap_cntl = 0;
  368. #endif
  369. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  370. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  371. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  372. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  373. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  374. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  375. WREG32(mmUVD_MPC_SET_ALU, 0);
  376. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  377. /* take all subblocks out of reset, except VCPU */
  378. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  379. mdelay(5);
  380. /* enable VCPU clock */
  381. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  382. /* enable UMC */
  383. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  384. /* boot up the VCPU */
  385. WREG32(mmUVD_SOFT_RESET, 0);
  386. mdelay(10);
  387. for (i = 0; i < 10; ++i) {
  388. uint32_t status;
  389. for (j = 0; j < 100; ++j) {
  390. status = RREG32(mmUVD_STATUS);
  391. if (status & 2)
  392. break;
  393. mdelay(10);
  394. }
  395. r = 0;
  396. if (status & 2)
  397. break;
  398. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  399. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  400. mdelay(10);
  401. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  402. mdelay(10);
  403. r = -1;
  404. }
  405. if (r) {
  406. DRM_ERROR("UVD not responding, giving up!!!\n");
  407. return r;
  408. }
  409. /* enable master interrupt */
  410. WREG32_P(mmUVD_MASTINT_EN,
  411. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  412. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  413. /* clear the bit 4 of UVD_STATUS */
  414. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  415. /* force RBC into idle state */
  416. rb_bufsz = order_base_2(ring->ring_size);
  417. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  418. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  419. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  420. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  421. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  422. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  423. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  424. /* set the write pointer delay */
  425. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  426. /* set the wb address */
  427. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  428. /* programm the RB_BASE for ring buffer */
  429. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  430. lower_32_bits(ring->gpu_addr));
  431. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  432. upper_32_bits(ring->gpu_addr));
  433. /* Initialize the ring buffer's read and write pointers */
  434. WREG32(mmUVD_RBC_RB_RPTR, 0);
  435. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  436. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  437. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  438. return 0;
  439. }
  440. /**
  441. * uvd_v6_0_stop - stop UVD block
  442. *
  443. * @adev: amdgpu_device pointer
  444. *
  445. * stop the UVD block
  446. */
  447. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  448. {
  449. /* force RBC into idle state */
  450. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  451. /* Stall UMC and register bus before resetting VCPU */
  452. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  453. mdelay(1);
  454. /* put VCPU into reset */
  455. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  456. mdelay(5);
  457. /* disable VCPU clock */
  458. WREG32(mmUVD_VCPU_CNTL, 0x0);
  459. /* Unstall UMC and register bus */
  460. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  461. WREG32(mmUVD_STATUS, 0);
  462. }
  463. /**
  464. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  465. *
  466. * @ring: amdgpu_ring pointer
  467. * @fence: fence to emit
  468. *
  469. * Write a fence and a trap command to the ring.
  470. */
  471. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  472. unsigned flags)
  473. {
  474. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  475. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  476. amdgpu_ring_write(ring, seq);
  477. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  478. amdgpu_ring_write(ring, addr & 0xffffffff);
  479. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  480. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  481. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  482. amdgpu_ring_write(ring, 0);
  483. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  484. amdgpu_ring_write(ring, 0);
  485. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  486. amdgpu_ring_write(ring, 0);
  487. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  488. amdgpu_ring_write(ring, 2);
  489. }
  490. /**
  491. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  492. *
  493. * @ring: amdgpu_ring pointer
  494. *
  495. * Emits an hdp flush.
  496. */
  497. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  498. {
  499. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  500. amdgpu_ring_write(ring, 0);
  501. }
  502. /**
  503. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  504. *
  505. * @ring: amdgpu_ring pointer
  506. *
  507. * Emits an hdp invalidate.
  508. */
  509. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  510. {
  511. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  512. amdgpu_ring_write(ring, 1);
  513. }
  514. /**
  515. * uvd_v6_0_ring_test_ring - register write test
  516. *
  517. * @ring: amdgpu_ring pointer
  518. *
  519. * Test if we can successfully write to the context register
  520. */
  521. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  522. {
  523. struct amdgpu_device *adev = ring->adev;
  524. uint32_t tmp = 0;
  525. unsigned i;
  526. int r;
  527. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  528. r = amdgpu_ring_alloc(ring, 3);
  529. if (r) {
  530. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  531. ring->idx, r);
  532. return r;
  533. }
  534. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  535. amdgpu_ring_write(ring, 0xDEADBEEF);
  536. amdgpu_ring_commit(ring);
  537. for (i = 0; i < adev->usec_timeout; i++) {
  538. tmp = RREG32(mmUVD_CONTEXT_ID);
  539. if (tmp == 0xDEADBEEF)
  540. break;
  541. DRM_UDELAY(1);
  542. }
  543. if (i < adev->usec_timeout) {
  544. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  545. ring->idx, i);
  546. } else {
  547. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  548. ring->idx, tmp);
  549. r = -EINVAL;
  550. }
  551. return r;
  552. }
  553. /**
  554. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  555. *
  556. * @ring: amdgpu_ring pointer
  557. * @ib: indirect buffer to execute
  558. *
  559. * Write ring commands to execute the indirect buffer
  560. */
  561. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  562. struct amdgpu_ib *ib,
  563. unsigned vm_id, bool ctx_switch)
  564. {
  565. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  566. amdgpu_ring_write(ring, vm_id);
  567. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  568. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  569. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  570. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  571. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  572. amdgpu_ring_write(ring, ib->length_dw);
  573. }
  574. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  575. unsigned vm_id, uint64_t pd_addr)
  576. {
  577. uint32_t reg;
  578. if (vm_id < 8)
  579. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  580. else
  581. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  582. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  583. amdgpu_ring_write(ring, reg << 2);
  584. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  585. amdgpu_ring_write(ring, pd_addr >> 12);
  586. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  587. amdgpu_ring_write(ring, 0x8);
  588. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  589. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  590. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  591. amdgpu_ring_write(ring, 1 << vm_id);
  592. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  593. amdgpu_ring_write(ring, 0x8);
  594. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  595. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  596. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  597. amdgpu_ring_write(ring, 0);
  598. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  599. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  600. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  601. amdgpu_ring_write(ring, 0xC);
  602. }
  603. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  604. {
  605. uint32_t seq = ring->fence_drv.sync_seq;
  606. uint64_t addr = ring->fence_drv.gpu_addr;
  607. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  608. amdgpu_ring_write(ring, lower_32_bits(addr));
  609. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  610. amdgpu_ring_write(ring, upper_32_bits(addr));
  611. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  612. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  613. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  614. amdgpu_ring_write(ring, seq);
  615. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  616. amdgpu_ring_write(ring, 0xE);
  617. }
  618. static bool uvd_v6_0_is_idle(void *handle)
  619. {
  620. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  621. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  622. }
  623. static int uvd_v6_0_wait_for_idle(void *handle)
  624. {
  625. unsigned i;
  626. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  627. for (i = 0; i < adev->usec_timeout; i++) {
  628. if (uvd_v6_0_is_idle(handle))
  629. return 0;
  630. }
  631. return -ETIMEDOUT;
  632. }
  633. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  634. static bool uvd_v6_0_check_soft_reset(void *handle)
  635. {
  636. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  637. u32 srbm_soft_reset = 0;
  638. u32 tmp = RREG32(mmSRBM_STATUS);
  639. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  640. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  641. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  642. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  643. if (srbm_soft_reset) {
  644. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  645. return true;
  646. } else {
  647. adev->uvd.srbm_soft_reset = 0;
  648. return false;
  649. }
  650. }
  651. static int uvd_v6_0_pre_soft_reset(void *handle)
  652. {
  653. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  654. if (!adev->uvd.srbm_soft_reset)
  655. return 0;
  656. uvd_v6_0_stop(adev);
  657. return 0;
  658. }
  659. static int uvd_v6_0_soft_reset(void *handle)
  660. {
  661. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  662. u32 srbm_soft_reset;
  663. if (!adev->uvd.srbm_soft_reset)
  664. return 0;
  665. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  666. if (srbm_soft_reset) {
  667. u32 tmp;
  668. tmp = RREG32(mmSRBM_SOFT_RESET);
  669. tmp |= srbm_soft_reset;
  670. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  671. WREG32(mmSRBM_SOFT_RESET, tmp);
  672. tmp = RREG32(mmSRBM_SOFT_RESET);
  673. udelay(50);
  674. tmp &= ~srbm_soft_reset;
  675. WREG32(mmSRBM_SOFT_RESET, tmp);
  676. tmp = RREG32(mmSRBM_SOFT_RESET);
  677. /* Wait a little for things to settle down */
  678. udelay(50);
  679. }
  680. return 0;
  681. }
  682. static int uvd_v6_0_post_soft_reset(void *handle)
  683. {
  684. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  685. if (!adev->uvd.srbm_soft_reset)
  686. return 0;
  687. mdelay(5);
  688. return uvd_v6_0_start(adev);
  689. }
  690. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  691. struct amdgpu_irq_src *source,
  692. unsigned type,
  693. enum amdgpu_interrupt_state state)
  694. {
  695. // TODO
  696. return 0;
  697. }
  698. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  699. struct amdgpu_irq_src *source,
  700. struct amdgpu_iv_entry *entry)
  701. {
  702. DRM_DEBUG("IH: UVD TRAP\n");
  703. amdgpu_fence_process(&adev->uvd.ring);
  704. return 0;
  705. }
  706. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  707. {
  708. uint32_t data1, data3;
  709. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  710. data3 = RREG32(mmUVD_CGC_GATE);
  711. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  712. UVD_SUVD_CGC_GATE__SIT_MASK |
  713. UVD_SUVD_CGC_GATE__SMP_MASK |
  714. UVD_SUVD_CGC_GATE__SCM_MASK |
  715. UVD_SUVD_CGC_GATE__SDB_MASK |
  716. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  717. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  718. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  719. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  720. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  721. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  722. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  723. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  724. if (enable) {
  725. data3 |= (UVD_CGC_GATE__SYS_MASK |
  726. UVD_CGC_GATE__UDEC_MASK |
  727. UVD_CGC_GATE__MPEG2_MASK |
  728. UVD_CGC_GATE__RBC_MASK |
  729. UVD_CGC_GATE__LMI_MC_MASK |
  730. UVD_CGC_GATE__LMI_UMC_MASK |
  731. UVD_CGC_GATE__IDCT_MASK |
  732. UVD_CGC_GATE__MPRD_MASK |
  733. UVD_CGC_GATE__MPC_MASK |
  734. UVD_CGC_GATE__LBSI_MASK |
  735. UVD_CGC_GATE__LRBBM_MASK |
  736. UVD_CGC_GATE__UDEC_RE_MASK |
  737. UVD_CGC_GATE__UDEC_CM_MASK |
  738. UVD_CGC_GATE__UDEC_IT_MASK |
  739. UVD_CGC_GATE__UDEC_DB_MASK |
  740. UVD_CGC_GATE__UDEC_MP_MASK |
  741. UVD_CGC_GATE__WCB_MASK |
  742. UVD_CGC_GATE__JPEG_MASK |
  743. UVD_CGC_GATE__SCPU_MASK |
  744. UVD_CGC_GATE__JPEG2_MASK);
  745. /* only in pg enabled, we can gate clock to vcpu*/
  746. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  747. data3 |= UVD_CGC_GATE__VCPU_MASK;
  748. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  749. } else {
  750. data3 = 0;
  751. }
  752. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  753. WREG32(mmUVD_CGC_GATE, data3);
  754. }
  755. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  756. {
  757. uint32_t data, data2;
  758. data = RREG32(mmUVD_CGC_CTRL);
  759. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  760. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  761. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  762. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  763. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  764. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  765. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  766. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  767. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  768. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  769. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  770. UVD_CGC_CTRL__SYS_MODE_MASK |
  771. UVD_CGC_CTRL__UDEC_MODE_MASK |
  772. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  773. UVD_CGC_CTRL__REGS_MODE_MASK |
  774. UVD_CGC_CTRL__RBC_MODE_MASK |
  775. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  776. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  777. UVD_CGC_CTRL__IDCT_MODE_MASK |
  778. UVD_CGC_CTRL__MPRD_MODE_MASK |
  779. UVD_CGC_CTRL__MPC_MODE_MASK |
  780. UVD_CGC_CTRL__LBSI_MODE_MASK |
  781. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  782. UVD_CGC_CTRL__WCB_MODE_MASK |
  783. UVD_CGC_CTRL__VCPU_MODE_MASK |
  784. UVD_CGC_CTRL__JPEG_MODE_MASK |
  785. UVD_CGC_CTRL__SCPU_MODE_MASK |
  786. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  787. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  788. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  789. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  790. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  791. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  792. WREG32(mmUVD_CGC_CTRL, data);
  793. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  794. }
  795. #if 0
  796. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  797. {
  798. uint32_t data, data1, cgc_flags, suvd_flags;
  799. data = RREG32(mmUVD_CGC_GATE);
  800. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  801. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  802. UVD_CGC_GATE__UDEC_MASK |
  803. UVD_CGC_GATE__MPEG2_MASK |
  804. UVD_CGC_GATE__RBC_MASK |
  805. UVD_CGC_GATE__LMI_MC_MASK |
  806. UVD_CGC_GATE__IDCT_MASK |
  807. UVD_CGC_GATE__MPRD_MASK |
  808. UVD_CGC_GATE__MPC_MASK |
  809. UVD_CGC_GATE__LBSI_MASK |
  810. UVD_CGC_GATE__LRBBM_MASK |
  811. UVD_CGC_GATE__UDEC_RE_MASK |
  812. UVD_CGC_GATE__UDEC_CM_MASK |
  813. UVD_CGC_GATE__UDEC_IT_MASK |
  814. UVD_CGC_GATE__UDEC_DB_MASK |
  815. UVD_CGC_GATE__UDEC_MP_MASK |
  816. UVD_CGC_GATE__WCB_MASK |
  817. UVD_CGC_GATE__VCPU_MASK |
  818. UVD_CGC_GATE__SCPU_MASK |
  819. UVD_CGC_GATE__JPEG_MASK |
  820. UVD_CGC_GATE__JPEG2_MASK;
  821. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  822. UVD_SUVD_CGC_GATE__SIT_MASK |
  823. UVD_SUVD_CGC_GATE__SMP_MASK |
  824. UVD_SUVD_CGC_GATE__SCM_MASK |
  825. UVD_SUVD_CGC_GATE__SDB_MASK;
  826. data |= cgc_flags;
  827. data1 |= suvd_flags;
  828. WREG32(mmUVD_CGC_GATE, data);
  829. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  830. }
  831. #endif
  832. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  833. bool enable)
  834. {
  835. u32 orig, data;
  836. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  837. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  838. data |= 0xfff;
  839. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  840. orig = data = RREG32(mmUVD_CGC_CTRL);
  841. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  842. if (orig != data)
  843. WREG32(mmUVD_CGC_CTRL, data);
  844. } else {
  845. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  846. data &= ~0xfff;
  847. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  848. orig = data = RREG32(mmUVD_CGC_CTRL);
  849. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  850. if (orig != data)
  851. WREG32(mmUVD_CGC_CTRL, data);
  852. }
  853. }
  854. static int uvd_v6_0_set_clockgating_state(void *handle,
  855. enum amd_clockgating_state state)
  856. {
  857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  858. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  859. if (enable) {
  860. /* wait for STATUS to clear */
  861. if (uvd_v6_0_wait_for_idle(handle))
  862. return -EBUSY;
  863. uvd_v6_0_enable_clock_gating(adev, true);
  864. /* enable HW gates because UVD is idle */
  865. /* uvd_v6_0_set_hw_clock_gating(adev); */
  866. } else {
  867. /* disable HW gating and enable Sw gating */
  868. uvd_v6_0_enable_clock_gating(adev, false);
  869. }
  870. uvd_v6_0_set_sw_clock_gating(adev);
  871. return 0;
  872. }
  873. static int uvd_v6_0_set_powergating_state(void *handle,
  874. enum amd_powergating_state state)
  875. {
  876. /* This doesn't actually powergate the UVD block.
  877. * That's done in the dpm code via the SMC. This
  878. * just re-inits the block as necessary. The actual
  879. * gating still happens in the dpm code. We should
  880. * revisit this when there is a cleaner line between
  881. * the smc and the hw blocks
  882. */
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. int ret = 0;
  885. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  886. if (state == AMD_PG_STATE_GATE) {
  887. uvd_v6_0_stop(adev);
  888. } else {
  889. ret = uvd_v6_0_start(adev);
  890. if (ret)
  891. goto out;
  892. }
  893. out:
  894. return ret;
  895. }
  896. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  897. {
  898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  899. int data;
  900. mutex_lock(&adev->pm.mutex);
  901. if (adev->flags & AMD_IS_APU)
  902. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  903. else
  904. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  905. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  906. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  907. goto out;
  908. }
  909. /* AMD_CG_SUPPORT_UVD_MGCG */
  910. data = RREG32(mmUVD_CGC_CTRL);
  911. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  912. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  913. out:
  914. mutex_unlock(&adev->pm.mutex);
  915. }
  916. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  917. .name = "uvd_v6_0",
  918. .early_init = uvd_v6_0_early_init,
  919. .late_init = NULL,
  920. .sw_init = uvd_v6_0_sw_init,
  921. .sw_fini = uvd_v6_0_sw_fini,
  922. .hw_init = uvd_v6_0_hw_init,
  923. .hw_fini = uvd_v6_0_hw_fini,
  924. .suspend = uvd_v6_0_suspend,
  925. .resume = uvd_v6_0_resume,
  926. .is_idle = uvd_v6_0_is_idle,
  927. .wait_for_idle = uvd_v6_0_wait_for_idle,
  928. .check_soft_reset = uvd_v6_0_check_soft_reset,
  929. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  930. .soft_reset = uvd_v6_0_soft_reset,
  931. .post_soft_reset = uvd_v6_0_post_soft_reset,
  932. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  933. .set_powergating_state = uvd_v6_0_set_powergating_state,
  934. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  935. };
  936. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  937. .type = AMDGPU_RING_TYPE_UVD,
  938. .align_mask = 0xf,
  939. .nop = PACKET0(mmUVD_NO_OP, 0),
  940. .support_64bit_ptrs = false,
  941. .get_rptr = uvd_v6_0_ring_get_rptr,
  942. .get_wptr = uvd_v6_0_ring_get_wptr,
  943. .set_wptr = uvd_v6_0_ring_set_wptr,
  944. .parse_cs = amdgpu_uvd_ring_parse_cs,
  945. .emit_frame_size =
  946. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  947. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  948. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  949. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  950. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  951. .emit_ib = uvd_v6_0_ring_emit_ib,
  952. .emit_fence = uvd_v6_0_ring_emit_fence,
  953. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  954. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  955. .test_ring = uvd_v6_0_ring_test_ring,
  956. .test_ib = amdgpu_uvd_ring_test_ib,
  957. .insert_nop = amdgpu_ring_insert_nop,
  958. .pad_ib = amdgpu_ring_generic_pad_ib,
  959. .begin_use = amdgpu_uvd_ring_begin_use,
  960. .end_use = amdgpu_uvd_ring_end_use,
  961. };
  962. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  963. .type = AMDGPU_RING_TYPE_UVD,
  964. .align_mask = 0xf,
  965. .nop = PACKET0(mmUVD_NO_OP, 0),
  966. .support_64bit_ptrs = false,
  967. .get_rptr = uvd_v6_0_ring_get_rptr,
  968. .get_wptr = uvd_v6_0_ring_get_wptr,
  969. .set_wptr = uvd_v6_0_ring_set_wptr,
  970. .emit_frame_size =
  971. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  972. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  973. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  974. 20 + /* uvd_v6_0_ring_emit_vm_flush */
  975. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  976. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  977. .emit_ib = uvd_v6_0_ring_emit_ib,
  978. .emit_fence = uvd_v6_0_ring_emit_fence,
  979. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  980. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  981. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  982. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  983. .test_ring = uvd_v6_0_ring_test_ring,
  984. .test_ib = amdgpu_uvd_ring_test_ib,
  985. .insert_nop = amdgpu_ring_insert_nop,
  986. .pad_ib = amdgpu_ring_generic_pad_ib,
  987. .begin_use = amdgpu_uvd_ring_begin_use,
  988. .end_use = amdgpu_uvd_ring_end_use,
  989. };
  990. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  991. {
  992. if (adev->asic_type >= CHIP_POLARIS10) {
  993. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  994. DRM_INFO("UVD is enabled in VM mode\n");
  995. } else {
  996. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  997. DRM_INFO("UVD is enabled in physical mode\n");
  998. }
  999. }
  1000. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1001. .set = uvd_v6_0_set_interrupt_state,
  1002. .process = uvd_v6_0_process_interrupt,
  1003. };
  1004. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1005. {
  1006. adev->uvd.irq.num_types = 1;
  1007. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  1008. }
  1009. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1010. {
  1011. .type = AMD_IP_BLOCK_TYPE_UVD,
  1012. .major = 6,
  1013. .minor = 0,
  1014. .rev = 0,
  1015. .funcs = &uvd_v6_0_ip_funcs,
  1016. };
  1017. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1018. {
  1019. .type = AMD_IP_BLOCK_TYPE_UVD,
  1020. .major = 6,
  1021. .minor = 2,
  1022. .rev = 0,
  1023. .funcs = &uvd_v6_0_ip_funcs,
  1024. };
  1025. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1026. {
  1027. .type = AMD_IP_BLOCK_TYPE_UVD,
  1028. .major = 6,
  1029. .minor = 3,
  1030. .rev = 0,
  1031. .funcs = &uvd_v6_0_ip_funcs,
  1032. };