soc15.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atomfirmware.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "amdgpu_psp.h"
  34. #include "atom.h"
  35. #include "amd_pcie.h"
  36. #include "vega10/soc15ip.h"
  37. #include "vega10/UVD/uvd_7_0_offset.h"
  38. #include "vega10/GC/gc_9_0_offset.h"
  39. #include "vega10/GC/gc_9_0_sh_mask.h"
  40. #include "vega10/SDMA0/sdma0_4_0_offset.h"
  41. #include "vega10/SDMA1/sdma1_4_0_offset.h"
  42. #include "vega10/HDP/hdp_4_0_offset.h"
  43. #include "vega10/HDP/hdp_4_0_sh_mask.h"
  44. #include "vega10/MP/mp_9_0_offset.h"
  45. #include "vega10/MP/mp_9_0_sh_mask.h"
  46. #include "vega10/SMUIO/smuio_9_0_offset.h"
  47. #include "vega10/SMUIO/smuio_9_0_sh_mask.h"
  48. #include "soc15.h"
  49. #include "soc15_common.h"
  50. #include "gfx_v9_0.h"
  51. #include "gmc_v9_0.h"
  52. #include "gfxhub_v1_0.h"
  53. #include "mmhub_v1_0.h"
  54. #include "vega10_ih.h"
  55. #include "sdma_v4_0.h"
  56. #include "uvd_v7_0.h"
  57. #include "vce_v4_0.h"
  58. #include "amdgpu_powerplay.h"
  59. #include "dce_virtual.h"
  60. #include "mxgpu_ai.h"
  61. MODULE_FIRMWARE("amdgpu/vega10_smc.bin");
  62. #define mmFabricConfigAccessControl 0x0410
  63. #define mmFabricConfigAccessControl_BASE_IDX 0
  64. #define mmFabricConfigAccessControl_DEFAULT 0x00000000
  65. //FabricConfigAccessControl
  66. #define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
  67. #define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
  68. #define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
  69. #define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
  70. #define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
  71. #define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
  72. #define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
  73. #define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
  74. //DF_PIE_AON0_DfGlobalClkGater
  75. #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
  76. #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
  77. enum {
  78. DF_MGCG_DISABLE = 0,
  79. DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
  80. DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
  81. DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
  82. DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
  83. DF_MGCG_ENABLE_63_CYCLE_DELAY =15
  84. };
  85. #define mmMP0_MISC_CGTT_CTRL0 0x01b9
  86. #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
  87. #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
  88. #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
  89. /*
  90. * Indirect registers accessor
  91. */
  92. static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  93. {
  94. unsigned long flags, address, data;
  95. u32 r;
  96. struct nbio_pcie_index_data *nbio_pcie_id;
  97. if (adev->flags & AMD_IS_APU)
  98. nbio_pcie_id = &nbio_v7_0_pcie_index_data;
  99. else
  100. nbio_pcie_id = &nbio_v6_1_pcie_index_data;
  101. address = nbio_pcie_id->index_offset;
  102. data = nbio_pcie_id->data_offset;
  103. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  104. WREG32(address, reg);
  105. (void)RREG32(address);
  106. r = RREG32(data);
  107. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  108. return r;
  109. }
  110. static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  111. {
  112. unsigned long flags, address, data;
  113. struct nbio_pcie_index_data *nbio_pcie_id;
  114. if (adev->flags & AMD_IS_APU)
  115. nbio_pcie_id = &nbio_v7_0_pcie_index_data;
  116. else
  117. nbio_pcie_id = &nbio_v6_1_pcie_index_data;
  118. address = nbio_pcie_id->index_offset;
  119. data = nbio_pcie_id->data_offset;
  120. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  121. WREG32(address, reg);
  122. (void)RREG32(address);
  123. WREG32(data, v);
  124. (void)RREG32(data);
  125. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  126. }
  127. static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  128. {
  129. unsigned long flags, address, data;
  130. u32 r;
  131. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  132. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  133. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  134. WREG32(address, ((reg) & 0x1ff));
  135. r = RREG32(data);
  136. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  137. return r;
  138. }
  139. static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  140. {
  141. unsigned long flags, address, data;
  142. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  143. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  144. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  145. WREG32(address, ((reg) & 0x1ff));
  146. WREG32(data, (v));
  147. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  148. }
  149. static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
  150. {
  151. unsigned long flags, address, data;
  152. u32 r;
  153. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  154. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  155. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  156. WREG32(address, (reg));
  157. r = RREG32(data);
  158. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  159. return r;
  160. }
  161. static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  162. {
  163. unsigned long flags, address, data;
  164. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  165. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  166. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  167. WREG32(address, (reg));
  168. WREG32(data, (v));
  169. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  170. }
  171. static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
  172. {
  173. if (adev->flags & AMD_IS_APU)
  174. return nbio_v7_0_get_memsize(adev);
  175. else
  176. return nbio_v6_1_get_memsize(adev);
  177. }
  178. static const u32 vega10_golden_init[] =
  179. {
  180. };
  181. static const u32 raven_golden_init[] =
  182. {
  183. };
  184. static void soc15_init_golden_registers(struct amdgpu_device *adev)
  185. {
  186. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  187. mutex_lock(&adev->grbm_idx_mutex);
  188. switch (adev->asic_type) {
  189. case CHIP_VEGA10:
  190. amdgpu_program_register_sequence(adev,
  191. vega10_golden_init,
  192. (const u32)ARRAY_SIZE(vega10_golden_init));
  193. break;
  194. case CHIP_RAVEN:
  195. amdgpu_program_register_sequence(adev,
  196. raven_golden_init,
  197. (const u32)ARRAY_SIZE(raven_golden_init));
  198. break;
  199. default:
  200. break;
  201. }
  202. mutex_unlock(&adev->grbm_idx_mutex);
  203. }
  204. static u32 soc15_get_xclk(struct amdgpu_device *adev)
  205. {
  206. if (adev->asic_type == CHIP_VEGA10)
  207. return adev->clock.spll.reference_freq/4;
  208. else
  209. return adev->clock.spll.reference_freq;
  210. }
  211. void soc15_grbm_select(struct amdgpu_device *adev,
  212. u32 me, u32 pipe, u32 queue, u32 vmid)
  213. {
  214. u32 grbm_gfx_cntl = 0;
  215. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
  216. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
  217. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
  218. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
  219. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
  220. }
  221. static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
  222. {
  223. /* todo */
  224. }
  225. static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
  226. {
  227. /* todo */
  228. return false;
  229. }
  230. static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
  231. u8 *bios, u32 length_bytes)
  232. {
  233. u32 *dw_ptr;
  234. u32 i, length_dw;
  235. if (bios == NULL)
  236. return false;
  237. if (length_bytes == 0)
  238. return false;
  239. /* APU vbios image is part of sbios image */
  240. if (adev->flags & AMD_IS_APU)
  241. return false;
  242. dw_ptr = (u32 *)bios;
  243. length_dw = ALIGN(length_bytes, 4) / 4;
  244. /* set rom index to 0 */
  245. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
  246. /* read out the rom data */
  247. for (i = 0; i < length_dw; i++)
  248. dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
  249. return true;
  250. }
  251. static struct amdgpu_allowed_register_entry soc15_allowed_read_registers[] = {
  252. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)},
  253. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2)},
  254. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0)},
  255. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1)},
  256. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2)},
  257. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3)},
  258. { SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_STATUS_REG)},
  259. { SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_STATUS_REG)},
  260. { SOC15_REG_OFFSET(GC, 0, mmCP_STAT)},
  261. { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1)},
  262. { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2)},
  263. { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3)},
  264. { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT)},
  265. { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1)},
  266. { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS)},
  267. { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1)},
  268. { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS)},
  269. { SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)},
  270. };
  271. static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  272. u32 sh_num, u32 reg_offset)
  273. {
  274. uint32_t val;
  275. mutex_lock(&adev->grbm_idx_mutex);
  276. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  277. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  278. val = RREG32(reg_offset);
  279. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  280. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  281. mutex_unlock(&adev->grbm_idx_mutex);
  282. return val;
  283. }
  284. static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
  285. bool indexed, u32 se_num,
  286. u32 sh_num, u32 reg_offset)
  287. {
  288. if (indexed) {
  289. return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
  290. } else {
  291. switch (reg_offset) {
  292. case SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG):
  293. return adev->gfx.config.gb_addr_config;
  294. default:
  295. return RREG32(reg_offset);
  296. }
  297. }
  298. }
  299. static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
  300. u32 sh_num, u32 reg_offset, u32 *value)
  301. {
  302. uint32_t i;
  303. *value = 0;
  304. for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
  305. if (reg_offset != soc15_allowed_read_registers[i].reg_offset)
  306. continue;
  307. *value = soc15_get_register_value(adev,
  308. soc15_allowed_read_registers[i].grbm_indexed,
  309. se_num, sh_num, reg_offset);
  310. return 0;
  311. }
  312. return -EINVAL;
  313. }
  314. static void soc15_gpu_pci_config_reset(struct amdgpu_device *adev)
  315. {
  316. u32 i;
  317. dev_info(adev->dev, "GPU pci config reset\n");
  318. /* disable BM */
  319. pci_clear_master(adev->pdev);
  320. /* reset */
  321. amdgpu_pci_config_reset(adev);
  322. udelay(100);
  323. /* wait for asic to come out of reset */
  324. for (i = 0; i < adev->usec_timeout; i++) {
  325. u32 memsize = (adev->flags & AMD_IS_APU) ?
  326. nbio_v7_0_get_memsize(adev) :
  327. nbio_v6_1_get_memsize(adev);
  328. if (memsize != 0xffffffff)
  329. break;
  330. udelay(1);
  331. }
  332. }
  333. static int soc15_asic_reset(struct amdgpu_device *adev)
  334. {
  335. amdgpu_atomfirmware_scratch_regs_engine_hung(adev, true);
  336. soc15_gpu_pci_config_reset(adev);
  337. amdgpu_atomfirmware_scratch_regs_engine_hung(adev, false);
  338. return 0;
  339. }
  340. /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  341. u32 cntl_reg, u32 status_reg)
  342. {
  343. return 0;
  344. }*/
  345. static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  346. {
  347. /*int r;
  348. r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  349. if (r)
  350. return r;
  351. r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  352. */
  353. return 0;
  354. }
  355. static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  356. {
  357. /* todo */
  358. return 0;
  359. }
  360. static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
  361. {
  362. if (pci_is_root_bus(adev->pdev->bus))
  363. return;
  364. if (amdgpu_pcie_gen2 == 0)
  365. return;
  366. if (adev->flags & AMD_IS_APU)
  367. return;
  368. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  369. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  370. return;
  371. /* todo */
  372. }
  373. static void soc15_program_aspm(struct amdgpu_device *adev)
  374. {
  375. if (amdgpu_aspm == 0)
  376. return;
  377. /* todo */
  378. }
  379. static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
  380. bool enable)
  381. {
  382. if (adev->flags & AMD_IS_APU) {
  383. nbio_v7_0_enable_doorbell_aperture(adev, enable);
  384. } else {
  385. nbio_v6_1_enable_doorbell_aperture(adev, enable);
  386. nbio_v6_1_enable_doorbell_selfring_aperture(adev, enable);
  387. }
  388. }
  389. static const struct amdgpu_ip_block_version vega10_common_ip_block =
  390. {
  391. .type = AMD_IP_BLOCK_TYPE_COMMON,
  392. .major = 2,
  393. .minor = 0,
  394. .rev = 0,
  395. .funcs = &soc15_common_ip_funcs,
  396. };
  397. int soc15_set_ip_blocks(struct amdgpu_device *adev)
  398. {
  399. nbio_v6_1_detect_hw_virt(adev);
  400. if (amdgpu_sriov_vf(adev))
  401. adev->virt.ops = &xgpu_ai_virt_ops;
  402. switch (adev->asic_type) {
  403. case CHIP_VEGA10:
  404. amdgpu_ip_block_add(adev, &vega10_common_ip_block);
  405. amdgpu_ip_block_add(adev, &gfxhub_v1_0_ip_block);
  406. amdgpu_ip_block_add(adev, &mmhub_v1_0_ip_block);
  407. amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
  408. amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
  409. if (amdgpu_fw_load_type == 2 || amdgpu_fw_load_type == -1)
  410. amdgpu_ip_block_add(adev, &psp_v3_1_ip_block);
  411. if (!amdgpu_sriov_vf(adev))
  412. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  413. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  414. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  415. amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
  416. amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
  417. amdgpu_ip_block_add(adev, &uvd_v7_0_ip_block);
  418. amdgpu_ip_block_add(adev, &vce_v4_0_ip_block);
  419. break;
  420. case CHIP_RAVEN:
  421. amdgpu_ip_block_add(adev, &vega10_common_ip_block);
  422. amdgpu_ip_block_add(adev, &gfxhub_v1_0_ip_block);
  423. amdgpu_ip_block_add(adev, &mmhub_v1_0_ip_block);
  424. amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
  425. amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
  426. amdgpu_ip_block_add(adev, &psp_v10_0_ip_block);
  427. amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
  428. amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
  429. break;
  430. default:
  431. return -EINVAL;
  432. }
  433. return 0;
  434. }
  435. static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
  436. {
  437. if (adev->flags & AMD_IS_APU)
  438. return nbio_v7_0_get_rev_id(adev);
  439. else
  440. return nbio_v6_1_get_rev_id(adev);
  441. }
  442. int gmc_v9_0_mc_wait_for_idle(struct amdgpu_device *adev)
  443. {
  444. /* to be implemented in MC IP*/
  445. return 0;
  446. }
  447. static const struct amdgpu_asic_funcs soc15_asic_funcs =
  448. {
  449. .read_disabled_bios = &soc15_read_disabled_bios,
  450. .read_bios_from_rom = &soc15_read_bios_from_rom,
  451. .read_register = &soc15_read_register,
  452. .reset = &soc15_asic_reset,
  453. .set_vga_state = &soc15_vga_set_state,
  454. .get_xclk = &soc15_get_xclk,
  455. .set_uvd_clocks = &soc15_set_uvd_clocks,
  456. .set_vce_clocks = &soc15_set_vce_clocks,
  457. .get_config_memsize = &soc15_get_config_memsize,
  458. };
  459. static int soc15_common_early_init(void *handle)
  460. {
  461. bool psp_enabled = false;
  462. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  463. adev->smc_rreg = NULL;
  464. adev->smc_wreg = NULL;
  465. adev->pcie_rreg = &soc15_pcie_rreg;
  466. adev->pcie_wreg = &soc15_pcie_wreg;
  467. adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
  468. adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
  469. adev->didt_rreg = &soc15_didt_rreg;
  470. adev->didt_wreg = &soc15_didt_wreg;
  471. adev->asic_funcs = &soc15_asic_funcs;
  472. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
  473. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
  474. psp_enabled = true;
  475. /*
  476. * nbio need be used for both sdma and gfx9, but only
  477. * initializes once
  478. */
  479. switch(adev->asic_type) {
  480. case CHIP_VEGA10:
  481. nbio_v6_1_init(adev);
  482. break;
  483. case CHIP_RAVEN:
  484. nbio_v7_0_init(adev);
  485. break;
  486. default:
  487. return -EINVAL;
  488. }
  489. adev->rev_id = soc15_get_rev_id(adev);
  490. adev->external_rev_id = 0xFF;
  491. switch (adev->asic_type) {
  492. case CHIP_VEGA10:
  493. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  494. AMD_CG_SUPPORT_GFX_MGLS |
  495. AMD_CG_SUPPORT_GFX_RLC_LS |
  496. AMD_CG_SUPPORT_GFX_CP_LS |
  497. AMD_CG_SUPPORT_GFX_3D_CGCG |
  498. AMD_CG_SUPPORT_GFX_3D_CGLS |
  499. AMD_CG_SUPPORT_GFX_CGCG |
  500. AMD_CG_SUPPORT_GFX_CGLS |
  501. AMD_CG_SUPPORT_BIF_MGCG |
  502. AMD_CG_SUPPORT_BIF_LS |
  503. AMD_CG_SUPPORT_HDP_LS |
  504. AMD_CG_SUPPORT_DRM_MGCG |
  505. AMD_CG_SUPPORT_DRM_LS |
  506. AMD_CG_SUPPORT_ROM_MGCG |
  507. AMD_CG_SUPPORT_DF_MGCG |
  508. AMD_CG_SUPPORT_SDMA_MGCG |
  509. AMD_CG_SUPPORT_SDMA_LS |
  510. AMD_CG_SUPPORT_MC_MGCG |
  511. AMD_CG_SUPPORT_MC_LS;
  512. adev->pg_flags = 0;
  513. adev->external_rev_id = 0x1;
  514. break;
  515. case CHIP_RAVEN:
  516. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  517. AMD_CG_SUPPORT_GFX_MGLS |
  518. AMD_CG_SUPPORT_GFX_RLC_LS |
  519. AMD_CG_SUPPORT_GFX_CP_LS |
  520. AMD_CG_SUPPORT_GFX_3D_CGCG |
  521. AMD_CG_SUPPORT_GFX_3D_CGLS |
  522. AMD_CG_SUPPORT_GFX_CGCG |
  523. AMD_CG_SUPPORT_GFX_CGLS |
  524. AMD_CG_SUPPORT_BIF_MGCG |
  525. AMD_CG_SUPPORT_BIF_LS |
  526. AMD_CG_SUPPORT_HDP_MGCG |
  527. AMD_CG_SUPPORT_HDP_LS |
  528. AMD_CG_SUPPORT_DRM_MGCG |
  529. AMD_CG_SUPPORT_DRM_LS |
  530. AMD_CG_SUPPORT_ROM_MGCG |
  531. AMD_CG_SUPPORT_MC_MGCG |
  532. AMD_CG_SUPPORT_MC_LS |
  533. AMD_CG_SUPPORT_SDMA_MGCG |
  534. AMD_CG_SUPPORT_SDMA_LS;
  535. adev->pg_flags = AMD_PG_SUPPORT_SDMA;
  536. adev->external_rev_id = 0x1;
  537. break;
  538. default:
  539. /* FIXME: not supported yet */
  540. return -EINVAL;
  541. }
  542. if (amdgpu_sriov_vf(adev)) {
  543. amdgpu_virt_init_setting(adev);
  544. xgpu_ai_mailbox_set_irq_funcs(adev);
  545. }
  546. adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
  547. amdgpu_get_pcie_info(adev);
  548. return 0;
  549. }
  550. static int soc15_common_late_init(void *handle)
  551. {
  552. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  553. if (amdgpu_sriov_vf(adev))
  554. xgpu_ai_mailbox_get_irq(adev);
  555. return 0;
  556. }
  557. static int soc15_common_sw_init(void *handle)
  558. {
  559. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  560. if (amdgpu_sriov_vf(adev))
  561. xgpu_ai_mailbox_add_irq_id(adev);
  562. return 0;
  563. }
  564. static int soc15_common_sw_fini(void *handle)
  565. {
  566. return 0;
  567. }
  568. static int soc15_common_hw_init(void *handle)
  569. {
  570. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  571. /* move the golden regs per IP block */
  572. soc15_init_golden_registers(adev);
  573. /* enable pcie gen2/3 link */
  574. soc15_pcie_gen3_enable(adev);
  575. /* enable aspm */
  576. soc15_program_aspm(adev);
  577. /* enable the doorbell aperture */
  578. soc15_enable_doorbell_aperture(adev, true);
  579. return 0;
  580. }
  581. static int soc15_common_hw_fini(void *handle)
  582. {
  583. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  584. /* disable the doorbell aperture */
  585. soc15_enable_doorbell_aperture(adev, false);
  586. if (amdgpu_sriov_vf(adev))
  587. xgpu_ai_mailbox_put_irq(adev);
  588. return 0;
  589. }
  590. static int soc15_common_suspend(void *handle)
  591. {
  592. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  593. return soc15_common_hw_fini(adev);
  594. }
  595. static int soc15_common_resume(void *handle)
  596. {
  597. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  598. return soc15_common_hw_init(adev);
  599. }
  600. static bool soc15_common_is_idle(void *handle)
  601. {
  602. return true;
  603. }
  604. static int soc15_common_wait_for_idle(void *handle)
  605. {
  606. return 0;
  607. }
  608. static int soc15_common_soft_reset(void *handle)
  609. {
  610. return 0;
  611. }
  612. static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
  613. {
  614. uint32_t def, data;
  615. def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  616. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  617. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  618. else
  619. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  620. if (def != data)
  621. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
  622. }
  623. static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
  624. {
  625. uint32_t def, data;
  626. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  627. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
  628. data &= ~(0x01000000 |
  629. 0x02000000 |
  630. 0x04000000 |
  631. 0x08000000 |
  632. 0x10000000 |
  633. 0x20000000 |
  634. 0x40000000 |
  635. 0x80000000);
  636. else
  637. data |= (0x01000000 |
  638. 0x02000000 |
  639. 0x04000000 |
  640. 0x08000000 |
  641. 0x10000000 |
  642. 0x20000000 |
  643. 0x40000000 |
  644. 0x80000000);
  645. if (def != data)
  646. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
  647. }
  648. static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
  649. {
  650. uint32_t def, data;
  651. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  652. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  653. data |= 1;
  654. else
  655. data &= ~1;
  656. if (def != data)
  657. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
  658. }
  659. static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  660. bool enable)
  661. {
  662. uint32_t def, data;
  663. def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  664. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  665. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  666. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  667. else
  668. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  669. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  670. if (def != data)
  671. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
  672. }
  673. static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
  674. bool enable)
  675. {
  676. uint32_t data;
  677. /* Put DF on broadcast mode */
  678. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
  679. data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
  680. WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
  681. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
  682. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  683. data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  684. data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
  685. WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
  686. } else {
  687. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  688. data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  689. data |= DF_MGCG_DISABLE;
  690. WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
  691. }
  692. WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
  693. mmFabricConfigAccessControl_DEFAULT);
  694. }
  695. static int soc15_common_set_clockgating_state(void *handle,
  696. enum amd_clockgating_state state)
  697. {
  698. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  699. if (amdgpu_sriov_vf(adev))
  700. return 0;
  701. switch (adev->asic_type) {
  702. case CHIP_VEGA10:
  703. nbio_v6_1_update_medium_grain_clock_gating(adev,
  704. state == AMD_CG_STATE_GATE ? true : false);
  705. nbio_v6_1_update_medium_grain_light_sleep(adev,
  706. state == AMD_CG_STATE_GATE ? true : false);
  707. soc15_update_hdp_light_sleep(adev,
  708. state == AMD_CG_STATE_GATE ? true : false);
  709. soc15_update_drm_clock_gating(adev,
  710. state == AMD_CG_STATE_GATE ? true : false);
  711. soc15_update_drm_light_sleep(adev,
  712. state == AMD_CG_STATE_GATE ? true : false);
  713. soc15_update_rom_medium_grain_clock_gating(adev,
  714. state == AMD_CG_STATE_GATE ? true : false);
  715. soc15_update_df_medium_grain_clock_gating(adev,
  716. state == AMD_CG_STATE_GATE ? true : false);
  717. break;
  718. case CHIP_RAVEN:
  719. nbio_v7_0_update_medium_grain_clock_gating(adev,
  720. state == AMD_CG_STATE_GATE ? true : false);
  721. nbio_v6_1_update_medium_grain_light_sleep(adev,
  722. state == AMD_CG_STATE_GATE ? true : false);
  723. soc15_update_hdp_light_sleep(adev,
  724. state == AMD_CG_STATE_GATE ? true : false);
  725. soc15_update_drm_clock_gating(adev,
  726. state == AMD_CG_STATE_GATE ? true : false);
  727. soc15_update_drm_light_sleep(adev,
  728. state == AMD_CG_STATE_GATE ? true : false);
  729. soc15_update_rom_medium_grain_clock_gating(adev,
  730. state == AMD_CG_STATE_GATE ? true : false);
  731. break;
  732. default:
  733. break;
  734. }
  735. return 0;
  736. }
  737. static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
  738. {
  739. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  740. int data;
  741. if (amdgpu_sriov_vf(adev))
  742. *flags = 0;
  743. nbio_v6_1_get_clockgating_state(adev, flags);
  744. /* AMD_CG_SUPPORT_HDP_LS */
  745. data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  746. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  747. *flags |= AMD_CG_SUPPORT_HDP_LS;
  748. /* AMD_CG_SUPPORT_DRM_MGCG */
  749. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  750. if (!(data & 0x01000000))
  751. *flags |= AMD_CG_SUPPORT_DRM_MGCG;
  752. /* AMD_CG_SUPPORT_DRM_LS */
  753. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  754. if (data & 0x1)
  755. *flags |= AMD_CG_SUPPORT_DRM_LS;
  756. /* AMD_CG_SUPPORT_ROM_MGCG */
  757. data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  758. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  759. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  760. /* AMD_CG_SUPPORT_DF_MGCG */
  761. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  762. if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
  763. *flags |= AMD_CG_SUPPORT_DF_MGCG;
  764. }
  765. static int soc15_common_set_powergating_state(void *handle,
  766. enum amd_powergating_state state)
  767. {
  768. /* todo */
  769. return 0;
  770. }
  771. const struct amd_ip_funcs soc15_common_ip_funcs = {
  772. .name = "soc15_common",
  773. .early_init = soc15_common_early_init,
  774. .late_init = soc15_common_late_init,
  775. .sw_init = soc15_common_sw_init,
  776. .sw_fini = soc15_common_sw_fini,
  777. .hw_init = soc15_common_hw_init,
  778. .hw_fini = soc15_common_hw_fini,
  779. .suspend = soc15_common_suspend,
  780. .resume = soc15_common_resume,
  781. .is_idle = soc15_common_is_idle,
  782. .wait_for_idle = soc15_common_wait_for_idle,
  783. .soft_reset = soc15_common_soft_reset,
  784. .set_clockgating_state = soc15_common_set_clockgating_state,
  785. .set_powergating_state = soc15_common_set_powergating_state,
  786. .get_clockgating_state= soc15_common_get_clockgating_state,
  787. };