nbio_v6_1.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "amdgpu_atombios.h"
  25. #include "nbio_v6_1.h"
  26. #include "vega10/soc15ip.h"
  27. #include "vega10/NBIO/nbio_6_1_default.h"
  28. #include "vega10/NBIO/nbio_6_1_offset.h"
  29. #include "vega10/NBIO/nbio_6_1_sh_mask.h"
  30. #include "vega10/vega10_enum.h"
  31. #define smnCPM_CONTROL 0x11180460
  32. #define smnPCIE_CNTL2 0x11180070
  33. u32 nbio_v6_1_get_rev_id(struct amdgpu_device *adev)
  34. {
  35. u32 tmp = RREG32(SOC15_REG_OFFSET(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0));
  36. tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
  37. tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
  38. return tmp;
  39. }
  40. u32 nbio_v6_1_get_atombios_scratch_regs(struct amdgpu_device *adev,
  41. uint32_t idx)
  42. {
  43. return RREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0) + idx);
  44. }
  45. void nbio_v6_1_set_atombios_scratch_regs(struct amdgpu_device *adev,
  46. uint32_t idx, uint32_t val)
  47. {
  48. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0) + idx, val);
  49. }
  50. void nbio_v6_1_mc_access_enable(struct amdgpu_device *adev, bool enable)
  51. {
  52. if (enable)
  53. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIF_FB_EN),
  54. BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  55. else
  56. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIF_FB_EN), 0);
  57. }
  58. void nbio_v6_1_hdp_flush(struct amdgpu_device *adev)
  59. {
  60. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_HDP_MEM_COHERENCY_FLUSH_CNTL), 0);
  61. }
  62. u32 nbio_v6_1_get_memsize(struct amdgpu_device *adev)
  63. {
  64. return RREG32(SOC15_REG_OFFSET(NBIO, 0, mmRCC_PF_0_0_RCC_CONFIG_MEMSIZE));
  65. }
  66. static const u32 nbio_sdma_doorbell_range_reg[] =
  67. {
  68. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE),
  69. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE)
  70. };
  71. void nbio_v6_1_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
  72. bool use_doorbell, int doorbell_index)
  73. {
  74. u32 doorbell_range = RREG32(nbio_sdma_doorbell_range_reg[instance]);
  75. if (use_doorbell) {
  76. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
  77. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 2);
  78. } else
  79. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
  80. WREG32(nbio_sdma_doorbell_range_reg[instance], doorbell_range);
  81. }
  82. void nbio_v6_1_enable_doorbell_aperture(struct amdgpu_device *adev,
  83. bool enable)
  84. {
  85. u32 tmp;
  86. tmp = RREG32(SOC15_REG_OFFSET(NBIO, 0, mmRCC_PF_0_0_RCC_DOORBELL_APER_EN));
  87. if (enable)
  88. tmp = REG_SET_FIELD(tmp, RCC_PF_0_0_RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  89. else
  90. tmp = REG_SET_FIELD(tmp, RCC_PF_0_0_RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  91. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmRCC_PF_0_0_RCC_DOORBELL_APER_EN), tmp);
  92. }
  93. void nbio_v6_1_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
  94. bool enable)
  95. {
  96. u32 tmp = 0;
  97. if (enable) {
  98. tmp = REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL, DOORBELL_SELFRING_GPA_APER_EN, 1) |
  99. REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL, DOORBELL_SELFRING_GPA_APER_MODE, 1) |
  100. REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL, DOORBELL_SELFRING_GPA_APER_SIZE, 0);
  101. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_LOW),
  102. lower_32_bits(adev->doorbell.base));
  103. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_HIGH),
  104. upper_32_bits(adev->doorbell.base));
  105. }
  106. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL), tmp);
  107. }
  108. void nbio_v6_1_ih_doorbell_range(struct amdgpu_device *adev,
  109. bool use_doorbell, int doorbell_index)
  110. {
  111. u32 ih_doorbell_range = RREG32(SOC15_REG_OFFSET(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE));
  112. if (use_doorbell) {
  113. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
  114. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
  115. } else
  116. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
  117. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmBIF_IH_DOORBELL_RANGE), ih_doorbell_range);
  118. }
  119. void nbio_v6_1_ih_control(struct amdgpu_device *adev)
  120. {
  121. u32 interrupt_cntl;
  122. /* setup interrupt control */
  123. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmINTERRUPT_CNTL2), adev->dummy_page.addr >> 8);
  124. interrupt_cntl = RREG32(SOC15_REG_OFFSET(NBIO, 0, mmINTERRUPT_CNTL));
  125. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  126. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  127. */
  128. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  129. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  130. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  131. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmINTERRUPT_CNTL), interrupt_cntl);
  132. }
  133. void nbio_v6_1_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  134. bool enable)
  135. {
  136. uint32_t def, data;
  137. def = data = RREG32_PCIE(smnCPM_CONTROL);
  138. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG)) {
  139. data |= (CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
  140. CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
  141. CPM_CONTROL__TXCLK_PERM_GATE_ENABLE_MASK |
  142. CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
  143. CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
  144. CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
  145. CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
  146. } else {
  147. data &= ~(CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
  148. CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
  149. CPM_CONTROL__TXCLK_PERM_GATE_ENABLE_MASK |
  150. CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
  151. CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
  152. CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
  153. CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
  154. }
  155. if (def != data)
  156. WREG32_PCIE(smnCPM_CONTROL, data);
  157. }
  158. void nbio_v6_1_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  159. bool enable)
  160. {
  161. uint32_t def, data;
  162. def = data = RREG32_PCIE(smnPCIE_CNTL2);
  163. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  164. data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  165. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  166. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  167. } else {
  168. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  169. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  170. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  171. }
  172. if (def != data)
  173. WREG32_PCIE(smnPCIE_CNTL2, data);
  174. }
  175. void nbio_v6_1_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  176. {
  177. int data;
  178. /* AMD_CG_SUPPORT_BIF_MGCG */
  179. data = RREG32_PCIE(smnCPM_CONTROL);
  180. if (data & CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
  181. *flags |= AMD_CG_SUPPORT_BIF_MGCG;
  182. /* AMD_CG_SUPPORT_BIF_LS */
  183. data = RREG32_PCIE(smnPCIE_CNTL2);
  184. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  185. *flags |= AMD_CG_SUPPORT_BIF_LS;
  186. }
  187. struct nbio_hdp_flush_reg nbio_v6_1_hdp_flush_reg;
  188. struct nbio_pcie_index_data nbio_v6_1_pcie_index_data;
  189. int nbio_v6_1_init(struct amdgpu_device *adev)
  190. {
  191. nbio_v6_1_hdp_flush_reg.hdp_flush_req_offset = SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_GPU_HDP_FLUSH_REQ);
  192. nbio_v6_1_hdp_flush_reg.hdp_flush_done_offset = SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_GPU_HDP_FLUSH_DONE);
  193. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP0_MASK;
  194. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp1 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP1_MASK;
  195. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp2 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP2_MASK;
  196. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp3 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP3_MASK;
  197. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp4 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP4_MASK;
  198. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp5 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP5_MASK;
  199. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp6 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP6_MASK;
  200. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp7 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP7_MASK;
  201. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp8 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP8_MASK;
  202. nbio_v6_1_hdp_flush_reg.ref_and_mask_cp9 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP9_MASK;
  203. nbio_v6_1_hdp_flush_reg.ref_and_mask_sdma0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  204. nbio_v6_1_hdp_flush_reg.ref_and_mask_sdma1 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  205. nbio_v6_1_pcie_index_data.index_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX);
  206. nbio_v6_1_pcie_index_data.data_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA);
  207. return 0;
  208. }
  209. void nbio_v6_1_detect_hw_virt(struct amdgpu_device *adev)
  210. {
  211. uint32_t reg;
  212. reg = RREG32(SOC15_REG_OFFSET(NBIO, 0,
  213. mmRCC_PF_0_0_RCC_IOV_FUNC_IDENTIFIER));
  214. if (reg & 1)
  215. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  216. if (reg & 0x80000000)
  217. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  218. if (!reg) {
  219. if (is_virtual_machine()) /* passthrough mode exclus sriov mod */
  220. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  221. }
  222. }