gmc_v9_0.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "gmc_v9_0.h"
  26. #include "vega10/soc15ip.h"
  27. #include "vega10/HDP/hdp_4_0_offset.h"
  28. #include "vega10/HDP/hdp_4_0_sh_mask.h"
  29. #include "vega10/GC/gc_9_0_sh_mask.h"
  30. #include "vega10/vega10_enum.h"
  31. #include "soc15_common.h"
  32. #include "nbio_v6_1.h"
  33. #include "nbio_v7_0.h"
  34. #include "gfxhub_v1_0.h"
  35. #include "mmhub_v1_0.h"
  36. #define mmDF_CS_AON0_DramBaseAddress0 0x0044
  37. #define mmDF_CS_AON0_DramBaseAddress0_BASE_IDX 0
  38. //DF_CS_AON0_DramBaseAddress0
  39. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal__SHIFT 0x0
  40. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT 0x1
  41. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT 0x4
  42. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel__SHIFT 0x8
  43. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr__SHIFT 0xc
  44. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal_MASK 0x00000001L
  45. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn_MASK 0x00000002L
  46. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK 0x000000F0L
  47. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel_MASK 0x00000700L
  48. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr_MASK 0xFFFFF000L
  49. /* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
  50. #define AMDGPU_NUM_OF_VMIDS 8
  51. static const u32 golden_settings_vega10_hdp[] =
  52. {
  53. 0xf64, 0x0fffffff, 0x00000000,
  54. 0xf65, 0x0fffffff, 0x00000000,
  55. 0xf66, 0x0fffffff, 0x00000000,
  56. 0xf67, 0x0fffffff, 0x00000000,
  57. 0xf68, 0x0fffffff, 0x00000000,
  58. 0xf6a, 0x0fffffff, 0x00000000,
  59. 0xf6b, 0x0fffffff, 0x00000000,
  60. 0xf6c, 0x0fffffff, 0x00000000,
  61. 0xf6d, 0x0fffffff, 0x00000000,
  62. 0xf6e, 0x0fffffff, 0x00000000,
  63. };
  64. static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  65. struct amdgpu_irq_src *src,
  66. unsigned type,
  67. enum amdgpu_interrupt_state state)
  68. {
  69. struct amdgpu_vmhub *hub;
  70. u32 tmp, reg, bits, i;
  71. bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  72. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  73. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  74. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  75. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  76. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  77. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
  78. switch (state) {
  79. case AMDGPU_IRQ_STATE_DISABLE:
  80. /* MM HUB */
  81. hub = &adev->vmhub[AMDGPU_MMHUB];
  82. for (i = 0; i< 16; i++) {
  83. reg = hub->vm_context0_cntl + i;
  84. tmp = RREG32(reg);
  85. tmp &= ~bits;
  86. WREG32(reg, tmp);
  87. }
  88. /* GFX HUB */
  89. hub = &adev->vmhub[AMDGPU_GFXHUB];
  90. for (i = 0; i < 16; i++) {
  91. reg = hub->vm_context0_cntl + i;
  92. tmp = RREG32(reg);
  93. tmp &= ~bits;
  94. WREG32(reg, tmp);
  95. }
  96. break;
  97. case AMDGPU_IRQ_STATE_ENABLE:
  98. /* MM HUB */
  99. hub = &adev->vmhub[AMDGPU_MMHUB];
  100. for (i = 0; i< 16; i++) {
  101. reg = hub->vm_context0_cntl + i;
  102. tmp = RREG32(reg);
  103. tmp |= bits;
  104. WREG32(reg, tmp);
  105. }
  106. /* GFX HUB */
  107. hub = &adev->vmhub[AMDGPU_GFXHUB];
  108. for (i = 0; i < 16; i++) {
  109. reg = hub->vm_context0_cntl + i;
  110. tmp = RREG32(reg);
  111. tmp |= bits;
  112. WREG32(reg, tmp);
  113. }
  114. break;
  115. default:
  116. break;
  117. }
  118. return 0;
  119. }
  120. static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
  121. struct amdgpu_irq_src *source,
  122. struct amdgpu_iv_entry *entry)
  123. {
  124. struct amdgpu_vmhub *hub = &adev->vmhub[entry->vm_id_src];
  125. uint32_t status = 0;
  126. u64 addr;
  127. addr = (u64)entry->src_data[0] << 12;
  128. addr |= ((u64)entry->src_data[1] & 0xf) << 44;
  129. if (!amdgpu_sriov_vf(adev)) {
  130. status = RREG32(hub->vm_l2_pro_fault_status);
  131. WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
  132. }
  133. if (printk_ratelimit()) {
  134. dev_err(adev->dev,
  135. "[%s] VMC page fault (src_id:%u ring:%u vm_id:%u pas_id:%u)\n",
  136. entry->vm_id_src ? "mmhub" : "gfxhub",
  137. entry->src_id, entry->ring_id, entry->vm_id,
  138. entry->pas_id);
  139. dev_err(adev->dev, " at page 0x%016llx from %d\n",
  140. addr, entry->client_id);
  141. if (!amdgpu_sriov_vf(adev))
  142. dev_err(adev->dev,
  143. "VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
  144. status);
  145. }
  146. return 0;
  147. }
  148. static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
  149. .set = gmc_v9_0_vm_fault_interrupt_state,
  150. .process = gmc_v9_0_process_interrupt,
  151. };
  152. static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  153. {
  154. adev->mc.vm_fault.num_types = 1;
  155. adev->mc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
  156. }
  157. static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vm_id)
  158. {
  159. u32 req = 0;
  160. /* invalidate using legacy mode on vm_id*/
  161. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  162. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  163. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  164. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  165. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  166. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  167. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  168. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  169. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  170. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  171. return req;
  172. }
  173. /*
  174. * GART
  175. * VMID 0 is the physical GPU addresses as used by the kernel.
  176. * VMIDs 1-15 are used for userspace clients and are handled
  177. * by the amdgpu vm/hsa code.
  178. */
  179. /**
  180. * gmc_v9_0_gart_flush_gpu_tlb - gart tlb flush callback
  181. *
  182. * @adev: amdgpu_device pointer
  183. * @vmid: vm instance to flush
  184. *
  185. * Flush the TLB for the requested page table.
  186. */
  187. static void gmc_v9_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  188. uint32_t vmid)
  189. {
  190. /* Use register 17 for GART */
  191. const unsigned eng = 17;
  192. unsigned i, j;
  193. /* flush hdp cache */
  194. if (adev->flags & AMD_IS_APU)
  195. nbio_v7_0_hdp_flush(adev);
  196. else
  197. nbio_v6_1_hdp_flush(adev);
  198. spin_lock(&adev->mc.invalidate_lock);
  199. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  200. struct amdgpu_vmhub *hub = &adev->vmhub[i];
  201. u32 tmp = gmc_v9_0_get_invalidate_req(vmid);
  202. WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
  203. /* Busy wait for ACK.*/
  204. for (j = 0; j < 100; j++) {
  205. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  206. tmp &= 1 << vmid;
  207. if (tmp)
  208. break;
  209. cpu_relax();
  210. }
  211. if (j < 100)
  212. continue;
  213. /* Wait for ACK with a delay.*/
  214. for (j = 0; j < adev->usec_timeout; j++) {
  215. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  216. tmp &= 1 << vmid;
  217. if (tmp)
  218. break;
  219. udelay(1);
  220. }
  221. if (j < adev->usec_timeout)
  222. continue;
  223. DRM_ERROR("Timeout waiting for VM flush ACK!\n");
  224. }
  225. spin_unlock(&adev->mc.invalidate_lock);
  226. }
  227. /**
  228. * gmc_v9_0_gart_set_pte_pde - update the page tables using MMIO
  229. *
  230. * @adev: amdgpu_device pointer
  231. * @cpu_pt_addr: cpu address of the page table
  232. * @gpu_page_idx: entry in the page table to update
  233. * @addr: dst addr to write into pte/pde
  234. * @flags: access flags
  235. *
  236. * Update the page tables using the CPU.
  237. */
  238. static int gmc_v9_0_gart_set_pte_pde(struct amdgpu_device *adev,
  239. void *cpu_pt_addr,
  240. uint32_t gpu_page_idx,
  241. uint64_t addr,
  242. uint64_t flags)
  243. {
  244. void __iomem *ptr = (void *)cpu_pt_addr;
  245. uint64_t value;
  246. /*
  247. * PTE format on VEGA 10:
  248. * 63:59 reserved
  249. * 58:57 mtype
  250. * 56 F
  251. * 55 L
  252. * 54 P
  253. * 53 SW
  254. * 52 T
  255. * 50:48 reserved
  256. * 47:12 4k physical page base address
  257. * 11:7 fragment
  258. * 6 write
  259. * 5 read
  260. * 4 exe
  261. * 3 Z
  262. * 2 snooped
  263. * 1 system
  264. * 0 valid
  265. *
  266. * PDE format on VEGA 10:
  267. * 63:59 block fragment size
  268. * 58:55 reserved
  269. * 54 P
  270. * 53:48 reserved
  271. * 47:6 physical base address of PD or PTE
  272. * 5:3 reserved
  273. * 2 C
  274. * 1 system
  275. * 0 valid
  276. */
  277. /*
  278. * The following is for PTE only. GART does not have PDEs.
  279. */
  280. value = addr & 0x0000FFFFFFFFF000ULL;
  281. value |= flags;
  282. writeq(value, ptr + (gpu_page_idx * 8));
  283. return 0;
  284. }
  285. static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
  286. uint32_t flags)
  287. {
  288. uint64_t pte_flag = 0;
  289. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  290. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  291. if (flags & AMDGPU_VM_PAGE_READABLE)
  292. pte_flag |= AMDGPU_PTE_READABLE;
  293. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  294. pte_flag |= AMDGPU_PTE_WRITEABLE;
  295. switch (flags & AMDGPU_VM_MTYPE_MASK) {
  296. case AMDGPU_VM_MTYPE_DEFAULT:
  297. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  298. break;
  299. case AMDGPU_VM_MTYPE_NC:
  300. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  301. break;
  302. case AMDGPU_VM_MTYPE_WC:
  303. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_WC);
  304. break;
  305. case AMDGPU_VM_MTYPE_CC:
  306. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_CC);
  307. break;
  308. case AMDGPU_VM_MTYPE_UC:
  309. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_UC);
  310. break;
  311. default:
  312. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  313. break;
  314. }
  315. if (flags & AMDGPU_VM_PAGE_PRT)
  316. pte_flag |= AMDGPU_PTE_PRT;
  317. return pte_flag;
  318. }
  319. static u64 gmc_v9_0_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
  320. {
  321. return adev->vm_manager.vram_base_offset + mc_addr - adev->mc.vram_start;
  322. }
  323. static const struct amdgpu_gart_funcs gmc_v9_0_gart_funcs = {
  324. .flush_gpu_tlb = gmc_v9_0_gart_flush_gpu_tlb,
  325. .set_pte_pde = gmc_v9_0_gart_set_pte_pde,
  326. .get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
  327. .adjust_mc_addr = gmc_v9_0_adjust_mc_addr,
  328. .get_invalidate_req = gmc_v9_0_get_invalidate_req,
  329. };
  330. static void gmc_v9_0_set_gart_funcs(struct amdgpu_device *adev)
  331. {
  332. if (adev->gart.gart_funcs == NULL)
  333. adev->gart.gart_funcs = &gmc_v9_0_gart_funcs;
  334. }
  335. static int gmc_v9_0_early_init(void *handle)
  336. {
  337. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  338. gmc_v9_0_set_gart_funcs(adev);
  339. gmc_v9_0_set_irq_funcs(adev);
  340. return 0;
  341. }
  342. static int gmc_v9_0_late_init(void *handle)
  343. {
  344. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  345. unsigned vm_inv_eng[AMDGPU_MAX_VMHUBS] = { 3, 3 };
  346. unsigned i;
  347. for(i = 0; i < adev->num_rings; ++i) {
  348. struct amdgpu_ring *ring = adev->rings[i];
  349. unsigned vmhub = ring->funcs->vmhub;
  350. ring->vm_inv_eng = vm_inv_eng[vmhub]++;
  351. dev_info(adev->dev, "ring %u(%s) uses VM inv eng %u on hub %u\n",
  352. ring->idx, ring->name, ring->vm_inv_eng,
  353. ring->funcs->vmhub);
  354. }
  355. /* Engine 17 is used for GART flushes */
  356. for(i = 0; i < AMDGPU_MAX_VMHUBS; ++i)
  357. BUG_ON(vm_inv_eng[i] > 17);
  358. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  359. }
  360. static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
  361. struct amdgpu_mc *mc)
  362. {
  363. u64 base = 0;
  364. if (!amdgpu_sriov_vf(adev))
  365. base = mmhub_v1_0_get_fb_location(adev);
  366. amdgpu_vram_location(adev, &adev->mc, base);
  367. adev->mc.gtt_base_align = 0;
  368. amdgpu_gtt_location(adev, mc);
  369. /* base offset of vram pages */
  370. if (adev->flags & AMD_IS_APU)
  371. adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
  372. else
  373. adev->vm_manager.vram_base_offset = 0;
  374. }
  375. /**
  376. * gmc_v9_0_mc_init - initialize the memory controller driver params
  377. *
  378. * @adev: amdgpu_device pointer
  379. *
  380. * Look up the amount of vram, vram width, and decide how to place
  381. * vram and gart within the GPU's physical address space.
  382. * Returns 0 for success.
  383. */
  384. static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
  385. {
  386. u32 tmp;
  387. int chansize, numchan;
  388. /* hbm memory channel size */
  389. chansize = 128;
  390. tmp = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_CS_AON0_DramBaseAddress0));
  391. tmp &= DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK;
  392. tmp >>= DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
  393. switch (tmp) {
  394. case 0:
  395. default:
  396. numchan = 1;
  397. break;
  398. case 1:
  399. numchan = 2;
  400. break;
  401. case 2:
  402. numchan = 0;
  403. break;
  404. case 3:
  405. numchan = 4;
  406. break;
  407. case 4:
  408. numchan = 0;
  409. break;
  410. case 5:
  411. numchan = 8;
  412. break;
  413. case 6:
  414. numchan = 0;
  415. break;
  416. case 7:
  417. numchan = 16;
  418. break;
  419. case 8:
  420. numchan = 2;
  421. break;
  422. }
  423. adev->mc.vram_width = numchan * chansize;
  424. /* Could aper size report 0 ? */
  425. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  426. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  427. /* size in MB on si */
  428. adev->mc.mc_vram_size =
  429. ((adev->flags & AMD_IS_APU) ? nbio_v7_0_get_memsize(adev) :
  430. nbio_v6_1_get_memsize(adev)) * 1024ULL * 1024ULL;
  431. adev->mc.real_vram_size = adev->mc.mc_vram_size;
  432. adev->mc.visible_vram_size = adev->mc.aper_size;
  433. /* In case the PCI BAR is larger than the actual amount of vram */
  434. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  435. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  436. /* unless the user had overridden it, set the gart
  437. * size equal to the 1024 or vram, whichever is larger.
  438. */
  439. if (amdgpu_gart_size == -1)
  440. adev->mc.gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  441. adev->mc.mc_vram_size);
  442. else
  443. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  444. gmc_v9_0_vram_gtt_location(adev, &adev->mc);
  445. return 0;
  446. }
  447. static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
  448. {
  449. int r;
  450. if (adev->gart.robj) {
  451. WARN(1, "VEGA10 PCIE GART already initialized\n");
  452. return 0;
  453. }
  454. /* Initialize common gart structure */
  455. r = amdgpu_gart_init(adev);
  456. if (r)
  457. return r;
  458. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  459. adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE(MTYPE_UC) |
  460. AMDGPU_PTE_EXECUTABLE;
  461. return amdgpu_gart_table_vram_alloc(adev);
  462. }
  463. /*
  464. * vm
  465. * VMID 0 is the physical GPU addresses as used by the kernel.
  466. * VMIDs 1-15 are used for userspace clients and are handled
  467. * by the amdgpu vm/hsa code.
  468. */
  469. /**
  470. * gmc_v9_0_vm_init - vm init callback
  471. *
  472. * @adev: amdgpu_device pointer
  473. *
  474. * Inits vega10 specific vm parameters (number of VMs, base of vram for
  475. * VMIDs 1-15) (vega10).
  476. * Returns 0 for success.
  477. */
  478. static int gmc_v9_0_vm_init(struct amdgpu_device *adev)
  479. {
  480. /*
  481. * number of VMs
  482. * VMID 0 is reserved for System
  483. * amdgpu graphics/compute will use VMIDs 1-7
  484. * amdkfd will use VMIDs 8-15
  485. */
  486. adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  487. adev->vm_manager.id_mgr[AMDGPU_MMHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  488. /* TODO: fix num_level for APU when updating vm size and block size */
  489. if (adev->flags & AMD_IS_APU)
  490. adev->vm_manager.num_level = 1;
  491. else
  492. adev->vm_manager.num_level = 3;
  493. amdgpu_vm_manager_init(adev);
  494. return 0;
  495. }
  496. /**
  497. * gmc_v9_0_vm_fini - vm fini callback
  498. *
  499. * @adev: amdgpu_device pointer
  500. *
  501. * Tear down any asic specific VM setup.
  502. */
  503. static void gmc_v9_0_vm_fini(struct amdgpu_device *adev)
  504. {
  505. return;
  506. }
  507. static int gmc_v9_0_sw_init(void *handle)
  508. {
  509. int r;
  510. int dma_bits;
  511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  512. spin_lock_init(&adev->mc.invalidate_lock);
  513. if (adev->flags & AMD_IS_APU) {
  514. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  515. amdgpu_vm_adjust_size(adev, 64);
  516. } else {
  517. /* XXX Don't know how to get VRAM type yet. */
  518. adev->mc.vram_type = AMDGPU_VRAM_TYPE_HBM;
  519. /*
  520. * To fulfill 4-level page support,
  521. * vm size is 256TB (48bit), maximum size of Vega10,
  522. * block size 512 (9bit)
  523. */
  524. adev->vm_manager.vm_size = 1U << 18;
  525. adev->vm_manager.block_size = 9;
  526. DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
  527. adev->vm_manager.vm_size,
  528. adev->vm_manager.block_size);
  529. }
  530. /* This interrupt is VMC page fault.*/
  531. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VMC, 0,
  532. &adev->mc.vm_fault);
  533. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UTCL2, 0,
  534. &adev->mc.vm_fault);
  535. if (r)
  536. return r;
  537. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  538. /* Set the internal MC address mask
  539. * This is the max address of the GPU's
  540. * internal address space.
  541. */
  542. adev->mc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
  543. /* set DMA mask + need_dma32 flags.
  544. * PCIE - can handle 44-bits.
  545. * IGP - can handle 44-bits
  546. * PCI - dma32 for legacy pci gart, 44 bits on vega10
  547. */
  548. adev->need_dma32 = false;
  549. dma_bits = adev->need_dma32 ? 32 : 44;
  550. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  551. if (r) {
  552. adev->need_dma32 = true;
  553. dma_bits = 32;
  554. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  555. }
  556. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  557. if (r) {
  558. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  559. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  560. }
  561. r = gmc_v9_0_mc_init(adev);
  562. if (r)
  563. return r;
  564. /* Memory manager */
  565. r = amdgpu_bo_init(adev);
  566. if (r)
  567. return r;
  568. r = gmc_v9_0_gart_init(adev);
  569. if (r)
  570. return r;
  571. if (!adev->vm_manager.enabled) {
  572. r = gmc_v9_0_vm_init(adev);
  573. if (r) {
  574. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  575. return r;
  576. }
  577. adev->vm_manager.enabled = true;
  578. }
  579. return r;
  580. }
  581. /**
  582. * gmc_v8_0_gart_fini - vm fini callback
  583. *
  584. * @adev: amdgpu_device pointer
  585. *
  586. * Tears down the driver GART/VM setup (CIK).
  587. */
  588. static void gmc_v9_0_gart_fini(struct amdgpu_device *adev)
  589. {
  590. amdgpu_gart_table_vram_free(adev);
  591. amdgpu_gart_fini(adev);
  592. }
  593. static int gmc_v9_0_sw_fini(void *handle)
  594. {
  595. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  596. if (adev->vm_manager.enabled) {
  597. amdgpu_vm_manager_fini(adev);
  598. gmc_v9_0_vm_fini(adev);
  599. adev->vm_manager.enabled = false;
  600. }
  601. gmc_v9_0_gart_fini(adev);
  602. amdgpu_gem_force_release(adev);
  603. amdgpu_bo_fini(adev);
  604. return 0;
  605. }
  606. static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
  607. {
  608. switch (adev->asic_type) {
  609. case CHIP_VEGA10:
  610. break;
  611. case CHIP_RAVEN:
  612. break;
  613. default:
  614. break;
  615. }
  616. }
  617. /**
  618. * gmc_v9_0_gart_enable - gart enable
  619. *
  620. * @adev: amdgpu_device pointer
  621. */
  622. static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
  623. {
  624. int r;
  625. bool value;
  626. u32 tmp;
  627. amdgpu_program_register_sequence(adev,
  628. golden_settings_vega10_hdp,
  629. (const u32)ARRAY_SIZE(golden_settings_vega10_hdp));
  630. if (adev->gart.robj == NULL) {
  631. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  632. return -EINVAL;
  633. }
  634. r = amdgpu_gart_table_vram_pin(adev);
  635. if (r)
  636. return r;
  637. /* After HDP is initialized, flush HDP.*/
  638. if (adev->flags & AMD_IS_APU)
  639. nbio_v7_0_hdp_flush(adev);
  640. else
  641. nbio_v6_1_hdp_flush(adev);
  642. r = gfxhub_v1_0_gart_enable(adev);
  643. if (r)
  644. return r;
  645. r = mmhub_v1_0_gart_enable(adev);
  646. if (r)
  647. return r;
  648. tmp = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MISC_CNTL));
  649. tmp |= HDP_MISC_CNTL__FLUSH_INVALIDATE_CACHE_MASK;
  650. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MISC_CNTL), tmp);
  651. tmp = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_HOST_PATH_CNTL));
  652. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_HOST_PATH_CNTL), tmp);
  653. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  654. value = false;
  655. else
  656. value = true;
  657. gfxhub_v1_0_set_fault_enable_default(adev, value);
  658. mmhub_v1_0_set_fault_enable_default(adev, value);
  659. gmc_v9_0_gart_flush_gpu_tlb(adev, 0);
  660. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  661. (unsigned)(adev->mc.gtt_size >> 20),
  662. (unsigned long long)adev->gart.table_addr);
  663. adev->gart.ready = true;
  664. return 0;
  665. }
  666. static int gmc_v9_0_hw_init(void *handle)
  667. {
  668. int r;
  669. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  670. /* The sequence of these two function calls matters.*/
  671. gmc_v9_0_init_golden_registers(adev);
  672. r = gmc_v9_0_gart_enable(adev);
  673. return r;
  674. }
  675. /**
  676. * gmc_v9_0_gart_disable - gart disable
  677. *
  678. * @adev: amdgpu_device pointer
  679. *
  680. * This disables all VM page table.
  681. */
  682. static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
  683. {
  684. gfxhub_v1_0_gart_disable(adev);
  685. mmhub_v1_0_gart_disable(adev);
  686. amdgpu_gart_table_vram_unpin(adev);
  687. }
  688. static int gmc_v9_0_hw_fini(void *handle)
  689. {
  690. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  691. if (amdgpu_sriov_vf(adev)) {
  692. /* full access mode, so don't touch any GMC register */
  693. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  694. return 0;
  695. }
  696. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  697. gmc_v9_0_gart_disable(adev);
  698. return 0;
  699. }
  700. static int gmc_v9_0_suspend(void *handle)
  701. {
  702. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  703. gmc_v9_0_hw_fini(adev);
  704. return 0;
  705. }
  706. static int gmc_v9_0_resume(void *handle)
  707. {
  708. int r;
  709. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  710. r = gmc_v9_0_hw_init(adev);
  711. if (r)
  712. return r;
  713. amdgpu_vm_reset_all_ids(adev);
  714. return 0;
  715. }
  716. static bool gmc_v9_0_is_idle(void *handle)
  717. {
  718. /* MC is always ready in GMC v9.*/
  719. return true;
  720. }
  721. static int gmc_v9_0_wait_for_idle(void *handle)
  722. {
  723. /* There is no need to wait for MC idle in GMC v9.*/
  724. return 0;
  725. }
  726. static int gmc_v9_0_soft_reset(void *handle)
  727. {
  728. /* XXX for emulation.*/
  729. return 0;
  730. }
  731. static int gmc_v9_0_set_clockgating_state(void *handle,
  732. enum amd_clockgating_state state)
  733. {
  734. return 0;
  735. }
  736. static int gmc_v9_0_set_powergating_state(void *handle,
  737. enum amd_powergating_state state)
  738. {
  739. return 0;
  740. }
  741. const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
  742. .name = "gmc_v9_0",
  743. .early_init = gmc_v9_0_early_init,
  744. .late_init = gmc_v9_0_late_init,
  745. .sw_init = gmc_v9_0_sw_init,
  746. .sw_fini = gmc_v9_0_sw_fini,
  747. .hw_init = gmc_v9_0_hw_init,
  748. .hw_fini = gmc_v9_0_hw_fini,
  749. .suspend = gmc_v9_0_suspend,
  750. .resume = gmc_v9_0_resume,
  751. .is_idle = gmc_v9_0_is_idle,
  752. .wait_for_idle = gmc_v9_0_wait_for_idle,
  753. .soft_reset = gmc_v9_0_soft_reset,
  754. .set_clockgating_state = gmc_v9_0_set_clockgating_state,
  755. .set_powergating_state = gmc_v9_0_set_powergating_state,
  756. };
  757. const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
  758. {
  759. .type = AMD_IP_BLOCK_TYPE_GMC,
  760. .major = 9,
  761. .minor = 0,
  762. .rev = 0,
  763. .funcs = &gmc_v9_0_ip_funcs,
  764. };