gmc_v6_0.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "bif/bif_3_0_d.h"
  29. #include "bif/bif_3_0_sh_mask.h"
  30. #include "oss/oss_1_0_d.h"
  31. #include "oss/oss_1_0_sh_mask.h"
  32. #include "gmc/gmc_6_0_d.h"
  33. #include "gmc/gmc_6_0_sh_mask.h"
  34. #include "dce/dce_6_0_d.h"
  35. #include "dce/dce_6_0_sh_mask.h"
  36. #include "si_enums.h"
  37. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v6_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  41. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  42. MODULE_FIRMWARE("radeon/verde_mc.bin");
  43. MODULE_FIRMWARE("radeon/oland_mc.bin");
  44. MODULE_FIRMWARE("radeon/si58_mc.bin");
  45. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  46. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  47. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  48. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  49. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  50. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  51. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  52. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  53. static const u32 crtc_offsets[6] =
  54. {
  55. SI_CRTC0_REGISTER_OFFSET,
  56. SI_CRTC1_REGISTER_OFFSET,
  57. SI_CRTC2_REGISTER_OFFSET,
  58. SI_CRTC3_REGISTER_OFFSET,
  59. SI_CRTC4_REGISTER_OFFSET,
  60. SI_CRTC5_REGISTER_OFFSET
  61. };
  62. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev,
  63. struct amdgpu_mode_mc_save *save)
  64. {
  65. u32 blackout;
  66. if (adev->mode_info.num_crtc)
  67. amdgpu_display_stop_mc_access(adev, save);
  68. gmc_v6_0_wait_for_idle((void *)adev);
  69. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  70. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  71. /* Block CPU access */
  72. WREG32(mmBIF_FB_EN, 0);
  73. /* blackout the MC */
  74. blackout = REG_SET_FIELD(blackout,
  75. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  76. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  77. }
  78. /* wait for the MC to settle */
  79. udelay(100);
  80. }
  81. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev,
  82. struct amdgpu_mode_mc_save *save)
  83. {
  84. u32 tmp;
  85. /* unblackout the MC */
  86. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  87. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  88. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  89. /* allow CPU access */
  90. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  91. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  92. WREG32(mmBIF_FB_EN, tmp);
  93. if (adev->mode_info.num_crtc)
  94. amdgpu_display_resume_mc_access(adev, save);
  95. }
  96. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  97. {
  98. const char *chip_name;
  99. char fw_name[30];
  100. int err;
  101. bool is_58_fw = false;
  102. DRM_DEBUG("\n");
  103. switch (adev->asic_type) {
  104. case CHIP_TAHITI:
  105. chip_name = "tahiti";
  106. break;
  107. case CHIP_PITCAIRN:
  108. chip_name = "pitcairn";
  109. break;
  110. case CHIP_VERDE:
  111. chip_name = "verde";
  112. break;
  113. case CHIP_OLAND:
  114. chip_name = "oland";
  115. break;
  116. case CHIP_HAINAN:
  117. chip_name = "hainan";
  118. break;
  119. default: BUG();
  120. }
  121. /* this memory configuration requires special firmware */
  122. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  123. is_58_fw = true;
  124. if (is_58_fw)
  125. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  126. else
  127. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  128. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  129. if (err)
  130. goto out;
  131. err = amdgpu_ucode_validate(adev->mc.fw);
  132. out:
  133. if (err) {
  134. dev_err(adev->dev,
  135. "si_mc: Failed to load firmware \"%s\"\n",
  136. fw_name);
  137. release_firmware(adev->mc.fw);
  138. adev->mc.fw = NULL;
  139. }
  140. return err;
  141. }
  142. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  143. {
  144. const __le32 *new_fw_data = NULL;
  145. u32 running;
  146. const __le32 *new_io_mc_regs = NULL;
  147. int i, regs_size, ucode_size;
  148. const struct mc_firmware_header_v1_0 *hdr;
  149. if (!adev->mc.fw)
  150. return -EINVAL;
  151. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  152. amdgpu_ucode_print_mc_hdr(&hdr->header);
  153. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  154. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  155. new_io_mc_regs = (const __le32 *)
  156. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  157. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  158. new_fw_data = (const __le32 *)
  159. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  160. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  161. if (running == 0) {
  162. /* reset the engine and set to writable */
  163. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  164. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  165. /* load mc io regs */
  166. for (i = 0; i < regs_size; i++) {
  167. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  168. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  169. }
  170. /* load the MC ucode */
  171. for (i = 0; i < ucode_size; i++) {
  172. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  173. }
  174. /* put the engine back into the active state */
  175. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  177. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  178. /* wait for training to complete */
  179. for (i = 0; i < adev->usec_timeout; i++) {
  180. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  181. break;
  182. udelay(1);
  183. }
  184. for (i = 0; i < adev->usec_timeout; i++) {
  185. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  186. break;
  187. udelay(1);
  188. }
  189. }
  190. return 0;
  191. }
  192. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  193. struct amdgpu_mc *mc)
  194. {
  195. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  196. dev_warn(adev->dev, "limiting VRAM\n");
  197. mc->real_vram_size = 0xFFC0000000ULL;
  198. mc->mc_vram_size = 0xFFC0000000ULL;
  199. }
  200. amdgpu_vram_location(adev, &adev->mc, 0);
  201. adev->mc.gtt_base_align = 0;
  202. amdgpu_gtt_location(adev, mc);
  203. }
  204. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  205. {
  206. struct amdgpu_mode_mc_save save;
  207. u32 tmp;
  208. int i, j;
  209. /* Initialize HDP */
  210. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  211. WREG32((0xb05 + j), 0x00000000);
  212. WREG32((0xb06 + j), 0x00000000);
  213. WREG32((0xb07 + j), 0x00000000);
  214. WREG32((0xb08 + j), 0x00000000);
  215. WREG32((0xb09 + j), 0x00000000);
  216. }
  217. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  218. if (adev->mode_info.num_crtc)
  219. amdgpu_display_set_vga_render_state(adev, false);
  220. gmc_v6_0_mc_stop(adev, &save);
  221. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  222. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  223. }
  224. WREG32(mmVGA_HDP_CONTROL, VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK);
  225. /* Update configuration */
  226. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  227. adev->mc.vram_start >> 12);
  228. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  229. adev->mc.vram_end >> 12);
  230. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  231. adev->vram_scratch.gpu_addr >> 12);
  232. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  233. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  234. WREG32(mmMC_VM_FB_LOCATION, tmp);
  235. /* XXX double check these! */
  236. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  237. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  238. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  239. WREG32(mmMC_VM_AGP_BASE, 0);
  240. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  241. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  242. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  243. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  244. }
  245. gmc_v6_0_mc_resume(adev, &save);
  246. }
  247. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  248. {
  249. u32 tmp;
  250. int chansize, numchan;
  251. tmp = RREG32(mmMC_ARB_RAMCFG);
  252. if (tmp & (1 << 11)) {
  253. chansize = 16;
  254. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  255. chansize = 64;
  256. } else {
  257. chansize = 32;
  258. }
  259. tmp = RREG32(mmMC_SHARED_CHMAP);
  260. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  261. case 0:
  262. default:
  263. numchan = 1;
  264. break;
  265. case 1:
  266. numchan = 2;
  267. break;
  268. case 2:
  269. numchan = 4;
  270. break;
  271. case 3:
  272. numchan = 8;
  273. break;
  274. case 4:
  275. numchan = 3;
  276. break;
  277. case 5:
  278. numchan = 6;
  279. break;
  280. case 6:
  281. numchan = 10;
  282. break;
  283. case 7:
  284. numchan = 12;
  285. break;
  286. case 8:
  287. numchan = 16;
  288. break;
  289. }
  290. adev->mc.vram_width = numchan * chansize;
  291. /* Could aper size report 0 ? */
  292. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  293. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  294. /* size in MB on si */
  295. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  296. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  297. adev->mc.visible_vram_size = adev->mc.aper_size;
  298. /* unless the user had overridden it, set the gart
  299. * size equal to the 1024 or vram, whichever is larger.
  300. */
  301. if (amdgpu_gart_size == -1)
  302. adev->mc.gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  303. adev->mc.mc_vram_size);
  304. else
  305. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  306. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  307. return 0;
  308. }
  309. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  310. uint32_t vmid)
  311. {
  312. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  313. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  314. }
  315. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  316. void *cpu_pt_addr,
  317. uint32_t gpu_page_idx,
  318. uint64_t addr,
  319. uint64_t flags)
  320. {
  321. void __iomem *ptr = (void *)cpu_pt_addr;
  322. uint64_t value;
  323. value = addr & 0xFFFFFFFFFFFFF000ULL;
  324. value |= flags;
  325. writeq(value, ptr + (gpu_page_idx * 8));
  326. return 0;
  327. }
  328. static uint64_t gmc_v6_0_get_vm_pte_flags(struct amdgpu_device *adev,
  329. uint32_t flags)
  330. {
  331. uint64_t pte_flag = 0;
  332. if (flags & AMDGPU_VM_PAGE_READABLE)
  333. pte_flag |= AMDGPU_PTE_READABLE;
  334. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  335. pte_flag |= AMDGPU_PTE_WRITEABLE;
  336. if (flags & AMDGPU_VM_PAGE_PRT)
  337. pte_flag |= AMDGPU_PTE_PRT;
  338. return pte_flag;
  339. }
  340. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  341. bool value)
  342. {
  343. u32 tmp;
  344. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  345. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  346. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  347. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  348. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  349. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  350. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  351. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  352. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  353. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  354. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  355. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  356. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  357. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  358. }
  359. /**
  360. + * gmc_v8_0_set_prt - set PRT VM fault
  361. + *
  362. + * @adev: amdgpu_device pointer
  363. + * @enable: enable/disable VM fault handling for PRT
  364. +*/
  365. static void gmc_v6_0_set_prt(struct amdgpu_device *adev, bool enable)
  366. {
  367. u32 tmp;
  368. if (enable && !adev->mc.prt_warning) {
  369. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  370. adev->mc.prt_warning = true;
  371. }
  372. tmp = RREG32(mmVM_PRT_CNTL);
  373. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  374. CB_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  375. enable);
  376. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  377. TC_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  378. enable);
  379. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  380. L2_CACHE_STORE_INVALID_ENTRIES,
  381. enable);
  382. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  383. L1_TLB_STORE_INVALID_ENTRIES,
  384. enable);
  385. WREG32(mmVM_PRT_CNTL, tmp);
  386. if (enable) {
  387. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  388. uint32_t high = adev->vm_manager.max_pfn;
  389. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  390. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  391. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  392. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  393. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  394. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  395. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  396. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  397. } else {
  398. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  399. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  400. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  401. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  402. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  403. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  404. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  405. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  406. }
  407. }
  408. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  409. {
  410. int r, i;
  411. if (adev->gart.robj == NULL) {
  412. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  413. return -EINVAL;
  414. }
  415. r = amdgpu_gart_table_vram_pin(adev);
  416. if (r)
  417. return r;
  418. /* Setup TLB control */
  419. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  420. (0xA << 7) |
  421. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  422. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  423. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  424. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  425. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  426. /* Setup L2 cache */
  427. WREG32(mmVM_L2_CNTL,
  428. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  429. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  430. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  431. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  432. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  433. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  434. WREG32(mmVM_L2_CNTL2,
  435. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  436. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  437. WREG32(mmVM_L2_CNTL3,
  438. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  439. (4UL << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  440. (4UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  441. /* setup context0 */
  442. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  443. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  444. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  445. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  446. (u32)(adev->dummy_page.addr >> 12));
  447. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  448. WREG32(mmVM_CONTEXT0_CNTL,
  449. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  450. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  451. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  452. WREG32(0x575, 0);
  453. WREG32(0x576, 0);
  454. WREG32(0x577, 0);
  455. /* empty context1-15 */
  456. /* set vm size, must be a multiple of 4 */
  457. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  458. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  459. /* Assign the pt base to something valid for now; the pts used for
  460. * the VMs are determined by the application and setup and assigned
  461. * on the fly in the vm part of radeon_gart.c
  462. */
  463. for (i = 1; i < 16; i++) {
  464. if (i < 8)
  465. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  466. adev->gart.table_addr >> 12);
  467. else
  468. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  469. adev->gart.table_addr >> 12);
  470. }
  471. /* enable context1-15 */
  472. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  473. (u32)(adev->dummy_page.addr >> 12));
  474. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  475. WREG32(mmVM_CONTEXT1_CNTL,
  476. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  477. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  478. ((adev->vm_manager.block_size - 9)
  479. << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  480. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  481. gmc_v6_0_set_fault_enable_default(adev, false);
  482. else
  483. gmc_v6_0_set_fault_enable_default(adev, true);
  484. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  485. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  486. (unsigned)(adev->mc.gtt_size >> 20),
  487. (unsigned long long)adev->gart.table_addr);
  488. adev->gart.ready = true;
  489. return 0;
  490. }
  491. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  492. {
  493. int r;
  494. if (adev->gart.robj) {
  495. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  496. return 0;
  497. }
  498. r = amdgpu_gart_init(adev);
  499. if (r)
  500. return r;
  501. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  502. adev->gart.gart_pte_flags = 0;
  503. return amdgpu_gart_table_vram_alloc(adev);
  504. }
  505. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  506. {
  507. /*unsigned i;
  508. for (i = 1; i < 16; ++i) {
  509. uint32_t reg;
  510. if (i < 8)
  511. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  512. else
  513. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  514. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  515. }*/
  516. /* Disable all tables */
  517. WREG32(mmVM_CONTEXT0_CNTL, 0);
  518. WREG32(mmVM_CONTEXT1_CNTL, 0);
  519. /* Setup TLB control */
  520. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  521. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  522. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  523. /* Setup L2 cache */
  524. WREG32(mmVM_L2_CNTL,
  525. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  526. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  527. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  528. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  529. WREG32(mmVM_L2_CNTL2, 0);
  530. WREG32(mmVM_L2_CNTL3,
  531. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  532. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  533. amdgpu_gart_table_vram_unpin(adev);
  534. }
  535. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  536. {
  537. amdgpu_gart_table_vram_free(adev);
  538. amdgpu_gart_fini(adev);
  539. }
  540. static int gmc_v6_0_vm_init(struct amdgpu_device *adev)
  541. {
  542. /*
  543. * number of VMs
  544. * VMID 0 is reserved for System
  545. * amdgpu graphics/compute will use VMIDs 1-7
  546. * amdkfd will use VMIDs 8-15
  547. */
  548. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  549. adev->vm_manager.num_level = 1;
  550. amdgpu_vm_manager_init(adev);
  551. /* base offset of vram pages */
  552. if (adev->flags & AMD_IS_APU) {
  553. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  554. tmp <<= 22;
  555. adev->vm_manager.vram_base_offset = tmp;
  556. } else
  557. adev->vm_manager.vram_base_offset = 0;
  558. return 0;
  559. }
  560. static void gmc_v6_0_vm_fini(struct amdgpu_device *adev)
  561. {
  562. }
  563. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  564. u32 status, u32 addr, u32 mc_client)
  565. {
  566. u32 mc_id;
  567. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  568. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  569. PROTECTIONS);
  570. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  571. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  572. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  573. MEMORY_CLIENT_ID);
  574. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  575. protections, vmid, addr,
  576. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  577. MEMORY_CLIENT_RW) ?
  578. "write" : "read", block, mc_client, mc_id);
  579. }
  580. /*
  581. static const u32 mc_cg_registers[] = {
  582. MC_HUB_MISC_HUB_CG,
  583. MC_HUB_MISC_SIP_CG,
  584. MC_HUB_MISC_VM_CG,
  585. MC_XPB_CLK_GAT,
  586. ATC_MISC_CG,
  587. MC_CITF_MISC_WR_CG,
  588. MC_CITF_MISC_RD_CG,
  589. MC_CITF_MISC_VM_CG,
  590. VM_L2_CG,
  591. };
  592. static const u32 mc_cg_ls_en[] = {
  593. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  594. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  595. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  596. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  597. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  598. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  599. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  600. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  601. VM_L2_CG__MEM_LS_ENABLE_MASK,
  602. };
  603. static const u32 mc_cg_en[] = {
  604. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  605. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  606. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  607. MC_XPB_CLK_GAT__ENABLE_MASK,
  608. ATC_MISC_CG__ENABLE_MASK,
  609. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  610. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  611. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  612. VM_L2_CG__ENABLE_MASK,
  613. };
  614. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  615. bool enable)
  616. {
  617. int i;
  618. u32 orig, data;
  619. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  620. orig = data = RREG32(mc_cg_registers[i]);
  621. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  622. data |= mc_cg_ls_en[i];
  623. else
  624. data &= ~mc_cg_ls_en[i];
  625. if (data != orig)
  626. WREG32(mc_cg_registers[i], data);
  627. }
  628. }
  629. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  630. bool enable)
  631. {
  632. int i;
  633. u32 orig, data;
  634. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  635. orig = data = RREG32(mc_cg_registers[i]);
  636. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  637. data |= mc_cg_en[i];
  638. else
  639. data &= ~mc_cg_en[i];
  640. if (data != orig)
  641. WREG32(mc_cg_registers[i], data);
  642. }
  643. }
  644. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  645. bool enable)
  646. {
  647. u32 orig, data;
  648. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  649. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  650. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  651. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  652. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  653. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  654. } else {
  655. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  656. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  657. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  658. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  659. }
  660. if (orig != data)
  661. WREG32_PCIE(ixPCIE_CNTL2, data);
  662. }
  663. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  664. bool enable)
  665. {
  666. u32 orig, data;
  667. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  668. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  669. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  670. else
  671. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  672. if (orig != data)
  673. WREG32(mmHDP_HOST_PATH_CNTL, data);
  674. }
  675. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  676. bool enable)
  677. {
  678. u32 orig, data;
  679. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  680. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  681. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  682. else
  683. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  684. if (orig != data)
  685. WREG32(mmHDP_MEM_POWER_LS, data);
  686. }
  687. */
  688. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  689. {
  690. switch (mc_seq_vram_type) {
  691. case MC_SEQ_MISC0__MT__GDDR1:
  692. return AMDGPU_VRAM_TYPE_GDDR1;
  693. case MC_SEQ_MISC0__MT__DDR2:
  694. return AMDGPU_VRAM_TYPE_DDR2;
  695. case MC_SEQ_MISC0__MT__GDDR3:
  696. return AMDGPU_VRAM_TYPE_GDDR3;
  697. case MC_SEQ_MISC0__MT__GDDR4:
  698. return AMDGPU_VRAM_TYPE_GDDR4;
  699. case MC_SEQ_MISC0__MT__GDDR5:
  700. return AMDGPU_VRAM_TYPE_GDDR5;
  701. case MC_SEQ_MISC0__MT__DDR3:
  702. return AMDGPU_VRAM_TYPE_DDR3;
  703. default:
  704. return AMDGPU_VRAM_TYPE_UNKNOWN;
  705. }
  706. }
  707. static int gmc_v6_0_early_init(void *handle)
  708. {
  709. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  710. gmc_v6_0_set_gart_funcs(adev);
  711. gmc_v6_0_set_irq_funcs(adev);
  712. if (adev->flags & AMD_IS_APU) {
  713. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  714. } else {
  715. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  716. tmp &= MC_SEQ_MISC0__MT__MASK;
  717. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  718. }
  719. return 0;
  720. }
  721. static int gmc_v6_0_late_init(void *handle)
  722. {
  723. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  724. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  725. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  726. else
  727. return 0;
  728. }
  729. static int gmc_v6_0_sw_init(void *handle)
  730. {
  731. int r;
  732. int dma_bits;
  733. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  734. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  735. if (r)
  736. return r;
  737. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  738. if (r)
  739. return r;
  740. amdgpu_vm_adjust_size(adev, 64);
  741. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  742. adev->mc.mc_mask = 0xffffffffffULL;
  743. adev->need_dma32 = false;
  744. dma_bits = adev->need_dma32 ? 32 : 40;
  745. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  746. if (r) {
  747. adev->need_dma32 = true;
  748. dma_bits = 32;
  749. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  750. }
  751. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  752. if (r) {
  753. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  754. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  755. }
  756. r = gmc_v6_0_init_microcode(adev);
  757. if (r) {
  758. dev_err(adev->dev, "Failed to load mc firmware!\n");
  759. return r;
  760. }
  761. r = gmc_v6_0_mc_init(adev);
  762. if (r)
  763. return r;
  764. r = amdgpu_bo_init(adev);
  765. if (r)
  766. return r;
  767. r = gmc_v6_0_gart_init(adev);
  768. if (r)
  769. return r;
  770. if (!adev->vm_manager.enabled) {
  771. r = gmc_v6_0_vm_init(adev);
  772. if (r) {
  773. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  774. return r;
  775. }
  776. adev->vm_manager.enabled = true;
  777. }
  778. return r;
  779. }
  780. static int gmc_v6_0_sw_fini(void *handle)
  781. {
  782. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  783. if (adev->vm_manager.enabled) {
  784. gmc_v6_0_vm_fini(adev);
  785. adev->vm_manager.enabled = false;
  786. }
  787. gmc_v6_0_gart_fini(adev);
  788. amdgpu_gem_force_release(adev);
  789. amdgpu_bo_fini(adev);
  790. return 0;
  791. }
  792. static int gmc_v6_0_hw_init(void *handle)
  793. {
  794. int r;
  795. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  796. gmc_v6_0_mc_program(adev);
  797. if (!(adev->flags & AMD_IS_APU)) {
  798. r = gmc_v6_0_mc_load_microcode(adev);
  799. if (r) {
  800. dev_err(adev->dev, "Failed to load MC firmware!\n");
  801. return r;
  802. }
  803. }
  804. r = gmc_v6_0_gart_enable(adev);
  805. if (r)
  806. return r;
  807. return r;
  808. }
  809. static int gmc_v6_0_hw_fini(void *handle)
  810. {
  811. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  812. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  813. gmc_v6_0_gart_disable(adev);
  814. return 0;
  815. }
  816. static int gmc_v6_0_suspend(void *handle)
  817. {
  818. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  819. gmc_v6_0_hw_fini(adev);
  820. return 0;
  821. }
  822. static int gmc_v6_0_resume(void *handle)
  823. {
  824. int r;
  825. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  826. r = gmc_v6_0_hw_init(adev);
  827. if (r)
  828. return r;
  829. amdgpu_vm_reset_all_ids(adev);
  830. return 0;
  831. }
  832. static bool gmc_v6_0_is_idle(void *handle)
  833. {
  834. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  835. u32 tmp = RREG32(mmSRBM_STATUS);
  836. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  837. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  838. return false;
  839. return true;
  840. }
  841. static int gmc_v6_0_wait_for_idle(void *handle)
  842. {
  843. unsigned i;
  844. u32 tmp;
  845. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  846. for (i = 0; i < adev->usec_timeout; i++) {
  847. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  848. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  849. SRBM_STATUS__MCC_BUSY_MASK |
  850. SRBM_STATUS__MCD_BUSY_MASK |
  851. SRBM_STATUS__VMC_BUSY_MASK);
  852. if (!tmp)
  853. return 0;
  854. udelay(1);
  855. }
  856. return -ETIMEDOUT;
  857. }
  858. static int gmc_v6_0_soft_reset(void *handle)
  859. {
  860. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  861. struct amdgpu_mode_mc_save save;
  862. u32 srbm_soft_reset = 0;
  863. u32 tmp = RREG32(mmSRBM_STATUS);
  864. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  865. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  866. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  867. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  868. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  869. if (!(adev->flags & AMD_IS_APU))
  870. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  871. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  872. }
  873. if (srbm_soft_reset) {
  874. gmc_v6_0_mc_stop(adev, &save);
  875. if (gmc_v6_0_wait_for_idle(adev)) {
  876. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  877. }
  878. tmp = RREG32(mmSRBM_SOFT_RESET);
  879. tmp |= srbm_soft_reset;
  880. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  881. WREG32(mmSRBM_SOFT_RESET, tmp);
  882. tmp = RREG32(mmSRBM_SOFT_RESET);
  883. udelay(50);
  884. tmp &= ~srbm_soft_reset;
  885. WREG32(mmSRBM_SOFT_RESET, tmp);
  886. tmp = RREG32(mmSRBM_SOFT_RESET);
  887. udelay(50);
  888. gmc_v6_0_mc_resume(adev, &save);
  889. udelay(50);
  890. }
  891. return 0;
  892. }
  893. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  894. struct amdgpu_irq_src *src,
  895. unsigned type,
  896. enum amdgpu_interrupt_state state)
  897. {
  898. u32 tmp;
  899. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  900. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  901. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  902. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  903. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  904. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  905. switch (state) {
  906. case AMDGPU_IRQ_STATE_DISABLE:
  907. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  908. tmp &= ~bits;
  909. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  910. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  911. tmp &= ~bits;
  912. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  913. break;
  914. case AMDGPU_IRQ_STATE_ENABLE:
  915. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  916. tmp |= bits;
  917. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  918. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  919. tmp |= bits;
  920. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  921. break;
  922. default:
  923. break;
  924. }
  925. return 0;
  926. }
  927. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  928. struct amdgpu_irq_src *source,
  929. struct amdgpu_iv_entry *entry)
  930. {
  931. u32 addr, status;
  932. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  933. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  934. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  935. if (!addr && !status)
  936. return 0;
  937. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  938. gmc_v6_0_set_fault_enable_default(adev, false);
  939. if (printk_ratelimit()) {
  940. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  941. entry->src_id, entry->src_data[0]);
  942. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  943. addr);
  944. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  945. status);
  946. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  947. }
  948. return 0;
  949. }
  950. static int gmc_v6_0_set_clockgating_state(void *handle,
  951. enum amd_clockgating_state state)
  952. {
  953. return 0;
  954. }
  955. static int gmc_v6_0_set_powergating_state(void *handle,
  956. enum amd_powergating_state state)
  957. {
  958. return 0;
  959. }
  960. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  961. .name = "gmc_v6_0",
  962. .early_init = gmc_v6_0_early_init,
  963. .late_init = gmc_v6_0_late_init,
  964. .sw_init = gmc_v6_0_sw_init,
  965. .sw_fini = gmc_v6_0_sw_fini,
  966. .hw_init = gmc_v6_0_hw_init,
  967. .hw_fini = gmc_v6_0_hw_fini,
  968. .suspend = gmc_v6_0_suspend,
  969. .resume = gmc_v6_0_resume,
  970. .is_idle = gmc_v6_0_is_idle,
  971. .wait_for_idle = gmc_v6_0_wait_for_idle,
  972. .soft_reset = gmc_v6_0_soft_reset,
  973. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  974. .set_powergating_state = gmc_v6_0_set_powergating_state,
  975. };
  976. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  977. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  978. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  979. .set_prt = gmc_v6_0_set_prt,
  980. .get_vm_pte_flags = gmc_v6_0_get_vm_pte_flags
  981. };
  982. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  983. .set = gmc_v6_0_vm_fault_interrupt_state,
  984. .process = gmc_v6_0_process_interrupt,
  985. };
  986. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  987. {
  988. if (adev->gart.gart_funcs == NULL)
  989. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  990. }
  991. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  992. {
  993. adev->mc.vm_fault.num_types = 1;
  994. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  995. }
  996. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  997. {
  998. .type = AMD_IP_BLOCK_TYPE_GMC,
  999. .major = 6,
  1000. .minor = 0,
  1001. .rev = 0,
  1002. .funcs = &gmc_v6_0_ip_funcs,
  1003. };