gfxhub_v1_0.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "gfxhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/GC/gc_9_0_offset.h"
  27. #include "vega10/GC/gc_9_0_sh_mask.h"
  28. #include "vega10/GC/gc_9_0_default.h"
  29. #include "vega10/vega10_enum.h"
  30. #include "soc15_common.h"
  31. u64 gfxhub_v1_0_get_mc_fb_offset(struct amdgpu_device *adev)
  32. {
  33. return (u64)RREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_FB_OFFSET)) << 24;
  34. }
  35. int gfxhub_v1_0_gart_enable(struct amdgpu_device *adev)
  36. {
  37. u32 tmp;
  38. u64 value;
  39. u32 i;
  40. /* Program MC. */
  41. /* Update configuration */
  42. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR),
  43. adev->mc.vram_start >> 18);
  44. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR),
  45. adev->mc.vram_end >> 18);
  46. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start
  47. + adev->vm_manager.vram_base_offset;
  48. WREG32(SOC15_REG_OFFSET(GC, 0,
  49. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),
  50. (u32)(value >> 12));
  51. WREG32(SOC15_REG_OFFSET(GC, 0,
  52. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),
  53. (u32)(value >> 44));
  54. if (amdgpu_sriov_vf(adev)) {
  55. /* MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are VF copy registers so
  56. vbios post doesn't program them, for SRIOV driver need to program them */
  57. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_FB_LOCATION_BASE),
  58. adev->mc.vram_start >> 24);
  59. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_FB_LOCATION_TOP),
  60. adev->mc.vram_end >> 24);
  61. }
  62. /* Disable AGP. */
  63. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_BASE), 0);
  64. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_TOP), 0);
  65. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_BOT), 0xFFFFFFFF);
  66. /* GART Enable. */
  67. /* Setup TLB control */
  68. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL));
  69. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  70. tmp = REG_SET_FIELD(tmp,
  71. MC_VM_MX_L1_TLB_CNTL,
  72. SYSTEM_ACCESS_MODE,
  73. 3);
  74. tmp = REG_SET_FIELD(tmp,
  75. MC_VM_MX_L1_TLB_CNTL,
  76. ENABLE_ADVANCED_DRIVER_MODEL,
  77. 1);
  78. tmp = REG_SET_FIELD(tmp,
  79. MC_VM_MX_L1_TLB_CNTL,
  80. SYSTEM_APERTURE_UNMAPPED_ACCESS,
  81. 0);
  82. tmp = REG_SET_FIELD(tmp,
  83. MC_VM_MX_L1_TLB_CNTL,
  84. ECO_BITS,
  85. 0);
  86. tmp = REG_SET_FIELD(tmp,
  87. MC_VM_MX_L1_TLB_CNTL,
  88. MTYPE,
  89. MTYPE_UC);/* XXX for emulation. */
  90. tmp = REG_SET_FIELD(tmp,
  91. MC_VM_MX_L1_TLB_CNTL,
  92. ATC_EN,
  93. 1);
  94. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  95. /* Setup L2 cache */
  96. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL));
  97. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  98. tmp = REG_SET_FIELD(tmp,
  99. VM_L2_CNTL,
  100. ENABLE_L2_FRAGMENT_PROCESSING,
  101. 0);
  102. tmp = REG_SET_FIELD(tmp,
  103. VM_L2_CNTL,
  104. L2_PDE0_CACHE_TAG_GENERATION_MODE,
  105. 0);/* XXX for emulation, Refer to closed source code.*/
  106. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  107. tmp = REG_SET_FIELD(tmp,
  108. VM_L2_CNTL,
  109. CONTEXT1_IDENTITY_ACCESS_MODE,
  110. 1);
  111. tmp = REG_SET_FIELD(tmp,
  112. VM_L2_CNTL,
  113. IDENTITY_MODE_FRAGMENT_SIZE,
  114. 0);
  115. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL), tmp);
  116. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL2));
  117. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  118. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  119. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL2), tmp);
  120. tmp = mmVM_L2_CNTL3_DEFAULT;
  121. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL3), tmp);
  122. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL4));
  123. tmp = REG_SET_FIELD(tmp,
  124. VM_L2_CNTL4,
  125. VMC_TAP_PDE_REQUEST_PHYSICAL,
  126. 0);
  127. tmp = REG_SET_FIELD(tmp,
  128. VM_L2_CNTL4,
  129. VMC_TAP_PTE_REQUEST_PHYSICAL,
  130. 0);
  131. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL4), tmp);
  132. /* setup context0 */
  133. WREG32(SOC15_REG_OFFSET(GC, 0,
  134. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),
  135. (u32)(adev->mc.gtt_start >> 12));
  136. WREG32(SOC15_REG_OFFSET(GC, 0,
  137. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),
  138. (u32)(adev->mc.gtt_start >> 44));
  139. WREG32(SOC15_REG_OFFSET(GC, 0,
  140. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),
  141. (u32)(adev->mc.gtt_end >> 12));
  142. WREG32(SOC15_REG_OFFSET(GC, 0,
  143. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),
  144. (u32)(adev->mc.gtt_end >> 44));
  145. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  146. value = adev->gart.table_addr - adev->mc.vram_start
  147. + adev->vm_manager.vram_base_offset;
  148. value &= 0x0000FFFFFFFFF000ULL;
  149. value |= 0x1; /*valid bit*/
  150. WREG32(SOC15_REG_OFFSET(GC, 0,
  151. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),
  152. (u32)value);
  153. WREG32(SOC15_REG_OFFSET(GC, 0,
  154. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),
  155. (u32)(value >> 32));
  156. WREG32(SOC15_REG_OFFSET(GC, 0,
  157. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),
  158. (u32)(adev->dummy_page.addr >> 12));
  159. WREG32(SOC15_REG_OFFSET(GC, 0,
  160. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),
  161. (u32)((u64)adev->dummy_page.addr >> 44));
  162. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL2));
  163. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  164. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY,
  165. 1);
  166. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL2), tmp);
  167. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL));
  168. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  169. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  170. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL), tmp);
  171. /* Disable identity aperture.*/
  172. WREG32(SOC15_REG_OFFSET(GC, 0,
  173. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32), 0XFFFFFFFF);
  174. WREG32(SOC15_REG_OFFSET(GC, 0,
  175. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32), 0x0000000F);
  176. WREG32(SOC15_REG_OFFSET(GC, 0,
  177. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32), 0);
  178. WREG32(SOC15_REG_OFFSET(GC, 0,
  179. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32), 0);
  180. WREG32(SOC15_REG_OFFSET(GC, 0,
  181. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32), 0);
  182. WREG32(SOC15_REG_OFFSET(GC, 0,
  183. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32), 0);
  184. for (i = 0; i <= 14; i++) {
  185. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL) + i);
  186. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  187. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
  188. adev->vm_manager.num_level);
  189. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  190. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  191. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  192. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  193. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  194. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  195. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  196. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  197. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  198. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  199. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  200. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  201. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  202. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  203. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  204. PAGE_TABLE_BLOCK_SIZE,
  205. adev->vm_manager.block_size - 9);
  206. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL) + i, tmp);
  207. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32) + i*2, 0);
  208. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32) + i*2, 0);
  209. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32) + i*2,
  210. lower_32_bits(adev->vm_manager.max_pfn - 1));
  211. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32) + i*2,
  212. upper_32_bits(adev->vm_manager.max_pfn - 1));
  213. }
  214. return 0;
  215. }
  216. void gfxhub_v1_0_gart_disable(struct amdgpu_device *adev)
  217. {
  218. u32 tmp;
  219. u32 i;
  220. /* Disable all tables */
  221. for (i = 0; i < 16; i++)
  222. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL) + i, 0);
  223. /* Setup TLB control */
  224. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL));
  225. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  226. tmp = REG_SET_FIELD(tmp,
  227. MC_VM_MX_L1_TLB_CNTL,
  228. ENABLE_ADVANCED_DRIVER_MODEL,
  229. 0);
  230. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  231. /* Setup L2 cache */
  232. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL));
  233. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  234. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL), tmp);
  235. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL3), 0);
  236. }
  237. /**
  238. * gfxhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  239. *
  240. * @adev: amdgpu_device pointer
  241. * @value: true redirects VM faults to the default page
  242. */
  243. void gfxhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev,
  244. bool value)
  245. {
  246. u32 tmp;
  247. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL));
  248. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  249. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  250. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  251. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  252. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  253. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  254. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  255. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  256. tmp = REG_SET_FIELD(tmp,
  257. VM_L2_PROTECTION_FAULT_CNTL,
  258. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  259. value);
  260. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  261. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  262. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  263. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  264. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  265. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  266. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  267. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  268. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  269. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  270. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  271. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  272. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL), tmp);
  273. }
  274. static int gfxhub_v1_0_early_init(void *handle)
  275. {
  276. return 0;
  277. }
  278. static int gfxhub_v1_0_late_init(void *handle)
  279. {
  280. return 0;
  281. }
  282. static int gfxhub_v1_0_sw_init(void *handle)
  283. {
  284. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  285. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_GFXHUB];
  286. hub->ctx0_ptb_addr_lo32 =
  287. SOC15_REG_OFFSET(GC, 0,
  288. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  289. hub->ctx0_ptb_addr_hi32 =
  290. SOC15_REG_OFFSET(GC, 0,
  291. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  292. hub->vm_inv_eng0_req =
  293. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_REQ);
  294. hub->vm_inv_eng0_ack =
  295. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ACK);
  296. hub->vm_context0_cntl =
  297. SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL);
  298. hub->vm_l2_pro_fault_status =
  299. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  300. hub->vm_l2_pro_fault_cntl =
  301. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  302. return 0;
  303. }
  304. static int gfxhub_v1_0_sw_fini(void *handle)
  305. {
  306. return 0;
  307. }
  308. static int gfxhub_v1_0_hw_init(void *handle)
  309. {
  310. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  311. unsigned i;
  312. for (i = 0 ; i < 18; ++i) {
  313. WREG32(SOC15_REG_OFFSET(GC, 0,
  314. mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32) +
  315. 2 * i, 0xffffffff);
  316. WREG32(SOC15_REG_OFFSET(GC, 0,
  317. mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32) +
  318. 2 * i, 0x1f);
  319. }
  320. return 0;
  321. }
  322. static int gfxhub_v1_0_hw_fini(void *handle)
  323. {
  324. return 0;
  325. }
  326. static int gfxhub_v1_0_suspend(void *handle)
  327. {
  328. return 0;
  329. }
  330. static int gfxhub_v1_0_resume(void *handle)
  331. {
  332. return 0;
  333. }
  334. static bool gfxhub_v1_0_is_idle(void *handle)
  335. {
  336. return true;
  337. }
  338. static int gfxhub_v1_0_wait_for_idle(void *handle)
  339. {
  340. return 0;
  341. }
  342. static int gfxhub_v1_0_soft_reset(void *handle)
  343. {
  344. return 0;
  345. }
  346. static int gfxhub_v1_0_set_clockgating_state(void *handle,
  347. enum amd_clockgating_state state)
  348. {
  349. return 0;
  350. }
  351. static int gfxhub_v1_0_set_powergating_state(void *handle,
  352. enum amd_powergating_state state)
  353. {
  354. return 0;
  355. }
  356. const struct amd_ip_funcs gfxhub_v1_0_ip_funcs = {
  357. .name = "gfxhub_v1_0",
  358. .early_init = gfxhub_v1_0_early_init,
  359. .late_init = gfxhub_v1_0_late_init,
  360. .sw_init = gfxhub_v1_0_sw_init,
  361. .sw_fini = gfxhub_v1_0_sw_fini,
  362. .hw_init = gfxhub_v1_0_hw_init,
  363. .hw_fini = gfxhub_v1_0_hw_fini,
  364. .suspend = gfxhub_v1_0_suspend,
  365. .resume = gfxhub_v1_0_resume,
  366. .is_idle = gfxhub_v1_0_is_idle,
  367. .wait_for_idle = gfxhub_v1_0_wait_for_idle,
  368. .soft_reset = gfxhub_v1_0_soft_reset,
  369. .set_clockgating_state = gfxhub_v1_0_set_clockgating_state,
  370. .set_powergating_state = gfxhub_v1_0_set_powergating_state,
  371. };
  372. const struct amdgpu_ip_block_version gfxhub_v1_0_ip_block =
  373. {
  374. .type = AMD_IP_BLOCK_TYPE_GFXHUB,
  375. .major = 1,
  376. .minor = 0,
  377. .rev = 0,
  378. .funcs = &gfxhub_v1_0_ip_funcs,
  379. };