amdgpu.h 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_psp.h"
  52. #include "amdgpu_gds.h"
  53. #include "amdgpu_sync.h"
  54. #include "amdgpu_ring.h"
  55. #include "amdgpu_vm.h"
  56. #include "amd_powerplay.h"
  57. #include "amdgpu_dpm.h"
  58. #include "amdgpu_acp.h"
  59. #include "amdgpu_uvd.h"
  60. #include "amdgpu_vce.h"
  61. #include "gpu_scheduler.h"
  62. #include "amdgpu_virt.h"
  63. /*
  64. * Modules parameters.
  65. */
  66. extern int amdgpu_modeset;
  67. extern int amdgpu_vram_limit;
  68. extern int amdgpu_gart_size;
  69. extern int amdgpu_moverate;
  70. extern int amdgpu_benchmarking;
  71. extern int amdgpu_testing;
  72. extern int amdgpu_audio;
  73. extern int amdgpu_disp_priority;
  74. extern int amdgpu_hw_i2c;
  75. extern int amdgpu_pcie_gen2;
  76. extern int amdgpu_msi;
  77. extern int amdgpu_lockup_timeout;
  78. extern int amdgpu_dpm;
  79. extern int amdgpu_fw_load_type;
  80. extern int amdgpu_aspm;
  81. extern int amdgpu_runtime_pm;
  82. extern unsigned amdgpu_ip_block_mask;
  83. extern int amdgpu_bapm;
  84. extern int amdgpu_deep_color;
  85. extern int amdgpu_vm_size;
  86. extern int amdgpu_vm_block_size;
  87. extern int amdgpu_vm_fault_stop;
  88. extern int amdgpu_vm_debug;
  89. extern int amdgpu_sched_jobs;
  90. extern int amdgpu_sched_hw_submission;
  91. extern int amdgpu_no_evict;
  92. extern int amdgpu_direct_gma_size;
  93. extern unsigned amdgpu_pcie_gen_cap;
  94. extern unsigned amdgpu_pcie_lane_cap;
  95. extern unsigned amdgpu_cg_mask;
  96. extern unsigned amdgpu_pg_mask;
  97. extern char *amdgpu_disable_cu;
  98. extern char *amdgpu_virtual_display;
  99. extern unsigned amdgpu_pp_feature_mask;
  100. extern int amdgpu_vram_page_split;
  101. extern int amdgpu_ngg;
  102. extern int amdgpu_prim_buf_per_se;
  103. extern int amdgpu_pos_buf_per_se;
  104. extern int amdgpu_cntl_sb_buf_per_se;
  105. extern int amdgpu_param_buf_per_se;
  106. extern int amdgpu_job_hang_limit;
  107. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  108. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  109. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  110. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  111. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  112. #define AMDGPU_IB_POOL_SIZE 16
  113. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  114. #define AMDGPUFB_CONN_LIMIT 4
  115. #define AMDGPU_BIOS_NUM_SCRATCH 16
  116. /* max number of IP instances */
  117. #define AMDGPU_MAX_SDMA_INSTANCES 2
  118. /* hard reset data */
  119. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  120. /* reset flags */
  121. #define AMDGPU_RESET_GFX (1 << 0)
  122. #define AMDGPU_RESET_COMPUTE (1 << 1)
  123. #define AMDGPU_RESET_DMA (1 << 2)
  124. #define AMDGPU_RESET_CP (1 << 3)
  125. #define AMDGPU_RESET_GRBM (1 << 4)
  126. #define AMDGPU_RESET_DMA1 (1 << 5)
  127. #define AMDGPU_RESET_RLC (1 << 6)
  128. #define AMDGPU_RESET_SEM (1 << 7)
  129. #define AMDGPU_RESET_IH (1 << 8)
  130. #define AMDGPU_RESET_VMC (1 << 9)
  131. #define AMDGPU_RESET_MC (1 << 10)
  132. #define AMDGPU_RESET_DISPLAY (1 << 11)
  133. #define AMDGPU_RESET_UVD (1 << 12)
  134. #define AMDGPU_RESET_VCE (1 << 13)
  135. #define AMDGPU_RESET_VCE1 (1 << 14)
  136. /* GFX current status */
  137. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  138. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  139. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  140. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  141. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  142. /* max cursor sizes (in pixels) */
  143. #define CIK_CURSOR_WIDTH 128
  144. #define CIK_CURSOR_HEIGHT 128
  145. struct amdgpu_device;
  146. struct amdgpu_ib;
  147. struct amdgpu_cs_parser;
  148. struct amdgpu_job;
  149. struct amdgpu_irq_src;
  150. struct amdgpu_fpriv;
  151. enum amdgpu_cp_irq {
  152. AMDGPU_CP_IRQ_GFX_EOP = 0,
  153. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  154. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  155. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  156. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  157. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  158. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  159. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  160. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  161. AMDGPU_CP_IRQ_LAST
  162. };
  163. enum amdgpu_sdma_irq {
  164. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  165. AMDGPU_SDMA_IRQ_TRAP1,
  166. AMDGPU_SDMA_IRQ_LAST
  167. };
  168. enum amdgpu_thermal_irq {
  169. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  170. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  171. AMDGPU_THERMAL_IRQ_LAST
  172. };
  173. enum amdgpu_kiq_irq {
  174. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  175. AMDGPU_CP_KIQ_IRQ_LAST
  176. };
  177. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  178. enum amd_ip_block_type block_type,
  179. enum amd_clockgating_state state);
  180. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  181. enum amd_ip_block_type block_type,
  182. enum amd_powergating_state state);
  183. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  184. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  185. enum amd_ip_block_type block_type);
  186. bool amdgpu_is_idle(struct amdgpu_device *adev,
  187. enum amd_ip_block_type block_type);
  188. #define AMDGPU_MAX_IP_NUM 16
  189. struct amdgpu_ip_block_status {
  190. bool valid;
  191. bool sw;
  192. bool hw;
  193. bool late_initialized;
  194. bool hang;
  195. };
  196. struct amdgpu_ip_block_version {
  197. const enum amd_ip_block_type type;
  198. const u32 major;
  199. const u32 minor;
  200. const u32 rev;
  201. const struct amd_ip_funcs *funcs;
  202. };
  203. struct amdgpu_ip_block {
  204. struct amdgpu_ip_block_status status;
  205. const struct amdgpu_ip_block_version *version;
  206. };
  207. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  208. enum amd_ip_block_type type,
  209. u32 major, u32 minor);
  210. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  211. enum amd_ip_block_type type);
  212. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  213. const struct amdgpu_ip_block_version *ip_block_version);
  214. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  215. struct amdgpu_buffer_funcs {
  216. /* maximum bytes in a single operation */
  217. uint32_t copy_max_bytes;
  218. /* number of dw to reserve per operation */
  219. unsigned copy_num_dw;
  220. /* used for buffer migration */
  221. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  222. /* src addr in bytes */
  223. uint64_t src_offset,
  224. /* dst addr in bytes */
  225. uint64_t dst_offset,
  226. /* number of byte to transfer */
  227. uint32_t byte_count);
  228. /* maximum bytes in a single operation */
  229. uint32_t fill_max_bytes;
  230. /* number of dw to reserve per operation */
  231. unsigned fill_num_dw;
  232. /* used for buffer clearing */
  233. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  234. /* value to write to memory */
  235. uint32_t src_data,
  236. /* dst addr in bytes */
  237. uint64_t dst_offset,
  238. /* number of byte to fill */
  239. uint32_t byte_count);
  240. };
  241. /* provided by hw blocks that can write ptes, e.g., sdma */
  242. struct amdgpu_vm_pte_funcs {
  243. /* copy pte entries from GART */
  244. void (*copy_pte)(struct amdgpu_ib *ib,
  245. uint64_t pe, uint64_t src,
  246. unsigned count);
  247. /* write pte one entry at a time with addr mapping */
  248. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  249. uint64_t value, unsigned count,
  250. uint32_t incr);
  251. /* for linear pte/pde updates without addr mapping */
  252. void (*set_pte_pde)(struct amdgpu_ib *ib,
  253. uint64_t pe,
  254. uint64_t addr, unsigned count,
  255. uint32_t incr, uint64_t flags);
  256. };
  257. /* provided by the gmc block */
  258. struct amdgpu_gart_funcs {
  259. /* flush the vm tlb via mmio */
  260. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  261. uint32_t vmid);
  262. /* write pte/pde updates using the cpu */
  263. int (*set_pte_pde)(struct amdgpu_device *adev,
  264. void *cpu_pt_addr, /* cpu addr of page table */
  265. uint32_t gpu_page_idx, /* pte/pde to update */
  266. uint64_t addr, /* addr to write into pte/pde */
  267. uint64_t flags); /* access flags */
  268. /* enable/disable PRT support */
  269. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  270. /* set pte flags based per asic */
  271. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  272. uint32_t flags);
  273. /* adjust mc addr in fb for APU case */
  274. u64 (*adjust_mc_addr)(struct amdgpu_device *adev, u64 addr);
  275. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  276. };
  277. /* provided by the ih block */
  278. struct amdgpu_ih_funcs {
  279. /* ring read/write ptr handling, called from interrupt context */
  280. u32 (*get_wptr)(struct amdgpu_device *adev);
  281. void (*decode_iv)(struct amdgpu_device *adev,
  282. struct amdgpu_iv_entry *entry);
  283. void (*set_rptr)(struct amdgpu_device *adev);
  284. };
  285. /*
  286. * BIOS.
  287. */
  288. bool amdgpu_get_bios(struct amdgpu_device *adev);
  289. bool amdgpu_read_bios(struct amdgpu_device *adev);
  290. /*
  291. * Dummy page
  292. */
  293. struct amdgpu_dummy_page {
  294. struct page *page;
  295. dma_addr_t addr;
  296. };
  297. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  298. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  299. /*
  300. * Clocks
  301. */
  302. #define AMDGPU_MAX_PPLL 3
  303. struct amdgpu_clock {
  304. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  305. struct amdgpu_pll spll;
  306. struct amdgpu_pll mpll;
  307. /* 10 Khz units */
  308. uint32_t default_mclk;
  309. uint32_t default_sclk;
  310. uint32_t default_dispclk;
  311. uint32_t current_dispclk;
  312. uint32_t dp_extclk;
  313. uint32_t max_pixel_clock;
  314. };
  315. /*
  316. * BO.
  317. */
  318. struct amdgpu_bo_list_entry {
  319. struct amdgpu_bo *robj;
  320. struct ttm_validate_buffer tv;
  321. struct amdgpu_bo_va *bo_va;
  322. uint32_t priority;
  323. struct page **user_pages;
  324. int user_invalidated;
  325. };
  326. struct amdgpu_bo_va_mapping {
  327. struct list_head list;
  328. struct rb_node rb;
  329. uint64_t start;
  330. uint64_t last;
  331. uint64_t __subtree_last;
  332. uint64_t offset;
  333. uint64_t flags;
  334. };
  335. /* bo virtual addresses in a specific vm */
  336. struct amdgpu_bo_va {
  337. /* protected by bo being reserved */
  338. struct list_head bo_list;
  339. struct dma_fence *last_pt_update;
  340. unsigned ref_count;
  341. /* protected by vm mutex and spinlock */
  342. struct list_head vm_status;
  343. /* mappings for this bo_va */
  344. struct list_head invalids;
  345. struct list_head valids;
  346. /* constant after initialization */
  347. struct amdgpu_vm *vm;
  348. struct amdgpu_bo *bo;
  349. };
  350. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  351. struct amdgpu_bo {
  352. /* Protected by tbo.reserved */
  353. u32 prefered_domains;
  354. u32 allowed_domains;
  355. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  356. struct ttm_placement placement;
  357. struct ttm_buffer_object tbo;
  358. struct ttm_bo_kmap_obj kmap;
  359. u64 flags;
  360. unsigned pin_count;
  361. void *kptr;
  362. u64 tiling_flags;
  363. u64 metadata_flags;
  364. void *metadata;
  365. u32 metadata_size;
  366. unsigned prime_shared_count;
  367. /* list of all virtual address to which this bo
  368. * is associated to
  369. */
  370. struct list_head va;
  371. /* Constant after initialization */
  372. struct drm_gem_object gem_base;
  373. struct amdgpu_bo *parent;
  374. struct amdgpu_bo *shadow;
  375. struct ttm_bo_kmap_obj dma_buf_vmap;
  376. struct amdgpu_mn *mn;
  377. struct list_head mn_list;
  378. struct list_head shadow_list;
  379. };
  380. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  381. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  382. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  383. struct drm_file *file_priv);
  384. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  385. struct drm_file *file_priv);
  386. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  387. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  388. struct drm_gem_object *
  389. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  390. struct dma_buf_attachment *attach,
  391. struct sg_table *sg);
  392. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  393. struct drm_gem_object *gobj,
  394. int flags);
  395. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  396. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  397. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  398. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  399. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  400. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  401. /* sub-allocation manager, it has to be protected by another lock.
  402. * By conception this is an helper for other part of the driver
  403. * like the indirect buffer or semaphore, which both have their
  404. * locking.
  405. *
  406. * Principe is simple, we keep a list of sub allocation in offset
  407. * order (first entry has offset == 0, last entry has the highest
  408. * offset).
  409. *
  410. * When allocating new object we first check if there is room at
  411. * the end total_size - (last_object_offset + last_object_size) >=
  412. * alloc_size. If so we allocate new object there.
  413. *
  414. * When there is not enough room at the end, we start waiting for
  415. * each sub object until we reach object_offset+object_size >=
  416. * alloc_size, this object then become the sub object we return.
  417. *
  418. * Alignment can't be bigger than page size.
  419. *
  420. * Hole are not considered for allocation to keep things simple.
  421. * Assumption is that there won't be hole (all object on same
  422. * alignment).
  423. */
  424. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  425. struct amdgpu_sa_manager {
  426. wait_queue_head_t wq;
  427. struct amdgpu_bo *bo;
  428. struct list_head *hole;
  429. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  430. struct list_head olist;
  431. unsigned size;
  432. uint64_t gpu_addr;
  433. void *cpu_ptr;
  434. uint32_t domain;
  435. uint32_t align;
  436. };
  437. /* sub-allocation buffer */
  438. struct amdgpu_sa_bo {
  439. struct list_head olist;
  440. struct list_head flist;
  441. struct amdgpu_sa_manager *manager;
  442. unsigned soffset;
  443. unsigned eoffset;
  444. struct dma_fence *fence;
  445. };
  446. /*
  447. * GEM objects.
  448. */
  449. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  450. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  451. int alignment, u32 initial_domain,
  452. u64 flags, bool kernel,
  453. struct drm_gem_object **obj);
  454. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  455. struct drm_device *dev,
  456. struct drm_mode_create_dumb *args);
  457. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  458. struct drm_device *dev,
  459. uint32_t handle, uint64_t *offset_p);
  460. int amdgpu_fence_slab_init(void);
  461. void amdgpu_fence_slab_fini(void);
  462. /*
  463. * GART structures, functions & helpers
  464. */
  465. struct amdgpu_mc;
  466. #define AMDGPU_GPU_PAGE_SIZE 4096
  467. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  468. #define AMDGPU_GPU_PAGE_SHIFT 12
  469. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  470. struct amdgpu_gart {
  471. dma_addr_t table_addr;
  472. struct amdgpu_bo *robj;
  473. void *ptr;
  474. unsigned num_gpu_pages;
  475. unsigned num_cpu_pages;
  476. unsigned table_size;
  477. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  478. struct page **pages;
  479. #endif
  480. bool ready;
  481. /* Asic default pte flags */
  482. uint64_t gart_pte_flags;
  483. const struct amdgpu_gart_funcs *gart_funcs;
  484. };
  485. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  486. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  487. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  488. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  489. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  490. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  491. int amdgpu_gart_init(struct amdgpu_device *adev);
  492. void amdgpu_gart_fini(struct amdgpu_device *adev);
  493. int amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  494. int pages);
  495. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  496. int pages, struct page **pagelist,
  497. dma_addr_t *dma_addr, uint64_t flags);
  498. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  499. /*
  500. * VMHUB structures, functions & helpers
  501. */
  502. struct amdgpu_vmhub {
  503. uint32_t ctx0_ptb_addr_lo32;
  504. uint32_t ctx0_ptb_addr_hi32;
  505. uint32_t vm_inv_eng0_req;
  506. uint32_t vm_inv_eng0_ack;
  507. uint32_t vm_context0_cntl;
  508. uint32_t vm_l2_pro_fault_status;
  509. uint32_t vm_l2_pro_fault_cntl;
  510. };
  511. /*
  512. * GPU MC structures, functions & helpers
  513. */
  514. struct amdgpu_mc {
  515. resource_size_t aper_size;
  516. resource_size_t aper_base;
  517. resource_size_t agp_base;
  518. /* for some chips with <= 32MB we need to lie
  519. * about vram size near mc fb location */
  520. u64 mc_vram_size;
  521. u64 visible_vram_size;
  522. u64 gtt_size;
  523. u64 gtt_start;
  524. u64 gtt_end;
  525. u64 vram_start;
  526. u64 vram_end;
  527. unsigned vram_width;
  528. u64 real_vram_size;
  529. int vram_mtrr;
  530. u64 gtt_base_align;
  531. u64 mc_mask;
  532. const struct firmware *fw; /* MC firmware */
  533. uint32_t fw_version;
  534. struct amdgpu_irq_src vm_fault;
  535. uint32_t vram_type;
  536. uint32_t srbm_soft_reset;
  537. struct amdgpu_mode_mc_save save;
  538. bool prt_warning;
  539. /* apertures */
  540. u64 shared_aperture_start;
  541. u64 shared_aperture_end;
  542. u64 private_aperture_start;
  543. u64 private_aperture_end;
  544. /* protects concurrent invalidation */
  545. spinlock_t invalidate_lock;
  546. };
  547. /*
  548. * GPU doorbell structures, functions & helpers
  549. */
  550. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  551. {
  552. AMDGPU_DOORBELL_KIQ = 0x000,
  553. AMDGPU_DOORBELL_HIQ = 0x001,
  554. AMDGPU_DOORBELL_DIQ = 0x002,
  555. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  556. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  557. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  558. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  559. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  560. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  561. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  562. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  563. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  564. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  565. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  566. AMDGPU_DOORBELL_IH = 0x1E8,
  567. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  568. AMDGPU_DOORBELL_INVALID = 0xFFFF
  569. } AMDGPU_DOORBELL_ASSIGNMENT;
  570. struct amdgpu_doorbell {
  571. /* doorbell mmio */
  572. resource_size_t base;
  573. resource_size_t size;
  574. u32 __iomem *ptr;
  575. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  576. };
  577. /*
  578. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  579. */
  580. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  581. {
  582. /*
  583. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  584. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  585. * Compute related doorbells are allocated from 0x00 to 0x8a
  586. */
  587. /* kernel scheduling */
  588. AMDGPU_DOORBELL64_KIQ = 0x00,
  589. /* HSA interface queue and debug queue */
  590. AMDGPU_DOORBELL64_HIQ = 0x01,
  591. AMDGPU_DOORBELL64_DIQ = 0x02,
  592. /* Compute engines */
  593. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  594. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  595. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  596. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  597. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  598. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  599. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  600. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  601. /* User queue doorbell range (128 doorbells) */
  602. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  603. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  604. /* Graphics engine */
  605. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  606. /*
  607. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  608. * Graphics voltage island aperture 1
  609. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  610. */
  611. /* sDMA engines */
  612. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  613. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  614. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  615. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  616. /* Interrupt handler */
  617. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  618. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  619. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  620. /* VCN engine use 32 bits doorbell */
  621. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  622. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  623. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  624. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  625. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  626. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  627. */
  628. AMDGPU_DOORBELL64_RING0_1 = 0xF8,
  629. AMDGPU_DOORBELL64_RING2_3 = 0xF9,
  630. AMDGPU_DOORBELL64_RING4_5 = 0xFA,
  631. AMDGPU_DOORBELL64_RING6_7 = 0xFB,
  632. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xFC,
  633. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xFD,
  634. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFE,
  635. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFF,
  636. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  637. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  638. } AMDGPU_DOORBELL64_ASSIGNMENT;
  639. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  640. phys_addr_t *aperture_base,
  641. size_t *aperture_size,
  642. size_t *start_offset);
  643. /*
  644. * IRQS.
  645. */
  646. struct amdgpu_flip_work {
  647. struct delayed_work flip_work;
  648. struct work_struct unpin_work;
  649. struct amdgpu_device *adev;
  650. int crtc_id;
  651. u32 target_vblank;
  652. uint64_t base;
  653. struct drm_pending_vblank_event *event;
  654. struct amdgpu_bo *old_abo;
  655. struct dma_fence *excl;
  656. unsigned shared_count;
  657. struct dma_fence **shared;
  658. struct dma_fence_cb cb;
  659. bool async;
  660. };
  661. /*
  662. * CP & rings.
  663. */
  664. struct amdgpu_ib {
  665. struct amdgpu_sa_bo *sa_bo;
  666. uint32_t length_dw;
  667. uint64_t gpu_addr;
  668. uint32_t *ptr;
  669. uint32_t flags;
  670. };
  671. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  672. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  673. struct amdgpu_job **job, struct amdgpu_vm *vm);
  674. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  675. struct amdgpu_job **job);
  676. void amdgpu_job_free_resources(struct amdgpu_job *job);
  677. void amdgpu_job_free(struct amdgpu_job *job);
  678. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  679. struct amd_sched_entity *entity, void *owner,
  680. struct dma_fence **f);
  681. /*
  682. * context related structures
  683. */
  684. struct amdgpu_ctx_ring {
  685. uint64_t sequence;
  686. struct dma_fence **fences;
  687. struct amd_sched_entity entity;
  688. };
  689. struct amdgpu_ctx {
  690. struct kref refcount;
  691. struct amdgpu_device *adev;
  692. unsigned reset_counter;
  693. spinlock_t ring_lock;
  694. struct dma_fence **fences;
  695. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  696. bool preamble_presented;
  697. };
  698. struct amdgpu_ctx_mgr {
  699. struct amdgpu_device *adev;
  700. struct mutex lock;
  701. /* protected by lock */
  702. struct idr ctx_handles;
  703. };
  704. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  705. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  706. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  707. struct dma_fence *fence);
  708. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  709. struct amdgpu_ring *ring, uint64_t seq);
  710. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  711. struct drm_file *filp);
  712. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  713. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  714. /*
  715. * file private structure
  716. */
  717. struct amdgpu_fpriv {
  718. struct amdgpu_vm vm;
  719. struct amdgpu_bo_va *prt_va;
  720. struct mutex bo_list_lock;
  721. struct idr bo_list_handles;
  722. struct amdgpu_ctx_mgr ctx_mgr;
  723. };
  724. /*
  725. * residency list
  726. */
  727. struct amdgpu_bo_list {
  728. struct mutex lock;
  729. struct amdgpu_bo *gds_obj;
  730. struct amdgpu_bo *gws_obj;
  731. struct amdgpu_bo *oa_obj;
  732. unsigned first_userptr;
  733. unsigned num_entries;
  734. struct amdgpu_bo_list_entry *array;
  735. };
  736. struct amdgpu_bo_list *
  737. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  738. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  739. struct list_head *validated);
  740. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  741. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  742. /*
  743. * GFX stuff
  744. */
  745. #include "clearstate_defs.h"
  746. struct amdgpu_rlc_funcs {
  747. void (*enter_safe_mode)(struct amdgpu_device *adev);
  748. void (*exit_safe_mode)(struct amdgpu_device *adev);
  749. };
  750. struct amdgpu_rlc {
  751. /* for power gating */
  752. struct amdgpu_bo *save_restore_obj;
  753. uint64_t save_restore_gpu_addr;
  754. volatile uint32_t *sr_ptr;
  755. const u32 *reg_list;
  756. u32 reg_list_size;
  757. /* for clear state */
  758. struct amdgpu_bo *clear_state_obj;
  759. uint64_t clear_state_gpu_addr;
  760. volatile uint32_t *cs_ptr;
  761. const struct cs_section_def *cs_data;
  762. u32 clear_state_size;
  763. /* for cp tables */
  764. struct amdgpu_bo *cp_table_obj;
  765. uint64_t cp_table_gpu_addr;
  766. volatile uint32_t *cp_table_ptr;
  767. u32 cp_table_size;
  768. /* safe mode for updating CG/PG state */
  769. bool in_safe_mode;
  770. const struct amdgpu_rlc_funcs *funcs;
  771. /* for firmware data */
  772. u32 save_and_restore_offset;
  773. u32 clear_state_descriptor_offset;
  774. u32 avail_scratch_ram_locations;
  775. u32 reg_restore_list_size;
  776. u32 reg_list_format_start;
  777. u32 reg_list_format_separate_start;
  778. u32 starting_offsets_start;
  779. u32 reg_list_format_size_bytes;
  780. u32 reg_list_size_bytes;
  781. u32 *register_list_format;
  782. u32 *register_restore;
  783. };
  784. struct amdgpu_mec {
  785. struct amdgpu_bo *hpd_eop_obj;
  786. u64 hpd_eop_gpu_addr;
  787. struct amdgpu_bo *mec_fw_obj;
  788. u64 mec_fw_gpu_addr;
  789. u32 num_pipe;
  790. u32 num_mec;
  791. u32 num_queue;
  792. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  793. };
  794. struct amdgpu_kiq {
  795. u64 eop_gpu_addr;
  796. struct amdgpu_bo *eop_obj;
  797. struct mutex ring_mutex;
  798. struct amdgpu_ring ring;
  799. struct amdgpu_irq_src irq;
  800. };
  801. /*
  802. * GPU scratch registers structures, functions & helpers
  803. */
  804. struct amdgpu_scratch {
  805. unsigned num_reg;
  806. uint32_t reg_base;
  807. uint32_t free_mask;
  808. };
  809. /*
  810. * GFX configurations
  811. */
  812. #define AMDGPU_GFX_MAX_SE 4
  813. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  814. struct amdgpu_rb_config {
  815. uint32_t rb_backend_disable;
  816. uint32_t user_rb_backend_disable;
  817. uint32_t raster_config;
  818. uint32_t raster_config_1;
  819. };
  820. struct gb_addr_config {
  821. uint16_t pipe_interleave_size;
  822. uint8_t num_pipes;
  823. uint8_t max_compress_frags;
  824. uint8_t num_banks;
  825. uint8_t num_se;
  826. uint8_t num_rb_per_se;
  827. };
  828. struct amdgpu_gfx_config {
  829. unsigned max_shader_engines;
  830. unsigned max_tile_pipes;
  831. unsigned max_cu_per_sh;
  832. unsigned max_sh_per_se;
  833. unsigned max_backends_per_se;
  834. unsigned max_texture_channel_caches;
  835. unsigned max_gprs;
  836. unsigned max_gs_threads;
  837. unsigned max_hw_contexts;
  838. unsigned sc_prim_fifo_size_frontend;
  839. unsigned sc_prim_fifo_size_backend;
  840. unsigned sc_hiz_tile_fifo_size;
  841. unsigned sc_earlyz_tile_fifo_size;
  842. unsigned num_tile_pipes;
  843. unsigned backend_enable_mask;
  844. unsigned mem_max_burst_length_bytes;
  845. unsigned mem_row_size_in_kb;
  846. unsigned shader_engine_tile_size;
  847. unsigned num_gpus;
  848. unsigned multi_gpu_tile_size;
  849. unsigned mc_arb_ramcfg;
  850. unsigned gb_addr_config;
  851. unsigned num_rbs;
  852. unsigned gs_vgt_table_depth;
  853. unsigned gs_prim_buffer_depth;
  854. uint32_t tile_mode_array[32];
  855. uint32_t macrotile_mode_array[16];
  856. struct gb_addr_config gb_addr_config_fields;
  857. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  858. /* gfx configure feature */
  859. uint32_t double_offchip_lds_buf;
  860. };
  861. struct amdgpu_cu_info {
  862. uint32_t number; /* total active CU number */
  863. uint32_t ao_cu_mask;
  864. uint32_t wave_front_size;
  865. uint32_t bitmap[4][4];
  866. };
  867. struct amdgpu_gfx_funcs {
  868. /* get the gpu clock counter */
  869. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  870. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  871. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  872. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  873. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  874. };
  875. struct amdgpu_ngg_buf {
  876. struct amdgpu_bo *bo;
  877. uint64_t gpu_addr;
  878. uint32_t size;
  879. uint32_t bo_size;
  880. };
  881. enum {
  882. NGG_PRIM = 0,
  883. NGG_POS,
  884. NGG_CNTL,
  885. NGG_PARAM,
  886. NGG_BUF_MAX
  887. };
  888. struct amdgpu_ngg {
  889. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  890. uint32_t gds_reserve_addr;
  891. uint32_t gds_reserve_size;
  892. bool init;
  893. };
  894. struct amdgpu_gfx {
  895. struct mutex gpu_clock_mutex;
  896. struct amdgpu_gfx_config config;
  897. struct amdgpu_rlc rlc;
  898. struct amdgpu_mec mec;
  899. struct amdgpu_kiq kiq;
  900. struct amdgpu_scratch scratch;
  901. const struct firmware *me_fw; /* ME firmware */
  902. uint32_t me_fw_version;
  903. const struct firmware *pfp_fw; /* PFP firmware */
  904. uint32_t pfp_fw_version;
  905. const struct firmware *ce_fw; /* CE firmware */
  906. uint32_t ce_fw_version;
  907. const struct firmware *rlc_fw; /* RLC firmware */
  908. uint32_t rlc_fw_version;
  909. const struct firmware *mec_fw; /* MEC firmware */
  910. uint32_t mec_fw_version;
  911. const struct firmware *mec2_fw; /* MEC2 firmware */
  912. uint32_t mec2_fw_version;
  913. uint32_t me_feature_version;
  914. uint32_t ce_feature_version;
  915. uint32_t pfp_feature_version;
  916. uint32_t rlc_feature_version;
  917. uint32_t mec_feature_version;
  918. uint32_t mec2_feature_version;
  919. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  920. unsigned num_gfx_rings;
  921. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  922. unsigned num_compute_rings;
  923. struct amdgpu_irq_src eop_irq;
  924. struct amdgpu_irq_src priv_reg_irq;
  925. struct amdgpu_irq_src priv_inst_irq;
  926. /* gfx status */
  927. uint32_t gfx_current_status;
  928. /* ce ram size*/
  929. unsigned ce_ram_size;
  930. struct amdgpu_cu_info cu_info;
  931. const struct amdgpu_gfx_funcs *funcs;
  932. /* reset mask */
  933. uint32_t grbm_soft_reset;
  934. uint32_t srbm_soft_reset;
  935. bool in_reset;
  936. /* s3/s4 mask */
  937. bool in_suspend;
  938. /* NGG */
  939. struct amdgpu_ngg ngg;
  940. };
  941. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  942. unsigned size, struct amdgpu_ib *ib);
  943. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  944. struct dma_fence *f);
  945. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  946. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  947. struct dma_fence **f);
  948. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  949. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  950. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  951. /*
  952. * CS.
  953. */
  954. struct amdgpu_cs_chunk {
  955. uint32_t chunk_id;
  956. uint32_t length_dw;
  957. void *kdata;
  958. };
  959. struct amdgpu_cs_parser {
  960. struct amdgpu_device *adev;
  961. struct drm_file *filp;
  962. struct amdgpu_ctx *ctx;
  963. /* chunks */
  964. unsigned nchunks;
  965. struct amdgpu_cs_chunk *chunks;
  966. /* scheduler job object */
  967. struct amdgpu_job *job;
  968. /* buffer objects */
  969. struct ww_acquire_ctx ticket;
  970. struct amdgpu_bo_list *bo_list;
  971. struct amdgpu_bo_list_entry vm_pd;
  972. struct list_head validated;
  973. struct dma_fence *fence;
  974. uint64_t bytes_moved_threshold;
  975. uint64_t bytes_moved;
  976. struct amdgpu_bo_list_entry *evictable;
  977. /* user fence */
  978. struct amdgpu_bo_list_entry uf_entry;
  979. };
  980. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  981. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  982. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  983. struct amdgpu_job {
  984. struct amd_sched_job base;
  985. struct amdgpu_device *adev;
  986. struct amdgpu_vm *vm;
  987. struct amdgpu_ring *ring;
  988. struct amdgpu_sync sync;
  989. struct amdgpu_sync sched_sync;
  990. struct amdgpu_ib *ibs;
  991. struct dma_fence *fence; /* the hw fence */
  992. uint32_t preamble_status;
  993. uint32_t num_ibs;
  994. void *owner;
  995. uint64_t fence_ctx; /* the fence_context this job uses */
  996. bool vm_needs_flush;
  997. unsigned vm_id;
  998. uint64_t vm_pd_addr;
  999. uint32_t gds_base, gds_size;
  1000. uint32_t gws_base, gws_size;
  1001. uint32_t oa_base, oa_size;
  1002. /* user fence handling */
  1003. uint64_t uf_addr;
  1004. uint64_t uf_sequence;
  1005. };
  1006. #define to_amdgpu_job(sched_job) \
  1007. container_of((sched_job), struct amdgpu_job, base)
  1008. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1009. uint32_t ib_idx, int idx)
  1010. {
  1011. return p->job->ibs[ib_idx].ptr[idx];
  1012. }
  1013. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1014. uint32_t ib_idx, int idx,
  1015. uint32_t value)
  1016. {
  1017. p->job->ibs[ib_idx].ptr[idx] = value;
  1018. }
  1019. /*
  1020. * Writeback
  1021. */
  1022. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1023. struct amdgpu_wb {
  1024. struct amdgpu_bo *wb_obj;
  1025. volatile uint32_t *wb;
  1026. uint64_t gpu_addr;
  1027. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1028. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1029. };
  1030. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1031. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1032. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
  1033. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
  1034. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1035. /*
  1036. * SDMA
  1037. */
  1038. struct amdgpu_sdma_instance {
  1039. /* SDMA firmware */
  1040. const struct firmware *fw;
  1041. uint32_t fw_version;
  1042. uint32_t feature_version;
  1043. struct amdgpu_ring ring;
  1044. bool burst_nop;
  1045. };
  1046. struct amdgpu_sdma {
  1047. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1048. #ifdef CONFIG_DRM_AMDGPU_SI
  1049. //SI DMA has a difference trap irq number for the second engine
  1050. struct amdgpu_irq_src trap_irq_1;
  1051. #endif
  1052. struct amdgpu_irq_src trap_irq;
  1053. struct amdgpu_irq_src illegal_inst_irq;
  1054. int num_instances;
  1055. uint32_t srbm_soft_reset;
  1056. };
  1057. /*
  1058. * Firmware
  1059. */
  1060. enum amdgpu_firmware_load_type {
  1061. AMDGPU_FW_LOAD_DIRECT = 0,
  1062. AMDGPU_FW_LOAD_SMU,
  1063. AMDGPU_FW_LOAD_PSP,
  1064. };
  1065. struct amdgpu_firmware {
  1066. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1067. enum amdgpu_firmware_load_type load_type;
  1068. struct amdgpu_bo *fw_buf;
  1069. unsigned int fw_size;
  1070. unsigned int max_ucodes;
  1071. /* firmwares are loaded by psp instead of smu from vega10 */
  1072. const struct amdgpu_psp_funcs *funcs;
  1073. struct amdgpu_bo *rbuf;
  1074. struct mutex mutex;
  1075. };
  1076. /*
  1077. * Benchmarking
  1078. */
  1079. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1080. /*
  1081. * Testing
  1082. */
  1083. void amdgpu_test_moves(struct amdgpu_device *adev);
  1084. /*
  1085. * MMU Notifier
  1086. */
  1087. #if defined(CONFIG_MMU_NOTIFIER)
  1088. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1089. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1090. #else
  1091. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1092. {
  1093. return -ENODEV;
  1094. }
  1095. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1096. #endif
  1097. /*
  1098. * Debugfs
  1099. */
  1100. struct amdgpu_debugfs {
  1101. const struct drm_info_list *files;
  1102. unsigned num_files;
  1103. };
  1104. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1105. const struct drm_info_list *files,
  1106. unsigned nfiles);
  1107. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1108. #if defined(CONFIG_DEBUG_FS)
  1109. int amdgpu_debugfs_init(struct drm_minor *minor);
  1110. #endif
  1111. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1112. /*
  1113. * amdgpu smumgr functions
  1114. */
  1115. struct amdgpu_smumgr_funcs {
  1116. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1117. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1118. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1119. };
  1120. /*
  1121. * amdgpu smumgr
  1122. */
  1123. struct amdgpu_smumgr {
  1124. struct amdgpu_bo *toc_buf;
  1125. struct amdgpu_bo *smu_buf;
  1126. /* asic priv smu data */
  1127. void *priv;
  1128. spinlock_t smu_lock;
  1129. /* smumgr functions */
  1130. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1131. /* ucode loading complete flag */
  1132. uint32_t fw_flags;
  1133. };
  1134. /*
  1135. * ASIC specific register table accessible by UMD
  1136. */
  1137. struct amdgpu_allowed_register_entry {
  1138. uint32_t reg_offset;
  1139. bool grbm_indexed;
  1140. };
  1141. /*
  1142. * ASIC specific functions.
  1143. */
  1144. struct amdgpu_asic_funcs {
  1145. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1146. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1147. u8 *bios, u32 length_bytes);
  1148. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1149. u32 sh_num, u32 reg_offset, u32 *value);
  1150. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1151. int (*reset)(struct amdgpu_device *adev);
  1152. /* get the reference clock */
  1153. u32 (*get_xclk)(struct amdgpu_device *adev);
  1154. /* MM block clocks */
  1155. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1156. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1157. /* static power management */
  1158. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1159. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1160. /* get config memsize register */
  1161. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1162. };
  1163. /*
  1164. * IOCTL.
  1165. */
  1166. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1167. struct drm_file *filp);
  1168. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1169. struct drm_file *filp);
  1170. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1171. struct drm_file *filp);
  1172. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1173. struct drm_file *filp);
  1174. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1175. struct drm_file *filp);
  1176. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1177. struct drm_file *filp);
  1178. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1179. struct drm_file *filp);
  1180. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1181. struct drm_file *filp);
  1182. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1183. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1184. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1185. struct drm_file *filp);
  1186. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1187. struct drm_file *filp);
  1188. /* VRAM scratch page for HDP bug, default vram page */
  1189. struct amdgpu_vram_scratch {
  1190. struct amdgpu_bo *robj;
  1191. volatile uint32_t *ptr;
  1192. u64 gpu_addr;
  1193. };
  1194. /*
  1195. * ACPI
  1196. */
  1197. struct amdgpu_atif_notification_cfg {
  1198. bool enabled;
  1199. int command_code;
  1200. };
  1201. struct amdgpu_atif_notifications {
  1202. bool display_switch;
  1203. bool expansion_mode_change;
  1204. bool thermal_state;
  1205. bool forced_power_state;
  1206. bool system_power_state;
  1207. bool display_conf_change;
  1208. bool px_gfx_switch;
  1209. bool brightness_change;
  1210. bool dgpu_display_event;
  1211. };
  1212. struct amdgpu_atif_functions {
  1213. bool system_params;
  1214. bool sbios_requests;
  1215. bool select_active_disp;
  1216. bool lid_state;
  1217. bool get_tv_standard;
  1218. bool set_tv_standard;
  1219. bool get_panel_expansion_mode;
  1220. bool set_panel_expansion_mode;
  1221. bool temperature_change;
  1222. bool graphics_device_types;
  1223. };
  1224. struct amdgpu_atif {
  1225. struct amdgpu_atif_notifications notifications;
  1226. struct amdgpu_atif_functions functions;
  1227. struct amdgpu_atif_notification_cfg notification_cfg;
  1228. struct amdgpu_encoder *encoder_for_bl;
  1229. };
  1230. struct amdgpu_atcs_functions {
  1231. bool get_ext_state;
  1232. bool pcie_perf_req;
  1233. bool pcie_dev_rdy;
  1234. bool pcie_bus_width;
  1235. };
  1236. struct amdgpu_atcs {
  1237. struct amdgpu_atcs_functions functions;
  1238. };
  1239. /*
  1240. * CGS
  1241. */
  1242. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1243. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1244. /*
  1245. * Core structure, functions and helpers.
  1246. */
  1247. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1248. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1249. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1250. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1251. struct amdgpu_device {
  1252. struct device *dev;
  1253. struct drm_device *ddev;
  1254. struct pci_dev *pdev;
  1255. #ifdef CONFIG_DRM_AMD_ACP
  1256. struct amdgpu_acp acp;
  1257. #endif
  1258. /* ASIC */
  1259. enum amd_asic_type asic_type;
  1260. uint32_t family;
  1261. uint32_t rev_id;
  1262. uint32_t external_rev_id;
  1263. unsigned long flags;
  1264. int usec_timeout;
  1265. const struct amdgpu_asic_funcs *asic_funcs;
  1266. bool shutdown;
  1267. bool need_dma32;
  1268. bool accel_working;
  1269. struct work_struct reset_work;
  1270. struct notifier_block acpi_nb;
  1271. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1272. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1273. unsigned debugfs_count;
  1274. #if defined(CONFIG_DEBUG_FS)
  1275. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1276. #endif
  1277. struct amdgpu_atif atif;
  1278. struct amdgpu_atcs atcs;
  1279. struct mutex srbm_mutex;
  1280. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1281. struct mutex grbm_idx_mutex;
  1282. struct dev_pm_domain vga_pm_domain;
  1283. bool have_disp_power_ref;
  1284. /* BIOS */
  1285. bool is_atom_fw;
  1286. uint8_t *bios;
  1287. uint32_t bios_size;
  1288. struct amdgpu_bo *stollen_vga_memory;
  1289. uint32_t bios_scratch_reg_offset;
  1290. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1291. /* Register/doorbell mmio */
  1292. resource_size_t rmmio_base;
  1293. resource_size_t rmmio_size;
  1294. void __iomem *rmmio;
  1295. /* protects concurrent MM_INDEX/DATA based register access */
  1296. spinlock_t mmio_idx_lock;
  1297. /* protects concurrent SMC based register access */
  1298. spinlock_t smc_idx_lock;
  1299. amdgpu_rreg_t smc_rreg;
  1300. amdgpu_wreg_t smc_wreg;
  1301. /* protects concurrent PCIE register access */
  1302. spinlock_t pcie_idx_lock;
  1303. amdgpu_rreg_t pcie_rreg;
  1304. amdgpu_wreg_t pcie_wreg;
  1305. amdgpu_rreg_t pciep_rreg;
  1306. amdgpu_wreg_t pciep_wreg;
  1307. /* protects concurrent UVD register access */
  1308. spinlock_t uvd_ctx_idx_lock;
  1309. amdgpu_rreg_t uvd_ctx_rreg;
  1310. amdgpu_wreg_t uvd_ctx_wreg;
  1311. /* protects concurrent DIDT register access */
  1312. spinlock_t didt_idx_lock;
  1313. amdgpu_rreg_t didt_rreg;
  1314. amdgpu_wreg_t didt_wreg;
  1315. /* protects concurrent gc_cac register access */
  1316. spinlock_t gc_cac_idx_lock;
  1317. amdgpu_rreg_t gc_cac_rreg;
  1318. amdgpu_wreg_t gc_cac_wreg;
  1319. /* protects concurrent ENDPOINT (audio) register access */
  1320. spinlock_t audio_endpt_idx_lock;
  1321. amdgpu_block_rreg_t audio_endpt_rreg;
  1322. amdgpu_block_wreg_t audio_endpt_wreg;
  1323. void __iomem *rio_mem;
  1324. resource_size_t rio_mem_size;
  1325. struct amdgpu_doorbell doorbell;
  1326. /* clock/pll info */
  1327. struct amdgpu_clock clock;
  1328. /* MC */
  1329. struct amdgpu_mc mc;
  1330. struct amdgpu_gart gart;
  1331. struct amdgpu_dummy_page dummy_page;
  1332. struct amdgpu_vm_manager vm_manager;
  1333. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1334. /* memory management */
  1335. struct amdgpu_mman mman;
  1336. struct amdgpu_vram_scratch vram_scratch;
  1337. struct amdgpu_wb wb;
  1338. atomic64_t vram_usage;
  1339. atomic64_t vram_vis_usage;
  1340. atomic64_t gtt_usage;
  1341. atomic64_t num_bytes_moved;
  1342. atomic64_t num_evictions;
  1343. atomic_t gpu_reset_counter;
  1344. /* data for buffer migration throttling */
  1345. struct {
  1346. spinlock_t lock;
  1347. s64 last_update_us;
  1348. s64 accum_us; /* accumulated microseconds */
  1349. u32 log2_max_MBps;
  1350. } mm_stats;
  1351. /* display */
  1352. bool enable_virtual_display;
  1353. struct amdgpu_mode_info mode_info;
  1354. struct work_struct hotplug_work;
  1355. struct amdgpu_irq_src crtc_irq;
  1356. struct amdgpu_irq_src pageflip_irq;
  1357. struct amdgpu_irq_src hpd_irq;
  1358. /* rings */
  1359. u64 fence_context;
  1360. unsigned num_rings;
  1361. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1362. bool ib_pool_ready;
  1363. struct amdgpu_sa_manager ring_tmp_bo;
  1364. /* interrupts */
  1365. struct amdgpu_irq irq;
  1366. /* powerplay */
  1367. struct amd_powerplay powerplay;
  1368. bool pp_enabled;
  1369. bool pp_force_state_enabled;
  1370. /* dpm */
  1371. struct amdgpu_pm pm;
  1372. u32 cg_flags;
  1373. u32 pg_flags;
  1374. /* amdgpu smumgr */
  1375. struct amdgpu_smumgr smu;
  1376. /* gfx */
  1377. struct amdgpu_gfx gfx;
  1378. /* sdma */
  1379. struct amdgpu_sdma sdma;
  1380. /* uvd */
  1381. struct amdgpu_uvd uvd;
  1382. /* vce */
  1383. struct amdgpu_vce vce;
  1384. /* firmwares */
  1385. struct amdgpu_firmware firmware;
  1386. /* PSP */
  1387. struct psp_context psp;
  1388. /* GDS */
  1389. struct amdgpu_gds gds;
  1390. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1391. int num_ip_blocks;
  1392. struct mutex mn_lock;
  1393. DECLARE_HASHTABLE(mn_hash, 7);
  1394. /* tracking pinned memory */
  1395. u64 vram_pin_size;
  1396. u64 invisible_pin_size;
  1397. u64 gart_pin_size;
  1398. /* amdkfd interface */
  1399. struct kfd_dev *kfd;
  1400. struct amdgpu_virt virt;
  1401. /* link all shadow bo */
  1402. struct list_head shadow_list;
  1403. struct mutex shadow_list_lock;
  1404. /* link all gtt */
  1405. spinlock_t gtt_list_lock;
  1406. struct list_head gtt_list;
  1407. /* record hw reset is performed */
  1408. bool has_hw_reset;
  1409. };
  1410. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1411. {
  1412. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1413. }
  1414. bool amdgpu_device_is_px(struct drm_device *dev);
  1415. int amdgpu_device_init(struct amdgpu_device *adev,
  1416. struct drm_device *ddev,
  1417. struct pci_dev *pdev,
  1418. uint32_t flags);
  1419. void amdgpu_device_fini(struct amdgpu_device *adev);
  1420. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1421. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1422. uint32_t acc_flags);
  1423. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1424. uint32_t acc_flags);
  1425. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1426. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1427. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1428. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1429. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1430. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1431. /*
  1432. * Registers read & write functions.
  1433. */
  1434. #define AMDGPU_REGS_IDX (1<<0)
  1435. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1436. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1437. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1438. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1439. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1440. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1441. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1442. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1443. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1444. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1445. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1446. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1447. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1448. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1449. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1450. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1451. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1452. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1453. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1454. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1455. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1456. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1457. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1458. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1459. #define WREG32_P(reg, val, mask) \
  1460. do { \
  1461. uint32_t tmp_ = RREG32(reg); \
  1462. tmp_ &= (mask); \
  1463. tmp_ |= ((val) & ~(mask)); \
  1464. WREG32(reg, tmp_); \
  1465. } while (0)
  1466. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1467. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1468. #define WREG32_PLL_P(reg, val, mask) \
  1469. do { \
  1470. uint32_t tmp_ = RREG32_PLL(reg); \
  1471. tmp_ &= (mask); \
  1472. tmp_ |= ((val) & ~(mask)); \
  1473. WREG32_PLL(reg, tmp_); \
  1474. } while (0)
  1475. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1476. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1477. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1478. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1479. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1480. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1481. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1482. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1483. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1484. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1485. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1486. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1487. #define REG_GET_FIELD(value, reg, field) \
  1488. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1489. #define WREG32_FIELD(reg, field, val) \
  1490. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1491. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1492. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1493. /*
  1494. * BIOS helpers.
  1495. */
  1496. #define RBIOS8(i) (adev->bios[i])
  1497. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1498. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1499. /*
  1500. * RING helpers.
  1501. */
  1502. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1503. {
  1504. if (ring->count_dw <= 0)
  1505. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1506. ring->ring[ring->wptr++ & ring->buf_mask] = v;
  1507. ring->wptr &= ring->ptr_mask;
  1508. ring->count_dw--;
  1509. }
  1510. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
  1511. {
  1512. unsigned occupied, chunk1, chunk2;
  1513. void *dst;
  1514. if (unlikely(ring->count_dw < count_dw)) {
  1515. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1516. return;
  1517. }
  1518. occupied = ring->wptr & ring->buf_mask;
  1519. dst = (void *)&ring->ring[occupied];
  1520. chunk1 = ring->buf_mask + 1 - occupied;
  1521. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  1522. chunk2 = count_dw - chunk1;
  1523. chunk1 <<= 2;
  1524. chunk2 <<= 2;
  1525. if (chunk1)
  1526. memcpy(dst, src, chunk1);
  1527. if (chunk2) {
  1528. src += chunk1;
  1529. dst = (void *)ring->ring;
  1530. memcpy(dst, src, chunk2);
  1531. }
  1532. ring->wptr += count_dw;
  1533. ring->wptr &= ring->ptr_mask;
  1534. ring->count_dw -= count_dw;
  1535. }
  1536. static inline struct amdgpu_sdma_instance *
  1537. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1538. {
  1539. struct amdgpu_device *adev = ring->adev;
  1540. int i;
  1541. for (i = 0; i < adev->sdma.num_instances; i++)
  1542. if (&adev->sdma.instance[i].ring == ring)
  1543. break;
  1544. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1545. return &adev->sdma.instance[i];
  1546. else
  1547. return NULL;
  1548. }
  1549. /*
  1550. * ASICs macro.
  1551. */
  1552. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1553. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1554. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1555. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1556. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1557. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1558. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1559. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1560. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1561. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1562. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1563. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1564. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1565. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1566. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1567. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1568. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1569. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1570. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1571. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1572. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1573. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1574. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1575. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1576. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1577. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1578. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1579. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1580. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1581. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1582. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1583. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1584. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1585. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1586. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1587. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1588. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1589. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1590. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1591. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1592. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1593. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1594. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1595. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1596. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1597. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1598. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1599. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1600. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1601. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1602. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1603. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1604. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1605. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1606. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1607. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1608. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1609. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1610. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1611. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1612. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1613. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1614. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1615. /* Common functions */
  1616. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1617. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1618. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1619. bool amdgpu_need_post(struct amdgpu_device *adev);
  1620. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1621. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1622. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1623. u32 ip_instance, u32 ring,
  1624. struct amdgpu_ring **out_ring);
  1625. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
  1626. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1627. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1628. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1629. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1630. uint32_t flags);
  1631. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1632. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1633. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1634. unsigned long end);
  1635. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1636. int *last_invalidated);
  1637. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1638. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1639. struct ttm_mem_reg *mem);
  1640. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1641. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1642. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1643. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1644. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1645. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1646. const u32 *registers,
  1647. const u32 array_size);
  1648. bool amdgpu_device_is_px(struct drm_device *dev);
  1649. /* atpx handler */
  1650. #if defined(CONFIG_VGA_SWITCHEROO)
  1651. void amdgpu_register_atpx_handler(void);
  1652. void amdgpu_unregister_atpx_handler(void);
  1653. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1654. bool amdgpu_is_atpx_hybrid(void);
  1655. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1656. bool amdgpu_has_atpx(void);
  1657. #else
  1658. static inline void amdgpu_register_atpx_handler(void) {}
  1659. static inline void amdgpu_unregister_atpx_handler(void) {}
  1660. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1661. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1662. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1663. static inline bool amdgpu_has_atpx(void) { return false; }
  1664. #endif
  1665. /*
  1666. * KMS
  1667. */
  1668. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1669. extern const int amdgpu_max_kms_ioctl;
  1670. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1671. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1672. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1673. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1674. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1675. struct drm_file *file_priv);
  1676. int amdgpu_suspend(struct amdgpu_device *adev);
  1677. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1678. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1679. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1680. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1681. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1682. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1683. unsigned long arg);
  1684. /*
  1685. * functions used by amdgpu_encoder.c
  1686. */
  1687. struct amdgpu_afmt_acr {
  1688. u32 clock;
  1689. int n_32khz;
  1690. int cts_32khz;
  1691. int n_44_1khz;
  1692. int cts_44_1khz;
  1693. int n_48khz;
  1694. int cts_48khz;
  1695. };
  1696. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1697. /* amdgpu_acpi.c */
  1698. #if defined(CONFIG_ACPI)
  1699. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1700. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1701. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1702. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1703. u8 perf_req, bool advertise);
  1704. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1705. #else
  1706. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1707. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1708. #endif
  1709. struct amdgpu_bo_va_mapping *
  1710. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1711. uint64_t addr, struct amdgpu_bo **bo);
  1712. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1713. #include "amdgpu_object.h"
  1714. #endif