amdgpu_device.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. #include "amdgpu_pm.h"
  59. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  61. #define AMDGPU_RESUME_MS 2000
  62. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  63. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  64. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  65. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  66. static const char *amdgpu_asic_name[] = {
  67. "TAHITI",
  68. "PITCAIRN",
  69. "VERDE",
  70. "OLAND",
  71. "HAINAN",
  72. "BONAIRE",
  73. "KAVERI",
  74. "KABINI",
  75. "HAWAII",
  76. "MULLINS",
  77. "TOPAZ",
  78. "TONGA",
  79. "FIJI",
  80. "CARRIZO",
  81. "STONEY",
  82. "POLARIS10",
  83. "POLARIS11",
  84. "POLARIS12",
  85. "VEGA10",
  86. "RAVEN",
  87. "LAST",
  88. };
  89. bool amdgpu_device_is_px(struct drm_device *dev)
  90. {
  91. struct amdgpu_device *adev = dev->dev_private;
  92. if (adev->flags & AMD_IS_PX)
  93. return true;
  94. return false;
  95. }
  96. /*
  97. * MMIO register access helper functions.
  98. */
  99. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  100. uint32_t acc_flags)
  101. {
  102. uint32_t ret;
  103. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
  104. return amdgpu_virt_kiq_rreg(adev, reg);
  105. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  106. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  107. else {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  110. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  111. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  112. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  113. }
  114. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  115. return ret;
  116. }
  117. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  118. uint32_t acc_flags)
  119. {
  120. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  121. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  122. adev->last_mm_index = v;
  123. }
  124. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
  125. return amdgpu_virt_kiq_wreg(adev, reg, v);
  126. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  127. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  128. else {
  129. unsigned long flags;
  130. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  131. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  132. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  133. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  134. }
  135. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  136. udelay(500);
  137. }
  138. }
  139. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  140. {
  141. if ((reg * 4) < adev->rio_mem_size)
  142. return ioread32(adev->rio_mem + (reg * 4));
  143. else {
  144. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  145. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  146. }
  147. }
  148. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  149. {
  150. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  151. adev->last_mm_index = v;
  152. }
  153. if ((reg * 4) < adev->rio_mem_size)
  154. iowrite32(v, adev->rio_mem + (reg * 4));
  155. else {
  156. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  157. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  158. }
  159. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  160. udelay(500);
  161. }
  162. }
  163. /**
  164. * amdgpu_mm_rdoorbell - read a doorbell dword
  165. *
  166. * @adev: amdgpu_device pointer
  167. * @index: doorbell index
  168. *
  169. * Returns the value in the doorbell aperture at the
  170. * requested doorbell index (CIK).
  171. */
  172. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  173. {
  174. if (index < adev->doorbell.num_doorbells) {
  175. return readl(adev->doorbell.ptr + index);
  176. } else {
  177. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  178. return 0;
  179. }
  180. }
  181. /**
  182. * amdgpu_mm_wdoorbell - write a doorbell dword
  183. *
  184. * @adev: amdgpu_device pointer
  185. * @index: doorbell index
  186. * @v: value to write
  187. *
  188. * Writes @v to the doorbell aperture at the
  189. * requested doorbell index (CIK).
  190. */
  191. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  192. {
  193. if (index < adev->doorbell.num_doorbells) {
  194. writel(v, adev->doorbell.ptr + index);
  195. } else {
  196. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  197. }
  198. }
  199. /**
  200. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  201. *
  202. * @adev: amdgpu_device pointer
  203. * @index: doorbell index
  204. *
  205. * Returns the value in the doorbell aperture at the
  206. * requested doorbell index (VEGA10+).
  207. */
  208. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  209. {
  210. if (index < adev->doorbell.num_doorbells) {
  211. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  212. } else {
  213. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  214. return 0;
  215. }
  216. }
  217. /**
  218. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  219. *
  220. * @adev: amdgpu_device pointer
  221. * @index: doorbell index
  222. * @v: value to write
  223. *
  224. * Writes @v to the doorbell aperture at the
  225. * requested doorbell index (VEGA10+).
  226. */
  227. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  228. {
  229. if (index < adev->doorbell.num_doorbells) {
  230. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  231. } else {
  232. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  233. }
  234. }
  235. /**
  236. * amdgpu_invalid_rreg - dummy reg read function
  237. *
  238. * @adev: amdgpu device pointer
  239. * @reg: offset of register
  240. *
  241. * Dummy register read function. Used for register blocks
  242. * that certain asics don't have (all asics).
  243. * Returns the value in the register.
  244. */
  245. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  246. {
  247. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  248. BUG();
  249. return 0;
  250. }
  251. /**
  252. * amdgpu_invalid_wreg - dummy reg write function
  253. *
  254. * @adev: amdgpu device pointer
  255. * @reg: offset of register
  256. * @v: value to write to the register
  257. *
  258. * Dummy register read function. Used for register blocks
  259. * that certain asics don't have (all asics).
  260. */
  261. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  262. {
  263. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  264. reg, v);
  265. BUG();
  266. }
  267. /**
  268. * amdgpu_block_invalid_rreg - dummy reg read function
  269. *
  270. * @adev: amdgpu device pointer
  271. * @block: offset of instance
  272. * @reg: offset of register
  273. *
  274. * Dummy register read function. Used for register blocks
  275. * that certain asics don't have (all asics).
  276. * Returns the value in the register.
  277. */
  278. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  279. uint32_t block, uint32_t reg)
  280. {
  281. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  282. reg, block);
  283. BUG();
  284. return 0;
  285. }
  286. /**
  287. * amdgpu_block_invalid_wreg - dummy reg write function
  288. *
  289. * @adev: amdgpu device pointer
  290. * @block: offset of instance
  291. * @reg: offset of register
  292. * @v: value to write to the register
  293. *
  294. * Dummy register read function. Used for register blocks
  295. * that certain asics don't have (all asics).
  296. */
  297. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  298. uint32_t block,
  299. uint32_t reg, uint32_t v)
  300. {
  301. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  302. reg, block, v);
  303. BUG();
  304. }
  305. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  306. {
  307. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  308. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  309. &adev->vram_scratch.robj,
  310. &adev->vram_scratch.gpu_addr,
  311. (void **)&adev->vram_scratch.ptr);
  312. }
  313. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  314. {
  315. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  316. }
  317. /**
  318. * amdgpu_program_register_sequence - program an array of registers.
  319. *
  320. * @adev: amdgpu_device pointer
  321. * @registers: pointer to the register array
  322. * @array_size: size of the register array
  323. *
  324. * Programs an array or registers with and and or masks.
  325. * This is a helper for setting golden registers.
  326. */
  327. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  328. const u32 *registers,
  329. const u32 array_size)
  330. {
  331. u32 tmp, reg, and_mask, or_mask;
  332. int i;
  333. if (array_size % 3)
  334. return;
  335. for (i = 0; i < array_size; i +=3) {
  336. reg = registers[i + 0];
  337. and_mask = registers[i + 1];
  338. or_mask = registers[i + 2];
  339. if (and_mask == 0xffffffff) {
  340. tmp = or_mask;
  341. } else {
  342. tmp = RREG32(reg);
  343. tmp &= ~and_mask;
  344. tmp |= or_mask;
  345. }
  346. WREG32(reg, tmp);
  347. }
  348. }
  349. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  350. {
  351. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  352. }
  353. /*
  354. * GPU doorbell aperture helpers function.
  355. */
  356. /**
  357. * amdgpu_doorbell_init - Init doorbell driver information.
  358. *
  359. * @adev: amdgpu_device pointer
  360. *
  361. * Init doorbell driver information (CIK)
  362. * Returns 0 on success, error on failure.
  363. */
  364. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  365. {
  366. /* No doorbell on SI hardware generation */
  367. if (adev->asic_type < CHIP_BONAIRE) {
  368. adev->doorbell.base = 0;
  369. adev->doorbell.size = 0;
  370. adev->doorbell.num_doorbells = 0;
  371. adev->doorbell.ptr = NULL;
  372. return 0;
  373. }
  374. /* doorbell bar mapping */
  375. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  376. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  377. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  378. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  379. if (adev->doorbell.num_doorbells == 0)
  380. return -EINVAL;
  381. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  382. adev->doorbell.num_doorbells *
  383. sizeof(u32));
  384. if (adev->doorbell.ptr == NULL)
  385. return -ENOMEM;
  386. return 0;
  387. }
  388. /**
  389. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  390. *
  391. * @adev: amdgpu_device pointer
  392. *
  393. * Tear down doorbell driver information (CIK)
  394. */
  395. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  396. {
  397. iounmap(adev->doorbell.ptr);
  398. adev->doorbell.ptr = NULL;
  399. }
  400. /**
  401. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  402. * setup amdkfd
  403. *
  404. * @adev: amdgpu_device pointer
  405. * @aperture_base: output returning doorbell aperture base physical address
  406. * @aperture_size: output returning doorbell aperture size in bytes
  407. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  408. *
  409. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  410. * takes doorbells required for its own rings and reports the setup to amdkfd.
  411. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  412. */
  413. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  414. phys_addr_t *aperture_base,
  415. size_t *aperture_size,
  416. size_t *start_offset)
  417. {
  418. /*
  419. * The first num_doorbells are used by amdgpu.
  420. * amdkfd takes whatever's left in the aperture.
  421. */
  422. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  423. *aperture_base = adev->doorbell.base;
  424. *aperture_size = adev->doorbell.size;
  425. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  426. } else {
  427. *aperture_base = 0;
  428. *aperture_size = 0;
  429. *start_offset = 0;
  430. }
  431. }
  432. /*
  433. * amdgpu_wb_*()
  434. * Writeback is the method by which the GPU updates special pages in memory
  435. * with the status of certain GPU events (fences, ring pointers,etc.).
  436. */
  437. /**
  438. * amdgpu_wb_fini - Disable Writeback and free memory
  439. *
  440. * @adev: amdgpu_device pointer
  441. *
  442. * Disables Writeback and frees the Writeback memory (all asics).
  443. * Used at driver shutdown.
  444. */
  445. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  446. {
  447. if (adev->wb.wb_obj) {
  448. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  449. &adev->wb.gpu_addr,
  450. (void **)&adev->wb.wb);
  451. adev->wb.wb_obj = NULL;
  452. }
  453. }
  454. /**
  455. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  456. *
  457. * @adev: amdgpu_device pointer
  458. *
  459. * Initializes writeback and allocates writeback memory (all asics).
  460. * Used at driver startup.
  461. * Returns 0 on success or an -error on failure.
  462. */
  463. static int amdgpu_wb_init(struct amdgpu_device *adev)
  464. {
  465. int r;
  466. if (adev->wb.wb_obj == NULL) {
  467. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  468. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  469. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  470. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  471. (void **)&adev->wb.wb);
  472. if (r) {
  473. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  474. return r;
  475. }
  476. adev->wb.num_wb = AMDGPU_MAX_WB;
  477. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  478. /* clear wb memory */
  479. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  480. }
  481. return 0;
  482. }
  483. /**
  484. * amdgpu_wb_get - Allocate a wb entry
  485. *
  486. * @adev: amdgpu_device pointer
  487. * @wb: wb index
  488. *
  489. * Allocate a wb slot for use by the driver (all asics).
  490. * Returns 0 on success or -EINVAL on failure.
  491. */
  492. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  493. {
  494. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  495. if (offset < adev->wb.num_wb) {
  496. __set_bit(offset, adev->wb.used);
  497. *wb = offset << 3; /* convert to dw offset */
  498. return 0;
  499. } else {
  500. return -EINVAL;
  501. }
  502. }
  503. /**
  504. * amdgpu_wb_free - Free a wb entry
  505. *
  506. * @adev: amdgpu_device pointer
  507. * @wb: wb index
  508. *
  509. * Free a wb slot allocated for use by the driver (all asics)
  510. */
  511. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  512. {
  513. if (wb < adev->wb.num_wb)
  514. __clear_bit(wb >> 3, adev->wb.used);
  515. }
  516. /**
  517. * amdgpu_vram_location - try to find VRAM location
  518. * @adev: amdgpu device structure holding all necessary informations
  519. * @mc: memory controller structure holding memory informations
  520. * @base: base address at which to put VRAM
  521. *
  522. * Function will try to place VRAM at base address provided
  523. * as parameter (which is so far either PCI aperture address or
  524. * for IGP TOM base address).
  525. *
  526. * If there is not enough space to fit the unvisible VRAM in the 32bits
  527. * address space then we limit the VRAM size to the aperture.
  528. *
  529. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  530. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  531. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  532. * not IGP.
  533. *
  534. * Note: we use mc_vram_size as on some board we need to program the mc to
  535. * cover the whole aperture even if VRAM size is inferior to aperture size
  536. * Novell bug 204882 + along with lots of ubuntu ones
  537. *
  538. * Note: when limiting vram it's safe to overwritte real_vram_size because
  539. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  540. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  541. * ones)
  542. *
  543. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  544. * explicitly check for that though.
  545. *
  546. * FIXME: when reducing VRAM size align new size on power of 2.
  547. */
  548. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  549. {
  550. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  551. mc->vram_start = base;
  552. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  553. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  554. mc->real_vram_size = mc->aper_size;
  555. mc->mc_vram_size = mc->aper_size;
  556. }
  557. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  558. if (limit && limit < mc->real_vram_size)
  559. mc->real_vram_size = limit;
  560. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  561. mc->mc_vram_size >> 20, mc->vram_start,
  562. mc->vram_end, mc->real_vram_size >> 20);
  563. }
  564. /**
  565. * amdgpu_gart_location - try to find GTT location
  566. * @adev: amdgpu device structure holding all necessary informations
  567. * @mc: memory controller structure holding memory informations
  568. *
  569. * Function will place try to place GTT before or after VRAM.
  570. *
  571. * If GTT size is bigger than space left then we ajust GTT size.
  572. * Thus function will never fails.
  573. *
  574. * FIXME: when reducing GTT size align new size on power of 2.
  575. */
  576. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  577. {
  578. u64 size_af, size_bf;
  579. size_af = adev->mc.mc_mask - mc->vram_end;
  580. size_bf = mc->vram_start;
  581. if (size_bf > size_af) {
  582. if (mc->gart_size > size_bf) {
  583. dev_warn(adev->dev, "limiting GTT\n");
  584. mc->gart_size = size_bf;
  585. }
  586. mc->gart_start = 0;
  587. } else {
  588. if (mc->gart_size > size_af) {
  589. dev_warn(adev->dev, "limiting GTT\n");
  590. mc->gart_size = size_af;
  591. }
  592. mc->gart_start = mc->vram_end + 1;
  593. }
  594. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  595. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  596. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  597. }
  598. /*
  599. * Firmware Reservation functions
  600. */
  601. /**
  602. * amdgpu_fw_reserve_vram_fini - free fw reserved vram
  603. *
  604. * @adev: amdgpu_device pointer
  605. *
  606. * free fw reserved vram if it has been reserved.
  607. */
  608. void amdgpu_fw_reserve_vram_fini(struct amdgpu_device *adev)
  609. {
  610. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  611. NULL, &adev->fw_vram_usage.va);
  612. }
  613. /**
  614. * amdgpu_fw_reserve_vram_init - create bo vram reservation from fw
  615. *
  616. * @adev: amdgpu_device pointer
  617. *
  618. * create bo vram reservation from fw.
  619. */
  620. int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev)
  621. {
  622. int r = 0;
  623. u64 gpu_addr;
  624. u64 vram_size = adev->mc.visible_vram_size;
  625. adev->fw_vram_usage.va = NULL;
  626. adev->fw_vram_usage.reserved_bo = NULL;
  627. if (adev->fw_vram_usage.size > 0 &&
  628. adev->fw_vram_usage.size <= vram_size) {
  629. r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
  630. PAGE_SIZE, true, 0,
  631. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  632. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL, 0,
  633. &adev->fw_vram_usage.reserved_bo);
  634. if (r)
  635. goto error_create;
  636. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  637. if (r)
  638. goto error_reserve;
  639. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  640. AMDGPU_GEM_DOMAIN_VRAM,
  641. adev->fw_vram_usage.start_offset,
  642. (adev->fw_vram_usage.start_offset +
  643. adev->fw_vram_usage.size), &gpu_addr);
  644. if (r)
  645. goto error_pin;
  646. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  647. &adev->fw_vram_usage.va);
  648. if (r)
  649. goto error_kmap;
  650. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  651. }
  652. return r;
  653. error_kmap:
  654. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  655. error_pin:
  656. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  657. error_reserve:
  658. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  659. error_create:
  660. adev->fw_vram_usage.va = NULL;
  661. adev->fw_vram_usage.reserved_bo = NULL;
  662. return r;
  663. }
  664. /*
  665. * GPU helpers function.
  666. */
  667. /**
  668. * amdgpu_need_post - check if the hw need post or not
  669. *
  670. * @adev: amdgpu_device pointer
  671. *
  672. * Check if the asic has been initialized (all asics) at driver startup
  673. * or post is needed if hw reset is performed.
  674. * Returns true if need or false if not.
  675. */
  676. bool amdgpu_need_post(struct amdgpu_device *adev)
  677. {
  678. uint32_t reg;
  679. if (amdgpu_sriov_vf(adev))
  680. return false;
  681. if (amdgpu_passthrough(adev)) {
  682. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  683. * some old smc fw still need driver do vPost otherwise gpu hang, while
  684. * those smc fw version above 22.15 doesn't have this flaw, so we force
  685. * vpost executed for smc version below 22.15
  686. */
  687. if (adev->asic_type == CHIP_FIJI) {
  688. int err;
  689. uint32_t fw_ver;
  690. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  691. /* force vPost if error occured */
  692. if (err)
  693. return true;
  694. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  695. if (fw_ver < 0x00160e00)
  696. return true;
  697. }
  698. }
  699. if (adev->has_hw_reset) {
  700. adev->has_hw_reset = false;
  701. return true;
  702. }
  703. /* bios scratch used on CIK+ */
  704. if (adev->asic_type >= CHIP_BONAIRE)
  705. return amdgpu_atombios_scratch_need_asic_init(adev);
  706. /* check MEM_SIZE for older asics */
  707. reg = amdgpu_asic_get_config_memsize(adev);
  708. if ((reg != 0) && (reg != 0xffffffff))
  709. return false;
  710. return true;
  711. }
  712. /**
  713. * amdgpu_dummy_page_init - init dummy page used by the driver
  714. *
  715. * @adev: amdgpu_device pointer
  716. *
  717. * Allocate the dummy page used by the driver (all asics).
  718. * This dummy page is used by the driver as a filler for gart entries
  719. * when pages are taken out of the GART
  720. * Returns 0 on sucess, -ENOMEM on failure.
  721. */
  722. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  723. {
  724. if (adev->dummy_page.page)
  725. return 0;
  726. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  727. if (adev->dummy_page.page == NULL)
  728. return -ENOMEM;
  729. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  730. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  731. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  732. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  733. __free_page(adev->dummy_page.page);
  734. adev->dummy_page.page = NULL;
  735. return -ENOMEM;
  736. }
  737. return 0;
  738. }
  739. /**
  740. * amdgpu_dummy_page_fini - free dummy page used by the driver
  741. *
  742. * @adev: amdgpu_device pointer
  743. *
  744. * Frees the dummy page used by the driver (all asics).
  745. */
  746. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  747. {
  748. if (adev->dummy_page.page == NULL)
  749. return;
  750. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  751. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  752. __free_page(adev->dummy_page.page);
  753. adev->dummy_page.page = NULL;
  754. }
  755. /* ATOM accessor methods */
  756. /*
  757. * ATOM is an interpreted byte code stored in tables in the vbios. The
  758. * driver registers callbacks to access registers and the interpreter
  759. * in the driver parses the tables and executes then to program specific
  760. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  761. * atombios.h, and atom.c
  762. */
  763. /**
  764. * cail_pll_read - read PLL register
  765. *
  766. * @info: atom card_info pointer
  767. * @reg: PLL register offset
  768. *
  769. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  770. * Returns the value of the PLL register.
  771. */
  772. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  773. {
  774. return 0;
  775. }
  776. /**
  777. * cail_pll_write - write PLL register
  778. *
  779. * @info: atom card_info pointer
  780. * @reg: PLL register offset
  781. * @val: value to write to the pll register
  782. *
  783. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  784. */
  785. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  786. {
  787. }
  788. /**
  789. * cail_mc_read - read MC (Memory Controller) register
  790. *
  791. * @info: atom card_info pointer
  792. * @reg: MC register offset
  793. *
  794. * Provides an MC register accessor for the atom interpreter (r4xx+).
  795. * Returns the value of the MC register.
  796. */
  797. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  798. {
  799. return 0;
  800. }
  801. /**
  802. * cail_mc_write - write MC (Memory Controller) register
  803. *
  804. * @info: atom card_info pointer
  805. * @reg: MC register offset
  806. * @val: value to write to the pll register
  807. *
  808. * Provides a MC register accessor for the atom interpreter (r4xx+).
  809. */
  810. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  811. {
  812. }
  813. /**
  814. * cail_reg_write - write MMIO register
  815. *
  816. * @info: atom card_info pointer
  817. * @reg: MMIO register offset
  818. * @val: value to write to the pll register
  819. *
  820. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  821. */
  822. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  823. {
  824. struct amdgpu_device *adev = info->dev->dev_private;
  825. WREG32(reg, val);
  826. }
  827. /**
  828. * cail_reg_read - read MMIO register
  829. *
  830. * @info: atom card_info pointer
  831. * @reg: MMIO register offset
  832. *
  833. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  834. * Returns the value of the MMIO register.
  835. */
  836. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  837. {
  838. struct amdgpu_device *adev = info->dev->dev_private;
  839. uint32_t r;
  840. r = RREG32(reg);
  841. return r;
  842. }
  843. /**
  844. * cail_ioreg_write - write IO register
  845. *
  846. * @info: atom card_info pointer
  847. * @reg: IO register offset
  848. * @val: value to write to the pll register
  849. *
  850. * Provides a IO register accessor for the atom interpreter (r4xx+).
  851. */
  852. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  853. {
  854. struct amdgpu_device *adev = info->dev->dev_private;
  855. WREG32_IO(reg, val);
  856. }
  857. /**
  858. * cail_ioreg_read - read IO register
  859. *
  860. * @info: atom card_info pointer
  861. * @reg: IO register offset
  862. *
  863. * Provides an IO register accessor for the atom interpreter (r4xx+).
  864. * Returns the value of the IO register.
  865. */
  866. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  867. {
  868. struct amdgpu_device *adev = info->dev->dev_private;
  869. uint32_t r;
  870. r = RREG32_IO(reg);
  871. return r;
  872. }
  873. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  874. struct device_attribute *attr,
  875. char *buf)
  876. {
  877. struct drm_device *ddev = dev_get_drvdata(dev);
  878. struct amdgpu_device *adev = ddev->dev_private;
  879. struct atom_context *ctx = adev->mode_info.atom_context;
  880. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  881. }
  882. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  883. NULL);
  884. /**
  885. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  886. *
  887. * @adev: amdgpu_device pointer
  888. *
  889. * Frees the driver info and register access callbacks for the ATOM
  890. * interpreter (r4xx+).
  891. * Called at driver shutdown.
  892. */
  893. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  894. {
  895. if (adev->mode_info.atom_context) {
  896. kfree(adev->mode_info.atom_context->scratch);
  897. kfree(adev->mode_info.atom_context->iio);
  898. }
  899. kfree(adev->mode_info.atom_context);
  900. adev->mode_info.atom_context = NULL;
  901. kfree(adev->mode_info.atom_card_info);
  902. adev->mode_info.atom_card_info = NULL;
  903. device_remove_file(adev->dev, &dev_attr_vbios_version);
  904. }
  905. /**
  906. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  907. *
  908. * @adev: amdgpu_device pointer
  909. *
  910. * Initializes the driver info and register access callbacks for the
  911. * ATOM interpreter (r4xx+).
  912. * Returns 0 on sucess, -ENOMEM on failure.
  913. * Called at driver startup.
  914. */
  915. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  916. {
  917. struct card_info *atom_card_info =
  918. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  919. int ret;
  920. if (!atom_card_info)
  921. return -ENOMEM;
  922. adev->mode_info.atom_card_info = atom_card_info;
  923. atom_card_info->dev = adev->ddev;
  924. atom_card_info->reg_read = cail_reg_read;
  925. atom_card_info->reg_write = cail_reg_write;
  926. /* needed for iio ops */
  927. if (adev->rio_mem) {
  928. atom_card_info->ioreg_read = cail_ioreg_read;
  929. atom_card_info->ioreg_write = cail_ioreg_write;
  930. } else {
  931. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  932. atom_card_info->ioreg_read = cail_reg_read;
  933. atom_card_info->ioreg_write = cail_reg_write;
  934. }
  935. atom_card_info->mc_read = cail_mc_read;
  936. atom_card_info->mc_write = cail_mc_write;
  937. atom_card_info->pll_read = cail_pll_read;
  938. atom_card_info->pll_write = cail_pll_write;
  939. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  940. if (!adev->mode_info.atom_context) {
  941. amdgpu_atombios_fini(adev);
  942. return -ENOMEM;
  943. }
  944. mutex_init(&adev->mode_info.atom_context->mutex);
  945. if (adev->is_atom_fw) {
  946. amdgpu_atomfirmware_scratch_regs_init(adev);
  947. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  948. } else {
  949. amdgpu_atombios_scratch_regs_init(adev);
  950. amdgpu_atombios_allocate_fb_scratch(adev);
  951. }
  952. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  953. if (ret) {
  954. DRM_ERROR("Failed to create device file for VBIOS version\n");
  955. return ret;
  956. }
  957. return 0;
  958. }
  959. /* if we get transitioned to only one device, take VGA back */
  960. /**
  961. * amdgpu_vga_set_decode - enable/disable vga decode
  962. *
  963. * @cookie: amdgpu_device pointer
  964. * @state: enable/disable vga decode
  965. *
  966. * Enable/disable vga decode (all asics).
  967. * Returns VGA resource flags.
  968. */
  969. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  970. {
  971. struct amdgpu_device *adev = cookie;
  972. amdgpu_asic_set_vga_state(adev, state);
  973. if (state)
  974. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  975. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  976. else
  977. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  978. }
  979. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  980. {
  981. /* defines number of bits in page table versus page directory,
  982. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  983. * page table and the remaining bits are in the page directory */
  984. if (amdgpu_vm_block_size == -1)
  985. return;
  986. if (amdgpu_vm_block_size < 9) {
  987. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  988. amdgpu_vm_block_size);
  989. goto def_value;
  990. }
  991. if (amdgpu_vm_block_size > 24 ||
  992. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  993. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  994. amdgpu_vm_block_size);
  995. goto def_value;
  996. }
  997. return;
  998. def_value:
  999. amdgpu_vm_block_size = -1;
  1000. }
  1001. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  1002. {
  1003. /* no need to check the default value */
  1004. if (amdgpu_vm_size == -1)
  1005. return;
  1006. if (!is_power_of_2(amdgpu_vm_size)) {
  1007. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  1008. amdgpu_vm_size);
  1009. goto def_value;
  1010. }
  1011. if (amdgpu_vm_size < 1) {
  1012. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  1013. amdgpu_vm_size);
  1014. goto def_value;
  1015. }
  1016. /*
  1017. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  1018. */
  1019. if (amdgpu_vm_size > 1024) {
  1020. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1021. amdgpu_vm_size);
  1022. goto def_value;
  1023. }
  1024. return;
  1025. def_value:
  1026. amdgpu_vm_size = -1;
  1027. }
  1028. /**
  1029. * amdgpu_check_arguments - validate module params
  1030. *
  1031. * @adev: amdgpu_device pointer
  1032. *
  1033. * Validates certain module parameters and updates
  1034. * the associated values used by the driver (all asics).
  1035. */
  1036. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1037. {
  1038. if (amdgpu_sched_jobs < 4) {
  1039. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1040. amdgpu_sched_jobs);
  1041. amdgpu_sched_jobs = 4;
  1042. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1043. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1044. amdgpu_sched_jobs);
  1045. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1046. }
  1047. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  1048. /* gart size must be greater or equal to 32M */
  1049. dev_warn(adev->dev, "gart size (%d) too small\n",
  1050. amdgpu_gart_size);
  1051. amdgpu_gart_size = -1;
  1052. }
  1053. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1054. /* gtt size must be greater or equal to 32M */
  1055. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1056. amdgpu_gtt_size);
  1057. amdgpu_gtt_size = -1;
  1058. }
  1059. /* valid range is between 4 and 9 inclusive */
  1060. if (amdgpu_vm_fragment_size != -1 &&
  1061. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  1062. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  1063. amdgpu_vm_fragment_size = -1;
  1064. }
  1065. amdgpu_check_vm_size(adev);
  1066. amdgpu_check_block_size(adev);
  1067. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1068. !is_power_of_2(amdgpu_vram_page_split))) {
  1069. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1070. amdgpu_vram_page_split);
  1071. amdgpu_vram_page_split = 1024;
  1072. }
  1073. }
  1074. /**
  1075. * amdgpu_switcheroo_set_state - set switcheroo state
  1076. *
  1077. * @pdev: pci dev pointer
  1078. * @state: vga_switcheroo state
  1079. *
  1080. * Callback for the switcheroo driver. Suspends or resumes the
  1081. * the asics before or after it is powered up using ACPI methods.
  1082. */
  1083. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1084. {
  1085. struct drm_device *dev = pci_get_drvdata(pdev);
  1086. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1087. return;
  1088. if (state == VGA_SWITCHEROO_ON) {
  1089. pr_info("amdgpu: switched on\n");
  1090. /* don't suspend or resume card normally */
  1091. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1092. amdgpu_device_resume(dev, true, true);
  1093. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1094. drm_kms_helper_poll_enable(dev);
  1095. } else {
  1096. pr_info("amdgpu: switched off\n");
  1097. drm_kms_helper_poll_disable(dev);
  1098. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1099. amdgpu_device_suspend(dev, true, true);
  1100. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1101. }
  1102. }
  1103. /**
  1104. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1105. *
  1106. * @pdev: pci dev pointer
  1107. *
  1108. * Callback for the switcheroo driver. Check of the switcheroo
  1109. * state can be changed.
  1110. * Returns true if the state can be changed, false if not.
  1111. */
  1112. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1113. {
  1114. struct drm_device *dev = pci_get_drvdata(pdev);
  1115. /*
  1116. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1117. * locking inversion with the driver load path. And the access here is
  1118. * completely racy anyway. So don't bother with locking for now.
  1119. */
  1120. return dev->open_count == 0;
  1121. }
  1122. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1123. .set_gpu_state = amdgpu_switcheroo_set_state,
  1124. .reprobe = NULL,
  1125. .can_switch = amdgpu_switcheroo_can_switch,
  1126. };
  1127. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1128. enum amd_ip_block_type block_type,
  1129. enum amd_clockgating_state state)
  1130. {
  1131. int i, r = 0;
  1132. for (i = 0; i < adev->num_ip_blocks; i++) {
  1133. if (!adev->ip_blocks[i].status.valid)
  1134. continue;
  1135. if (adev->ip_blocks[i].version->type != block_type)
  1136. continue;
  1137. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1138. continue;
  1139. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1140. (void *)adev, state);
  1141. if (r)
  1142. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1143. adev->ip_blocks[i].version->funcs->name, r);
  1144. }
  1145. return r;
  1146. }
  1147. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1148. enum amd_ip_block_type block_type,
  1149. enum amd_powergating_state state)
  1150. {
  1151. int i, r = 0;
  1152. for (i = 0; i < adev->num_ip_blocks; i++) {
  1153. if (!adev->ip_blocks[i].status.valid)
  1154. continue;
  1155. if (adev->ip_blocks[i].version->type != block_type)
  1156. continue;
  1157. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1158. continue;
  1159. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1160. (void *)adev, state);
  1161. if (r)
  1162. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1163. adev->ip_blocks[i].version->funcs->name, r);
  1164. }
  1165. return r;
  1166. }
  1167. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1168. {
  1169. int i;
  1170. for (i = 0; i < adev->num_ip_blocks; i++) {
  1171. if (!adev->ip_blocks[i].status.valid)
  1172. continue;
  1173. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1174. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1175. }
  1176. }
  1177. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1178. enum amd_ip_block_type block_type)
  1179. {
  1180. int i, r;
  1181. for (i = 0; i < adev->num_ip_blocks; i++) {
  1182. if (!adev->ip_blocks[i].status.valid)
  1183. continue;
  1184. if (adev->ip_blocks[i].version->type == block_type) {
  1185. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1186. if (r)
  1187. return r;
  1188. break;
  1189. }
  1190. }
  1191. return 0;
  1192. }
  1193. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1194. enum amd_ip_block_type block_type)
  1195. {
  1196. int i;
  1197. for (i = 0; i < adev->num_ip_blocks; i++) {
  1198. if (!adev->ip_blocks[i].status.valid)
  1199. continue;
  1200. if (adev->ip_blocks[i].version->type == block_type)
  1201. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1202. }
  1203. return true;
  1204. }
  1205. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1206. enum amd_ip_block_type type)
  1207. {
  1208. int i;
  1209. for (i = 0; i < adev->num_ip_blocks; i++)
  1210. if (adev->ip_blocks[i].version->type == type)
  1211. return &adev->ip_blocks[i];
  1212. return NULL;
  1213. }
  1214. /**
  1215. * amdgpu_ip_block_version_cmp
  1216. *
  1217. * @adev: amdgpu_device pointer
  1218. * @type: enum amd_ip_block_type
  1219. * @major: major version
  1220. * @minor: minor version
  1221. *
  1222. * return 0 if equal or greater
  1223. * return 1 if smaller or the ip_block doesn't exist
  1224. */
  1225. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1226. enum amd_ip_block_type type,
  1227. u32 major, u32 minor)
  1228. {
  1229. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1230. if (ip_block && ((ip_block->version->major > major) ||
  1231. ((ip_block->version->major == major) &&
  1232. (ip_block->version->minor >= minor))))
  1233. return 0;
  1234. return 1;
  1235. }
  1236. /**
  1237. * amdgpu_ip_block_add
  1238. *
  1239. * @adev: amdgpu_device pointer
  1240. * @ip_block_version: pointer to the IP to add
  1241. *
  1242. * Adds the IP block driver information to the collection of IPs
  1243. * on the asic.
  1244. */
  1245. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1246. const struct amdgpu_ip_block_version *ip_block_version)
  1247. {
  1248. if (!ip_block_version)
  1249. return -EINVAL;
  1250. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1251. ip_block_version->funcs->name);
  1252. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1253. return 0;
  1254. }
  1255. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1256. {
  1257. adev->enable_virtual_display = false;
  1258. if (amdgpu_virtual_display) {
  1259. struct drm_device *ddev = adev->ddev;
  1260. const char *pci_address_name = pci_name(ddev->pdev);
  1261. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1262. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1263. pciaddstr_tmp = pciaddstr;
  1264. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1265. pciaddname = strsep(&pciaddname_tmp, ",");
  1266. if (!strcmp("all", pciaddname)
  1267. || !strcmp(pci_address_name, pciaddname)) {
  1268. long num_crtc;
  1269. int res = -1;
  1270. adev->enable_virtual_display = true;
  1271. if (pciaddname_tmp)
  1272. res = kstrtol(pciaddname_tmp, 10,
  1273. &num_crtc);
  1274. if (!res) {
  1275. if (num_crtc < 1)
  1276. num_crtc = 1;
  1277. if (num_crtc > 6)
  1278. num_crtc = 6;
  1279. adev->mode_info.num_crtc = num_crtc;
  1280. } else {
  1281. adev->mode_info.num_crtc = 1;
  1282. }
  1283. break;
  1284. }
  1285. }
  1286. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1287. amdgpu_virtual_display, pci_address_name,
  1288. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1289. kfree(pciaddstr);
  1290. }
  1291. }
  1292. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1293. {
  1294. const char *chip_name;
  1295. char fw_name[30];
  1296. int err;
  1297. const struct gpu_info_firmware_header_v1_0 *hdr;
  1298. adev->firmware.gpu_info_fw = NULL;
  1299. switch (adev->asic_type) {
  1300. case CHIP_TOPAZ:
  1301. case CHIP_TONGA:
  1302. case CHIP_FIJI:
  1303. case CHIP_POLARIS11:
  1304. case CHIP_POLARIS10:
  1305. case CHIP_POLARIS12:
  1306. case CHIP_CARRIZO:
  1307. case CHIP_STONEY:
  1308. #ifdef CONFIG_DRM_AMDGPU_SI
  1309. case CHIP_VERDE:
  1310. case CHIP_TAHITI:
  1311. case CHIP_PITCAIRN:
  1312. case CHIP_OLAND:
  1313. case CHIP_HAINAN:
  1314. #endif
  1315. #ifdef CONFIG_DRM_AMDGPU_CIK
  1316. case CHIP_BONAIRE:
  1317. case CHIP_HAWAII:
  1318. case CHIP_KAVERI:
  1319. case CHIP_KABINI:
  1320. case CHIP_MULLINS:
  1321. #endif
  1322. default:
  1323. return 0;
  1324. case CHIP_VEGA10:
  1325. chip_name = "vega10";
  1326. break;
  1327. case CHIP_RAVEN:
  1328. chip_name = "raven";
  1329. break;
  1330. }
  1331. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1332. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1333. if (err) {
  1334. dev_err(adev->dev,
  1335. "Failed to load gpu_info firmware \"%s\"\n",
  1336. fw_name);
  1337. goto out;
  1338. }
  1339. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1340. if (err) {
  1341. dev_err(adev->dev,
  1342. "Failed to validate gpu_info firmware \"%s\"\n",
  1343. fw_name);
  1344. goto out;
  1345. }
  1346. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1347. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1348. switch (hdr->version_major) {
  1349. case 1:
  1350. {
  1351. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1352. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1353. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1354. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1355. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1356. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1357. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1358. adev->gfx.config.max_texture_channel_caches =
  1359. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1360. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1361. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1362. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1363. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1364. adev->gfx.config.double_offchip_lds_buf =
  1365. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1366. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1367. adev->gfx.cu_info.max_waves_per_simd =
  1368. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1369. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1370. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1371. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1372. break;
  1373. }
  1374. default:
  1375. dev_err(adev->dev,
  1376. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1377. err = -EINVAL;
  1378. goto out;
  1379. }
  1380. out:
  1381. return err;
  1382. }
  1383. static int amdgpu_early_init(struct amdgpu_device *adev)
  1384. {
  1385. int i, r;
  1386. amdgpu_device_enable_virtual_display(adev);
  1387. switch (adev->asic_type) {
  1388. case CHIP_TOPAZ:
  1389. case CHIP_TONGA:
  1390. case CHIP_FIJI:
  1391. case CHIP_POLARIS11:
  1392. case CHIP_POLARIS10:
  1393. case CHIP_POLARIS12:
  1394. case CHIP_CARRIZO:
  1395. case CHIP_STONEY:
  1396. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1397. adev->family = AMDGPU_FAMILY_CZ;
  1398. else
  1399. adev->family = AMDGPU_FAMILY_VI;
  1400. r = vi_set_ip_blocks(adev);
  1401. if (r)
  1402. return r;
  1403. break;
  1404. #ifdef CONFIG_DRM_AMDGPU_SI
  1405. case CHIP_VERDE:
  1406. case CHIP_TAHITI:
  1407. case CHIP_PITCAIRN:
  1408. case CHIP_OLAND:
  1409. case CHIP_HAINAN:
  1410. adev->family = AMDGPU_FAMILY_SI;
  1411. r = si_set_ip_blocks(adev);
  1412. if (r)
  1413. return r;
  1414. break;
  1415. #endif
  1416. #ifdef CONFIG_DRM_AMDGPU_CIK
  1417. case CHIP_BONAIRE:
  1418. case CHIP_HAWAII:
  1419. case CHIP_KAVERI:
  1420. case CHIP_KABINI:
  1421. case CHIP_MULLINS:
  1422. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1423. adev->family = AMDGPU_FAMILY_CI;
  1424. else
  1425. adev->family = AMDGPU_FAMILY_KV;
  1426. r = cik_set_ip_blocks(adev);
  1427. if (r)
  1428. return r;
  1429. break;
  1430. #endif
  1431. case CHIP_VEGA10:
  1432. case CHIP_RAVEN:
  1433. if (adev->asic_type == CHIP_RAVEN)
  1434. adev->family = AMDGPU_FAMILY_RV;
  1435. else
  1436. adev->family = AMDGPU_FAMILY_AI;
  1437. r = soc15_set_ip_blocks(adev);
  1438. if (r)
  1439. return r;
  1440. break;
  1441. default:
  1442. /* FIXME: not supported yet */
  1443. return -EINVAL;
  1444. }
  1445. r = amdgpu_device_parse_gpu_info_fw(adev);
  1446. if (r)
  1447. return r;
  1448. if (amdgpu_sriov_vf(adev)) {
  1449. r = amdgpu_virt_request_full_gpu(adev, true);
  1450. if (r)
  1451. return r;
  1452. }
  1453. for (i = 0; i < adev->num_ip_blocks; i++) {
  1454. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1455. DRM_ERROR("disabled ip block: %d <%s>\n",
  1456. i, adev->ip_blocks[i].version->funcs->name);
  1457. adev->ip_blocks[i].status.valid = false;
  1458. } else {
  1459. if (adev->ip_blocks[i].version->funcs->early_init) {
  1460. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1461. if (r == -ENOENT) {
  1462. adev->ip_blocks[i].status.valid = false;
  1463. } else if (r) {
  1464. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1465. adev->ip_blocks[i].version->funcs->name, r);
  1466. return r;
  1467. } else {
  1468. adev->ip_blocks[i].status.valid = true;
  1469. }
  1470. } else {
  1471. adev->ip_blocks[i].status.valid = true;
  1472. }
  1473. }
  1474. }
  1475. adev->cg_flags &= amdgpu_cg_mask;
  1476. adev->pg_flags &= amdgpu_pg_mask;
  1477. return 0;
  1478. }
  1479. static int amdgpu_init(struct amdgpu_device *adev)
  1480. {
  1481. int i, r;
  1482. for (i = 0; i < adev->num_ip_blocks; i++) {
  1483. if (!adev->ip_blocks[i].status.valid)
  1484. continue;
  1485. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1486. if (r) {
  1487. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1488. adev->ip_blocks[i].version->funcs->name, r);
  1489. return r;
  1490. }
  1491. adev->ip_blocks[i].status.sw = true;
  1492. /* need to do gmc hw init early so we can allocate gpu mem */
  1493. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1494. r = amdgpu_vram_scratch_init(adev);
  1495. if (r) {
  1496. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1497. return r;
  1498. }
  1499. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1500. if (r) {
  1501. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1502. return r;
  1503. }
  1504. r = amdgpu_wb_init(adev);
  1505. if (r) {
  1506. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1507. return r;
  1508. }
  1509. adev->ip_blocks[i].status.hw = true;
  1510. /* right after GMC hw init, we create CSA */
  1511. if (amdgpu_sriov_vf(adev)) {
  1512. r = amdgpu_allocate_static_csa(adev);
  1513. if (r) {
  1514. DRM_ERROR("allocate CSA failed %d\n", r);
  1515. return r;
  1516. }
  1517. }
  1518. }
  1519. }
  1520. for (i = 0; i < adev->num_ip_blocks; i++) {
  1521. if (!adev->ip_blocks[i].status.sw)
  1522. continue;
  1523. /* gmc hw init is done early */
  1524. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1525. continue;
  1526. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1527. if (r) {
  1528. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1529. adev->ip_blocks[i].version->funcs->name, r);
  1530. return r;
  1531. }
  1532. adev->ip_blocks[i].status.hw = true;
  1533. }
  1534. return 0;
  1535. }
  1536. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1537. {
  1538. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1539. }
  1540. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1541. {
  1542. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1543. AMDGPU_RESET_MAGIC_NUM);
  1544. }
  1545. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1546. {
  1547. int i = 0, r;
  1548. for (i = 0; i < adev->num_ip_blocks; i++) {
  1549. if (!adev->ip_blocks[i].status.valid)
  1550. continue;
  1551. /* skip CG for VCE/UVD, it's handled specially */
  1552. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1553. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1554. /* enable clockgating to save power */
  1555. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1556. AMD_CG_STATE_GATE);
  1557. if (r) {
  1558. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1559. adev->ip_blocks[i].version->funcs->name, r);
  1560. return r;
  1561. }
  1562. }
  1563. }
  1564. return 0;
  1565. }
  1566. static int amdgpu_late_init(struct amdgpu_device *adev)
  1567. {
  1568. int i = 0, r;
  1569. for (i = 0; i < adev->num_ip_blocks; i++) {
  1570. if (!adev->ip_blocks[i].status.valid)
  1571. continue;
  1572. if (adev->ip_blocks[i].version->funcs->late_init) {
  1573. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1574. if (r) {
  1575. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1576. adev->ip_blocks[i].version->funcs->name, r);
  1577. return r;
  1578. }
  1579. adev->ip_blocks[i].status.late_initialized = true;
  1580. }
  1581. }
  1582. mod_delayed_work(system_wq, &adev->late_init_work,
  1583. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1584. amdgpu_fill_reset_magic(adev);
  1585. return 0;
  1586. }
  1587. static int amdgpu_fini(struct amdgpu_device *adev)
  1588. {
  1589. int i, r;
  1590. /* need to disable SMC first */
  1591. for (i = 0; i < adev->num_ip_blocks; i++) {
  1592. if (!adev->ip_blocks[i].status.hw)
  1593. continue;
  1594. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1595. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1596. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1597. AMD_CG_STATE_UNGATE);
  1598. if (r) {
  1599. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1600. adev->ip_blocks[i].version->funcs->name, r);
  1601. return r;
  1602. }
  1603. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1604. /* XXX handle errors */
  1605. if (r) {
  1606. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1607. adev->ip_blocks[i].version->funcs->name, r);
  1608. }
  1609. adev->ip_blocks[i].status.hw = false;
  1610. break;
  1611. }
  1612. }
  1613. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1614. if (!adev->ip_blocks[i].status.hw)
  1615. continue;
  1616. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1617. amdgpu_wb_fini(adev);
  1618. amdgpu_vram_scratch_fini(adev);
  1619. }
  1620. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1621. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1622. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1623. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1624. AMD_CG_STATE_UNGATE);
  1625. if (r) {
  1626. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1627. adev->ip_blocks[i].version->funcs->name, r);
  1628. return r;
  1629. }
  1630. }
  1631. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1632. /* XXX handle errors */
  1633. if (r) {
  1634. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1635. adev->ip_blocks[i].version->funcs->name, r);
  1636. }
  1637. adev->ip_blocks[i].status.hw = false;
  1638. }
  1639. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU)
  1640. amdgpu_ucode_fini_bo(adev);
  1641. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1642. if (!adev->ip_blocks[i].status.sw)
  1643. continue;
  1644. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1645. /* XXX handle errors */
  1646. if (r) {
  1647. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1648. adev->ip_blocks[i].version->funcs->name, r);
  1649. }
  1650. adev->ip_blocks[i].status.sw = false;
  1651. adev->ip_blocks[i].status.valid = false;
  1652. }
  1653. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1654. if (!adev->ip_blocks[i].status.late_initialized)
  1655. continue;
  1656. if (adev->ip_blocks[i].version->funcs->late_fini)
  1657. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1658. adev->ip_blocks[i].status.late_initialized = false;
  1659. }
  1660. if (amdgpu_sriov_vf(adev))
  1661. amdgpu_virt_release_full_gpu(adev, false);
  1662. return 0;
  1663. }
  1664. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1665. {
  1666. struct amdgpu_device *adev =
  1667. container_of(work, struct amdgpu_device, late_init_work.work);
  1668. amdgpu_late_set_cg_state(adev);
  1669. }
  1670. int amdgpu_suspend(struct amdgpu_device *adev)
  1671. {
  1672. int i, r;
  1673. if (amdgpu_sriov_vf(adev))
  1674. amdgpu_virt_request_full_gpu(adev, false);
  1675. /* ungate SMC block first */
  1676. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1677. AMD_CG_STATE_UNGATE);
  1678. if (r) {
  1679. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1680. }
  1681. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1682. if (!adev->ip_blocks[i].status.valid)
  1683. continue;
  1684. /* ungate blocks so that suspend can properly shut them down */
  1685. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1686. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1687. AMD_CG_STATE_UNGATE);
  1688. if (r) {
  1689. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1690. adev->ip_blocks[i].version->funcs->name, r);
  1691. }
  1692. }
  1693. /* XXX handle errors */
  1694. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1695. /* XXX handle errors */
  1696. if (r) {
  1697. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1698. adev->ip_blocks[i].version->funcs->name, r);
  1699. }
  1700. }
  1701. if (amdgpu_sriov_vf(adev))
  1702. amdgpu_virt_release_full_gpu(adev, false);
  1703. return 0;
  1704. }
  1705. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1706. {
  1707. int i, r;
  1708. static enum amd_ip_block_type ip_order[] = {
  1709. AMD_IP_BLOCK_TYPE_GMC,
  1710. AMD_IP_BLOCK_TYPE_COMMON,
  1711. AMD_IP_BLOCK_TYPE_IH,
  1712. };
  1713. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1714. int j;
  1715. struct amdgpu_ip_block *block;
  1716. for (j = 0; j < adev->num_ip_blocks; j++) {
  1717. block = &adev->ip_blocks[j];
  1718. if (block->version->type != ip_order[i] ||
  1719. !block->status.valid)
  1720. continue;
  1721. r = block->version->funcs->hw_init(adev);
  1722. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1723. }
  1724. }
  1725. return 0;
  1726. }
  1727. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1728. {
  1729. int i, r;
  1730. static enum amd_ip_block_type ip_order[] = {
  1731. AMD_IP_BLOCK_TYPE_SMC,
  1732. AMD_IP_BLOCK_TYPE_PSP,
  1733. AMD_IP_BLOCK_TYPE_DCE,
  1734. AMD_IP_BLOCK_TYPE_GFX,
  1735. AMD_IP_BLOCK_TYPE_SDMA,
  1736. AMD_IP_BLOCK_TYPE_UVD,
  1737. AMD_IP_BLOCK_TYPE_VCE
  1738. };
  1739. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1740. int j;
  1741. struct amdgpu_ip_block *block;
  1742. for (j = 0; j < adev->num_ip_blocks; j++) {
  1743. block = &adev->ip_blocks[j];
  1744. if (block->version->type != ip_order[i] ||
  1745. !block->status.valid)
  1746. continue;
  1747. r = block->version->funcs->hw_init(adev);
  1748. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1749. }
  1750. }
  1751. return 0;
  1752. }
  1753. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1754. {
  1755. int i, r;
  1756. for (i = 0; i < adev->num_ip_blocks; i++) {
  1757. if (!adev->ip_blocks[i].status.valid)
  1758. continue;
  1759. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1760. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1761. adev->ip_blocks[i].version->type ==
  1762. AMD_IP_BLOCK_TYPE_IH) {
  1763. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1764. if (r) {
  1765. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1766. adev->ip_blocks[i].version->funcs->name, r);
  1767. return r;
  1768. }
  1769. }
  1770. }
  1771. return 0;
  1772. }
  1773. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1774. {
  1775. int i, r;
  1776. for (i = 0; i < adev->num_ip_blocks; i++) {
  1777. if (!adev->ip_blocks[i].status.valid)
  1778. continue;
  1779. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1780. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1781. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1782. continue;
  1783. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1784. if (r) {
  1785. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1786. adev->ip_blocks[i].version->funcs->name, r);
  1787. return r;
  1788. }
  1789. }
  1790. return 0;
  1791. }
  1792. static int amdgpu_resume(struct amdgpu_device *adev)
  1793. {
  1794. int r;
  1795. r = amdgpu_resume_phase1(adev);
  1796. if (r)
  1797. return r;
  1798. r = amdgpu_resume_phase2(adev);
  1799. return r;
  1800. }
  1801. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1802. {
  1803. if (amdgpu_sriov_vf(adev)) {
  1804. if (adev->is_atom_fw) {
  1805. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1806. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1807. } else {
  1808. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1809. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1810. }
  1811. if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
  1812. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1813. }
  1814. }
  1815. /**
  1816. * amdgpu_device_init - initialize the driver
  1817. *
  1818. * @adev: amdgpu_device pointer
  1819. * @pdev: drm dev pointer
  1820. * @pdev: pci dev pointer
  1821. * @flags: driver flags
  1822. *
  1823. * Initializes the driver info and hw (all asics).
  1824. * Returns 0 for success or an error on failure.
  1825. * Called at driver startup.
  1826. */
  1827. int amdgpu_device_init(struct amdgpu_device *adev,
  1828. struct drm_device *ddev,
  1829. struct pci_dev *pdev,
  1830. uint32_t flags)
  1831. {
  1832. int r, i;
  1833. bool runtime = false;
  1834. u32 max_MBps;
  1835. adev->shutdown = false;
  1836. adev->dev = &pdev->dev;
  1837. adev->ddev = ddev;
  1838. adev->pdev = pdev;
  1839. adev->flags = flags;
  1840. adev->asic_type = flags & AMD_ASIC_MASK;
  1841. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1842. adev->mc.gart_size = 512 * 1024 * 1024;
  1843. adev->accel_working = false;
  1844. adev->num_rings = 0;
  1845. adev->mman.buffer_funcs = NULL;
  1846. adev->mman.buffer_funcs_ring = NULL;
  1847. adev->vm_manager.vm_pte_funcs = NULL;
  1848. adev->vm_manager.vm_pte_num_rings = 0;
  1849. adev->gart.gart_funcs = NULL;
  1850. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1851. bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1852. adev->smc_rreg = &amdgpu_invalid_rreg;
  1853. adev->smc_wreg = &amdgpu_invalid_wreg;
  1854. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1855. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1856. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1857. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1858. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1859. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1860. adev->didt_rreg = &amdgpu_invalid_rreg;
  1861. adev->didt_wreg = &amdgpu_invalid_wreg;
  1862. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1863. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1864. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1865. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1866. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1867. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1868. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1869. /* mutex initialization are all done here so we
  1870. * can recall function without having locking issues */
  1871. atomic_set(&adev->irq.ih.lock, 0);
  1872. mutex_init(&adev->firmware.mutex);
  1873. mutex_init(&adev->pm.mutex);
  1874. mutex_init(&adev->gfx.gpu_clock_mutex);
  1875. mutex_init(&adev->srbm_mutex);
  1876. mutex_init(&adev->gfx.pipe_reserve_mutex);
  1877. mutex_init(&adev->grbm_idx_mutex);
  1878. mutex_init(&adev->mn_lock);
  1879. mutex_init(&adev->virt.vf_errors.lock);
  1880. hash_init(adev->mn_hash);
  1881. amdgpu_check_arguments(adev);
  1882. spin_lock_init(&adev->mmio_idx_lock);
  1883. spin_lock_init(&adev->smc_idx_lock);
  1884. spin_lock_init(&adev->pcie_idx_lock);
  1885. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1886. spin_lock_init(&adev->didt_idx_lock);
  1887. spin_lock_init(&adev->gc_cac_idx_lock);
  1888. spin_lock_init(&adev->se_cac_idx_lock);
  1889. spin_lock_init(&adev->audio_endpt_idx_lock);
  1890. spin_lock_init(&adev->mm_stats.lock);
  1891. INIT_LIST_HEAD(&adev->shadow_list);
  1892. mutex_init(&adev->shadow_list_lock);
  1893. INIT_LIST_HEAD(&adev->gtt_list);
  1894. spin_lock_init(&adev->gtt_list_lock);
  1895. INIT_LIST_HEAD(&adev->ring_lru_list);
  1896. spin_lock_init(&adev->ring_lru_list_lock);
  1897. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1898. /* Registers mapping */
  1899. /* TODO: block userspace mapping of io register */
  1900. if (adev->asic_type >= CHIP_BONAIRE) {
  1901. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1902. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1903. } else {
  1904. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1905. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1906. }
  1907. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1908. if (adev->rmmio == NULL) {
  1909. return -ENOMEM;
  1910. }
  1911. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1912. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1913. /* doorbell bar mapping */
  1914. amdgpu_doorbell_init(adev);
  1915. /* io port mapping */
  1916. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1917. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1918. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1919. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1920. break;
  1921. }
  1922. }
  1923. if (adev->rio_mem == NULL)
  1924. DRM_INFO("PCI I/O BAR is not found.\n");
  1925. /* early init functions */
  1926. r = amdgpu_early_init(adev);
  1927. if (r)
  1928. return r;
  1929. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1930. /* this will fail for cards that aren't VGA class devices, just
  1931. * ignore it */
  1932. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1933. if (amdgpu_runtime_pm == 1)
  1934. runtime = true;
  1935. if (amdgpu_device_is_px(ddev))
  1936. runtime = true;
  1937. if (!pci_is_thunderbolt_attached(adev->pdev))
  1938. vga_switcheroo_register_client(adev->pdev,
  1939. &amdgpu_switcheroo_ops, runtime);
  1940. if (runtime)
  1941. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1942. /* Read BIOS */
  1943. if (!amdgpu_get_bios(adev)) {
  1944. r = -EINVAL;
  1945. goto failed;
  1946. }
  1947. r = amdgpu_atombios_init(adev);
  1948. if (r) {
  1949. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1950. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1951. goto failed;
  1952. }
  1953. /* detect if we are with an SRIOV vbios */
  1954. amdgpu_device_detect_sriov_bios(adev);
  1955. /* Post card if necessary */
  1956. if (amdgpu_need_post(adev)) {
  1957. if (!adev->bios) {
  1958. dev_err(adev->dev, "no vBIOS found\n");
  1959. r = -EINVAL;
  1960. goto failed;
  1961. }
  1962. DRM_INFO("GPU posting now...\n");
  1963. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1964. if (r) {
  1965. dev_err(adev->dev, "gpu post error!\n");
  1966. goto failed;
  1967. }
  1968. } else {
  1969. DRM_INFO("GPU post is not needed\n");
  1970. }
  1971. if (adev->is_atom_fw) {
  1972. /* Initialize clocks */
  1973. r = amdgpu_atomfirmware_get_clock_info(adev);
  1974. if (r) {
  1975. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1976. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1977. goto failed;
  1978. }
  1979. } else {
  1980. /* Initialize clocks */
  1981. r = amdgpu_atombios_get_clock_info(adev);
  1982. if (r) {
  1983. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1984. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1985. goto failed;
  1986. }
  1987. /* init i2c buses */
  1988. amdgpu_atombios_i2c_init(adev);
  1989. }
  1990. /* Fence driver */
  1991. r = amdgpu_fence_driver_init(adev);
  1992. if (r) {
  1993. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1994. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1995. goto failed;
  1996. }
  1997. /* init the mode config */
  1998. drm_mode_config_init(adev->ddev);
  1999. r = amdgpu_init(adev);
  2000. if (r) {
  2001. dev_err(adev->dev, "amdgpu_init failed\n");
  2002. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  2003. amdgpu_fini(adev);
  2004. goto failed;
  2005. }
  2006. adev->accel_working = true;
  2007. amdgpu_vm_check_compute_bug(adev);
  2008. /* Initialize the buffer migration limit. */
  2009. if (amdgpu_moverate >= 0)
  2010. max_MBps = amdgpu_moverate;
  2011. else
  2012. max_MBps = 8; /* Allow 8 MB/s. */
  2013. /* Get a log2 for easy divisions. */
  2014. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  2015. r = amdgpu_ib_pool_init(adev);
  2016. if (r) {
  2017. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  2018. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  2019. goto failed;
  2020. }
  2021. r = amdgpu_ib_ring_tests(adev);
  2022. if (r)
  2023. DRM_ERROR("ib ring test failed (%d).\n", r);
  2024. if (amdgpu_sriov_vf(adev))
  2025. amdgpu_virt_init_data_exchange(adev);
  2026. amdgpu_fbdev_init(adev);
  2027. r = amdgpu_pm_sysfs_init(adev);
  2028. if (r)
  2029. DRM_ERROR("registering pm debugfs failed (%d).\n", r);
  2030. r = amdgpu_gem_debugfs_init(adev);
  2031. if (r)
  2032. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2033. r = amdgpu_debugfs_regs_init(adev);
  2034. if (r)
  2035. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2036. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2037. if (r)
  2038. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2039. r = amdgpu_debugfs_firmware_init(adev);
  2040. if (r)
  2041. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2042. r = amdgpu_debugfs_vbios_dump_init(adev);
  2043. if (r)
  2044. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  2045. if ((amdgpu_testing & 1)) {
  2046. if (adev->accel_working)
  2047. amdgpu_test_moves(adev);
  2048. else
  2049. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2050. }
  2051. if (amdgpu_benchmarking) {
  2052. if (adev->accel_working)
  2053. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2054. else
  2055. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2056. }
  2057. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2058. * explicit gating rather than handling it automatically.
  2059. */
  2060. r = amdgpu_late_init(adev);
  2061. if (r) {
  2062. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2063. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2064. goto failed;
  2065. }
  2066. return 0;
  2067. failed:
  2068. amdgpu_vf_error_trans_all(adev);
  2069. if (runtime)
  2070. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2071. return r;
  2072. }
  2073. /**
  2074. * amdgpu_device_fini - tear down the driver
  2075. *
  2076. * @adev: amdgpu_device pointer
  2077. *
  2078. * Tear down the driver info (all asics).
  2079. * Called at driver shutdown.
  2080. */
  2081. void amdgpu_device_fini(struct amdgpu_device *adev)
  2082. {
  2083. int r;
  2084. DRM_INFO("amdgpu: finishing device.\n");
  2085. adev->shutdown = true;
  2086. if (adev->mode_info.mode_config_initialized)
  2087. drm_crtc_force_disable_all(adev->ddev);
  2088. /* evict vram memory */
  2089. amdgpu_bo_evict_vram(adev);
  2090. amdgpu_ib_pool_fini(adev);
  2091. amdgpu_fw_reserve_vram_fini(adev);
  2092. amdgpu_fence_driver_fini(adev);
  2093. amdgpu_fbdev_fini(adev);
  2094. r = amdgpu_fini(adev);
  2095. if (adev->firmware.gpu_info_fw) {
  2096. release_firmware(adev->firmware.gpu_info_fw);
  2097. adev->firmware.gpu_info_fw = NULL;
  2098. }
  2099. adev->accel_working = false;
  2100. cancel_delayed_work_sync(&adev->late_init_work);
  2101. /* free i2c buses */
  2102. amdgpu_i2c_fini(adev);
  2103. amdgpu_atombios_fini(adev);
  2104. kfree(adev->bios);
  2105. adev->bios = NULL;
  2106. if (!pci_is_thunderbolt_attached(adev->pdev))
  2107. vga_switcheroo_unregister_client(adev->pdev);
  2108. if (adev->flags & AMD_IS_PX)
  2109. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2110. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2111. if (adev->rio_mem)
  2112. pci_iounmap(adev->pdev, adev->rio_mem);
  2113. adev->rio_mem = NULL;
  2114. iounmap(adev->rmmio);
  2115. adev->rmmio = NULL;
  2116. amdgpu_doorbell_fini(adev);
  2117. amdgpu_pm_sysfs_fini(adev);
  2118. amdgpu_debugfs_regs_cleanup(adev);
  2119. }
  2120. /*
  2121. * Suspend & resume.
  2122. */
  2123. /**
  2124. * amdgpu_device_suspend - initiate device suspend
  2125. *
  2126. * @pdev: drm dev pointer
  2127. * @state: suspend state
  2128. *
  2129. * Puts the hw in the suspend state (all asics).
  2130. * Returns 0 for success or an error on failure.
  2131. * Called at driver suspend.
  2132. */
  2133. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2134. {
  2135. struct amdgpu_device *adev;
  2136. struct drm_crtc *crtc;
  2137. struct drm_connector *connector;
  2138. int r;
  2139. if (dev == NULL || dev->dev_private == NULL) {
  2140. return -ENODEV;
  2141. }
  2142. adev = dev->dev_private;
  2143. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2144. return 0;
  2145. drm_kms_helper_poll_disable(dev);
  2146. /* turn off display hw */
  2147. drm_modeset_lock_all(dev);
  2148. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2149. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2150. }
  2151. drm_modeset_unlock_all(dev);
  2152. amdgpu_amdkfd_suspend(adev);
  2153. /* unpin the front buffers and cursors */
  2154. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2155. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2156. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2157. struct amdgpu_bo *robj;
  2158. if (amdgpu_crtc->cursor_bo) {
  2159. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2160. r = amdgpu_bo_reserve(aobj, true);
  2161. if (r == 0) {
  2162. amdgpu_bo_unpin(aobj);
  2163. amdgpu_bo_unreserve(aobj);
  2164. }
  2165. }
  2166. if (rfb == NULL || rfb->obj == NULL) {
  2167. continue;
  2168. }
  2169. robj = gem_to_amdgpu_bo(rfb->obj);
  2170. /* don't unpin kernel fb objects */
  2171. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2172. r = amdgpu_bo_reserve(robj, true);
  2173. if (r == 0) {
  2174. amdgpu_bo_unpin(robj);
  2175. amdgpu_bo_unreserve(robj);
  2176. }
  2177. }
  2178. }
  2179. /* evict vram memory */
  2180. amdgpu_bo_evict_vram(adev);
  2181. amdgpu_fence_driver_suspend(adev);
  2182. r = amdgpu_suspend(adev);
  2183. /* evict remaining vram memory
  2184. * This second call to evict vram is to evict the gart page table
  2185. * using the CPU.
  2186. */
  2187. amdgpu_bo_evict_vram(adev);
  2188. amdgpu_atombios_scratch_regs_save(adev);
  2189. pci_save_state(dev->pdev);
  2190. if (suspend) {
  2191. /* Shut down the device */
  2192. pci_disable_device(dev->pdev);
  2193. pci_set_power_state(dev->pdev, PCI_D3hot);
  2194. } else {
  2195. r = amdgpu_asic_reset(adev);
  2196. if (r)
  2197. DRM_ERROR("amdgpu asic reset failed\n");
  2198. }
  2199. if (fbcon) {
  2200. console_lock();
  2201. amdgpu_fbdev_set_suspend(adev, 1);
  2202. console_unlock();
  2203. }
  2204. return 0;
  2205. }
  2206. /**
  2207. * amdgpu_device_resume - initiate device resume
  2208. *
  2209. * @pdev: drm dev pointer
  2210. *
  2211. * Bring the hw back to operating state (all asics).
  2212. * Returns 0 for success or an error on failure.
  2213. * Called at driver resume.
  2214. */
  2215. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2216. {
  2217. struct drm_connector *connector;
  2218. struct amdgpu_device *adev = dev->dev_private;
  2219. struct drm_crtc *crtc;
  2220. int r = 0;
  2221. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2222. return 0;
  2223. if (fbcon)
  2224. console_lock();
  2225. if (resume) {
  2226. pci_set_power_state(dev->pdev, PCI_D0);
  2227. pci_restore_state(dev->pdev);
  2228. r = pci_enable_device(dev->pdev);
  2229. if (r)
  2230. goto unlock;
  2231. }
  2232. amdgpu_atombios_scratch_regs_restore(adev);
  2233. /* post card */
  2234. if (amdgpu_need_post(adev)) {
  2235. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2236. if (r)
  2237. DRM_ERROR("amdgpu asic init failed\n");
  2238. }
  2239. r = amdgpu_resume(adev);
  2240. if (r) {
  2241. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2242. goto unlock;
  2243. }
  2244. amdgpu_fence_driver_resume(adev);
  2245. if (resume) {
  2246. r = amdgpu_ib_ring_tests(adev);
  2247. if (r)
  2248. DRM_ERROR("ib ring test failed (%d).\n", r);
  2249. }
  2250. r = amdgpu_late_init(adev);
  2251. if (r)
  2252. goto unlock;
  2253. /* pin cursors */
  2254. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2255. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2256. if (amdgpu_crtc->cursor_bo) {
  2257. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2258. r = amdgpu_bo_reserve(aobj, true);
  2259. if (r == 0) {
  2260. r = amdgpu_bo_pin(aobj,
  2261. AMDGPU_GEM_DOMAIN_VRAM,
  2262. &amdgpu_crtc->cursor_addr);
  2263. if (r != 0)
  2264. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2265. amdgpu_bo_unreserve(aobj);
  2266. }
  2267. }
  2268. }
  2269. r = amdgpu_amdkfd_resume(adev);
  2270. if (r)
  2271. return r;
  2272. /* blat the mode back in */
  2273. if (fbcon) {
  2274. drm_helper_resume_force_mode(dev);
  2275. /* turn on display hw */
  2276. drm_modeset_lock_all(dev);
  2277. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2278. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2279. }
  2280. drm_modeset_unlock_all(dev);
  2281. }
  2282. drm_kms_helper_poll_enable(dev);
  2283. /*
  2284. * Most of the connector probing functions try to acquire runtime pm
  2285. * refs to ensure that the GPU is powered on when connector polling is
  2286. * performed. Since we're calling this from a runtime PM callback,
  2287. * trying to acquire rpm refs will cause us to deadlock.
  2288. *
  2289. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2290. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2291. */
  2292. #ifdef CONFIG_PM
  2293. dev->dev->power.disable_depth++;
  2294. #endif
  2295. drm_helper_hpd_irq_event(dev);
  2296. #ifdef CONFIG_PM
  2297. dev->dev->power.disable_depth--;
  2298. #endif
  2299. if (fbcon)
  2300. amdgpu_fbdev_set_suspend(adev, 0);
  2301. unlock:
  2302. if (fbcon)
  2303. console_unlock();
  2304. return r;
  2305. }
  2306. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2307. {
  2308. int i;
  2309. bool asic_hang = false;
  2310. if (amdgpu_sriov_vf(adev))
  2311. return true;
  2312. for (i = 0; i < adev->num_ip_blocks; i++) {
  2313. if (!adev->ip_blocks[i].status.valid)
  2314. continue;
  2315. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2316. adev->ip_blocks[i].status.hang =
  2317. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2318. if (adev->ip_blocks[i].status.hang) {
  2319. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2320. asic_hang = true;
  2321. }
  2322. }
  2323. return asic_hang;
  2324. }
  2325. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2326. {
  2327. int i, r = 0;
  2328. for (i = 0; i < adev->num_ip_blocks; i++) {
  2329. if (!adev->ip_blocks[i].status.valid)
  2330. continue;
  2331. if (adev->ip_blocks[i].status.hang &&
  2332. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2333. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2334. if (r)
  2335. return r;
  2336. }
  2337. }
  2338. return 0;
  2339. }
  2340. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2341. {
  2342. int i;
  2343. for (i = 0; i < adev->num_ip_blocks; i++) {
  2344. if (!adev->ip_blocks[i].status.valid)
  2345. continue;
  2346. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2347. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2348. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2349. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2350. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2351. if (adev->ip_blocks[i].status.hang) {
  2352. DRM_INFO("Some block need full reset!\n");
  2353. return true;
  2354. }
  2355. }
  2356. }
  2357. return false;
  2358. }
  2359. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2360. {
  2361. int i, r = 0;
  2362. for (i = 0; i < adev->num_ip_blocks; i++) {
  2363. if (!adev->ip_blocks[i].status.valid)
  2364. continue;
  2365. if (adev->ip_blocks[i].status.hang &&
  2366. adev->ip_blocks[i].version->funcs->soft_reset) {
  2367. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2368. if (r)
  2369. return r;
  2370. }
  2371. }
  2372. return 0;
  2373. }
  2374. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2375. {
  2376. int i, r = 0;
  2377. for (i = 0; i < adev->num_ip_blocks; i++) {
  2378. if (!adev->ip_blocks[i].status.valid)
  2379. continue;
  2380. if (adev->ip_blocks[i].status.hang &&
  2381. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2382. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2383. if (r)
  2384. return r;
  2385. }
  2386. return 0;
  2387. }
  2388. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2389. {
  2390. if (adev->flags & AMD_IS_APU)
  2391. return false;
  2392. return amdgpu_lockup_timeout > 0 ? true : false;
  2393. }
  2394. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2395. struct amdgpu_ring *ring,
  2396. struct amdgpu_bo *bo,
  2397. struct dma_fence **fence)
  2398. {
  2399. uint32_t domain;
  2400. int r;
  2401. if (!bo->shadow)
  2402. return 0;
  2403. r = amdgpu_bo_reserve(bo, true);
  2404. if (r)
  2405. return r;
  2406. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2407. /* if bo has been evicted, then no need to recover */
  2408. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2409. r = amdgpu_bo_validate(bo->shadow);
  2410. if (r) {
  2411. DRM_ERROR("bo validate failed!\n");
  2412. goto err;
  2413. }
  2414. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2415. NULL, fence, true);
  2416. if (r) {
  2417. DRM_ERROR("recover page table failed!\n");
  2418. goto err;
  2419. }
  2420. }
  2421. err:
  2422. amdgpu_bo_unreserve(bo);
  2423. return r;
  2424. }
  2425. /**
  2426. * amdgpu_sriov_gpu_reset - reset the asic
  2427. *
  2428. * @adev: amdgpu device pointer
  2429. * @job: which job trigger hang
  2430. *
  2431. * Attempt the reset the GPU if it has hung (all asics).
  2432. * for SRIOV case.
  2433. * Returns 0 for success or an error on failure.
  2434. */
  2435. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2436. {
  2437. int i, j, r = 0;
  2438. int resched;
  2439. struct amdgpu_bo *bo, *tmp;
  2440. struct amdgpu_ring *ring;
  2441. struct dma_fence *fence = NULL, *next = NULL;
  2442. mutex_lock(&adev->virt.lock_reset);
  2443. atomic_inc(&adev->gpu_reset_counter);
  2444. adev->in_sriov_reset = true;
  2445. /* block TTM */
  2446. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2447. /* we start from the ring trigger GPU hang */
  2448. j = job ? job->ring->idx : 0;
  2449. /* block scheduler */
  2450. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2451. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2452. if (!ring || !ring->sched.thread)
  2453. continue;
  2454. kthread_park(ring->sched.thread);
  2455. if (job && j != i)
  2456. continue;
  2457. /* here give the last chance to check if job removed from mirror-list
  2458. * since we already pay some time on kthread_park */
  2459. if (job && list_empty(&job->base.node)) {
  2460. kthread_unpark(ring->sched.thread);
  2461. goto give_up_reset;
  2462. }
  2463. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2464. amd_sched_job_kickout(&job->base);
  2465. /* only do job_reset on the hang ring if @job not NULL */
  2466. amd_sched_hw_job_reset(&ring->sched);
  2467. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2468. amdgpu_fence_driver_force_completion_ring(ring);
  2469. }
  2470. /* request to take full control of GPU before re-initialization */
  2471. if (job)
  2472. amdgpu_virt_reset_gpu(adev);
  2473. else
  2474. amdgpu_virt_request_full_gpu(adev, true);
  2475. /* Resume IP prior to SMC */
  2476. amdgpu_sriov_reinit_early(adev);
  2477. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2478. amdgpu_ttm_recover_gart(adev);
  2479. /* now we are okay to resume SMC/CP/SDMA */
  2480. amdgpu_sriov_reinit_late(adev);
  2481. amdgpu_irq_gpu_reset_resume_helper(adev);
  2482. if (amdgpu_ib_ring_tests(adev))
  2483. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2484. /* release full control of GPU after ib test */
  2485. amdgpu_virt_release_full_gpu(adev, true);
  2486. DRM_INFO("recover vram bo from shadow\n");
  2487. ring = adev->mman.buffer_funcs_ring;
  2488. mutex_lock(&adev->shadow_list_lock);
  2489. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2490. next = NULL;
  2491. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2492. if (fence) {
  2493. r = dma_fence_wait(fence, false);
  2494. if (r) {
  2495. WARN(r, "recovery from shadow isn't completed\n");
  2496. break;
  2497. }
  2498. }
  2499. dma_fence_put(fence);
  2500. fence = next;
  2501. }
  2502. mutex_unlock(&adev->shadow_list_lock);
  2503. if (fence) {
  2504. r = dma_fence_wait(fence, false);
  2505. if (r)
  2506. WARN(r, "recovery from shadow isn't completed\n");
  2507. }
  2508. dma_fence_put(fence);
  2509. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2510. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2511. if (!ring || !ring->sched.thread)
  2512. continue;
  2513. if (job && j != i) {
  2514. kthread_unpark(ring->sched.thread);
  2515. continue;
  2516. }
  2517. amd_sched_job_recovery(&ring->sched);
  2518. kthread_unpark(ring->sched.thread);
  2519. }
  2520. drm_helper_resume_force_mode(adev->ddev);
  2521. give_up_reset:
  2522. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2523. if (r) {
  2524. /* bad news, how to tell it to userspace ? */
  2525. dev_info(adev->dev, "GPU reset failed\n");
  2526. } else {
  2527. dev_info(adev->dev, "GPU reset successed!\n");
  2528. }
  2529. adev->in_sriov_reset = false;
  2530. mutex_unlock(&adev->virt.lock_reset);
  2531. return r;
  2532. }
  2533. /**
  2534. * amdgpu_gpu_reset - reset the asic
  2535. *
  2536. * @adev: amdgpu device pointer
  2537. *
  2538. * Attempt the reset the GPU if it has hung (all asics).
  2539. * Returns 0 for success or an error on failure.
  2540. */
  2541. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2542. {
  2543. int i, r;
  2544. int resched;
  2545. bool need_full_reset, vram_lost = false;
  2546. if (!amdgpu_check_soft_reset(adev)) {
  2547. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2548. return 0;
  2549. }
  2550. atomic_inc(&adev->gpu_reset_counter);
  2551. /* block TTM */
  2552. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2553. /* block scheduler */
  2554. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2555. struct amdgpu_ring *ring = adev->rings[i];
  2556. if (!ring || !ring->sched.thread)
  2557. continue;
  2558. kthread_park(ring->sched.thread);
  2559. amd_sched_hw_job_reset(&ring->sched);
  2560. }
  2561. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2562. amdgpu_fence_driver_force_completion(adev);
  2563. need_full_reset = amdgpu_need_full_reset(adev);
  2564. if (!need_full_reset) {
  2565. amdgpu_pre_soft_reset(adev);
  2566. r = amdgpu_soft_reset(adev);
  2567. amdgpu_post_soft_reset(adev);
  2568. if (r || amdgpu_check_soft_reset(adev)) {
  2569. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2570. need_full_reset = true;
  2571. }
  2572. }
  2573. if (need_full_reset) {
  2574. r = amdgpu_suspend(adev);
  2575. retry:
  2576. amdgpu_atombios_scratch_regs_save(adev);
  2577. r = amdgpu_asic_reset(adev);
  2578. amdgpu_atombios_scratch_regs_restore(adev);
  2579. /* post card */
  2580. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2581. if (!r) {
  2582. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2583. r = amdgpu_resume_phase1(adev);
  2584. if (r)
  2585. goto out;
  2586. vram_lost = amdgpu_check_vram_lost(adev);
  2587. if (vram_lost) {
  2588. DRM_ERROR("VRAM is lost!\n");
  2589. atomic_inc(&adev->vram_lost_counter);
  2590. }
  2591. r = amdgpu_ttm_recover_gart(adev);
  2592. if (r)
  2593. goto out;
  2594. r = amdgpu_resume_phase2(adev);
  2595. if (r)
  2596. goto out;
  2597. if (vram_lost)
  2598. amdgpu_fill_reset_magic(adev);
  2599. }
  2600. }
  2601. out:
  2602. if (!r) {
  2603. amdgpu_irq_gpu_reset_resume_helper(adev);
  2604. r = amdgpu_ib_ring_tests(adev);
  2605. if (r) {
  2606. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2607. r = amdgpu_suspend(adev);
  2608. need_full_reset = true;
  2609. goto retry;
  2610. }
  2611. /**
  2612. * recovery vm page tables, since we cannot depend on VRAM is
  2613. * consistent after gpu full reset.
  2614. */
  2615. if (need_full_reset && amdgpu_need_backup(adev)) {
  2616. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2617. struct amdgpu_bo *bo, *tmp;
  2618. struct dma_fence *fence = NULL, *next = NULL;
  2619. DRM_INFO("recover vram bo from shadow\n");
  2620. mutex_lock(&adev->shadow_list_lock);
  2621. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2622. next = NULL;
  2623. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2624. if (fence) {
  2625. r = dma_fence_wait(fence, false);
  2626. if (r) {
  2627. WARN(r, "recovery from shadow isn't completed\n");
  2628. break;
  2629. }
  2630. }
  2631. dma_fence_put(fence);
  2632. fence = next;
  2633. }
  2634. mutex_unlock(&adev->shadow_list_lock);
  2635. if (fence) {
  2636. r = dma_fence_wait(fence, false);
  2637. if (r)
  2638. WARN(r, "recovery from shadow isn't completed\n");
  2639. }
  2640. dma_fence_put(fence);
  2641. }
  2642. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2643. struct amdgpu_ring *ring = adev->rings[i];
  2644. if (!ring || !ring->sched.thread)
  2645. continue;
  2646. amd_sched_job_recovery(&ring->sched);
  2647. kthread_unpark(ring->sched.thread);
  2648. }
  2649. } else {
  2650. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2651. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2652. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2653. kthread_unpark(adev->rings[i]->sched.thread);
  2654. }
  2655. }
  2656. }
  2657. drm_helper_resume_force_mode(adev->ddev);
  2658. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2659. if (r) {
  2660. /* bad news, how to tell it to userspace ? */
  2661. dev_info(adev->dev, "GPU reset failed\n");
  2662. }
  2663. else {
  2664. dev_info(adev->dev, "GPU reset successed!\n");
  2665. }
  2666. amdgpu_vf_error_trans_all(adev);
  2667. return r;
  2668. }
  2669. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2670. {
  2671. u32 mask;
  2672. int ret;
  2673. if (amdgpu_pcie_gen_cap)
  2674. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2675. if (amdgpu_pcie_lane_cap)
  2676. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2677. /* covers APUs as well */
  2678. if (pci_is_root_bus(adev->pdev->bus)) {
  2679. if (adev->pm.pcie_gen_mask == 0)
  2680. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2681. if (adev->pm.pcie_mlw_mask == 0)
  2682. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2683. return;
  2684. }
  2685. if (adev->pm.pcie_gen_mask == 0) {
  2686. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2687. if (!ret) {
  2688. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2689. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2690. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2691. if (mask & DRM_PCIE_SPEED_25)
  2692. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2693. if (mask & DRM_PCIE_SPEED_50)
  2694. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2695. if (mask & DRM_PCIE_SPEED_80)
  2696. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2697. } else {
  2698. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2699. }
  2700. }
  2701. if (adev->pm.pcie_mlw_mask == 0) {
  2702. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2703. if (!ret) {
  2704. switch (mask) {
  2705. case 32:
  2706. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2707. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2708. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2709. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2710. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2711. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2712. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2713. break;
  2714. case 16:
  2715. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2716. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2717. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2718. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2719. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2720. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2721. break;
  2722. case 12:
  2723. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2724. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2725. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2726. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2727. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2728. break;
  2729. case 8:
  2730. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2731. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2732. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2733. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2734. break;
  2735. case 4:
  2736. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2737. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2738. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2739. break;
  2740. case 2:
  2741. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2742. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2743. break;
  2744. case 1:
  2745. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2746. break;
  2747. default:
  2748. break;
  2749. }
  2750. } else {
  2751. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2752. }
  2753. }
  2754. }
  2755. /*
  2756. * Debugfs
  2757. */
  2758. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2759. const struct drm_info_list *files,
  2760. unsigned nfiles)
  2761. {
  2762. unsigned i;
  2763. for (i = 0; i < adev->debugfs_count; i++) {
  2764. if (adev->debugfs[i].files == files) {
  2765. /* Already registered */
  2766. return 0;
  2767. }
  2768. }
  2769. i = adev->debugfs_count + 1;
  2770. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2771. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2772. DRM_ERROR("Report so we increase "
  2773. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2774. return -EINVAL;
  2775. }
  2776. adev->debugfs[adev->debugfs_count].files = files;
  2777. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2778. adev->debugfs_count = i;
  2779. #if defined(CONFIG_DEBUG_FS)
  2780. drm_debugfs_create_files(files, nfiles,
  2781. adev->ddev->primary->debugfs_root,
  2782. adev->ddev->primary);
  2783. #endif
  2784. return 0;
  2785. }
  2786. #if defined(CONFIG_DEBUG_FS)
  2787. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2788. size_t size, loff_t *pos)
  2789. {
  2790. struct amdgpu_device *adev = file_inode(f)->i_private;
  2791. ssize_t result = 0;
  2792. int r;
  2793. bool pm_pg_lock, use_bank;
  2794. unsigned instance_bank, sh_bank, se_bank;
  2795. if (size & 0x3 || *pos & 0x3)
  2796. return -EINVAL;
  2797. /* are we reading registers for which a PG lock is necessary? */
  2798. pm_pg_lock = (*pos >> 23) & 1;
  2799. if (*pos & (1ULL << 62)) {
  2800. se_bank = (*pos & GENMASK_ULL(33, 24)) >> 24;
  2801. sh_bank = (*pos & GENMASK_ULL(43, 34)) >> 34;
  2802. instance_bank = (*pos & GENMASK_ULL(53, 44)) >> 44;
  2803. if (se_bank == 0x3FF)
  2804. se_bank = 0xFFFFFFFF;
  2805. if (sh_bank == 0x3FF)
  2806. sh_bank = 0xFFFFFFFF;
  2807. if (instance_bank == 0x3FF)
  2808. instance_bank = 0xFFFFFFFF;
  2809. use_bank = 1;
  2810. } else {
  2811. use_bank = 0;
  2812. }
  2813. *pos &= (1UL << 22) - 1;
  2814. if (use_bank) {
  2815. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2816. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2817. return -EINVAL;
  2818. mutex_lock(&adev->grbm_idx_mutex);
  2819. amdgpu_gfx_select_se_sh(adev, se_bank,
  2820. sh_bank, instance_bank);
  2821. }
  2822. if (pm_pg_lock)
  2823. mutex_lock(&adev->pm.mutex);
  2824. while (size) {
  2825. uint32_t value;
  2826. if (*pos > adev->rmmio_size)
  2827. goto end;
  2828. value = RREG32(*pos >> 2);
  2829. r = put_user(value, (uint32_t *)buf);
  2830. if (r) {
  2831. result = r;
  2832. goto end;
  2833. }
  2834. result += 4;
  2835. buf += 4;
  2836. *pos += 4;
  2837. size -= 4;
  2838. }
  2839. end:
  2840. if (use_bank) {
  2841. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2842. mutex_unlock(&adev->grbm_idx_mutex);
  2843. }
  2844. if (pm_pg_lock)
  2845. mutex_unlock(&adev->pm.mutex);
  2846. return result;
  2847. }
  2848. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2849. size_t size, loff_t *pos)
  2850. {
  2851. struct amdgpu_device *adev = file_inode(f)->i_private;
  2852. ssize_t result = 0;
  2853. int r;
  2854. bool pm_pg_lock, use_bank;
  2855. unsigned instance_bank, sh_bank, se_bank;
  2856. if (size & 0x3 || *pos & 0x3)
  2857. return -EINVAL;
  2858. /* are we reading registers for which a PG lock is necessary? */
  2859. pm_pg_lock = (*pos >> 23) & 1;
  2860. if (*pos & (1ULL << 62)) {
  2861. se_bank = (*pos & GENMASK_ULL(33, 24)) >> 24;
  2862. sh_bank = (*pos & GENMASK_ULL(43, 34)) >> 34;
  2863. instance_bank = (*pos & GENMASK_ULL(53, 44)) >> 44;
  2864. if (se_bank == 0x3FF)
  2865. se_bank = 0xFFFFFFFF;
  2866. if (sh_bank == 0x3FF)
  2867. sh_bank = 0xFFFFFFFF;
  2868. if (instance_bank == 0x3FF)
  2869. instance_bank = 0xFFFFFFFF;
  2870. use_bank = 1;
  2871. } else {
  2872. use_bank = 0;
  2873. }
  2874. *pos &= (1UL << 22) - 1;
  2875. if (use_bank) {
  2876. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2877. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2878. return -EINVAL;
  2879. mutex_lock(&adev->grbm_idx_mutex);
  2880. amdgpu_gfx_select_se_sh(adev, se_bank,
  2881. sh_bank, instance_bank);
  2882. }
  2883. if (pm_pg_lock)
  2884. mutex_lock(&adev->pm.mutex);
  2885. while (size) {
  2886. uint32_t value;
  2887. if (*pos > adev->rmmio_size)
  2888. return result;
  2889. r = get_user(value, (uint32_t *)buf);
  2890. if (r)
  2891. return r;
  2892. WREG32(*pos >> 2, value);
  2893. result += 4;
  2894. buf += 4;
  2895. *pos += 4;
  2896. size -= 4;
  2897. }
  2898. if (use_bank) {
  2899. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2900. mutex_unlock(&adev->grbm_idx_mutex);
  2901. }
  2902. if (pm_pg_lock)
  2903. mutex_unlock(&adev->pm.mutex);
  2904. return result;
  2905. }
  2906. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2907. size_t size, loff_t *pos)
  2908. {
  2909. struct amdgpu_device *adev = file_inode(f)->i_private;
  2910. ssize_t result = 0;
  2911. int r;
  2912. if (size & 0x3 || *pos & 0x3)
  2913. return -EINVAL;
  2914. while (size) {
  2915. uint32_t value;
  2916. value = RREG32_PCIE(*pos >> 2);
  2917. r = put_user(value, (uint32_t *)buf);
  2918. if (r)
  2919. return r;
  2920. result += 4;
  2921. buf += 4;
  2922. *pos += 4;
  2923. size -= 4;
  2924. }
  2925. return result;
  2926. }
  2927. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2928. size_t size, loff_t *pos)
  2929. {
  2930. struct amdgpu_device *adev = file_inode(f)->i_private;
  2931. ssize_t result = 0;
  2932. int r;
  2933. if (size & 0x3 || *pos & 0x3)
  2934. return -EINVAL;
  2935. while (size) {
  2936. uint32_t value;
  2937. r = get_user(value, (uint32_t *)buf);
  2938. if (r)
  2939. return r;
  2940. WREG32_PCIE(*pos >> 2, value);
  2941. result += 4;
  2942. buf += 4;
  2943. *pos += 4;
  2944. size -= 4;
  2945. }
  2946. return result;
  2947. }
  2948. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2949. size_t size, loff_t *pos)
  2950. {
  2951. struct amdgpu_device *adev = file_inode(f)->i_private;
  2952. ssize_t result = 0;
  2953. int r;
  2954. if (size & 0x3 || *pos & 0x3)
  2955. return -EINVAL;
  2956. while (size) {
  2957. uint32_t value;
  2958. value = RREG32_DIDT(*pos >> 2);
  2959. r = put_user(value, (uint32_t *)buf);
  2960. if (r)
  2961. return r;
  2962. result += 4;
  2963. buf += 4;
  2964. *pos += 4;
  2965. size -= 4;
  2966. }
  2967. return result;
  2968. }
  2969. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2970. size_t size, loff_t *pos)
  2971. {
  2972. struct amdgpu_device *adev = file_inode(f)->i_private;
  2973. ssize_t result = 0;
  2974. int r;
  2975. if (size & 0x3 || *pos & 0x3)
  2976. return -EINVAL;
  2977. while (size) {
  2978. uint32_t value;
  2979. r = get_user(value, (uint32_t *)buf);
  2980. if (r)
  2981. return r;
  2982. WREG32_DIDT(*pos >> 2, value);
  2983. result += 4;
  2984. buf += 4;
  2985. *pos += 4;
  2986. size -= 4;
  2987. }
  2988. return result;
  2989. }
  2990. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2991. size_t size, loff_t *pos)
  2992. {
  2993. struct amdgpu_device *adev = file_inode(f)->i_private;
  2994. ssize_t result = 0;
  2995. int r;
  2996. if (size & 0x3 || *pos & 0x3)
  2997. return -EINVAL;
  2998. while (size) {
  2999. uint32_t value;
  3000. value = RREG32_SMC(*pos);
  3001. r = put_user(value, (uint32_t *)buf);
  3002. if (r)
  3003. return r;
  3004. result += 4;
  3005. buf += 4;
  3006. *pos += 4;
  3007. size -= 4;
  3008. }
  3009. return result;
  3010. }
  3011. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  3012. size_t size, loff_t *pos)
  3013. {
  3014. struct amdgpu_device *adev = file_inode(f)->i_private;
  3015. ssize_t result = 0;
  3016. int r;
  3017. if (size & 0x3 || *pos & 0x3)
  3018. return -EINVAL;
  3019. while (size) {
  3020. uint32_t value;
  3021. r = get_user(value, (uint32_t *)buf);
  3022. if (r)
  3023. return r;
  3024. WREG32_SMC(*pos, value);
  3025. result += 4;
  3026. buf += 4;
  3027. *pos += 4;
  3028. size -= 4;
  3029. }
  3030. return result;
  3031. }
  3032. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3033. size_t size, loff_t *pos)
  3034. {
  3035. struct amdgpu_device *adev = file_inode(f)->i_private;
  3036. ssize_t result = 0;
  3037. int r;
  3038. uint32_t *config, no_regs = 0;
  3039. if (size & 0x3 || *pos & 0x3)
  3040. return -EINVAL;
  3041. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3042. if (!config)
  3043. return -ENOMEM;
  3044. /* version, increment each time something is added */
  3045. config[no_regs++] = 3;
  3046. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3047. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3048. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3049. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3050. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3051. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3052. config[no_regs++] = adev->gfx.config.max_gprs;
  3053. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3054. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3055. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3056. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3057. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3058. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3059. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3060. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3061. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3062. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3063. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3064. config[no_regs++] = adev->gfx.config.num_gpus;
  3065. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3066. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3067. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3068. config[no_regs++] = adev->gfx.config.num_rbs;
  3069. /* rev==1 */
  3070. config[no_regs++] = adev->rev_id;
  3071. config[no_regs++] = adev->pg_flags;
  3072. config[no_regs++] = adev->cg_flags;
  3073. /* rev==2 */
  3074. config[no_regs++] = adev->family;
  3075. config[no_regs++] = adev->external_rev_id;
  3076. /* rev==3 */
  3077. config[no_regs++] = adev->pdev->device;
  3078. config[no_regs++] = adev->pdev->revision;
  3079. config[no_regs++] = adev->pdev->subsystem_device;
  3080. config[no_regs++] = adev->pdev->subsystem_vendor;
  3081. while (size && (*pos < no_regs * 4)) {
  3082. uint32_t value;
  3083. value = config[*pos >> 2];
  3084. r = put_user(value, (uint32_t *)buf);
  3085. if (r) {
  3086. kfree(config);
  3087. return r;
  3088. }
  3089. result += 4;
  3090. buf += 4;
  3091. *pos += 4;
  3092. size -= 4;
  3093. }
  3094. kfree(config);
  3095. return result;
  3096. }
  3097. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3098. size_t size, loff_t *pos)
  3099. {
  3100. struct amdgpu_device *adev = file_inode(f)->i_private;
  3101. int idx, x, outsize, r, valuesize;
  3102. uint32_t values[16];
  3103. if (size & 3 || *pos & 0x3)
  3104. return -EINVAL;
  3105. if (amdgpu_dpm == 0)
  3106. return -EINVAL;
  3107. /* convert offset to sensor number */
  3108. idx = *pos >> 2;
  3109. valuesize = sizeof(values);
  3110. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3111. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  3112. else
  3113. return -EINVAL;
  3114. if (size > valuesize)
  3115. return -EINVAL;
  3116. outsize = 0;
  3117. x = 0;
  3118. if (!r) {
  3119. while (size) {
  3120. r = put_user(values[x++], (int32_t *)buf);
  3121. buf += 4;
  3122. size -= 4;
  3123. outsize += 4;
  3124. }
  3125. }
  3126. return !r ? outsize : r;
  3127. }
  3128. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3129. size_t size, loff_t *pos)
  3130. {
  3131. struct amdgpu_device *adev = f->f_inode->i_private;
  3132. int r, x;
  3133. ssize_t result=0;
  3134. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3135. if (size & 3 || *pos & 3)
  3136. return -EINVAL;
  3137. /* decode offset */
  3138. offset = (*pos & GENMASK_ULL(6, 0));
  3139. se = (*pos & GENMASK_ULL(14, 7)) >> 7;
  3140. sh = (*pos & GENMASK_ULL(22, 15)) >> 15;
  3141. cu = (*pos & GENMASK_ULL(30, 23)) >> 23;
  3142. wave = (*pos & GENMASK_ULL(36, 31)) >> 31;
  3143. simd = (*pos & GENMASK_ULL(44, 37)) >> 37;
  3144. /* switch to the specific se/sh/cu */
  3145. mutex_lock(&adev->grbm_idx_mutex);
  3146. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3147. x = 0;
  3148. if (adev->gfx.funcs->read_wave_data)
  3149. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3150. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3151. mutex_unlock(&adev->grbm_idx_mutex);
  3152. if (!x)
  3153. return -EINVAL;
  3154. while (size && (offset < x * 4)) {
  3155. uint32_t value;
  3156. value = data[offset >> 2];
  3157. r = put_user(value, (uint32_t *)buf);
  3158. if (r)
  3159. return r;
  3160. result += 4;
  3161. buf += 4;
  3162. offset += 4;
  3163. size -= 4;
  3164. }
  3165. return result;
  3166. }
  3167. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3168. size_t size, loff_t *pos)
  3169. {
  3170. struct amdgpu_device *adev = f->f_inode->i_private;
  3171. int r;
  3172. ssize_t result = 0;
  3173. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3174. if (size & 3 || *pos & 3)
  3175. return -EINVAL;
  3176. /* decode offset */
  3177. offset = *pos & GENMASK_ULL(11, 0);
  3178. se = (*pos & GENMASK_ULL(19, 12)) >> 12;
  3179. sh = (*pos & GENMASK_ULL(27, 20)) >> 20;
  3180. cu = (*pos & GENMASK_ULL(35, 28)) >> 28;
  3181. wave = (*pos & GENMASK_ULL(43, 36)) >> 36;
  3182. simd = (*pos & GENMASK_ULL(51, 44)) >> 44;
  3183. thread = (*pos & GENMASK_ULL(59, 52)) >> 52;
  3184. bank = (*pos & GENMASK_ULL(61, 60)) >> 60;
  3185. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3186. if (!data)
  3187. return -ENOMEM;
  3188. /* switch to the specific se/sh/cu */
  3189. mutex_lock(&adev->grbm_idx_mutex);
  3190. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3191. if (bank == 0) {
  3192. if (adev->gfx.funcs->read_wave_vgprs)
  3193. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3194. } else {
  3195. if (adev->gfx.funcs->read_wave_sgprs)
  3196. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3197. }
  3198. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3199. mutex_unlock(&adev->grbm_idx_mutex);
  3200. while (size) {
  3201. uint32_t value;
  3202. value = data[offset++];
  3203. r = put_user(value, (uint32_t *)buf);
  3204. if (r) {
  3205. result = r;
  3206. goto err;
  3207. }
  3208. result += 4;
  3209. buf += 4;
  3210. size -= 4;
  3211. }
  3212. err:
  3213. kfree(data);
  3214. return result;
  3215. }
  3216. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3217. .owner = THIS_MODULE,
  3218. .read = amdgpu_debugfs_regs_read,
  3219. .write = amdgpu_debugfs_regs_write,
  3220. .llseek = default_llseek
  3221. };
  3222. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3223. .owner = THIS_MODULE,
  3224. .read = amdgpu_debugfs_regs_didt_read,
  3225. .write = amdgpu_debugfs_regs_didt_write,
  3226. .llseek = default_llseek
  3227. };
  3228. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3229. .owner = THIS_MODULE,
  3230. .read = amdgpu_debugfs_regs_pcie_read,
  3231. .write = amdgpu_debugfs_regs_pcie_write,
  3232. .llseek = default_llseek
  3233. };
  3234. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3235. .owner = THIS_MODULE,
  3236. .read = amdgpu_debugfs_regs_smc_read,
  3237. .write = amdgpu_debugfs_regs_smc_write,
  3238. .llseek = default_llseek
  3239. };
  3240. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3241. .owner = THIS_MODULE,
  3242. .read = amdgpu_debugfs_gca_config_read,
  3243. .llseek = default_llseek
  3244. };
  3245. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3246. .owner = THIS_MODULE,
  3247. .read = amdgpu_debugfs_sensor_read,
  3248. .llseek = default_llseek
  3249. };
  3250. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3251. .owner = THIS_MODULE,
  3252. .read = amdgpu_debugfs_wave_read,
  3253. .llseek = default_llseek
  3254. };
  3255. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3256. .owner = THIS_MODULE,
  3257. .read = amdgpu_debugfs_gpr_read,
  3258. .llseek = default_llseek
  3259. };
  3260. static const struct file_operations *debugfs_regs[] = {
  3261. &amdgpu_debugfs_regs_fops,
  3262. &amdgpu_debugfs_regs_didt_fops,
  3263. &amdgpu_debugfs_regs_pcie_fops,
  3264. &amdgpu_debugfs_regs_smc_fops,
  3265. &amdgpu_debugfs_gca_config_fops,
  3266. &amdgpu_debugfs_sensors_fops,
  3267. &amdgpu_debugfs_wave_fops,
  3268. &amdgpu_debugfs_gpr_fops,
  3269. };
  3270. static const char *debugfs_regs_names[] = {
  3271. "amdgpu_regs",
  3272. "amdgpu_regs_didt",
  3273. "amdgpu_regs_pcie",
  3274. "amdgpu_regs_smc",
  3275. "amdgpu_gca_config",
  3276. "amdgpu_sensors",
  3277. "amdgpu_wave",
  3278. "amdgpu_gpr",
  3279. };
  3280. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3281. {
  3282. struct drm_minor *minor = adev->ddev->primary;
  3283. struct dentry *ent, *root = minor->debugfs_root;
  3284. unsigned i, j;
  3285. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3286. ent = debugfs_create_file(debugfs_regs_names[i],
  3287. S_IFREG | S_IRUGO, root,
  3288. adev, debugfs_regs[i]);
  3289. if (IS_ERR(ent)) {
  3290. for (j = 0; j < i; j++) {
  3291. debugfs_remove(adev->debugfs_regs[i]);
  3292. adev->debugfs_regs[i] = NULL;
  3293. }
  3294. return PTR_ERR(ent);
  3295. }
  3296. if (!i)
  3297. i_size_write(ent->d_inode, adev->rmmio_size);
  3298. adev->debugfs_regs[i] = ent;
  3299. }
  3300. return 0;
  3301. }
  3302. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3303. {
  3304. unsigned i;
  3305. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3306. if (adev->debugfs_regs[i]) {
  3307. debugfs_remove(adev->debugfs_regs[i]);
  3308. adev->debugfs_regs[i] = NULL;
  3309. }
  3310. }
  3311. }
  3312. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3313. {
  3314. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3315. struct drm_device *dev = node->minor->dev;
  3316. struct amdgpu_device *adev = dev->dev_private;
  3317. int r = 0, i;
  3318. /* hold on the scheduler */
  3319. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3320. struct amdgpu_ring *ring = adev->rings[i];
  3321. if (!ring || !ring->sched.thread)
  3322. continue;
  3323. kthread_park(ring->sched.thread);
  3324. }
  3325. seq_printf(m, "run ib test:\n");
  3326. r = amdgpu_ib_ring_tests(adev);
  3327. if (r)
  3328. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3329. else
  3330. seq_printf(m, "ib ring tests passed.\n");
  3331. /* go on the scheduler */
  3332. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3333. struct amdgpu_ring *ring = adev->rings[i];
  3334. if (!ring || !ring->sched.thread)
  3335. continue;
  3336. kthread_unpark(ring->sched.thread);
  3337. }
  3338. return 0;
  3339. }
  3340. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3341. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3342. };
  3343. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3344. {
  3345. return amdgpu_debugfs_add_files(adev,
  3346. amdgpu_debugfs_test_ib_ring_list, 1);
  3347. }
  3348. int amdgpu_debugfs_init(struct drm_minor *minor)
  3349. {
  3350. return 0;
  3351. }
  3352. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3353. {
  3354. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3355. struct drm_device *dev = node->minor->dev;
  3356. struct amdgpu_device *adev = dev->dev_private;
  3357. seq_write(m, adev->bios, adev->bios_size);
  3358. return 0;
  3359. }
  3360. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3361. {"amdgpu_vbios",
  3362. amdgpu_debugfs_get_vbios_dump,
  3363. 0, NULL},
  3364. };
  3365. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3366. {
  3367. return amdgpu_debugfs_add_files(adev,
  3368. amdgpu_vbios_dump_list, 1);
  3369. }
  3370. #else
  3371. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3372. {
  3373. return 0;
  3374. }
  3375. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3376. {
  3377. return 0;
  3378. }
  3379. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3380. {
  3381. return 0;
  3382. }
  3383. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3384. #endif