amdgpu_object.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  40. {
  41. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  42. struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
  43. amdgpu_bo_kunmap(bo);
  44. drm_gem_object_release(&bo->gem_base);
  45. amdgpu_bo_unref(&bo->parent);
  46. if (!list_empty(&bo->shadow_list)) {
  47. mutex_lock(&adev->shadow_list_lock);
  48. list_del_init(&bo->shadow_list);
  49. mutex_unlock(&adev->shadow_list_lock);
  50. }
  51. kfree(bo->metadata);
  52. kfree(bo);
  53. }
  54. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  55. {
  56. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  57. return true;
  58. return false;
  59. }
  60. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  61. {
  62. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  63. struct ttm_placement *placement = &abo->placement;
  64. struct ttm_place *places = abo->placements;
  65. u64 flags = abo->flags;
  66. u32 c = 0;
  67. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  68. unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  69. places[c].fpfn = 0;
  70. places[c].lpfn = 0;
  71. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  72. TTM_PL_FLAG_VRAM;
  73. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  74. places[c].lpfn = visible_pfn;
  75. else
  76. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  77. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  78. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  79. c++;
  80. }
  81. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  82. places[c].fpfn = 0;
  83. if (flags & AMDGPU_GEM_CREATE_SHADOW)
  84. places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  85. else
  86. places[c].lpfn = 0;
  87. places[c].flags = TTM_PL_FLAG_TT;
  88. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  89. places[c].flags |= TTM_PL_FLAG_WC |
  90. TTM_PL_FLAG_UNCACHED;
  91. else
  92. places[c].flags |= TTM_PL_FLAG_CACHED;
  93. c++;
  94. }
  95. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  96. places[c].fpfn = 0;
  97. places[c].lpfn = 0;
  98. places[c].flags = TTM_PL_FLAG_SYSTEM;
  99. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  100. places[c].flags |= TTM_PL_FLAG_WC |
  101. TTM_PL_FLAG_UNCACHED;
  102. else
  103. places[c].flags |= TTM_PL_FLAG_CACHED;
  104. c++;
  105. }
  106. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  107. places[c].fpfn = 0;
  108. places[c].lpfn = 0;
  109. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  110. c++;
  111. }
  112. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  113. places[c].fpfn = 0;
  114. places[c].lpfn = 0;
  115. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  116. c++;
  117. }
  118. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  119. places[c].fpfn = 0;
  120. places[c].lpfn = 0;
  121. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  122. c++;
  123. }
  124. if (!c) {
  125. places[c].fpfn = 0;
  126. places[c].lpfn = 0;
  127. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  128. c++;
  129. }
  130. placement->num_placement = c;
  131. placement->placement = places;
  132. placement->num_busy_placement = c;
  133. placement->busy_placement = places;
  134. }
  135. /**
  136. * amdgpu_bo_create_reserved - create reserved BO for kernel use
  137. *
  138. * @adev: amdgpu device object
  139. * @size: size for the new BO
  140. * @align: alignment for the new BO
  141. * @domain: where to place it
  142. * @bo_ptr: resulting BO
  143. * @gpu_addr: GPU addr of the pinned BO
  144. * @cpu_addr: optional CPU address mapping
  145. *
  146. * Allocates and pins a BO for kernel internal use, and returns it still
  147. * reserved.
  148. *
  149. * Returns 0 on success, negative error code otherwise.
  150. */
  151. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  152. unsigned long size, int align,
  153. u32 domain, struct amdgpu_bo **bo_ptr,
  154. u64 *gpu_addr, void **cpu_addr)
  155. {
  156. bool free = false;
  157. int r;
  158. if (!*bo_ptr) {
  159. r = amdgpu_bo_create(adev, size, align, true, domain,
  160. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  161. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  162. NULL, NULL, 0, bo_ptr);
  163. if (r) {
  164. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
  165. r);
  166. return r;
  167. }
  168. free = true;
  169. }
  170. r = amdgpu_bo_reserve(*bo_ptr, false);
  171. if (r) {
  172. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  173. goto error_free;
  174. }
  175. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  176. if (r) {
  177. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  178. goto error_unreserve;
  179. }
  180. if (cpu_addr) {
  181. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  182. if (r) {
  183. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  184. goto error_unreserve;
  185. }
  186. }
  187. return 0;
  188. error_unreserve:
  189. amdgpu_bo_unreserve(*bo_ptr);
  190. error_free:
  191. if (free)
  192. amdgpu_bo_unref(bo_ptr);
  193. return r;
  194. }
  195. /**
  196. * amdgpu_bo_create_kernel - create BO for kernel use
  197. *
  198. * @adev: amdgpu device object
  199. * @size: size for the new BO
  200. * @align: alignment for the new BO
  201. * @domain: where to place it
  202. * @bo_ptr: resulting BO
  203. * @gpu_addr: GPU addr of the pinned BO
  204. * @cpu_addr: optional CPU address mapping
  205. *
  206. * Allocates and pins a BO for kernel internal use.
  207. *
  208. * Returns 0 on success, negative error code otherwise.
  209. */
  210. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  211. unsigned long size, int align,
  212. u32 domain, struct amdgpu_bo **bo_ptr,
  213. u64 *gpu_addr, void **cpu_addr)
  214. {
  215. int r;
  216. r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
  217. gpu_addr, cpu_addr);
  218. if (r)
  219. return r;
  220. amdgpu_bo_unreserve(*bo_ptr);
  221. return 0;
  222. }
  223. /**
  224. * amdgpu_bo_free_kernel - free BO for kernel use
  225. *
  226. * @bo: amdgpu BO to free
  227. *
  228. * unmaps and unpin a BO for kernel internal use.
  229. */
  230. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  231. void **cpu_addr)
  232. {
  233. if (*bo == NULL)
  234. return;
  235. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  236. if (cpu_addr)
  237. amdgpu_bo_kunmap(*bo);
  238. amdgpu_bo_unpin(*bo);
  239. amdgpu_bo_unreserve(*bo);
  240. }
  241. amdgpu_bo_unref(bo);
  242. if (gpu_addr)
  243. *gpu_addr = 0;
  244. if (cpu_addr)
  245. *cpu_addr = NULL;
  246. }
  247. /* Validate bo size is bit bigger then the request domain */
  248. static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
  249. unsigned long size, u32 domain)
  250. {
  251. struct ttm_mem_type_manager *man = NULL;
  252. /*
  253. * If GTT is part of requested domains the check must succeed to
  254. * allow fall back to GTT
  255. */
  256. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  257. man = &adev->mman.bdev.man[TTM_PL_TT];
  258. if (size < (man->size << PAGE_SHIFT))
  259. return true;
  260. else
  261. goto fail;
  262. }
  263. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  264. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  265. if (size < (man->size << PAGE_SHIFT))
  266. return true;
  267. else
  268. goto fail;
  269. }
  270. /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
  271. return true;
  272. fail:
  273. DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
  274. man->size << PAGE_SHIFT);
  275. return false;
  276. }
  277. static int amdgpu_bo_do_create(struct amdgpu_device *adev,
  278. unsigned long size, int byte_align,
  279. bool kernel, u32 domain, u64 flags,
  280. struct sg_table *sg,
  281. struct reservation_object *resv,
  282. uint64_t init_value,
  283. struct amdgpu_bo **bo_ptr)
  284. {
  285. struct ttm_operation_ctx ctx = { !kernel, false };
  286. struct amdgpu_bo *bo;
  287. enum ttm_bo_type type;
  288. unsigned long page_align;
  289. size_t acc_size;
  290. int r;
  291. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  292. size = ALIGN(size, PAGE_SIZE);
  293. if (!amdgpu_bo_validate_size(adev, size, domain))
  294. return -ENOMEM;
  295. if (kernel) {
  296. type = ttm_bo_type_kernel;
  297. } else if (sg) {
  298. type = ttm_bo_type_sg;
  299. } else {
  300. type = ttm_bo_type_device;
  301. }
  302. *bo_ptr = NULL;
  303. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  304. sizeof(struct amdgpu_bo));
  305. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  306. if (bo == NULL)
  307. return -ENOMEM;
  308. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  309. if (unlikely(r)) {
  310. kfree(bo);
  311. return r;
  312. }
  313. INIT_LIST_HEAD(&bo->shadow_list);
  314. INIT_LIST_HEAD(&bo->va);
  315. bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  316. AMDGPU_GEM_DOMAIN_GTT |
  317. AMDGPU_GEM_DOMAIN_CPU |
  318. AMDGPU_GEM_DOMAIN_GDS |
  319. AMDGPU_GEM_DOMAIN_GWS |
  320. AMDGPU_GEM_DOMAIN_OA);
  321. bo->allowed_domains = bo->preferred_domains;
  322. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  323. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  324. bo->flags = flags;
  325. #ifdef CONFIG_X86_32
  326. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  327. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  328. */
  329. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  330. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  331. /* Don't try to enable write-combining when it can't work, or things
  332. * may be slow
  333. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  334. */
  335. #ifndef CONFIG_COMPILE_TEST
  336. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  337. thanks to write-combining
  338. #endif
  339. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  340. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  341. "better performance thanks to write-combining\n");
  342. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  343. #else
  344. /* For architectures that don't support WC memory,
  345. * mask out the WC flag from the BO
  346. */
  347. if (!drm_arch_can_wc_memory())
  348. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  349. #endif
  350. bo->tbo.bdev = &adev->mman.bdev;
  351. amdgpu_ttm_placement_from_domain(bo, domain);
  352. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
  353. &bo->placement, page_align, &ctx, NULL,
  354. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  355. if (unlikely(r != 0))
  356. return r;
  357. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  358. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  359. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
  360. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
  361. ctx.bytes_moved);
  362. else
  363. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
  364. if (kernel)
  365. bo->tbo.priority = 1;
  366. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  367. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  368. struct dma_fence *fence;
  369. r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
  370. if (unlikely(r))
  371. goto fail_unreserve;
  372. amdgpu_bo_fence(bo, fence, false);
  373. dma_fence_put(bo->tbo.moving);
  374. bo->tbo.moving = dma_fence_get(fence);
  375. dma_fence_put(fence);
  376. }
  377. if (!resv)
  378. amdgpu_bo_unreserve(bo);
  379. *bo_ptr = bo;
  380. trace_amdgpu_bo_create(bo);
  381. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  382. if (type == ttm_bo_type_device)
  383. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  384. return 0;
  385. fail_unreserve:
  386. if (!resv)
  387. ww_mutex_unlock(&bo->tbo.resv->lock);
  388. amdgpu_bo_unref(&bo);
  389. return r;
  390. }
  391. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  392. unsigned long size, int byte_align,
  393. struct amdgpu_bo *bo)
  394. {
  395. int r;
  396. if (bo->shadow)
  397. return 0;
  398. r = amdgpu_bo_do_create(adev, size, byte_align, true,
  399. AMDGPU_GEM_DOMAIN_GTT,
  400. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  401. AMDGPU_GEM_CREATE_SHADOW,
  402. NULL, bo->tbo.resv, 0,
  403. &bo->shadow);
  404. if (!r) {
  405. bo->shadow->parent = amdgpu_bo_ref(bo);
  406. mutex_lock(&adev->shadow_list_lock);
  407. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  408. mutex_unlock(&adev->shadow_list_lock);
  409. }
  410. return r;
  411. }
  412. /* init_value will only take effect when flags contains
  413. * AMDGPU_GEM_CREATE_VRAM_CLEARED.
  414. */
  415. int amdgpu_bo_create(struct amdgpu_device *adev,
  416. unsigned long size, int byte_align,
  417. bool kernel, u32 domain, u64 flags,
  418. struct sg_table *sg,
  419. struct reservation_object *resv,
  420. uint64_t init_value,
  421. struct amdgpu_bo **bo_ptr)
  422. {
  423. uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
  424. int r;
  425. r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
  426. parent_flags, sg, resv, init_value, bo_ptr);
  427. if (r)
  428. return r;
  429. if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
  430. if (!resv)
  431. WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
  432. NULL));
  433. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  434. if (!resv)
  435. reservation_object_unlock((*bo_ptr)->tbo.resv);
  436. if (r)
  437. amdgpu_bo_unref(bo_ptr);
  438. }
  439. return r;
  440. }
  441. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  442. struct amdgpu_ring *ring,
  443. struct amdgpu_bo *bo,
  444. struct reservation_object *resv,
  445. struct dma_fence **fence,
  446. bool direct)
  447. {
  448. struct amdgpu_bo *shadow = bo->shadow;
  449. uint64_t bo_addr, shadow_addr;
  450. int r;
  451. if (!shadow)
  452. return -EINVAL;
  453. bo_addr = amdgpu_bo_gpu_offset(bo);
  454. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  455. r = reservation_object_reserve_shared(bo->tbo.resv);
  456. if (r)
  457. goto err;
  458. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  459. amdgpu_bo_size(bo), resv, fence,
  460. direct, false);
  461. if (!r)
  462. amdgpu_bo_fence(bo, *fence, true);
  463. err:
  464. return r;
  465. }
  466. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  467. {
  468. struct ttm_operation_ctx ctx = { false, false };
  469. uint32_t domain;
  470. int r;
  471. if (bo->pin_count)
  472. return 0;
  473. domain = bo->preferred_domains;
  474. retry:
  475. amdgpu_ttm_placement_from_domain(bo, domain);
  476. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  477. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  478. domain = bo->allowed_domains;
  479. goto retry;
  480. }
  481. return r;
  482. }
  483. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  484. struct amdgpu_ring *ring,
  485. struct amdgpu_bo *bo,
  486. struct reservation_object *resv,
  487. struct dma_fence **fence,
  488. bool direct)
  489. {
  490. struct amdgpu_bo *shadow = bo->shadow;
  491. uint64_t bo_addr, shadow_addr;
  492. int r;
  493. if (!shadow)
  494. return -EINVAL;
  495. bo_addr = amdgpu_bo_gpu_offset(bo);
  496. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  497. r = reservation_object_reserve_shared(bo->tbo.resv);
  498. if (r)
  499. goto err;
  500. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  501. amdgpu_bo_size(bo), resv, fence,
  502. direct, false);
  503. if (!r)
  504. amdgpu_bo_fence(bo, *fence, true);
  505. err:
  506. return r;
  507. }
  508. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  509. {
  510. void *kptr;
  511. long r;
  512. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  513. return -EPERM;
  514. kptr = amdgpu_bo_kptr(bo);
  515. if (kptr) {
  516. if (ptr)
  517. *ptr = kptr;
  518. return 0;
  519. }
  520. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  521. MAX_SCHEDULE_TIMEOUT);
  522. if (r < 0)
  523. return r;
  524. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  525. if (r)
  526. return r;
  527. if (ptr)
  528. *ptr = amdgpu_bo_kptr(bo);
  529. return 0;
  530. }
  531. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  532. {
  533. bool is_iomem;
  534. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  535. }
  536. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  537. {
  538. if (bo->kmap.bo)
  539. ttm_bo_kunmap(&bo->kmap);
  540. }
  541. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  542. {
  543. if (bo == NULL)
  544. return NULL;
  545. ttm_bo_reference(&bo->tbo);
  546. return bo;
  547. }
  548. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  549. {
  550. struct ttm_buffer_object *tbo;
  551. if ((*bo) == NULL)
  552. return;
  553. tbo = &((*bo)->tbo);
  554. ttm_bo_unref(&tbo);
  555. if (tbo == NULL)
  556. *bo = NULL;
  557. }
  558. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  559. u64 min_offset, u64 max_offset,
  560. u64 *gpu_addr)
  561. {
  562. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  563. struct ttm_operation_ctx ctx = { false, false };
  564. int r, i;
  565. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  566. return -EPERM;
  567. if (WARN_ON_ONCE(min_offset > max_offset))
  568. return -EINVAL;
  569. /* A shared bo cannot be migrated to VRAM */
  570. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  571. return -EINVAL;
  572. if (bo->pin_count) {
  573. uint32_t mem_type = bo->tbo.mem.mem_type;
  574. if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
  575. return -EINVAL;
  576. bo->pin_count++;
  577. if (gpu_addr)
  578. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  579. if (max_offset != 0) {
  580. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  581. WARN_ON_ONCE(max_offset <
  582. (amdgpu_bo_gpu_offset(bo) - domain_start));
  583. }
  584. return 0;
  585. }
  586. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  587. /* force to pin into visible video ram */
  588. if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
  589. bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  590. amdgpu_ttm_placement_from_domain(bo, domain);
  591. for (i = 0; i < bo->placement.num_placement; i++) {
  592. unsigned fpfn, lpfn;
  593. fpfn = min_offset >> PAGE_SHIFT;
  594. lpfn = max_offset >> PAGE_SHIFT;
  595. if (fpfn > bo->placements[i].fpfn)
  596. bo->placements[i].fpfn = fpfn;
  597. if (!bo->placements[i].lpfn ||
  598. (lpfn && lpfn < bo->placements[i].lpfn))
  599. bo->placements[i].lpfn = lpfn;
  600. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  601. }
  602. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  603. if (unlikely(r)) {
  604. dev_err(adev->dev, "%p pin failed\n", bo);
  605. goto error;
  606. }
  607. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  608. if (unlikely(r)) {
  609. dev_err(adev->dev, "%p bind failed\n", bo);
  610. goto error;
  611. }
  612. bo->pin_count = 1;
  613. if (gpu_addr != NULL)
  614. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  615. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  616. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  617. adev->vram_pin_size += amdgpu_bo_size(bo);
  618. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  619. adev->invisible_pin_size += amdgpu_bo_size(bo);
  620. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  621. adev->gart_pin_size += amdgpu_bo_size(bo);
  622. }
  623. error:
  624. return r;
  625. }
  626. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  627. {
  628. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  629. }
  630. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  631. {
  632. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  633. struct ttm_operation_ctx ctx = { false, false };
  634. int r, i;
  635. if (!bo->pin_count) {
  636. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  637. return 0;
  638. }
  639. bo->pin_count--;
  640. if (bo->pin_count)
  641. return 0;
  642. for (i = 0; i < bo->placement.num_placement; i++) {
  643. bo->placements[i].lpfn = 0;
  644. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  645. }
  646. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  647. if (unlikely(r)) {
  648. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  649. goto error;
  650. }
  651. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  652. adev->vram_pin_size -= amdgpu_bo_size(bo);
  653. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  654. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  655. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  656. adev->gart_pin_size -= amdgpu_bo_size(bo);
  657. }
  658. error:
  659. return r;
  660. }
  661. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  662. {
  663. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  664. if (0 && (adev->flags & AMD_IS_APU)) {
  665. /* Useless to evict on IGP chips */
  666. return 0;
  667. }
  668. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  669. }
  670. static const char *amdgpu_vram_names[] = {
  671. "UNKNOWN",
  672. "GDDR1",
  673. "DDR2",
  674. "GDDR3",
  675. "GDDR4",
  676. "GDDR5",
  677. "HBM",
  678. "DDR3"
  679. };
  680. int amdgpu_bo_init(struct amdgpu_device *adev)
  681. {
  682. /* reserve PAT memory space to WC for VRAM */
  683. arch_io_reserve_memtype_wc(adev->mc.aper_base,
  684. adev->mc.aper_size);
  685. /* Add an MTRR for the VRAM */
  686. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  687. adev->mc.aper_size);
  688. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  689. adev->mc.mc_vram_size >> 20,
  690. (unsigned long long)adev->mc.aper_size >> 20);
  691. DRM_INFO("RAM width %dbits %s\n",
  692. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  693. return amdgpu_ttm_init(adev);
  694. }
  695. void amdgpu_bo_fini(struct amdgpu_device *adev)
  696. {
  697. amdgpu_ttm_fini(adev);
  698. arch_phys_wc_del(adev->mc.vram_mtrr);
  699. arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
  700. }
  701. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  702. struct vm_area_struct *vma)
  703. {
  704. return ttm_fbdev_mmap(vma, &bo->tbo);
  705. }
  706. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  707. {
  708. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  709. if (adev->family <= AMDGPU_FAMILY_CZ &&
  710. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  711. return -EINVAL;
  712. bo->tiling_flags = tiling_flags;
  713. return 0;
  714. }
  715. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  716. {
  717. lockdep_assert_held(&bo->tbo.resv->lock.base);
  718. if (tiling_flags)
  719. *tiling_flags = bo->tiling_flags;
  720. }
  721. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  722. uint32_t metadata_size, uint64_t flags)
  723. {
  724. void *buffer;
  725. if (!metadata_size) {
  726. if (bo->metadata_size) {
  727. kfree(bo->metadata);
  728. bo->metadata = NULL;
  729. bo->metadata_size = 0;
  730. }
  731. return 0;
  732. }
  733. if (metadata == NULL)
  734. return -EINVAL;
  735. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  736. if (buffer == NULL)
  737. return -ENOMEM;
  738. kfree(bo->metadata);
  739. bo->metadata_flags = flags;
  740. bo->metadata = buffer;
  741. bo->metadata_size = metadata_size;
  742. return 0;
  743. }
  744. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  745. size_t buffer_size, uint32_t *metadata_size,
  746. uint64_t *flags)
  747. {
  748. if (!buffer && !metadata_size)
  749. return -EINVAL;
  750. if (buffer) {
  751. if (buffer_size < bo->metadata_size)
  752. return -EINVAL;
  753. if (bo->metadata_size)
  754. memcpy(buffer, bo->metadata, bo->metadata_size);
  755. }
  756. if (metadata_size)
  757. *metadata_size = bo->metadata_size;
  758. if (flags)
  759. *flags = bo->metadata_flags;
  760. return 0;
  761. }
  762. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  763. bool evict,
  764. struct ttm_mem_reg *new_mem)
  765. {
  766. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  767. struct amdgpu_bo *abo;
  768. struct ttm_mem_reg *old_mem = &bo->mem;
  769. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  770. return;
  771. abo = ttm_to_amdgpu_bo(bo);
  772. amdgpu_vm_bo_invalidate(adev, abo, evict);
  773. amdgpu_bo_kunmap(abo);
  774. /* remember the eviction */
  775. if (evict)
  776. atomic64_inc(&adev->num_evictions);
  777. /* update statistics */
  778. if (!new_mem)
  779. return;
  780. /* move_notify is called before move happens */
  781. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  782. }
  783. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  784. {
  785. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  786. struct ttm_operation_ctx ctx = { false, false };
  787. struct amdgpu_bo *abo;
  788. unsigned long offset, size;
  789. int r;
  790. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  791. return 0;
  792. abo = ttm_to_amdgpu_bo(bo);
  793. /* Remember that this BO was accessed by the CPU */
  794. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  795. if (bo->mem.mem_type != TTM_PL_VRAM)
  796. return 0;
  797. size = bo->mem.num_pages << PAGE_SHIFT;
  798. offset = bo->mem.start << PAGE_SHIFT;
  799. if ((offset + size) <= adev->mc.visible_vram_size)
  800. return 0;
  801. /* Can't move a pinned BO to visible VRAM */
  802. if (abo->pin_count > 0)
  803. return -EINVAL;
  804. /* hurrah the memory is not visible ! */
  805. atomic64_inc(&adev->num_vram_cpu_page_faults);
  806. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  807. AMDGPU_GEM_DOMAIN_GTT);
  808. /* Avoid costly evictions; only set GTT as a busy placement */
  809. abo->placement.num_busy_placement = 1;
  810. abo->placement.busy_placement = &abo->placements[1];
  811. r = ttm_bo_validate(bo, &abo->placement, &ctx);
  812. if (unlikely(r != 0))
  813. return r;
  814. offset = bo->mem.start << PAGE_SHIFT;
  815. /* this should never happen */
  816. if (bo->mem.mem_type == TTM_PL_VRAM &&
  817. (offset + size) > adev->mc.visible_vram_size)
  818. return -EINVAL;
  819. return 0;
  820. }
  821. /**
  822. * amdgpu_bo_fence - add fence to buffer object
  823. *
  824. * @bo: buffer object in question
  825. * @fence: fence to add
  826. * @shared: true if fence should be added shared
  827. *
  828. */
  829. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  830. bool shared)
  831. {
  832. struct reservation_object *resv = bo->tbo.resv;
  833. if (shared)
  834. reservation_object_add_shared_fence(resv, fence);
  835. else
  836. reservation_object_add_excl_fence(resv, fence);
  837. }
  838. /**
  839. * amdgpu_bo_gpu_offset - return GPU offset of bo
  840. * @bo: amdgpu object for which we query the offset
  841. *
  842. * Returns current GPU offset of the object.
  843. *
  844. * Note: object should either be pinned or reserved when calling this
  845. * function, it might be useful to add check for this for debugging.
  846. */
  847. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  848. {
  849. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  850. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  851. !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
  852. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  853. !bo->pin_count);
  854. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  855. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  856. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  857. return bo->tbo.offset;
  858. }