marvell.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <linux/io.h>
  37. #include <asm/irq.h>
  38. #include <linux/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_MDI 0x0000
  47. #define MII_M1011_PHY_SCR_MDI_X 0x0020
  48. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  49. #define MII_M1145_PHY_EXT_ADDR_PAGE 0x16
  50. #define MII_M1145_PHY_EXT_SR 0x1b
  51. #define MII_M1145_PHY_EXT_CR 0x14
  52. #define MII_M1145_RGMII_RX_DELAY 0x0080
  53. #define MII_M1145_RGMII_TX_DELAY 0x0002
  54. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  55. #define MII_M1145_HWCFG_MODE_MASK 0xf
  56. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  57. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  58. #define MII_M1145_HWCFG_MODE_MASK 0xf
  59. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  60. #define MII_M1111_PHY_LED_CONTROL 0x18
  61. #define MII_M1111_PHY_LED_DIRECT 0x4100
  62. #define MII_M1111_PHY_LED_COMBINE 0x411c
  63. #define MII_M1111_PHY_EXT_CR 0x14
  64. #define MII_M1111_RX_DELAY 0x80
  65. #define MII_M1111_TX_DELAY 0x2
  66. #define MII_M1111_PHY_EXT_SR 0x1b
  67. #define MII_M1111_HWCFG_MODE_MASK 0xf
  68. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  69. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  70. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  71. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  72. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  73. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  74. #define MII_M1111_COPPER 0
  75. #define MII_M1111_FIBER 1
  76. #define MII_88E1121_PHY_MSCR_PAGE 2
  77. #define MII_88E1121_PHY_MSCR_REG 21
  78. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  79. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  80. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  81. #define MII_88E1318S_PHY_MSCR1_REG 16
  82. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  83. /* Copper Specific Interrupt Enable Register */
  84. #define MII_88E1318S_PHY_CSIER 0x12
  85. /* WOL Event Interrupt Enable */
  86. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  87. /* LED Timer Control Register */
  88. #define MII_88E1318S_PHY_LED_PAGE 0x03
  89. #define MII_88E1318S_PHY_LED_TCR 0x12
  90. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  91. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  92. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  93. /* Magic Packet MAC address registers */
  94. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  95. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  96. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  97. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  98. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  99. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  100. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  101. #define MII_88E1121_PHY_LED_CTRL 16
  102. #define MII_88E1121_PHY_LED_PAGE 3
  103. #define MII_88E1121_PHY_LED_DEF 0x0030
  104. #define MII_M1011_PHY_STATUS 0x11
  105. #define MII_M1011_PHY_STATUS_1000 0x8000
  106. #define MII_M1011_PHY_STATUS_100 0x4000
  107. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  108. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  109. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  110. #define MII_M1011_PHY_STATUS_LINK 0x0400
  111. #define MII_M1116R_CONTROL_REG_MAC 21
  112. #define MII_88E3016_PHY_SPEC_CTRL 0x10
  113. #define MII_88E3016_DISABLE_SCRAMBLER 0x0200
  114. #define MII_88E3016_AUTO_MDIX_CROSSOVER 0x0030
  115. MODULE_DESCRIPTION("Marvell PHY driver");
  116. MODULE_AUTHOR("Andy Fleming");
  117. MODULE_LICENSE("GPL");
  118. static int marvell_ack_interrupt(struct phy_device *phydev)
  119. {
  120. int err;
  121. /* Clear the interrupts by reading the reg */
  122. err = phy_read(phydev, MII_M1011_IEVENT);
  123. if (err < 0)
  124. return err;
  125. return 0;
  126. }
  127. static int marvell_config_intr(struct phy_device *phydev)
  128. {
  129. int err;
  130. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  131. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  132. else
  133. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  134. return err;
  135. }
  136. static int marvell_set_polarity(struct phy_device *phydev, int polarity)
  137. {
  138. int reg;
  139. int err;
  140. int val;
  141. /* get the current settings */
  142. reg = phy_read(phydev, MII_M1011_PHY_SCR);
  143. if (reg < 0)
  144. return reg;
  145. val = reg;
  146. val &= ~MII_M1011_PHY_SCR_AUTO_CROSS;
  147. switch (polarity) {
  148. case ETH_TP_MDI:
  149. val |= MII_M1011_PHY_SCR_MDI;
  150. break;
  151. case ETH_TP_MDI_X:
  152. val |= MII_M1011_PHY_SCR_MDI_X;
  153. break;
  154. case ETH_TP_MDI_AUTO:
  155. case ETH_TP_MDI_INVALID:
  156. default:
  157. val |= MII_M1011_PHY_SCR_AUTO_CROSS;
  158. break;
  159. }
  160. if (val != reg) {
  161. /* Set the new polarity value in the register */
  162. err = phy_write(phydev, MII_M1011_PHY_SCR, val);
  163. if (err)
  164. return err;
  165. }
  166. return 0;
  167. }
  168. static int marvell_config_aneg(struct phy_device *phydev)
  169. {
  170. int err;
  171. /* The Marvell PHY has an errata which requires
  172. * that certain registers get written in order
  173. * to restart autonegotiation */
  174. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  175. if (err < 0)
  176. return err;
  177. err = phy_write(phydev, 0x1d, 0x1f);
  178. if (err < 0)
  179. return err;
  180. err = phy_write(phydev, 0x1e, 0x200c);
  181. if (err < 0)
  182. return err;
  183. err = phy_write(phydev, 0x1d, 0x5);
  184. if (err < 0)
  185. return err;
  186. err = phy_write(phydev, 0x1e, 0);
  187. if (err < 0)
  188. return err;
  189. err = phy_write(phydev, 0x1e, 0x100);
  190. if (err < 0)
  191. return err;
  192. err = marvell_set_polarity(phydev, phydev->mdix);
  193. if (err < 0)
  194. return err;
  195. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  196. MII_M1111_PHY_LED_DIRECT);
  197. if (err < 0)
  198. return err;
  199. err = genphy_config_aneg(phydev);
  200. if (err < 0)
  201. return err;
  202. if (phydev->autoneg != AUTONEG_ENABLE) {
  203. int bmcr;
  204. /*
  205. * A write to speed/duplex bits (that is performed by
  206. * genphy_config_aneg() call above) must be followed by
  207. * a software reset. Otherwise, the write has no effect.
  208. */
  209. bmcr = phy_read(phydev, MII_BMCR);
  210. if (bmcr < 0)
  211. return bmcr;
  212. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  213. if (err < 0)
  214. return err;
  215. }
  216. return 0;
  217. }
  218. #ifdef CONFIG_OF_MDIO
  219. /*
  220. * Set and/or override some configuration registers based on the
  221. * marvell,reg-init property stored in the of_node for the phydev.
  222. *
  223. * marvell,reg-init = <reg-page reg mask value>,...;
  224. *
  225. * There may be one or more sets of <reg-page reg mask value>:
  226. *
  227. * reg-page: which register bank to use.
  228. * reg: the register.
  229. * mask: if non-zero, ANDed with existing register value.
  230. * value: ORed with the masked value and written to the regiser.
  231. *
  232. */
  233. static int marvell_of_reg_init(struct phy_device *phydev)
  234. {
  235. const __be32 *paddr;
  236. int len, i, saved_page, current_page, page_changed, ret;
  237. if (!phydev->dev.of_node)
  238. return 0;
  239. paddr = of_get_property(phydev->dev.of_node, "marvell,reg-init", &len);
  240. if (!paddr || len < (4 * sizeof(*paddr)))
  241. return 0;
  242. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  243. if (saved_page < 0)
  244. return saved_page;
  245. page_changed = 0;
  246. current_page = saved_page;
  247. ret = 0;
  248. len /= sizeof(*paddr);
  249. for (i = 0; i < len - 3; i += 4) {
  250. u16 reg_page = be32_to_cpup(paddr + i);
  251. u16 reg = be32_to_cpup(paddr + i + 1);
  252. u16 mask = be32_to_cpup(paddr + i + 2);
  253. u16 val_bits = be32_to_cpup(paddr + i + 3);
  254. int val;
  255. if (reg_page != current_page) {
  256. current_page = reg_page;
  257. page_changed = 1;
  258. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  259. if (ret < 0)
  260. goto err;
  261. }
  262. val = 0;
  263. if (mask) {
  264. val = phy_read(phydev, reg);
  265. if (val < 0) {
  266. ret = val;
  267. goto err;
  268. }
  269. val &= mask;
  270. }
  271. val |= val_bits;
  272. ret = phy_write(phydev, reg, val);
  273. if (ret < 0)
  274. goto err;
  275. }
  276. err:
  277. if (page_changed) {
  278. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  279. if (ret == 0)
  280. ret = i;
  281. }
  282. return ret;
  283. }
  284. #else
  285. static int marvell_of_reg_init(struct phy_device *phydev)
  286. {
  287. return 0;
  288. }
  289. #endif /* CONFIG_OF_MDIO */
  290. static int m88e1121_config_aneg(struct phy_device *phydev)
  291. {
  292. int err, oldpage, mscr;
  293. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  294. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  295. MII_88E1121_PHY_MSCR_PAGE);
  296. if (err < 0)
  297. return err;
  298. if (phy_interface_is_rgmii(phydev)) {
  299. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  300. MII_88E1121_PHY_MSCR_DELAY_MASK;
  301. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  302. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  303. MII_88E1121_PHY_MSCR_TX_DELAY);
  304. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  305. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  306. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  307. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  308. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  309. if (err < 0)
  310. return err;
  311. }
  312. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  313. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  314. if (err < 0)
  315. return err;
  316. err = phy_write(phydev, MII_M1011_PHY_SCR,
  317. MII_M1011_PHY_SCR_AUTO_CROSS);
  318. if (err < 0)
  319. return err;
  320. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  321. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  322. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  323. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  324. err = genphy_config_aneg(phydev);
  325. return err;
  326. }
  327. static int m88e1318_config_aneg(struct phy_device *phydev)
  328. {
  329. int err, oldpage, mscr;
  330. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  331. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  332. MII_88E1121_PHY_MSCR_PAGE);
  333. if (err < 0)
  334. return err;
  335. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  336. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  337. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  338. if (err < 0)
  339. return err;
  340. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  341. if (err < 0)
  342. return err;
  343. return m88e1121_config_aneg(phydev);
  344. }
  345. static int m88e1510_config_aneg(struct phy_device *phydev)
  346. {
  347. int err;
  348. err = m88e1318_config_aneg(phydev);
  349. if (err < 0)
  350. return err;
  351. return marvell_of_reg_init(phydev);
  352. }
  353. static int m88e1116r_config_init(struct phy_device *phydev)
  354. {
  355. int temp;
  356. int err;
  357. temp = phy_read(phydev, MII_BMCR);
  358. temp |= BMCR_RESET;
  359. err = phy_write(phydev, MII_BMCR, temp);
  360. if (err < 0)
  361. return err;
  362. mdelay(500);
  363. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  364. if (err < 0)
  365. return err;
  366. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  367. temp |= (7 << 12); /* max number of gigabit attempts */
  368. temp |= (1 << 11); /* enable downshift */
  369. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  370. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  371. if (err < 0)
  372. return err;
  373. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  374. if (err < 0)
  375. return err;
  376. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  377. temp |= (1 << 5);
  378. temp |= (1 << 4);
  379. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  380. if (err < 0)
  381. return err;
  382. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  383. if (err < 0)
  384. return err;
  385. temp = phy_read(phydev, MII_BMCR);
  386. temp |= BMCR_RESET;
  387. err = phy_write(phydev, MII_BMCR, temp);
  388. if (err < 0)
  389. return err;
  390. mdelay(500);
  391. return 0;
  392. }
  393. static int m88e3016_config_init(struct phy_device *phydev)
  394. {
  395. int reg;
  396. /* Enable Scrambler and Auto-Crossover */
  397. reg = phy_read(phydev, MII_88E3016_PHY_SPEC_CTRL);
  398. if (reg < 0)
  399. return reg;
  400. reg &= ~MII_88E3016_DISABLE_SCRAMBLER;
  401. reg |= MII_88E3016_AUTO_MDIX_CROSSOVER;
  402. reg = phy_write(phydev, MII_88E3016_PHY_SPEC_CTRL, reg);
  403. if (reg < 0)
  404. return reg;
  405. return 0;
  406. }
  407. static int m88e1111_config_init(struct phy_device *phydev)
  408. {
  409. int err;
  410. int temp;
  411. if (phy_interface_is_rgmii(phydev)) {
  412. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  413. if (temp < 0)
  414. return temp;
  415. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  416. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  417. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  418. temp &= ~MII_M1111_TX_DELAY;
  419. temp |= MII_M1111_RX_DELAY;
  420. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  421. temp &= ~MII_M1111_RX_DELAY;
  422. temp |= MII_M1111_TX_DELAY;
  423. }
  424. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  425. if (err < 0)
  426. return err;
  427. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  428. if (temp < 0)
  429. return temp;
  430. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  431. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  432. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  433. else
  434. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  435. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  436. if (err < 0)
  437. return err;
  438. }
  439. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  440. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  441. if (temp < 0)
  442. return temp;
  443. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  444. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  445. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  446. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  447. if (err < 0)
  448. return err;
  449. /* make sure copper is selected */
  450. err = phy_read(phydev, MII_M1145_PHY_EXT_ADDR_PAGE);
  451. if (err < 0)
  452. return err;
  453. err = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE,
  454. err & (~0xff));
  455. if (err < 0)
  456. return err;
  457. }
  458. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  459. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  460. if (temp < 0)
  461. return temp;
  462. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  463. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  464. if (err < 0)
  465. return err;
  466. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  467. if (temp < 0)
  468. return temp;
  469. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  470. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  471. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  472. if (err < 0)
  473. return err;
  474. /* soft reset */
  475. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  476. if (err < 0)
  477. return err;
  478. do
  479. temp = phy_read(phydev, MII_BMCR);
  480. while (temp & BMCR_RESET);
  481. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  482. if (temp < 0)
  483. return temp;
  484. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  485. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  486. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  487. if (err < 0)
  488. return err;
  489. }
  490. err = marvell_of_reg_init(phydev);
  491. if (err < 0)
  492. return err;
  493. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  494. }
  495. static int m88e1118_config_aneg(struct phy_device *phydev)
  496. {
  497. int err;
  498. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  499. if (err < 0)
  500. return err;
  501. err = phy_write(phydev, MII_M1011_PHY_SCR,
  502. MII_M1011_PHY_SCR_AUTO_CROSS);
  503. if (err < 0)
  504. return err;
  505. err = genphy_config_aneg(phydev);
  506. return 0;
  507. }
  508. static int m88e1118_config_init(struct phy_device *phydev)
  509. {
  510. int err;
  511. /* Change address */
  512. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  513. if (err < 0)
  514. return err;
  515. /* Enable 1000 Mbit */
  516. err = phy_write(phydev, 0x15, 0x1070);
  517. if (err < 0)
  518. return err;
  519. /* Change address */
  520. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  521. if (err < 0)
  522. return err;
  523. /* Adjust LED Control */
  524. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  525. err = phy_write(phydev, 0x10, 0x1100);
  526. else
  527. err = phy_write(phydev, 0x10, 0x021e);
  528. if (err < 0)
  529. return err;
  530. err = marvell_of_reg_init(phydev);
  531. if (err < 0)
  532. return err;
  533. /* Reset address */
  534. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  535. if (err < 0)
  536. return err;
  537. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  538. }
  539. static int m88e1149_config_init(struct phy_device *phydev)
  540. {
  541. int err;
  542. /* Change address */
  543. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  544. if (err < 0)
  545. return err;
  546. /* Enable 1000 Mbit */
  547. err = phy_write(phydev, 0x15, 0x1048);
  548. if (err < 0)
  549. return err;
  550. err = marvell_of_reg_init(phydev);
  551. if (err < 0)
  552. return err;
  553. /* Reset address */
  554. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  555. if (err < 0)
  556. return err;
  557. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  558. }
  559. static int m88e1145_config_init(struct phy_device *phydev)
  560. {
  561. int err;
  562. int temp;
  563. /* Take care of errata E0 & E1 */
  564. err = phy_write(phydev, 0x1d, 0x001b);
  565. if (err < 0)
  566. return err;
  567. err = phy_write(phydev, 0x1e, 0x418f);
  568. if (err < 0)
  569. return err;
  570. err = phy_write(phydev, 0x1d, 0x0016);
  571. if (err < 0)
  572. return err;
  573. err = phy_write(phydev, 0x1e, 0xa2da);
  574. if (err < 0)
  575. return err;
  576. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  577. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  578. if (temp < 0)
  579. return temp;
  580. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  581. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  582. if (err < 0)
  583. return err;
  584. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  585. err = phy_write(phydev, 0x1d, 0x0012);
  586. if (err < 0)
  587. return err;
  588. temp = phy_read(phydev, 0x1e);
  589. if (temp < 0)
  590. return temp;
  591. temp &= 0xf03f;
  592. temp |= 2 << 9; /* 36 ohm */
  593. temp |= 2 << 6; /* 39 ohm */
  594. err = phy_write(phydev, 0x1e, temp);
  595. if (err < 0)
  596. return err;
  597. err = phy_write(phydev, 0x1d, 0x3);
  598. if (err < 0)
  599. return err;
  600. err = phy_write(phydev, 0x1e, 0x8000);
  601. if (err < 0)
  602. return err;
  603. }
  604. }
  605. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  606. temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  607. if (temp < 0)
  608. return temp;
  609. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  610. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  611. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  612. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  613. if (err < 0)
  614. return err;
  615. }
  616. err = marvell_of_reg_init(phydev);
  617. if (err < 0)
  618. return err;
  619. return 0;
  620. }
  621. /* marvell_read_status
  622. *
  623. * Generic status code does not detect Fiber correctly!
  624. * Description:
  625. * Check the link, then figure out the current state
  626. * by comparing what we advertise with what the link partner
  627. * advertises. Start by checking the gigabit possibilities,
  628. * then move on to 10/100.
  629. */
  630. static int marvell_read_status(struct phy_device *phydev)
  631. {
  632. int adv;
  633. int err;
  634. int lpa;
  635. int lpagb;
  636. int status = 0;
  637. /* Update the link, but return if there
  638. * was an error */
  639. err = genphy_update_link(phydev);
  640. if (err)
  641. return err;
  642. if (AUTONEG_ENABLE == phydev->autoneg) {
  643. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  644. if (status < 0)
  645. return status;
  646. lpa = phy_read(phydev, MII_LPA);
  647. if (lpa < 0)
  648. return lpa;
  649. lpagb = phy_read(phydev, MII_STAT1000);
  650. if (lpagb < 0)
  651. return lpagb;
  652. adv = phy_read(phydev, MII_ADVERTISE);
  653. if (adv < 0)
  654. return adv;
  655. phydev->lp_advertising = mii_stat1000_to_ethtool_lpa_t(lpagb) |
  656. mii_lpa_to_ethtool_lpa_t(lpa);
  657. lpa &= adv;
  658. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  659. phydev->duplex = DUPLEX_FULL;
  660. else
  661. phydev->duplex = DUPLEX_HALF;
  662. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  663. phydev->pause = phydev->asym_pause = 0;
  664. switch (status) {
  665. case MII_M1011_PHY_STATUS_1000:
  666. phydev->speed = SPEED_1000;
  667. break;
  668. case MII_M1011_PHY_STATUS_100:
  669. phydev->speed = SPEED_100;
  670. break;
  671. default:
  672. phydev->speed = SPEED_10;
  673. break;
  674. }
  675. if (phydev->duplex == DUPLEX_FULL) {
  676. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  677. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  678. }
  679. } else {
  680. int bmcr = phy_read(phydev, MII_BMCR);
  681. if (bmcr < 0)
  682. return bmcr;
  683. if (bmcr & BMCR_FULLDPLX)
  684. phydev->duplex = DUPLEX_FULL;
  685. else
  686. phydev->duplex = DUPLEX_HALF;
  687. if (bmcr & BMCR_SPEED1000)
  688. phydev->speed = SPEED_1000;
  689. else if (bmcr & BMCR_SPEED100)
  690. phydev->speed = SPEED_100;
  691. else
  692. phydev->speed = SPEED_10;
  693. phydev->pause = phydev->asym_pause = 0;
  694. phydev->lp_advertising = 0;
  695. }
  696. return 0;
  697. }
  698. static int marvell_aneg_done(struct phy_device *phydev)
  699. {
  700. int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
  701. return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
  702. }
  703. static int m88e1121_did_interrupt(struct phy_device *phydev)
  704. {
  705. int imask;
  706. imask = phy_read(phydev, MII_M1011_IEVENT);
  707. if (imask & MII_M1011_IMASK_INIT)
  708. return 1;
  709. return 0;
  710. }
  711. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  712. {
  713. wol->supported = WAKE_MAGIC;
  714. wol->wolopts = 0;
  715. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  716. MII_88E1318S_PHY_WOL_PAGE) < 0)
  717. return;
  718. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  719. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  720. wol->wolopts |= WAKE_MAGIC;
  721. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  722. return;
  723. }
  724. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  725. {
  726. int err, oldpage, temp;
  727. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  728. if (wol->wolopts & WAKE_MAGIC) {
  729. /* Explicitly switch to page 0x00, just to be sure */
  730. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  731. if (err < 0)
  732. return err;
  733. /* Enable the WOL interrupt */
  734. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  735. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  736. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  737. if (err < 0)
  738. return err;
  739. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  740. MII_88E1318S_PHY_LED_PAGE);
  741. if (err < 0)
  742. return err;
  743. /* Setup LED[2] as interrupt pin (active low) */
  744. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  745. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  746. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  747. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  748. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  749. if (err < 0)
  750. return err;
  751. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  752. MII_88E1318S_PHY_WOL_PAGE);
  753. if (err < 0)
  754. return err;
  755. /* Store the device address for the magic packet */
  756. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  757. ((phydev->attached_dev->dev_addr[5] << 8) |
  758. phydev->attached_dev->dev_addr[4]));
  759. if (err < 0)
  760. return err;
  761. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  762. ((phydev->attached_dev->dev_addr[3] << 8) |
  763. phydev->attached_dev->dev_addr[2]));
  764. if (err < 0)
  765. return err;
  766. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  767. ((phydev->attached_dev->dev_addr[1] << 8) |
  768. phydev->attached_dev->dev_addr[0]));
  769. if (err < 0)
  770. return err;
  771. /* Clear WOL status and enable magic packet matching */
  772. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  773. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  774. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  775. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  776. if (err < 0)
  777. return err;
  778. } else {
  779. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  780. MII_88E1318S_PHY_WOL_PAGE);
  781. if (err < 0)
  782. return err;
  783. /* Clear WOL status and disable magic packet matching */
  784. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  785. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  786. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  787. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  788. if (err < 0)
  789. return err;
  790. }
  791. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  792. if (err < 0)
  793. return err;
  794. return 0;
  795. }
  796. static struct phy_driver marvell_drivers[] = {
  797. {
  798. .phy_id = MARVELL_PHY_ID_88E1101,
  799. .phy_id_mask = MARVELL_PHY_ID_MASK,
  800. .name = "Marvell 88E1101",
  801. .features = PHY_GBIT_FEATURES,
  802. .flags = PHY_HAS_INTERRUPT,
  803. .config_aneg = &marvell_config_aneg,
  804. .read_status = &genphy_read_status,
  805. .ack_interrupt = &marvell_ack_interrupt,
  806. .config_intr = &marvell_config_intr,
  807. .resume = &genphy_resume,
  808. .suspend = &genphy_suspend,
  809. .driver = { .owner = THIS_MODULE },
  810. },
  811. {
  812. .phy_id = MARVELL_PHY_ID_88E1112,
  813. .phy_id_mask = MARVELL_PHY_ID_MASK,
  814. .name = "Marvell 88E1112",
  815. .features = PHY_GBIT_FEATURES,
  816. .flags = PHY_HAS_INTERRUPT,
  817. .config_init = &m88e1111_config_init,
  818. .config_aneg = &marvell_config_aneg,
  819. .read_status = &genphy_read_status,
  820. .ack_interrupt = &marvell_ack_interrupt,
  821. .config_intr = &marvell_config_intr,
  822. .resume = &genphy_resume,
  823. .suspend = &genphy_suspend,
  824. .driver = { .owner = THIS_MODULE },
  825. },
  826. {
  827. .phy_id = MARVELL_PHY_ID_88E1111,
  828. .phy_id_mask = MARVELL_PHY_ID_MASK,
  829. .name = "Marvell 88E1111",
  830. .features = PHY_GBIT_FEATURES,
  831. .flags = PHY_HAS_INTERRUPT,
  832. .config_init = &m88e1111_config_init,
  833. .config_aneg = &marvell_config_aneg,
  834. .read_status = &marvell_read_status,
  835. .ack_interrupt = &marvell_ack_interrupt,
  836. .config_intr = &marvell_config_intr,
  837. .resume = &genphy_resume,
  838. .suspend = &genphy_suspend,
  839. .driver = { .owner = THIS_MODULE },
  840. },
  841. {
  842. .phy_id = MARVELL_PHY_ID_88E1118,
  843. .phy_id_mask = MARVELL_PHY_ID_MASK,
  844. .name = "Marvell 88E1118",
  845. .features = PHY_GBIT_FEATURES,
  846. .flags = PHY_HAS_INTERRUPT,
  847. .config_init = &m88e1118_config_init,
  848. .config_aneg = &m88e1118_config_aneg,
  849. .read_status = &genphy_read_status,
  850. .ack_interrupt = &marvell_ack_interrupt,
  851. .config_intr = &marvell_config_intr,
  852. .resume = &genphy_resume,
  853. .suspend = &genphy_suspend,
  854. .driver = {.owner = THIS_MODULE,},
  855. },
  856. {
  857. .phy_id = MARVELL_PHY_ID_88E1121R,
  858. .phy_id_mask = MARVELL_PHY_ID_MASK,
  859. .name = "Marvell 88E1121R",
  860. .features = PHY_GBIT_FEATURES,
  861. .flags = PHY_HAS_INTERRUPT,
  862. .config_aneg = &m88e1121_config_aneg,
  863. .read_status = &marvell_read_status,
  864. .ack_interrupt = &marvell_ack_interrupt,
  865. .config_intr = &marvell_config_intr,
  866. .did_interrupt = &m88e1121_did_interrupt,
  867. .resume = &genphy_resume,
  868. .suspend = &genphy_suspend,
  869. .driver = { .owner = THIS_MODULE },
  870. },
  871. {
  872. .phy_id = MARVELL_PHY_ID_88E1318S,
  873. .phy_id_mask = MARVELL_PHY_ID_MASK,
  874. .name = "Marvell 88E1318S",
  875. .features = PHY_GBIT_FEATURES,
  876. .flags = PHY_HAS_INTERRUPT,
  877. .config_aneg = &m88e1318_config_aneg,
  878. .read_status = &marvell_read_status,
  879. .ack_interrupt = &marvell_ack_interrupt,
  880. .config_intr = &marvell_config_intr,
  881. .did_interrupt = &m88e1121_did_interrupt,
  882. .get_wol = &m88e1318_get_wol,
  883. .set_wol = &m88e1318_set_wol,
  884. .resume = &genphy_resume,
  885. .suspend = &genphy_suspend,
  886. .driver = { .owner = THIS_MODULE },
  887. },
  888. {
  889. .phy_id = MARVELL_PHY_ID_88E1145,
  890. .phy_id_mask = MARVELL_PHY_ID_MASK,
  891. .name = "Marvell 88E1145",
  892. .features = PHY_GBIT_FEATURES,
  893. .flags = PHY_HAS_INTERRUPT,
  894. .config_init = &m88e1145_config_init,
  895. .config_aneg = &marvell_config_aneg,
  896. .read_status = &genphy_read_status,
  897. .ack_interrupt = &marvell_ack_interrupt,
  898. .config_intr = &marvell_config_intr,
  899. .resume = &genphy_resume,
  900. .suspend = &genphy_suspend,
  901. .driver = { .owner = THIS_MODULE },
  902. },
  903. {
  904. .phy_id = MARVELL_PHY_ID_88E1149R,
  905. .phy_id_mask = MARVELL_PHY_ID_MASK,
  906. .name = "Marvell 88E1149R",
  907. .features = PHY_GBIT_FEATURES,
  908. .flags = PHY_HAS_INTERRUPT,
  909. .config_init = &m88e1149_config_init,
  910. .config_aneg = &m88e1118_config_aneg,
  911. .read_status = &genphy_read_status,
  912. .ack_interrupt = &marvell_ack_interrupt,
  913. .config_intr = &marvell_config_intr,
  914. .resume = &genphy_resume,
  915. .suspend = &genphy_suspend,
  916. .driver = { .owner = THIS_MODULE },
  917. },
  918. {
  919. .phy_id = MARVELL_PHY_ID_88E1240,
  920. .phy_id_mask = MARVELL_PHY_ID_MASK,
  921. .name = "Marvell 88E1240",
  922. .features = PHY_GBIT_FEATURES,
  923. .flags = PHY_HAS_INTERRUPT,
  924. .config_init = &m88e1111_config_init,
  925. .config_aneg = &marvell_config_aneg,
  926. .read_status = &genphy_read_status,
  927. .ack_interrupt = &marvell_ack_interrupt,
  928. .config_intr = &marvell_config_intr,
  929. .resume = &genphy_resume,
  930. .suspend = &genphy_suspend,
  931. .driver = { .owner = THIS_MODULE },
  932. },
  933. {
  934. .phy_id = MARVELL_PHY_ID_88E1116R,
  935. .phy_id_mask = MARVELL_PHY_ID_MASK,
  936. .name = "Marvell 88E1116R",
  937. .features = PHY_GBIT_FEATURES,
  938. .flags = PHY_HAS_INTERRUPT,
  939. .config_init = &m88e1116r_config_init,
  940. .config_aneg = &genphy_config_aneg,
  941. .read_status = &genphy_read_status,
  942. .ack_interrupt = &marvell_ack_interrupt,
  943. .config_intr = &marvell_config_intr,
  944. .resume = &genphy_resume,
  945. .suspend = &genphy_suspend,
  946. .driver = { .owner = THIS_MODULE },
  947. },
  948. {
  949. .phy_id = MARVELL_PHY_ID_88E1510,
  950. .phy_id_mask = MARVELL_PHY_ID_MASK,
  951. .name = "Marvell 88E1510",
  952. .features = PHY_GBIT_FEATURES,
  953. .flags = PHY_HAS_INTERRUPT,
  954. .config_aneg = &m88e1510_config_aneg,
  955. .read_status = &marvell_read_status,
  956. .ack_interrupt = &marvell_ack_interrupt,
  957. .config_intr = &marvell_config_intr,
  958. .did_interrupt = &m88e1121_did_interrupt,
  959. .resume = &genphy_resume,
  960. .suspend = &genphy_suspend,
  961. .driver = { .owner = THIS_MODULE },
  962. },
  963. {
  964. .phy_id = MARVELL_PHY_ID_88E1540,
  965. .phy_id_mask = MARVELL_PHY_ID_MASK,
  966. .name = "Marvell 88E1540",
  967. .features = PHY_GBIT_FEATURES,
  968. .flags = PHY_HAS_INTERRUPT,
  969. .config_aneg = &m88e1510_config_aneg,
  970. .read_status = &marvell_read_status,
  971. .ack_interrupt = &marvell_ack_interrupt,
  972. .config_intr = &marvell_config_intr,
  973. .did_interrupt = &m88e1121_did_interrupt,
  974. .resume = &genphy_resume,
  975. .suspend = &genphy_suspend,
  976. .driver = { .owner = THIS_MODULE },
  977. },
  978. {
  979. .phy_id = MARVELL_PHY_ID_88E3016,
  980. .phy_id_mask = MARVELL_PHY_ID_MASK,
  981. .name = "Marvell 88E3016",
  982. .features = PHY_BASIC_FEATURES,
  983. .flags = PHY_HAS_INTERRUPT,
  984. .config_aneg = &genphy_config_aneg,
  985. .config_init = &m88e3016_config_init,
  986. .aneg_done = &marvell_aneg_done,
  987. .read_status = &marvell_read_status,
  988. .ack_interrupt = &marvell_ack_interrupt,
  989. .config_intr = &marvell_config_intr,
  990. .did_interrupt = &m88e1121_did_interrupt,
  991. .resume = &genphy_resume,
  992. .suspend = &genphy_suspend,
  993. .driver = { .owner = THIS_MODULE },
  994. },
  995. };
  996. module_phy_driver(marvell_drivers);
  997. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  998. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  999. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  1000. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  1001. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  1002. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  1003. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  1004. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  1005. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  1006. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  1007. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  1008. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  1009. { MARVELL_PHY_ID_88E1540, MARVELL_PHY_ID_MASK },
  1010. { MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
  1011. { }
  1012. };
  1013. MODULE_DEVICE_TABLE(mdio, marvell_tbl);