virtgpu_ioctl.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * Copyright (C) 2015 Red Hat, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Authors:
  6. * Dave Airlie
  7. * Alon Levy
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in
  17. * all copies or substantial portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  25. * OTHER DEALINGS IN THE SOFTWARE.
  26. */
  27. #include <drm/drmP.h>
  28. #include "virtgpu_drv.h"
  29. #include <drm/virtgpu_drm.h>
  30. #include "ttm/ttm_execbuf_util.h"
  31. static void convert_to_hw_box(struct virtio_gpu_box *dst,
  32. const struct drm_virtgpu_3d_box *src)
  33. {
  34. dst->x = cpu_to_le32(src->x);
  35. dst->y = cpu_to_le32(src->y);
  36. dst->z = cpu_to_le32(src->z);
  37. dst->w = cpu_to_le32(src->w);
  38. dst->h = cpu_to_le32(src->h);
  39. dst->d = cpu_to_le32(src->d);
  40. }
  41. static int virtio_gpu_map_ioctl(struct drm_device *dev, void *data,
  42. struct drm_file *file_priv)
  43. {
  44. struct virtio_gpu_device *vgdev = dev->dev_private;
  45. struct drm_virtgpu_map *virtio_gpu_map = data;
  46. return virtio_gpu_mode_dumb_mmap(file_priv, vgdev->ddev,
  47. virtio_gpu_map->handle,
  48. &virtio_gpu_map->offset);
  49. }
  50. static int virtio_gpu_object_list_validate(struct ww_acquire_ctx *ticket,
  51. struct list_head *head)
  52. {
  53. struct ttm_validate_buffer *buf;
  54. struct ttm_buffer_object *bo;
  55. struct virtio_gpu_object *qobj;
  56. int ret;
  57. ret = ttm_eu_reserve_buffers(ticket, head, true, NULL);
  58. if (ret != 0)
  59. return ret;
  60. list_for_each_entry(buf, head, head) {
  61. bo = buf->bo;
  62. qobj = container_of(bo, struct virtio_gpu_object, tbo);
  63. ret = ttm_bo_validate(bo, &qobj->placement, false, false);
  64. if (ret) {
  65. ttm_eu_backoff_reservation(ticket, head);
  66. return ret;
  67. }
  68. }
  69. return 0;
  70. }
  71. static void virtio_gpu_unref_list(struct list_head *head)
  72. {
  73. struct ttm_validate_buffer *buf;
  74. struct ttm_buffer_object *bo;
  75. struct virtio_gpu_object *qobj;
  76. list_for_each_entry(buf, head, head) {
  77. bo = buf->bo;
  78. qobj = container_of(bo, struct virtio_gpu_object, tbo);
  79. drm_gem_object_unreference_unlocked(&qobj->gem_base);
  80. }
  81. }
  82. /*
  83. * Usage of execbuffer:
  84. * Relocations need to take into account the full VIRTIO_GPUDrawable size.
  85. * However, the command as passed from user space must *not* contain the initial
  86. * VIRTIO_GPUReleaseInfo struct (first XXX bytes)
  87. */
  88. static int virtio_gpu_execbuffer_ioctl(struct drm_device *dev, void *data,
  89. struct drm_file *drm_file)
  90. {
  91. struct drm_virtgpu_execbuffer *exbuf = data;
  92. struct virtio_gpu_device *vgdev = dev->dev_private;
  93. struct virtio_gpu_fpriv *vfpriv = drm_file->driver_priv;
  94. struct drm_gem_object *gobj;
  95. struct virtio_gpu_fence *fence;
  96. struct virtio_gpu_object *qobj;
  97. int ret;
  98. uint32_t *bo_handles = NULL;
  99. void __user *user_bo_handles = NULL;
  100. struct list_head validate_list;
  101. struct ttm_validate_buffer *buflist = NULL;
  102. int i;
  103. struct ww_acquire_ctx ticket;
  104. void *buf;
  105. if (vgdev->has_virgl_3d == false)
  106. return -ENOSYS;
  107. INIT_LIST_HEAD(&validate_list);
  108. if (exbuf->num_bo_handles) {
  109. bo_handles = drm_malloc_ab(exbuf->num_bo_handles,
  110. sizeof(uint32_t));
  111. buflist = drm_calloc_large(exbuf->num_bo_handles,
  112. sizeof(struct ttm_validate_buffer));
  113. if (!bo_handles || !buflist) {
  114. drm_free_large(bo_handles);
  115. drm_free_large(buflist);
  116. return -ENOMEM;
  117. }
  118. user_bo_handles = (void __user *)(uintptr_t)exbuf->bo_handles;
  119. if (copy_from_user(bo_handles, user_bo_handles,
  120. exbuf->num_bo_handles * sizeof(uint32_t))) {
  121. ret = -EFAULT;
  122. drm_free_large(bo_handles);
  123. drm_free_large(buflist);
  124. return ret;
  125. }
  126. for (i = 0; i < exbuf->num_bo_handles; i++) {
  127. gobj = drm_gem_object_lookup(drm_file, bo_handles[i]);
  128. if (!gobj) {
  129. drm_free_large(bo_handles);
  130. drm_free_large(buflist);
  131. return -ENOENT;
  132. }
  133. qobj = gem_to_virtio_gpu_obj(gobj);
  134. buflist[i].bo = &qobj->tbo;
  135. list_add(&buflist[i].head, &validate_list);
  136. }
  137. drm_free_large(bo_handles);
  138. }
  139. ret = virtio_gpu_object_list_validate(&ticket, &validate_list);
  140. if (ret)
  141. goto out_free;
  142. buf = memdup_user((void __user *)(uintptr_t)exbuf->command,
  143. exbuf->size);
  144. if (IS_ERR(buf)) {
  145. ret = PTR_ERR(buf);
  146. goto out_unresv;
  147. }
  148. virtio_gpu_cmd_submit(vgdev, buf, exbuf->size,
  149. vfpriv->ctx_id, &fence);
  150. ttm_eu_fence_buffer_objects(&ticket, &validate_list, &fence->f);
  151. /* fence the command bo */
  152. virtio_gpu_unref_list(&validate_list);
  153. drm_free_large(buflist);
  154. dma_fence_put(&fence->f);
  155. return 0;
  156. out_unresv:
  157. ttm_eu_backoff_reservation(&ticket, &validate_list);
  158. out_free:
  159. virtio_gpu_unref_list(&validate_list);
  160. drm_free_large(buflist);
  161. return ret;
  162. }
  163. static int virtio_gpu_getparam_ioctl(struct drm_device *dev, void *data,
  164. struct drm_file *file_priv)
  165. {
  166. struct virtio_gpu_device *vgdev = dev->dev_private;
  167. struct drm_virtgpu_getparam *param = data;
  168. int value;
  169. switch (param->param) {
  170. case VIRTGPU_PARAM_3D_FEATURES:
  171. value = vgdev->has_virgl_3d == true ? 1 : 0;
  172. break;
  173. default:
  174. return -EINVAL;
  175. }
  176. if (copy_to_user((void __user *)(unsigned long)param->value,
  177. &value, sizeof(int))) {
  178. return -EFAULT;
  179. }
  180. return 0;
  181. }
  182. static int virtio_gpu_resource_create_ioctl(struct drm_device *dev, void *data,
  183. struct drm_file *file_priv)
  184. {
  185. struct virtio_gpu_device *vgdev = dev->dev_private;
  186. struct drm_virtgpu_resource_create *rc = data;
  187. int ret;
  188. uint32_t res_id;
  189. struct virtio_gpu_object *qobj;
  190. struct drm_gem_object *obj;
  191. uint32_t handle = 0;
  192. uint32_t size;
  193. struct list_head validate_list;
  194. struct ttm_validate_buffer mainbuf;
  195. struct virtio_gpu_fence *fence = NULL;
  196. struct ww_acquire_ctx ticket;
  197. struct virtio_gpu_resource_create_3d rc_3d;
  198. if (vgdev->has_virgl_3d == false) {
  199. if (rc->depth > 1)
  200. return -EINVAL;
  201. if (rc->nr_samples > 1)
  202. return -EINVAL;
  203. if (rc->last_level > 1)
  204. return -EINVAL;
  205. if (rc->target != 2)
  206. return -EINVAL;
  207. if (rc->array_size > 1)
  208. return -EINVAL;
  209. }
  210. INIT_LIST_HEAD(&validate_list);
  211. memset(&mainbuf, 0, sizeof(struct ttm_validate_buffer));
  212. virtio_gpu_resource_id_get(vgdev, &res_id);
  213. size = rc->size;
  214. /* allocate a single page size object */
  215. if (size == 0)
  216. size = PAGE_SIZE;
  217. qobj = virtio_gpu_alloc_object(dev, size, false, false);
  218. if (IS_ERR(qobj)) {
  219. ret = PTR_ERR(qobj);
  220. goto fail_id;
  221. }
  222. obj = &qobj->gem_base;
  223. if (!vgdev->has_virgl_3d) {
  224. virtio_gpu_cmd_create_resource(vgdev, res_id, rc->format,
  225. rc->width, rc->height);
  226. ret = virtio_gpu_object_attach(vgdev, qobj, res_id, NULL);
  227. } else {
  228. /* use a gem reference since unref list undoes them */
  229. drm_gem_object_reference(&qobj->gem_base);
  230. mainbuf.bo = &qobj->tbo;
  231. list_add(&mainbuf.head, &validate_list);
  232. ret = virtio_gpu_object_list_validate(&ticket, &validate_list);
  233. if (ret) {
  234. DRM_DEBUG("failed to validate\n");
  235. goto fail_unref;
  236. }
  237. rc_3d.resource_id = cpu_to_le32(res_id);
  238. rc_3d.target = cpu_to_le32(rc->target);
  239. rc_3d.format = cpu_to_le32(rc->format);
  240. rc_3d.bind = cpu_to_le32(rc->bind);
  241. rc_3d.width = cpu_to_le32(rc->width);
  242. rc_3d.height = cpu_to_le32(rc->height);
  243. rc_3d.depth = cpu_to_le32(rc->depth);
  244. rc_3d.array_size = cpu_to_le32(rc->array_size);
  245. rc_3d.last_level = cpu_to_le32(rc->last_level);
  246. rc_3d.nr_samples = cpu_to_le32(rc->nr_samples);
  247. rc_3d.flags = cpu_to_le32(rc->flags);
  248. virtio_gpu_cmd_resource_create_3d(vgdev, &rc_3d, NULL);
  249. ret = virtio_gpu_object_attach(vgdev, qobj, res_id, &fence);
  250. if (ret) {
  251. ttm_eu_backoff_reservation(&ticket, &validate_list);
  252. goto fail_unref;
  253. }
  254. ttm_eu_fence_buffer_objects(&ticket, &validate_list, &fence->f);
  255. }
  256. qobj->hw_res_handle = res_id;
  257. ret = drm_gem_handle_create(file_priv, obj, &handle);
  258. if (ret) {
  259. drm_gem_object_release(obj);
  260. if (vgdev->has_virgl_3d) {
  261. virtio_gpu_unref_list(&validate_list);
  262. dma_fence_put(&fence->f);
  263. }
  264. return ret;
  265. }
  266. drm_gem_object_unreference_unlocked(obj);
  267. rc->res_handle = res_id; /* similiar to a VM address */
  268. rc->bo_handle = handle;
  269. if (vgdev->has_virgl_3d) {
  270. virtio_gpu_unref_list(&validate_list);
  271. dma_fence_put(&fence->f);
  272. }
  273. return 0;
  274. fail_unref:
  275. if (vgdev->has_virgl_3d) {
  276. virtio_gpu_unref_list(&validate_list);
  277. dma_fence_put(&fence->f);
  278. }
  279. //fail_obj:
  280. // drm_gem_object_handle_unreference_unlocked(obj);
  281. fail_id:
  282. virtio_gpu_resource_id_put(vgdev, res_id);
  283. return ret;
  284. }
  285. static int virtio_gpu_resource_info_ioctl(struct drm_device *dev, void *data,
  286. struct drm_file *file_priv)
  287. {
  288. struct drm_virtgpu_resource_info *ri = data;
  289. struct drm_gem_object *gobj = NULL;
  290. struct virtio_gpu_object *qobj = NULL;
  291. gobj = drm_gem_object_lookup(file_priv, ri->bo_handle);
  292. if (gobj == NULL)
  293. return -ENOENT;
  294. qobj = gem_to_virtio_gpu_obj(gobj);
  295. ri->size = qobj->gem_base.size;
  296. ri->res_handle = qobj->hw_res_handle;
  297. drm_gem_object_unreference_unlocked(gobj);
  298. return 0;
  299. }
  300. static int virtio_gpu_transfer_from_host_ioctl(struct drm_device *dev,
  301. void *data,
  302. struct drm_file *file)
  303. {
  304. struct virtio_gpu_device *vgdev = dev->dev_private;
  305. struct virtio_gpu_fpriv *vfpriv = file->driver_priv;
  306. struct drm_virtgpu_3d_transfer_from_host *args = data;
  307. struct drm_gem_object *gobj = NULL;
  308. struct virtio_gpu_object *qobj = NULL;
  309. struct virtio_gpu_fence *fence;
  310. int ret;
  311. u32 offset = args->offset;
  312. struct virtio_gpu_box box;
  313. if (vgdev->has_virgl_3d == false)
  314. return -ENOSYS;
  315. gobj = drm_gem_object_lookup(file, args->bo_handle);
  316. if (gobj == NULL)
  317. return -ENOENT;
  318. qobj = gem_to_virtio_gpu_obj(gobj);
  319. ret = virtio_gpu_object_reserve(qobj, false);
  320. if (ret)
  321. goto out;
  322. ret = ttm_bo_validate(&qobj->tbo, &qobj->placement,
  323. true, false);
  324. if (unlikely(ret))
  325. goto out_unres;
  326. convert_to_hw_box(&box, &args->box);
  327. virtio_gpu_cmd_transfer_from_host_3d
  328. (vgdev, qobj->hw_res_handle,
  329. vfpriv->ctx_id, offset, args->level,
  330. &box, &fence);
  331. reservation_object_add_excl_fence(qobj->tbo.resv,
  332. &fence->f);
  333. dma_fence_put(&fence->f);
  334. out_unres:
  335. virtio_gpu_object_unreserve(qobj);
  336. out:
  337. drm_gem_object_unreference_unlocked(gobj);
  338. return ret;
  339. }
  340. static int virtio_gpu_transfer_to_host_ioctl(struct drm_device *dev, void *data,
  341. struct drm_file *file)
  342. {
  343. struct virtio_gpu_device *vgdev = dev->dev_private;
  344. struct virtio_gpu_fpriv *vfpriv = file->driver_priv;
  345. struct drm_virtgpu_3d_transfer_to_host *args = data;
  346. struct drm_gem_object *gobj = NULL;
  347. struct virtio_gpu_object *qobj = NULL;
  348. struct virtio_gpu_fence *fence;
  349. struct virtio_gpu_box box;
  350. int ret;
  351. u32 offset = args->offset;
  352. gobj = drm_gem_object_lookup(file, args->bo_handle);
  353. if (gobj == NULL)
  354. return -ENOENT;
  355. qobj = gem_to_virtio_gpu_obj(gobj);
  356. ret = virtio_gpu_object_reserve(qobj, false);
  357. if (ret)
  358. goto out;
  359. ret = ttm_bo_validate(&qobj->tbo, &qobj->placement,
  360. true, false);
  361. if (unlikely(ret))
  362. goto out_unres;
  363. convert_to_hw_box(&box, &args->box);
  364. if (!vgdev->has_virgl_3d) {
  365. virtio_gpu_cmd_transfer_to_host_2d
  366. (vgdev, qobj->hw_res_handle, offset,
  367. box.w, box.h, box.x, box.y, NULL);
  368. } else {
  369. virtio_gpu_cmd_transfer_to_host_3d
  370. (vgdev, qobj->hw_res_handle,
  371. vfpriv ? vfpriv->ctx_id : 0, offset,
  372. args->level, &box, &fence);
  373. reservation_object_add_excl_fence(qobj->tbo.resv,
  374. &fence->f);
  375. dma_fence_put(&fence->f);
  376. }
  377. out_unres:
  378. virtio_gpu_object_unreserve(qobj);
  379. out:
  380. drm_gem_object_unreference_unlocked(gobj);
  381. return ret;
  382. }
  383. static int virtio_gpu_wait_ioctl(struct drm_device *dev, void *data,
  384. struct drm_file *file)
  385. {
  386. struct drm_virtgpu_3d_wait *args = data;
  387. struct drm_gem_object *gobj = NULL;
  388. struct virtio_gpu_object *qobj = NULL;
  389. int ret;
  390. bool nowait = false;
  391. gobj = drm_gem_object_lookup(file, args->handle);
  392. if (gobj == NULL)
  393. return -ENOENT;
  394. qobj = gem_to_virtio_gpu_obj(gobj);
  395. if (args->flags & VIRTGPU_WAIT_NOWAIT)
  396. nowait = true;
  397. ret = virtio_gpu_object_wait(qobj, nowait);
  398. drm_gem_object_unreference_unlocked(gobj);
  399. return ret;
  400. }
  401. static int virtio_gpu_get_caps_ioctl(struct drm_device *dev,
  402. void *data, struct drm_file *file)
  403. {
  404. struct virtio_gpu_device *vgdev = dev->dev_private;
  405. struct drm_virtgpu_get_caps *args = data;
  406. int size;
  407. int i;
  408. int found_valid = -1;
  409. int ret;
  410. struct virtio_gpu_drv_cap_cache *cache_ent;
  411. void *ptr;
  412. if (vgdev->num_capsets == 0)
  413. return -ENOSYS;
  414. spin_lock(&vgdev->display_info_lock);
  415. for (i = 0; i < vgdev->num_capsets; i++) {
  416. if (vgdev->capsets[i].id == args->cap_set_id) {
  417. if (vgdev->capsets[i].max_version >= args->cap_set_ver) {
  418. found_valid = i;
  419. break;
  420. }
  421. }
  422. }
  423. if (found_valid == -1) {
  424. spin_unlock(&vgdev->display_info_lock);
  425. return -EINVAL;
  426. }
  427. size = vgdev->capsets[found_valid].max_size;
  428. if (args->size > size) {
  429. spin_unlock(&vgdev->display_info_lock);
  430. return -EINVAL;
  431. }
  432. list_for_each_entry(cache_ent, &vgdev->cap_cache, head) {
  433. if (cache_ent->id == args->cap_set_id &&
  434. cache_ent->version == args->cap_set_ver) {
  435. ptr = cache_ent->caps_cache;
  436. spin_unlock(&vgdev->display_info_lock);
  437. goto copy_exit;
  438. }
  439. }
  440. spin_unlock(&vgdev->display_info_lock);
  441. /* not in cache - need to talk to hw */
  442. virtio_gpu_cmd_get_capset(vgdev, found_valid, args->cap_set_ver,
  443. &cache_ent);
  444. ret = wait_event_timeout(vgdev->resp_wq,
  445. atomic_read(&cache_ent->is_valid), 5 * HZ);
  446. ptr = cache_ent->caps_cache;
  447. copy_exit:
  448. if (copy_to_user((void __user *)(unsigned long)args->addr, ptr, size))
  449. return -EFAULT;
  450. return 0;
  451. }
  452. struct drm_ioctl_desc virtio_gpu_ioctls[DRM_VIRTIO_NUM_IOCTLS] = {
  453. DRM_IOCTL_DEF_DRV(VIRTGPU_MAP, virtio_gpu_map_ioctl,
  454. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  455. DRM_IOCTL_DEF_DRV(VIRTGPU_EXECBUFFER, virtio_gpu_execbuffer_ioctl,
  456. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  457. DRM_IOCTL_DEF_DRV(VIRTGPU_GETPARAM, virtio_gpu_getparam_ioctl,
  458. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  459. DRM_IOCTL_DEF_DRV(VIRTGPU_RESOURCE_CREATE,
  460. virtio_gpu_resource_create_ioctl,
  461. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  462. DRM_IOCTL_DEF_DRV(VIRTGPU_RESOURCE_INFO, virtio_gpu_resource_info_ioctl,
  463. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  464. /* make transfer async to the main ring? - no sure, can we
  465. thread these in the underlying GL */
  466. DRM_IOCTL_DEF_DRV(VIRTGPU_TRANSFER_FROM_HOST,
  467. virtio_gpu_transfer_from_host_ioctl,
  468. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  469. DRM_IOCTL_DEF_DRV(VIRTGPU_TRANSFER_TO_HOST,
  470. virtio_gpu_transfer_to_host_ioctl,
  471. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  472. DRM_IOCTL_DEF_DRV(VIRTGPU_WAIT, virtio_gpu_wait_ioctl,
  473. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  474. DRM_IOCTL_DEF_DRV(VIRTGPU_GET_CAPS, virtio_gpu_get_caps_ioctl,
  475. DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  476. };