omap-sham.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_address.h>
  34. #include <linux/of_irq.h>
  35. #include <linux/delay.h>
  36. #include <linux/crypto.h>
  37. #include <linux/cryptohash.h>
  38. #include <crypto/scatterwalk.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/sha.h>
  41. #include <crypto/hash.h>
  42. #include <crypto/internal/hash.h>
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  45. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  46. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  47. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  48. #define SHA_REG_CTRL 0x18
  49. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  50. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  51. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  52. #define SHA_REG_CTRL_ALGO (1 << 2)
  53. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  54. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  55. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  56. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  57. #define SHA_REG_MASK_DMA_EN (1 << 3)
  58. #define SHA_REG_MASK_IT_EN (1 << 2)
  59. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  60. #define SHA_REG_AUTOIDLE (1 << 0)
  61. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  62. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  63. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  64. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  65. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  66. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  67. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  68. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  69. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  70. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  74. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  75. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  76. #define SHA_REG_IRQSTATUS 0x118
  77. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  78. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  79. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  80. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  81. #define SHA_REG_IRQENA 0x11C
  82. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  83. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  84. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  85. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  86. #define DEFAULT_TIMEOUT_INTERVAL HZ
  87. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  88. /* mostly device flags */
  89. #define FLAGS_BUSY 0
  90. #define FLAGS_FINAL 1
  91. #define FLAGS_DMA_ACTIVE 2
  92. #define FLAGS_OUTPUT_READY 3
  93. #define FLAGS_INIT 4
  94. #define FLAGS_CPU 5
  95. #define FLAGS_DMA_READY 6
  96. #define FLAGS_AUTO_XOR 7
  97. #define FLAGS_BE32_SHA1 8
  98. #define FLAGS_SGS_COPIED 9
  99. #define FLAGS_SGS_ALLOCED 10
  100. /* context flags */
  101. #define FLAGS_FINUP 16
  102. #define FLAGS_MODE_SHIFT 18
  103. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  104. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  110. #define FLAGS_HMAC 21
  111. #define FLAGS_ERROR 22
  112. #define OP_UPDATE 1
  113. #define OP_FINAL 2
  114. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  115. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  116. #define BUFLEN SHA512_BLOCK_SIZE
  117. #define OMAP_SHA_DMA_THRESHOLD 256
  118. struct omap_sham_dev;
  119. struct omap_sham_reqctx {
  120. struct omap_sham_dev *dd;
  121. unsigned long flags;
  122. unsigned long op;
  123. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  124. size_t digcnt;
  125. size_t bufcnt;
  126. size_t buflen;
  127. /* walk state */
  128. struct scatterlist *sg;
  129. struct scatterlist sgl[2];
  130. int offset; /* offset in current sg */
  131. int sg_len;
  132. unsigned int total; /* total request */
  133. u8 buffer[0] OMAP_ALIGNED;
  134. };
  135. struct omap_sham_hmac_ctx {
  136. struct crypto_shash *shash;
  137. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  138. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  139. };
  140. struct omap_sham_ctx {
  141. struct omap_sham_dev *dd;
  142. unsigned long flags;
  143. /* fallback stuff */
  144. struct crypto_shash *fallback;
  145. struct omap_sham_hmac_ctx base[0];
  146. };
  147. #define OMAP_SHAM_QUEUE_LENGTH 10
  148. struct omap_sham_algs_info {
  149. struct ahash_alg *algs_list;
  150. unsigned int size;
  151. unsigned int registered;
  152. };
  153. struct omap_sham_pdata {
  154. struct omap_sham_algs_info *algs_info;
  155. unsigned int algs_info_size;
  156. unsigned long flags;
  157. int digest_size;
  158. void (*copy_hash)(struct ahash_request *req, int out);
  159. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  160. int final, int dma);
  161. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  162. int (*poll_irq)(struct omap_sham_dev *dd);
  163. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  164. u32 odigest_ofs;
  165. u32 idigest_ofs;
  166. u32 din_ofs;
  167. u32 digcnt_ofs;
  168. u32 rev_ofs;
  169. u32 mask_ofs;
  170. u32 sysstatus_ofs;
  171. u32 mode_ofs;
  172. u32 length_ofs;
  173. u32 major_mask;
  174. u32 major_shift;
  175. u32 minor_mask;
  176. u32 minor_shift;
  177. };
  178. struct omap_sham_dev {
  179. struct list_head list;
  180. unsigned long phys_base;
  181. struct device *dev;
  182. void __iomem *io_base;
  183. int irq;
  184. spinlock_t lock;
  185. int err;
  186. struct dma_chan *dma_lch;
  187. struct tasklet_struct done_task;
  188. u8 polling_mode;
  189. u8 xmit_buf[BUFLEN];
  190. unsigned long flags;
  191. struct crypto_queue queue;
  192. struct ahash_request *req;
  193. const struct omap_sham_pdata *pdata;
  194. };
  195. struct omap_sham_drv {
  196. struct list_head dev_list;
  197. spinlock_t lock;
  198. unsigned long flags;
  199. };
  200. static struct omap_sham_drv sham = {
  201. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  202. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  203. };
  204. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  205. {
  206. return __raw_readl(dd->io_base + offset);
  207. }
  208. static inline void omap_sham_write(struct omap_sham_dev *dd,
  209. u32 offset, u32 value)
  210. {
  211. __raw_writel(value, dd->io_base + offset);
  212. }
  213. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  214. u32 value, u32 mask)
  215. {
  216. u32 val;
  217. val = omap_sham_read(dd, address);
  218. val &= ~mask;
  219. val |= value;
  220. omap_sham_write(dd, address, val);
  221. }
  222. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  223. {
  224. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  225. while (!(omap_sham_read(dd, offset) & bit)) {
  226. if (time_is_before_jiffies(timeout))
  227. return -ETIMEDOUT;
  228. }
  229. return 0;
  230. }
  231. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  232. {
  233. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  234. struct omap_sham_dev *dd = ctx->dd;
  235. u32 *hash = (u32 *)ctx->digest;
  236. int i;
  237. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  238. if (out)
  239. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  240. else
  241. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  242. }
  243. }
  244. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  245. {
  246. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  247. struct omap_sham_dev *dd = ctx->dd;
  248. int i;
  249. if (ctx->flags & BIT(FLAGS_HMAC)) {
  250. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  251. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  252. struct omap_sham_hmac_ctx *bctx = tctx->base;
  253. u32 *opad = (u32 *)bctx->opad;
  254. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  255. if (out)
  256. opad[i] = omap_sham_read(dd,
  257. SHA_REG_ODIGEST(dd, i));
  258. else
  259. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  260. opad[i]);
  261. }
  262. }
  263. omap_sham_copy_hash_omap2(req, out);
  264. }
  265. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  266. {
  267. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  268. u32 *in = (u32 *)ctx->digest;
  269. u32 *hash = (u32 *)req->result;
  270. int i, d, big_endian = 0;
  271. if (!hash)
  272. return;
  273. switch (ctx->flags & FLAGS_MODE_MASK) {
  274. case FLAGS_MODE_MD5:
  275. d = MD5_DIGEST_SIZE / sizeof(u32);
  276. break;
  277. case FLAGS_MODE_SHA1:
  278. /* OMAP2 SHA1 is big endian */
  279. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  280. big_endian = 1;
  281. d = SHA1_DIGEST_SIZE / sizeof(u32);
  282. break;
  283. case FLAGS_MODE_SHA224:
  284. d = SHA224_DIGEST_SIZE / sizeof(u32);
  285. break;
  286. case FLAGS_MODE_SHA256:
  287. d = SHA256_DIGEST_SIZE / sizeof(u32);
  288. break;
  289. case FLAGS_MODE_SHA384:
  290. d = SHA384_DIGEST_SIZE / sizeof(u32);
  291. break;
  292. case FLAGS_MODE_SHA512:
  293. d = SHA512_DIGEST_SIZE / sizeof(u32);
  294. break;
  295. default:
  296. d = 0;
  297. }
  298. if (big_endian)
  299. for (i = 0; i < d; i++)
  300. hash[i] = be32_to_cpu(in[i]);
  301. else
  302. for (i = 0; i < d; i++)
  303. hash[i] = le32_to_cpu(in[i]);
  304. }
  305. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  306. {
  307. int err;
  308. err = pm_runtime_get_sync(dd->dev);
  309. if (err < 0) {
  310. dev_err(dd->dev, "failed to get sync: %d\n", err);
  311. return err;
  312. }
  313. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  314. set_bit(FLAGS_INIT, &dd->flags);
  315. dd->err = 0;
  316. }
  317. return 0;
  318. }
  319. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  320. int final, int dma)
  321. {
  322. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  323. u32 val = length << 5, mask;
  324. if (likely(ctx->digcnt))
  325. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  326. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  327. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  328. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  329. /*
  330. * Setting ALGO_CONST only for the first iteration
  331. * and CLOSE_HASH only for the last one.
  332. */
  333. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  334. val |= SHA_REG_CTRL_ALGO;
  335. if (!ctx->digcnt)
  336. val |= SHA_REG_CTRL_ALGO_CONST;
  337. if (final)
  338. val |= SHA_REG_CTRL_CLOSE_HASH;
  339. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  340. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  341. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  342. }
  343. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  344. {
  345. }
  346. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  347. {
  348. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  349. }
  350. static int get_block_size(struct omap_sham_reqctx *ctx)
  351. {
  352. int d;
  353. switch (ctx->flags & FLAGS_MODE_MASK) {
  354. case FLAGS_MODE_MD5:
  355. case FLAGS_MODE_SHA1:
  356. d = SHA1_BLOCK_SIZE;
  357. break;
  358. case FLAGS_MODE_SHA224:
  359. case FLAGS_MODE_SHA256:
  360. d = SHA256_BLOCK_SIZE;
  361. break;
  362. case FLAGS_MODE_SHA384:
  363. case FLAGS_MODE_SHA512:
  364. d = SHA512_BLOCK_SIZE;
  365. break;
  366. default:
  367. d = 0;
  368. }
  369. return d;
  370. }
  371. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  372. u32 *value, int count)
  373. {
  374. for (; count--; value++, offset += 4)
  375. omap_sham_write(dd, offset, *value);
  376. }
  377. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  378. int final, int dma)
  379. {
  380. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  381. u32 val, mask;
  382. /*
  383. * Setting ALGO_CONST only for the first iteration and
  384. * CLOSE_HASH only for the last one. Note that flags mode bits
  385. * correspond to algorithm encoding in mode register.
  386. */
  387. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  388. if (!ctx->digcnt) {
  389. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  390. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  391. struct omap_sham_hmac_ctx *bctx = tctx->base;
  392. int bs, nr_dr;
  393. val |= SHA_REG_MODE_ALGO_CONSTANT;
  394. if (ctx->flags & BIT(FLAGS_HMAC)) {
  395. bs = get_block_size(ctx);
  396. nr_dr = bs / (2 * sizeof(u32));
  397. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  398. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  399. (u32 *)bctx->ipad, nr_dr);
  400. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  401. (u32 *)bctx->ipad + nr_dr, nr_dr);
  402. ctx->digcnt += bs;
  403. }
  404. }
  405. if (final) {
  406. val |= SHA_REG_MODE_CLOSE_HASH;
  407. if (ctx->flags & BIT(FLAGS_HMAC))
  408. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  409. }
  410. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  411. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  412. SHA_REG_MODE_HMAC_KEY_PROC;
  413. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  414. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  415. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  416. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  417. SHA_REG_MASK_IT_EN |
  418. (dma ? SHA_REG_MASK_DMA_EN : 0),
  419. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  420. }
  421. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  422. {
  423. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  424. }
  425. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  426. {
  427. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  428. SHA_REG_IRQSTATUS_INPUT_RDY);
  429. }
  430. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
  431. int final)
  432. {
  433. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  434. int count, len32, bs32, offset = 0;
  435. const u32 *buffer;
  436. int mlen;
  437. struct sg_mapping_iter mi;
  438. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  439. ctx->digcnt, length, final);
  440. dd->pdata->write_ctrl(dd, length, final, 0);
  441. dd->pdata->trigger(dd, length);
  442. /* should be non-zero before next lines to disable clocks later */
  443. ctx->digcnt += length;
  444. ctx->total -= length;
  445. if (final)
  446. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  447. set_bit(FLAGS_CPU, &dd->flags);
  448. len32 = DIV_ROUND_UP(length, sizeof(u32));
  449. bs32 = get_block_size(ctx) / sizeof(u32);
  450. sg_miter_start(&mi, ctx->sg, ctx->sg_len,
  451. SG_MITER_FROM_SG | SG_MITER_ATOMIC);
  452. mlen = 0;
  453. while (len32) {
  454. if (dd->pdata->poll_irq(dd))
  455. return -ETIMEDOUT;
  456. for (count = 0; count < min(len32, bs32); count++, offset++) {
  457. if (!mlen) {
  458. sg_miter_next(&mi);
  459. mlen = mi.length;
  460. if (!mlen) {
  461. pr_err("sg miter failure.\n");
  462. return -EINVAL;
  463. }
  464. offset = 0;
  465. buffer = mi.addr;
  466. }
  467. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  468. buffer[offset]);
  469. mlen -= 4;
  470. }
  471. len32 -= min(len32, bs32);
  472. }
  473. sg_miter_stop(&mi);
  474. return -EINPROGRESS;
  475. }
  476. static void omap_sham_dma_callback(void *param)
  477. {
  478. struct omap_sham_dev *dd = param;
  479. set_bit(FLAGS_DMA_READY, &dd->flags);
  480. tasklet_schedule(&dd->done_task);
  481. }
  482. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
  483. int final)
  484. {
  485. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  486. struct dma_async_tx_descriptor *tx;
  487. struct dma_slave_config cfg;
  488. int ret;
  489. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  490. ctx->digcnt, length, final);
  491. if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
  492. dev_err(dd->dev, "dma_map_sg error\n");
  493. return -EINVAL;
  494. }
  495. memset(&cfg, 0, sizeof(cfg));
  496. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  497. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  498. cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
  499. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  500. if (ret) {
  501. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  502. return ret;
  503. }
  504. tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
  505. DMA_MEM_TO_DEV,
  506. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  507. if (!tx) {
  508. dev_err(dd->dev, "prep_slave_sg failed\n");
  509. return -EINVAL;
  510. }
  511. tx->callback = omap_sham_dma_callback;
  512. tx->callback_param = dd;
  513. dd->pdata->write_ctrl(dd, length, final, 1);
  514. ctx->digcnt += length;
  515. ctx->total -= length;
  516. if (final)
  517. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  518. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  519. dmaengine_submit(tx);
  520. dma_async_issue_pending(dd->dma_lch);
  521. dd->pdata->trigger(dd, length);
  522. return -EINPROGRESS;
  523. }
  524. static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
  525. struct scatterlist *sg, int bs, int new_len)
  526. {
  527. int n = sg_nents(sg);
  528. struct scatterlist *tmp;
  529. int offset = ctx->offset;
  530. if (ctx->bufcnt)
  531. n++;
  532. ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
  533. if (!ctx->sg)
  534. return -ENOMEM;
  535. sg_init_table(ctx->sg, n);
  536. tmp = ctx->sg;
  537. ctx->sg_len = 0;
  538. if (ctx->bufcnt) {
  539. sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
  540. tmp = sg_next(tmp);
  541. ctx->sg_len++;
  542. }
  543. while (sg && new_len) {
  544. int len = sg->length - offset;
  545. if (offset) {
  546. offset -= sg->length;
  547. if (offset < 0)
  548. offset = 0;
  549. }
  550. if (new_len < len)
  551. len = new_len;
  552. if (len > 0) {
  553. new_len -= len;
  554. sg_set_page(tmp, sg_page(sg), len, sg->offset);
  555. if (new_len <= 0)
  556. sg_mark_end(tmp);
  557. tmp = sg_next(tmp);
  558. ctx->sg_len++;
  559. }
  560. sg = sg_next(sg);
  561. }
  562. set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
  563. ctx->bufcnt = 0;
  564. return 0;
  565. }
  566. static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
  567. struct scatterlist *sg, int bs, int new_len)
  568. {
  569. int pages;
  570. void *buf;
  571. int len;
  572. len = new_len + ctx->bufcnt;
  573. pages = get_order(ctx->total);
  574. buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
  575. if (!buf) {
  576. pr_err("Couldn't allocate pages for unaligned cases.\n");
  577. return -ENOMEM;
  578. }
  579. if (ctx->bufcnt)
  580. memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
  581. scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
  582. ctx->total - ctx->bufcnt, 0);
  583. sg_init_table(ctx->sgl, 1);
  584. sg_set_buf(ctx->sgl, buf, len);
  585. ctx->sg = ctx->sgl;
  586. set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
  587. ctx->sg_len = 1;
  588. ctx->bufcnt = 0;
  589. ctx->offset = 0;
  590. return 0;
  591. }
  592. static int omap_sham_align_sgs(struct scatterlist *sg,
  593. int nbytes, int bs, bool final,
  594. struct omap_sham_reqctx *rctx)
  595. {
  596. int n = 0;
  597. bool aligned = true;
  598. bool list_ok = true;
  599. struct scatterlist *sg_tmp = sg;
  600. int new_len;
  601. int offset = rctx->offset;
  602. if (!sg || !sg->length || !nbytes)
  603. return 0;
  604. new_len = nbytes;
  605. if (offset)
  606. list_ok = false;
  607. if (final)
  608. new_len = DIV_ROUND_UP(new_len, bs) * bs;
  609. else
  610. new_len = new_len / bs * bs;
  611. while (nbytes > 0 && sg_tmp) {
  612. n++;
  613. if (offset < sg_tmp->length) {
  614. if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
  615. aligned = false;
  616. break;
  617. }
  618. if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
  619. aligned = false;
  620. break;
  621. }
  622. }
  623. if (offset) {
  624. offset -= sg_tmp->length;
  625. if (offset < 0) {
  626. nbytes += offset;
  627. offset = 0;
  628. }
  629. } else {
  630. nbytes -= sg_tmp->length;
  631. }
  632. sg_tmp = sg_next(sg_tmp);
  633. if (nbytes < 0) {
  634. list_ok = false;
  635. break;
  636. }
  637. }
  638. if (!aligned)
  639. return omap_sham_copy_sgs(rctx, sg, bs, new_len);
  640. else if (!list_ok)
  641. return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
  642. rctx->sg_len = n;
  643. rctx->sg = sg;
  644. return 0;
  645. }
  646. static int omap_sham_prepare_request(struct ahash_request *req, bool update)
  647. {
  648. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  649. int bs;
  650. int ret;
  651. int nbytes;
  652. bool final = rctx->flags & BIT(FLAGS_FINUP);
  653. int xmit_len, hash_later;
  654. if (!req)
  655. return 0;
  656. bs = get_block_size(rctx);
  657. if (update)
  658. nbytes = req->nbytes;
  659. else
  660. nbytes = 0;
  661. rctx->total = nbytes + rctx->bufcnt;
  662. if (!rctx->total)
  663. return 0;
  664. if (nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
  665. int len = bs - rctx->bufcnt % bs;
  666. if (len > nbytes)
  667. len = nbytes;
  668. scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
  669. 0, len, 0);
  670. rctx->bufcnt += len;
  671. nbytes -= len;
  672. rctx->offset = len;
  673. }
  674. if (rctx->bufcnt)
  675. memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
  676. ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
  677. if (ret)
  678. return ret;
  679. xmit_len = rctx->total;
  680. if (!IS_ALIGNED(xmit_len, bs)) {
  681. if (final)
  682. xmit_len = DIV_ROUND_UP(xmit_len, bs) * bs;
  683. else
  684. xmit_len = xmit_len / bs * bs;
  685. }
  686. hash_later = rctx->total - xmit_len;
  687. if (hash_later < 0)
  688. hash_later = 0;
  689. if (rctx->bufcnt && nbytes) {
  690. /* have data from previous operation and current */
  691. sg_init_table(rctx->sgl, 2);
  692. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
  693. sg_chain(rctx->sgl, 2, req->src);
  694. rctx->sg = rctx->sgl;
  695. rctx->sg_len++;
  696. } else if (rctx->bufcnt) {
  697. /* have buffered data only */
  698. sg_init_table(rctx->sgl, 1);
  699. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, xmit_len);
  700. rctx->sg = rctx->sgl;
  701. rctx->sg_len = 1;
  702. }
  703. if (hash_later) {
  704. if (req->nbytes) {
  705. scatterwalk_map_and_copy(rctx->buffer, req->src,
  706. req->nbytes - hash_later,
  707. hash_later, 0);
  708. } else {
  709. memcpy(rctx->buffer, rctx->buffer + xmit_len,
  710. hash_later);
  711. }
  712. rctx->bufcnt = hash_later;
  713. } else {
  714. rctx->bufcnt = 0;
  715. }
  716. if (!final)
  717. rctx->total = xmit_len;
  718. return 0;
  719. }
  720. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  721. {
  722. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  723. dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
  724. clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  725. return 0;
  726. }
  727. static int omap_sham_init(struct ahash_request *req)
  728. {
  729. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  730. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  731. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  732. struct omap_sham_dev *dd = NULL, *tmp;
  733. int bs = 0;
  734. spin_lock_bh(&sham.lock);
  735. if (!tctx->dd) {
  736. list_for_each_entry(tmp, &sham.dev_list, list) {
  737. dd = tmp;
  738. break;
  739. }
  740. tctx->dd = dd;
  741. } else {
  742. dd = tctx->dd;
  743. }
  744. spin_unlock_bh(&sham.lock);
  745. ctx->dd = dd;
  746. ctx->flags = 0;
  747. dev_dbg(dd->dev, "init: digest size: %d\n",
  748. crypto_ahash_digestsize(tfm));
  749. switch (crypto_ahash_digestsize(tfm)) {
  750. case MD5_DIGEST_SIZE:
  751. ctx->flags |= FLAGS_MODE_MD5;
  752. bs = SHA1_BLOCK_SIZE;
  753. break;
  754. case SHA1_DIGEST_SIZE:
  755. ctx->flags |= FLAGS_MODE_SHA1;
  756. bs = SHA1_BLOCK_SIZE;
  757. break;
  758. case SHA224_DIGEST_SIZE:
  759. ctx->flags |= FLAGS_MODE_SHA224;
  760. bs = SHA224_BLOCK_SIZE;
  761. break;
  762. case SHA256_DIGEST_SIZE:
  763. ctx->flags |= FLAGS_MODE_SHA256;
  764. bs = SHA256_BLOCK_SIZE;
  765. break;
  766. case SHA384_DIGEST_SIZE:
  767. ctx->flags |= FLAGS_MODE_SHA384;
  768. bs = SHA384_BLOCK_SIZE;
  769. break;
  770. case SHA512_DIGEST_SIZE:
  771. ctx->flags |= FLAGS_MODE_SHA512;
  772. bs = SHA512_BLOCK_SIZE;
  773. break;
  774. }
  775. ctx->bufcnt = 0;
  776. ctx->digcnt = 0;
  777. ctx->total = 0;
  778. ctx->offset = 0;
  779. ctx->buflen = BUFLEN;
  780. if (tctx->flags & BIT(FLAGS_HMAC)) {
  781. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  782. struct omap_sham_hmac_ctx *bctx = tctx->base;
  783. memcpy(ctx->buffer, bctx->ipad, bs);
  784. ctx->bufcnt = bs;
  785. }
  786. ctx->flags |= BIT(FLAGS_HMAC);
  787. }
  788. return 0;
  789. }
  790. static int omap_sham_update_req(struct omap_sham_dev *dd)
  791. {
  792. struct ahash_request *req = dd->req;
  793. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  794. int err;
  795. bool final = ctx->flags & BIT(FLAGS_FINUP);
  796. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  797. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  798. if (ctx->total < get_block_size(ctx) ||
  799. ctx->total < OMAP_SHA_DMA_THRESHOLD)
  800. ctx->flags |= BIT(FLAGS_CPU);
  801. if (ctx->flags & BIT(FLAGS_CPU))
  802. err = omap_sham_xmit_cpu(dd, ctx->total, final);
  803. else
  804. err = omap_sham_xmit_dma(dd, ctx->total, final);
  805. /* wait for dma completion before can take more data */
  806. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  807. return err;
  808. }
  809. static int omap_sham_final_req(struct omap_sham_dev *dd)
  810. {
  811. struct ahash_request *req = dd->req;
  812. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  813. int err = 0, use_dma = 1;
  814. if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
  815. /*
  816. * faster to handle last block with cpu or
  817. * use cpu when dma is not present.
  818. */
  819. use_dma = 0;
  820. if (use_dma)
  821. err = omap_sham_xmit_dma(dd, ctx->total, 1);
  822. else
  823. err = omap_sham_xmit_cpu(dd, ctx->total, 1);
  824. ctx->bufcnt = 0;
  825. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  826. return err;
  827. }
  828. static int omap_sham_finish_hmac(struct ahash_request *req)
  829. {
  830. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  831. struct omap_sham_hmac_ctx *bctx = tctx->base;
  832. int bs = crypto_shash_blocksize(bctx->shash);
  833. int ds = crypto_shash_digestsize(bctx->shash);
  834. SHASH_DESC_ON_STACK(shash, bctx->shash);
  835. shash->tfm = bctx->shash;
  836. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  837. return crypto_shash_init(shash) ?:
  838. crypto_shash_update(shash, bctx->opad, bs) ?:
  839. crypto_shash_finup(shash, req->result, ds, req->result);
  840. }
  841. static int omap_sham_finish(struct ahash_request *req)
  842. {
  843. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  844. struct omap_sham_dev *dd = ctx->dd;
  845. int err = 0;
  846. if (ctx->digcnt) {
  847. omap_sham_copy_ready_hash(req);
  848. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  849. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  850. err = omap_sham_finish_hmac(req);
  851. }
  852. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  853. return err;
  854. }
  855. static void omap_sham_finish_req(struct ahash_request *req, int err)
  856. {
  857. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  858. struct omap_sham_dev *dd = ctx->dd;
  859. if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
  860. free_pages((unsigned long)sg_virt(ctx->sg),
  861. get_order(ctx->sg->length));
  862. if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
  863. kfree(ctx->sg);
  864. ctx->sg = NULL;
  865. dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED));
  866. if (!err) {
  867. dd->pdata->copy_hash(req, 1);
  868. if (test_bit(FLAGS_FINAL, &dd->flags))
  869. err = omap_sham_finish(req);
  870. } else {
  871. ctx->flags |= BIT(FLAGS_ERROR);
  872. }
  873. /* atomic operation is not needed here */
  874. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  875. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  876. pm_runtime_mark_last_busy(dd->dev);
  877. pm_runtime_put_autosuspend(dd->dev);
  878. if (req->base.complete)
  879. req->base.complete(&req->base, err);
  880. }
  881. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  882. struct ahash_request *req)
  883. {
  884. struct crypto_async_request *async_req, *backlog;
  885. struct omap_sham_reqctx *ctx;
  886. unsigned long flags;
  887. int err = 0, ret = 0;
  888. retry:
  889. spin_lock_irqsave(&dd->lock, flags);
  890. if (req)
  891. ret = ahash_enqueue_request(&dd->queue, req);
  892. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  893. spin_unlock_irqrestore(&dd->lock, flags);
  894. return ret;
  895. }
  896. backlog = crypto_get_backlog(&dd->queue);
  897. async_req = crypto_dequeue_request(&dd->queue);
  898. if (async_req)
  899. set_bit(FLAGS_BUSY, &dd->flags);
  900. spin_unlock_irqrestore(&dd->lock, flags);
  901. if (!async_req)
  902. return ret;
  903. if (backlog)
  904. backlog->complete(backlog, -EINPROGRESS);
  905. req = ahash_request_cast(async_req);
  906. dd->req = req;
  907. ctx = ahash_request_ctx(req);
  908. err = omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
  909. if (err)
  910. goto err1;
  911. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  912. ctx->op, req->nbytes);
  913. err = omap_sham_hw_init(dd);
  914. if (err)
  915. goto err1;
  916. if (ctx->digcnt)
  917. /* request has changed - restore hash */
  918. dd->pdata->copy_hash(req, 0);
  919. if (ctx->op == OP_UPDATE) {
  920. err = omap_sham_update_req(dd);
  921. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  922. /* no final() after finup() */
  923. err = omap_sham_final_req(dd);
  924. } else if (ctx->op == OP_FINAL) {
  925. err = omap_sham_final_req(dd);
  926. }
  927. err1:
  928. dev_dbg(dd->dev, "exit, err: %d\n", err);
  929. if (err != -EINPROGRESS) {
  930. /* done_task will not finish it, so do it here */
  931. omap_sham_finish_req(req, err);
  932. req = NULL;
  933. /*
  934. * Execute next request immediately if there is anything
  935. * in queue.
  936. */
  937. goto retry;
  938. }
  939. return ret;
  940. }
  941. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  942. {
  943. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  944. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  945. struct omap_sham_dev *dd = tctx->dd;
  946. ctx->op = op;
  947. return omap_sham_handle_queue(dd, req);
  948. }
  949. static int omap_sham_update(struct ahash_request *req)
  950. {
  951. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  952. struct omap_sham_dev *dd = ctx->dd;
  953. if (!req->nbytes)
  954. return 0;
  955. if (ctx->total + req->nbytes < ctx->buflen) {
  956. scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
  957. 0, req->nbytes, 0);
  958. ctx->bufcnt += req->nbytes;
  959. ctx->total += req->nbytes;
  960. return 0;
  961. }
  962. if (dd->polling_mode)
  963. ctx->flags |= BIT(FLAGS_CPU);
  964. return omap_sham_enqueue(req, OP_UPDATE);
  965. }
  966. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  967. const u8 *data, unsigned int len, u8 *out)
  968. {
  969. SHASH_DESC_ON_STACK(shash, tfm);
  970. shash->tfm = tfm;
  971. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  972. return crypto_shash_digest(shash, data, len, out);
  973. }
  974. static int omap_sham_final_shash(struct ahash_request *req)
  975. {
  976. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  977. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  978. int offset = 0;
  979. /*
  980. * If we are running HMAC on limited hardware support, skip
  981. * the ipad in the beginning of the buffer if we are going for
  982. * software fallback algorithm.
  983. */
  984. if (test_bit(FLAGS_HMAC, &ctx->flags) &&
  985. !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
  986. offset = get_block_size(ctx);
  987. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  988. ctx->buffer + offset,
  989. ctx->bufcnt - offset, req->result);
  990. }
  991. static int omap_sham_final(struct ahash_request *req)
  992. {
  993. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  994. ctx->flags |= BIT(FLAGS_FINUP);
  995. if (ctx->flags & BIT(FLAGS_ERROR))
  996. return 0; /* uncompleted hash is not needed */
  997. /*
  998. * OMAP HW accel works only with buffers >= 9.
  999. * HMAC is always >= 9 because ipad == block size.
  1000. * If buffersize is less than DMA_THRESHOLD, we use fallback
  1001. * SW encoding, as using DMA + HW in this case doesn't provide
  1002. * any benefit.
  1003. */
  1004. if (!ctx->digcnt && ctx->bufcnt < OMAP_SHA_DMA_THRESHOLD)
  1005. return omap_sham_final_shash(req);
  1006. else if (ctx->bufcnt)
  1007. return omap_sham_enqueue(req, OP_FINAL);
  1008. /* copy ready hash (+ finalize hmac) */
  1009. return omap_sham_finish(req);
  1010. }
  1011. static int omap_sham_finup(struct ahash_request *req)
  1012. {
  1013. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1014. int err1, err2;
  1015. ctx->flags |= BIT(FLAGS_FINUP);
  1016. err1 = omap_sham_update(req);
  1017. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  1018. return err1;
  1019. /*
  1020. * final() has to be always called to cleanup resources
  1021. * even if udpate() failed, except EINPROGRESS
  1022. */
  1023. err2 = omap_sham_final(req);
  1024. return err1 ?: err2;
  1025. }
  1026. static int omap_sham_digest(struct ahash_request *req)
  1027. {
  1028. return omap_sham_init(req) ?: omap_sham_finup(req);
  1029. }
  1030. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  1031. unsigned int keylen)
  1032. {
  1033. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  1034. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1035. int bs = crypto_shash_blocksize(bctx->shash);
  1036. int ds = crypto_shash_digestsize(bctx->shash);
  1037. struct omap_sham_dev *dd = NULL, *tmp;
  1038. int err, i;
  1039. spin_lock_bh(&sham.lock);
  1040. if (!tctx->dd) {
  1041. list_for_each_entry(tmp, &sham.dev_list, list) {
  1042. dd = tmp;
  1043. break;
  1044. }
  1045. tctx->dd = dd;
  1046. } else {
  1047. dd = tctx->dd;
  1048. }
  1049. spin_unlock_bh(&sham.lock);
  1050. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  1051. if (err)
  1052. return err;
  1053. if (keylen > bs) {
  1054. err = omap_sham_shash_digest(bctx->shash,
  1055. crypto_shash_get_flags(bctx->shash),
  1056. key, keylen, bctx->ipad);
  1057. if (err)
  1058. return err;
  1059. keylen = ds;
  1060. } else {
  1061. memcpy(bctx->ipad, key, keylen);
  1062. }
  1063. memset(bctx->ipad + keylen, 0, bs - keylen);
  1064. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  1065. memcpy(bctx->opad, bctx->ipad, bs);
  1066. for (i = 0; i < bs; i++) {
  1067. bctx->ipad[i] ^= 0x36;
  1068. bctx->opad[i] ^= 0x5c;
  1069. }
  1070. }
  1071. return err;
  1072. }
  1073. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  1074. {
  1075. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1076. const char *alg_name = crypto_tfm_alg_name(tfm);
  1077. /* Allocate a fallback and abort if it failed. */
  1078. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1079. CRYPTO_ALG_NEED_FALLBACK);
  1080. if (IS_ERR(tctx->fallback)) {
  1081. pr_err("omap-sham: fallback driver '%s' "
  1082. "could not be loaded.\n", alg_name);
  1083. return PTR_ERR(tctx->fallback);
  1084. }
  1085. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1086. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1087. if (alg_base) {
  1088. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1089. tctx->flags |= BIT(FLAGS_HMAC);
  1090. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1091. CRYPTO_ALG_NEED_FALLBACK);
  1092. if (IS_ERR(bctx->shash)) {
  1093. pr_err("omap-sham: base driver '%s' "
  1094. "could not be loaded.\n", alg_base);
  1095. crypto_free_shash(tctx->fallback);
  1096. return PTR_ERR(bctx->shash);
  1097. }
  1098. }
  1099. return 0;
  1100. }
  1101. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1102. {
  1103. return omap_sham_cra_init_alg(tfm, NULL);
  1104. }
  1105. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1106. {
  1107. return omap_sham_cra_init_alg(tfm, "sha1");
  1108. }
  1109. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1110. {
  1111. return omap_sham_cra_init_alg(tfm, "sha224");
  1112. }
  1113. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1114. {
  1115. return omap_sham_cra_init_alg(tfm, "sha256");
  1116. }
  1117. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1118. {
  1119. return omap_sham_cra_init_alg(tfm, "md5");
  1120. }
  1121. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1122. {
  1123. return omap_sham_cra_init_alg(tfm, "sha384");
  1124. }
  1125. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1126. {
  1127. return omap_sham_cra_init_alg(tfm, "sha512");
  1128. }
  1129. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1130. {
  1131. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1132. crypto_free_shash(tctx->fallback);
  1133. tctx->fallback = NULL;
  1134. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1135. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1136. crypto_free_shash(bctx->shash);
  1137. }
  1138. }
  1139. static int omap_sham_export(struct ahash_request *req, void *out)
  1140. {
  1141. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1142. memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
  1143. return 0;
  1144. }
  1145. static int omap_sham_import(struct ahash_request *req, const void *in)
  1146. {
  1147. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1148. const struct omap_sham_reqctx *ctx_in = in;
  1149. memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
  1150. return 0;
  1151. }
  1152. static struct ahash_alg algs_sha1_md5[] = {
  1153. {
  1154. .init = omap_sham_init,
  1155. .update = omap_sham_update,
  1156. .final = omap_sham_final,
  1157. .finup = omap_sham_finup,
  1158. .digest = omap_sham_digest,
  1159. .halg.digestsize = SHA1_DIGEST_SIZE,
  1160. .halg.base = {
  1161. .cra_name = "sha1",
  1162. .cra_driver_name = "omap-sha1",
  1163. .cra_priority = 400,
  1164. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1165. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1166. CRYPTO_ALG_ASYNC |
  1167. CRYPTO_ALG_NEED_FALLBACK,
  1168. .cra_blocksize = SHA1_BLOCK_SIZE,
  1169. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1170. .cra_alignmask = OMAP_ALIGN_MASK,
  1171. .cra_module = THIS_MODULE,
  1172. .cra_init = omap_sham_cra_init,
  1173. .cra_exit = omap_sham_cra_exit,
  1174. }
  1175. },
  1176. {
  1177. .init = omap_sham_init,
  1178. .update = omap_sham_update,
  1179. .final = omap_sham_final,
  1180. .finup = omap_sham_finup,
  1181. .digest = omap_sham_digest,
  1182. .halg.digestsize = MD5_DIGEST_SIZE,
  1183. .halg.base = {
  1184. .cra_name = "md5",
  1185. .cra_driver_name = "omap-md5",
  1186. .cra_priority = 400,
  1187. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1188. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1189. CRYPTO_ALG_ASYNC |
  1190. CRYPTO_ALG_NEED_FALLBACK,
  1191. .cra_blocksize = SHA1_BLOCK_SIZE,
  1192. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1193. .cra_alignmask = OMAP_ALIGN_MASK,
  1194. .cra_module = THIS_MODULE,
  1195. .cra_init = omap_sham_cra_init,
  1196. .cra_exit = omap_sham_cra_exit,
  1197. }
  1198. },
  1199. {
  1200. .init = omap_sham_init,
  1201. .update = omap_sham_update,
  1202. .final = omap_sham_final,
  1203. .finup = omap_sham_finup,
  1204. .digest = omap_sham_digest,
  1205. .setkey = omap_sham_setkey,
  1206. .halg.digestsize = SHA1_DIGEST_SIZE,
  1207. .halg.base = {
  1208. .cra_name = "hmac(sha1)",
  1209. .cra_driver_name = "omap-hmac-sha1",
  1210. .cra_priority = 400,
  1211. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1212. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1213. CRYPTO_ALG_ASYNC |
  1214. CRYPTO_ALG_NEED_FALLBACK,
  1215. .cra_blocksize = SHA1_BLOCK_SIZE,
  1216. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1217. sizeof(struct omap_sham_hmac_ctx),
  1218. .cra_alignmask = OMAP_ALIGN_MASK,
  1219. .cra_module = THIS_MODULE,
  1220. .cra_init = omap_sham_cra_sha1_init,
  1221. .cra_exit = omap_sham_cra_exit,
  1222. }
  1223. },
  1224. {
  1225. .init = omap_sham_init,
  1226. .update = omap_sham_update,
  1227. .final = omap_sham_final,
  1228. .finup = omap_sham_finup,
  1229. .digest = omap_sham_digest,
  1230. .setkey = omap_sham_setkey,
  1231. .halg.digestsize = MD5_DIGEST_SIZE,
  1232. .halg.base = {
  1233. .cra_name = "hmac(md5)",
  1234. .cra_driver_name = "omap-hmac-md5",
  1235. .cra_priority = 400,
  1236. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1237. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1238. CRYPTO_ALG_ASYNC |
  1239. CRYPTO_ALG_NEED_FALLBACK,
  1240. .cra_blocksize = SHA1_BLOCK_SIZE,
  1241. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1242. sizeof(struct omap_sham_hmac_ctx),
  1243. .cra_alignmask = OMAP_ALIGN_MASK,
  1244. .cra_module = THIS_MODULE,
  1245. .cra_init = omap_sham_cra_md5_init,
  1246. .cra_exit = omap_sham_cra_exit,
  1247. }
  1248. }
  1249. };
  1250. /* OMAP4 has some algs in addition to what OMAP2 has */
  1251. static struct ahash_alg algs_sha224_sha256[] = {
  1252. {
  1253. .init = omap_sham_init,
  1254. .update = omap_sham_update,
  1255. .final = omap_sham_final,
  1256. .finup = omap_sham_finup,
  1257. .digest = omap_sham_digest,
  1258. .halg.digestsize = SHA224_DIGEST_SIZE,
  1259. .halg.base = {
  1260. .cra_name = "sha224",
  1261. .cra_driver_name = "omap-sha224",
  1262. .cra_priority = 400,
  1263. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1264. CRYPTO_ALG_ASYNC |
  1265. CRYPTO_ALG_NEED_FALLBACK,
  1266. .cra_blocksize = SHA224_BLOCK_SIZE,
  1267. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1268. .cra_alignmask = OMAP_ALIGN_MASK,
  1269. .cra_module = THIS_MODULE,
  1270. .cra_init = omap_sham_cra_init,
  1271. .cra_exit = omap_sham_cra_exit,
  1272. }
  1273. },
  1274. {
  1275. .init = omap_sham_init,
  1276. .update = omap_sham_update,
  1277. .final = omap_sham_final,
  1278. .finup = omap_sham_finup,
  1279. .digest = omap_sham_digest,
  1280. .halg.digestsize = SHA256_DIGEST_SIZE,
  1281. .halg.base = {
  1282. .cra_name = "sha256",
  1283. .cra_driver_name = "omap-sha256",
  1284. .cra_priority = 400,
  1285. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1286. CRYPTO_ALG_ASYNC |
  1287. CRYPTO_ALG_NEED_FALLBACK,
  1288. .cra_blocksize = SHA256_BLOCK_SIZE,
  1289. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1290. .cra_alignmask = OMAP_ALIGN_MASK,
  1291. .cra_module = THIS_MODULE,
  1292. .cra_init = omap_sham_cra_init,
  1293. .cra_exit = omap_sham_cra_exit,
  1294. }
  1295. },
  1296. {
  1297. .init = omap_sham_init,
  1298. .update = omap_sham_update,
  1299. .final = omap_sham_final,
  1300. .finup = omap_sham_finup,
  1301. .digest = omap_sham_digest,
  1302. .setkey = omap_sham_setkey,
  1303. .halg.digestsize = SHA224_DIGEST_SIZE,
  1304. .halg.base = {
  1305. .cra_name = "hmac(sha224)",
  1306. .cra_driver_name = "omap-hmac-sha224",
  1307. .cra_priority = 400,
  1308. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1309. CRYPTO_ALG_ASYNC |
  1310. CRYPTO_ALG_NEED_FALLBACK,
  1311. .cra_blocksize = SHA224_BLOCK_SIZE,
  1312. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1313. sizeof(struct omap_sham_hmac_ctx),
  1314. .cra_alignmask = OMAP_ALIGN_MASK,
  1315. .cra_module = THIS_MODULE,
  1316. .cra_init = omap_sham_cra_sha224_init,
  1317. .cra_exit = omap_sham_cra_exit,
  1318. }
  1319. },
  1320. {
  1321. .init = omap_sham_init,
  1322. .update = omap_sham_update,
  1323. .final = omap_sham_final,
  1324. .finup = omap_sham_finup,
  1325. .digest = omap_sham_digest,
  1326. .setkey = omap_sham_setkey,
  1327. .halg.digestsize = SHA256_DIGEST_SIZE,
  1328. .halg.base = {
  1329. .cra_name = "hmac(sha256)",
  1330. .cra_driver_name = "omap-hmac-sha256",
  1331. .cra_priority = 400,
  1332. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1333. CRYPTO_ALG_ASYNC |
  1334. CRYPTO_ALG_NEED_FALLBACK,
  1335. .cra_blocksize = SHA256_BLOCK_SIZE,
  1336. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1337. sizeof(struct omap_sham_hmac_ctx),
  1338. .cra_alignmask = OMAP_ALIGN_MASK,
  1339. .cra_module = THIS_MODULE,
  1340. .cra_init = omap_sham_cra_sha256_init,
  1341. .cra_exit = omap_sham_cra_exit,
  1342. }
  1343. },
  1344. };
  1345. static struct ahash_alg algs_sha384_sha512[] = {
  1346. {
  1347. .init = omap_sham_init,
  1348. .update = omap_sham_update,
  1349. .final = omap_sham_final,
  1350. .finup = omap_sham_finup,
  1351. .digest = omap_sham_digest,
  1352. .halg.digestsize = SHA384_DIGEST_SIZE,
  1353. .halg.base = {
  1354. .cra_name = "sha384",
  1355. .cra_driver_name = "omap-sha384",
  1356. .cra_priority = 400,
  1357. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1358. CRYPTO_ALG_ASYNC |
  1359. CRYPTO_ALG_NEED_FALLBACK,
  1360. .cra_blocksize = SHA384_BLOCK_SIZE,
  1361. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1362. .cra_alignmask = OMAP_ALIGN_MASK,
  1363. .cra_module = THIS_MODULE,
  1364. .cra_init = omap_sham_cra_init,
  1365. .cra_exit = omap_sham_cra_exit,
  1366. }
  1367. },
  1368. {
  1369. .init = omap_sham_init,
  1370. .update = omap_sham_update,
  1371. .final = omap_sham_final,
  1372. .finup = omap_sham_finup,
  1373. .digest = omap_sham_digest,
  1374. .halg.digestsize = SHA512_DIGEST_SIZE,
  1375. .halg.base = {
  1376. .cra_name = "sha512",
  1377. .cra_driver_name = "omap-sha512",
  1378. .cra_priority = 400,
  1379. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1380. CRYPTO_ALG_ASYNC |
  1381. CRYPTO_ALG_NEED_FALLBACK,
  1382. .cra_blocksize = SHA512_BLOCK_SIZE,
  1383. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1384. .cra_alignmask = OMAP_ALIGN_MASK,
  1385. .cra_module = THIS_MODULE,
  1386. .cra_init = omap_sham_cra_init,
  1387. .cra_exit = omap_sham_cra_exit,
  1388. }
  1389. },
  1390. {
  1391. .init = omap_sham_init,
  1392. .update = omap_sham_update,
  1393. .final = omap_sham_final,
  1394. .finup = omap_sham_finup,
  1395. .digest = omap_sham_digest,
  1396. .setkey = omap_sham_setkey,
  1397. .halg.digestsize = SHA384_DIGEST_SIZE,
  1398. .halg.base = {
  1399. .cra_name = "hmac(sha384)",
  1400. .cra_driver_name = "omap-hmac-sha384",
  1401. .cra_priority = 400,
  1402. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1403. CRYPTO_ALG_ASYNC |
  1404. CRYPTO_ALG_NEED_FALLBACK,
  1405. .cra_blocksize = SHA384_BLOCK_SIZE,
  1406. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1407. sizeof(struct omap_sham_hmac_ctx),
  1408. .cra_alignmask = OMAP_ALIGN_MASK,
  1409. .cra_module = THIS_MODULE,
  1410. .cra_init = omap_sham_cra_sha384_init,
  1411. .cra_exit = omap_sham_cra_exit,
  1412. }
  1413. },
  1414. {
  1415. .init = omap_sham_init,
  1416. .update = omap_sham_update,
  1417. .final = omap_sham_final,
  1418. .finup = omap_sham_finup,
  1419. .digest = omap_sham_digest,
  1420. .setkey = omap_sham_setkey,
  1421. .halg.digestsize = SHA512_DIGEST_SIZE,
  1422. .halg.base = {
  1423. .cra_name = "hmac(sha512)",
  1424. .cra_driver_name = "omap-hmac-sha512",
  1425. .cra_priority = 400,
  1426. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1427. CRYPTO_ALG_ASYNC |
  1428. CRYPTO_ALG_NEED_FALLBACK,
  1429. .cra_blocksize = SHA512_BLOCK_SIZE,
  1430. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1431. sizeof(struct omap_sham_hmac_ctx),
  1432. .cra_alignmask = OMAP_ALIGN_MASK,
  1433. .cra_module = THIS_MODULE,
  1434. .cra_init = omap_sham_cra_sha512_init,
  1435. .cra_exit = omap_sham_cra_exit,
  1436. }
  1437. },
  1438. };
  1439. static void omap_sham_done_task(unsigned long data)
  1440. {
  1441. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1442. int err = 0;
  1443. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1444. omap_sham_handle_queue(dd, NULL);
  1445. return;
  1446. }
  1447. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1448. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  1449. goto finish;
  1450. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1451. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1452. omap_sham_update_dma_stop(dd);
  1453. if (dd->err) {
  1454. err = dd->err;
  1455. goto finish;
  1456. }
  1457. }
  1458. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1459. /* hash or semi-hash ready */
  1460. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1461. goto finish;
  1462. }
  1463. }
  1464. return;
  1465. finish:
  1466. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1467. /* finish curent request */
  1468. omap_sham_finish_req(dd->req, err);
  1469. /* If we are not busy, process next req */
  1470. if (!test_bit(FLAGS_BUSY, &dd->flags))
  1471. omap_sham_handle_queue(dd, NULL);
  1472. }
  1473. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1474. {
  1475. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1476. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1477. } else {
  1478. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1479. tasklet_schedule(&dd->done_task);
  1480. }
  1481. return IRQ_HANDLED;
  1482. }
  1483. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1484. {
  1485. struct omap_sham_dev *dd = dev_id;
  1486. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1487. /* final -> allow device to go to power-saving mode */
  1488. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1489. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1490. SHA_REG_CTRL_OUTPUT_READY);
  1491. omap_sham_read(dd, SHA_REG_CTRL);
  1492. return omap_sham_irq_common(dd);
  1493. }
  1494. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1495. {
  1496. struct omap_sham_dev *dd = dev_id;
  1497. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1498. return omap_sham_irq_common(dd);
  1499. }
  1500. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1501. {
  1502. .algs_list = algs_sha1_md5,
  1503. .size = ARRAY_SIZE(algs_sha1_md5),
  1504. },
  1505. };
  1506. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1507. .algs_info = omap_sham_algs_info_omap2,
  1508. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1509. .flags = BIT(FLAGS_BE32_SHA1),
  1510. .digest_size = SHA1_DIGEST_SIZE,
  1511. .copy_hash = omap_sham_copy_hash_omap2,
  1512. .write_ctrl = omap_sham_write_ctrl_omap2,
  1513. .trigger = omap_sham_trigger_omap2,
  1514. .poll_irq = omap_sham_poll_irq_omap2,
  1515. .intr_hdlr = omap_sham_irq_omap2,
  1516. .idigest_ofs = 0x00,
  1517. .din_ofs = 0x1c,
  1518. .digcnt_ofs = 0x14,
  1519. .rev_ofs = 0x5c,
  1520. .mask_ofs = 0x60,
  1521. .sysstatus_ofs = 0x64,
  1522. .major_mask = 0xf0,
  1523. .major_shift = 4,
  1524. .minor_mask = 0x0f,
  1525. .minor_shift = 0,
  1526. };
  1527. #ifdef CONFIG_OF
  1528. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1529. {
  1530. .algs_list = algs_sha1_md5,
  1531. .size = ARRAY_SIZE(algs_sha1_md5),
  1532. },
  1533. {
  1534. .algs_list = algs_sha224_sha256,
  1535. .size = ARRAY_SIZE(algs_sha224_sha256),
  1536. },
  1537. };
  1538. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1539. .algs_info = omap_sham_algs_info_omap4,
  1540. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1541. .flags = BIT(FLAGS_AUTO_XOR),
  1542. .digest_size = SHA256_DIGEST_SIZE,
  1543. .copy_hash = omap_sham_copy_hash_omap4,
  1544. .write_ctrl = omap_sham_write_ctrl_omap4,
  1545. .trigger = omap_sham_trigger_omap4,
  1546. .poll_irq = omap_sham_poll_irq_omap4,
  1547. .intr_hdlr = omap_sham_irq_omap4,
  1548. .idigest_ofs = 0x020,
  1549. .odigest_ofs = 0x0,
  1550. .din_ofs = 0x080,
  1551. .digcnt_ofs = 0x040,
  1552. .rev_ofs = 0x100,
  1553. .mask_ofs = 0x110,
  1554. .sysstatus_ofs = 0x114,
  1555. .mode_ofs = 0x44,
  1556. .length_ofs = 0x48,
  1557. .major_mask = 0x0700,
  1558. .major_shift = 8,
  1559. .minor_mask = 0x003f,
  1560. .minor_shift = 0,
  1561. };
  1562. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1563. {
  1564. .algs_list = algs_sha1_md5,
  1565. .size = ARRAY_SIZE(algs_sha1_md5),
  1566. },
  1567. {
  1568. .algs_list = algs_sha224_sha256,
  1569. .size = ARRAY_SIZE(algs_sha224_sha256),
  1570. },
  1571. {
  1572. .algs_list = algs_sha384_sha512,
  1573. .size = ARRAY_SIZE(algs_sha384_sha512),
  1574. },
  1575. };
  1576. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1577. .algs_info = omap_sham_algs_info_omap5,
  1578. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1579. .flags = BIT(FLAGS_AUTO_XOR),
  1580. .digest_size = SHA512_DIGEST_SIZE,
  1581. .copy_hash = omap_sham_copy_hash_omap4,
  1582. .write_ctrl = omap_sham_write_ctrl_omap4,
  1583. .trigger = omap_sham_trigger_omap4,
  1584. .poll_irq = omap_sham_poll_irq_omap4,
  1585. .intr_hdlr = omap_sham_irq_omap4,
  1586. .idigest_ofs = 0x240,
  1587. .odigest_ofs = 0x200,
  1588. .din_ofs = 0x080,
  1589. .digcnt_ofs = 0x280,
  1590. .rev_ofs = 0x100,
  1591. .mask_ofs = 0x110,
  1592. .sysstatus_ofs = 0x114,
  1593. .mode_ofs = 0x284,
  1594. .length_ofs = 0x288,
  1595. .major_mask = 0x0700,
  1596. .major_shift = 8,
  1597. .minor_mask = 0x003f,
  1598. .minor_shift = 0,
  1599. };
  1600. static const struct of_device_id omap_sham_of_match[] = {
  1601. {
  1602. .compatible = "ti,omap2-sham",
  1603. .data = &omap_sham_pdata_omap2,
  1604. },
  1605. {
  1606. .compatible = "ti,omap3-sham",
  1607. .data = &omap_sham_pdata_omap2,
  1608. },
  1609. {
  1610. .compatible = "ti,omap4-sham",
  1611. .data = &omap_sham_pdata_omap4,
  1612. },
  1613. {
  1614. .compatible = "ti,omap5-sham",
  1615. .data = &omap_sham_pdata_omap5,
  1616. },
  1617. {},
  1618. };
  1619. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1620. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1621. struct device *dev, struct resource *res)
  1622. {
  1623. struct device_node *node = dev->of_node;
  1624. const struct of_device_id *match;
  1625. int err = 0;
  1626. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1627. if (!match) {
  1628. dev_err(dev, "no compatible OF match\n");
  1629. err = -EINVAL;
  1630. goto err;
  1631. }
  1632. err = of_address_to_resource(node, 0, res);
  1633. if (err < 0) {
  1634. dev_err(dev, "can't translate OF node address\n");
  1635. err = -EINVAL;
  1636. goto err;
  1637. }
  1638. dd->irq = irq_of_parse_and_map(node, 0);
  1639. if (!dd->irq) {
  1640. dev_err(dev, "can't translate OF irq value\n");
  1641. err = -EINVAL;
  1642. goto err;
  1643. }
  1644. dd->pdata = match->data;
  1645. err:
  1646. return err;
  1647. }
  1648. #else
  1649. static const struct of_device_id omap_sham_of_match[] = {
  1650. {},
  1651. };
  1652. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1653. struct device *dev, struct resource *res)
  1654. {
  1655. return -EINVAL;
  1656. }
  1657. #endif
  1658. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1659. struct platform_device *pdev, struct resource *res)
  1660. {
  1661. struct device *dev = &pdev->dev;
  1662. struct resource *r;
  1663. int err = 0;
  1664. /* Get the base address */
  1665. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1666. if (!r) {
  1667. dev_err(dev, "no MEM resource info\n");
  1668. err = -ENODEV;
  1669. goto err;
  1670. }
  1671. memcpy(res, r, sizeof(*res));
  1672. /* Get the IRQ */
  1673. dd->irq = platform_get_irq(pdev, 0);
  1674. if (dd->irq < 0) {
  1675. dev_err(dev, "no IRQ resource info\n");
  1676. err = dd->irq;
  1677. goto err;
  1678. }
  1679. /* Only OMAP2/3 can be non-DT */
  1680. dd->pdata = &omap_sham_pdata_omap2;
  1681. err:
  1682. return err;
  1683. }
  1684. static int omap_sham_probe(struct platform_device *pdev)
  1685. {
  1686. struct omap_sham_dev *dd;
  1687. struct device *dev = &pdev->dev;
  1688. struct resource res;
  1689. dma_cap_mask_t mask;
  1690. int err, i, j;
  1691. u32 rev;
  1692. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1693. if (dd == NULL) {
  1694. dev_err(dev, "unable to alloc data struct.\n");
  1695. err = -ENOMEM;
  1696. goto data_err;
  1697. }
  1698. dd->dev = dev;
  1699. platform_set_drvdata(pdev, dd);
  1700. INIT_LIST_HEAD(&dd->list);
  1701. spin_lock_init(&dd->lock);
  1702. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1703. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1704. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1705. omap_sham_get_res_pdev(dd, pdev, &res);
  1706. if (err)
  1707. goto data_err;
  1708. dd->io_base = devm_ioremap_resource(dev, &res);
  1709. if (IS_ERR(dd->io_base)) {
  1710. err = PTR_ERR(dd->io_base);
  1711. goto data_err;
  1712. }
  1713. dd->phys_base = res.start;
  1714. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1715. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1716. if (err) {
  1717. dev_err(dev, "unable to request irq %d, err = %d\n",
  1718. dd->irq, err);
  1719. goto data_err;
  1720. }
  1721. dma_cap_zero(mask);
  1722. dma_cap_set(DMA_SLAVE, mask);
  1723. dd->dma_lch = dma_request_chan(dev, "rx");
  1724. if (IS_ERR(dd->dma_lch)) {
  1725. err = PTR_ERR(dd->dma_lch);
  1726. if (err == -EPROBE_DEFER)
  1727. goto data_err;
  1728. dd->polling_mode = 1;
  1729. dev_dbg(dev, "using polling mode instead of dma\n");
  1730. }
  1731. dd->flags |= dd->pdata->flags;
  1732. pm_runtime_use_autosuspend(dev);
  1733. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  1734. pm_runtime_enable(dev);
  1735. pm_runtime_irq_safe(dev);
  1736. err = pm_runtime_get_sync(dev);
  1737. if (err < 0) {
  1738. dev_err(dev, "failed to get sync: %d\n", err);
  1739. goto err_pm;
  1740. }
  1741. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1742. pm_runtime_put_sync(&pdev->dev);
  1743. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1744. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1745. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1746. spin_lock(&sham.lock);
  1747. list_add_tail(&dd->list, &sham.dev_list);
  1748. spin_unlock(&sham.lock);
  1749. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1750. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1751. struct ahash_alg *alg;
  1752. alg = &dd->pdata->algs_info[i].algs_list[j];
  1753. alg->export = omap_sham_export;
  1754. alg->import = omap_sham_import;
  1755. alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
  1756. BUFLEN;
  1757. err = crypto_register_ahash(alg);
  1758. if (err)
  1759. goto err_algs;
  1760. dd->pdata->algs_info[i].registered++;
  1761. }
  1762. }
  1763. return 0;
  1764. err_algs:
  1765. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1766. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1767. crypto_unregister_ahash(
  1768. &dd->pdata->algs_info[i].algs_list[j]);
  1769. err_pm:
  1770. pm_runtime_disable(dev);
  1771. if (!dd->polling_mode)
  1772. dma_release_channel(dd->dma_lch);
  1773. data_err:
  1774. dev_err(dev, "initialization failed.\n");
  1775. return err;
  1776. }
  1777. static int omap_sham_remove(struct platform_device *pdev)
  1778. {
  1779. static struct omap_sham_dev *dd;
  1780. int i, j;
  1781. dd = platform_get_drvdata(pdev);
  1782. if (!dd)
  1783. return -ENODEV;
  1784. spin_lock(&sham.lock);
  1785. list_del(&dd->list);
  1786. spin_unlock(&sham.lock);
  1787. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1788. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1789. crypto_unregister_ahash(
  1790. &dd->pdata->algs_info[i].algs_list[j]);
  1791. tasklet_kill(&dd->done_task);
  1792. pm_runtime_disable(&pdev->dev);
  1793. if (!dd->polling_mode)
  1794. dma_release_channel(dd->dma_lch);
  1795. return 0;
  1796. }
  1797. #ifdef CONFIG_PM_SLEEP
  1798. static int omap_sham_suspend(struct device *dev)
  1799. {
  1800. pm_runtime_put_sync(dev);
  1801. return 0;
  1802. }
  1803. static int omap_sham_resume(struct device *dev)
  1804. {
  1805. int err = pm_runtime_get_sync(dev);
  1806. if (err < 0) {
  1807. dev_err(dev, "failed to get sync: %d\n", err);
  1808. return err;
  1809. }
  1810. return 0;
  1811. }
  1812. #endif
  1813. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1814. static struct platform_driver omap_sham_driver = {
  1815. .probe = omap_sham_probe,
  1816. .remove = omap_sham_remove,
  1817. .driver = {
  1818. .name = "omap-sham",
  1819. .pm = &omap_sham_pm_ops,
  1820. .of_match_table = omap_sham_of_match,
  1821. },
  1822. };
  1823. module_platform_driver(omap_sham_driver);
  1824. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1825. MODULE_LICENSE("GPL v2");
  1826. MODULE_AUTHOR("Dmitry Kasatkin");
  1827. MODULE_ALIAS("platform:omap-sham");