amdgpu_dm.c 131 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "raven1/DCN/dcn_1_0_offset.h"
  54. #include "raven1/DCN/dcn_1_0_sh_mask.h"
  55. #include "vega10/soc15ip.h"
  56. #include "soc15_common.h"
  57. #endif
  58. #include "modules/inc/mod_freesync.h"
  59. #include "i2caux_interface.h"
  60. /* basic init/fini API */
  61. static int amdgpu_dm_init(struct amdgpu_device *adev);
  62. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  63. /* initializes drm_device display related structures, based on the information
  64. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  65. * drm_encoder, drm_mode_config
  66. *
  67. * Returns 0 on success
  68. */
  69. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  70. /* removes and deallocates the drm structures, created by the above function */
  71. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  72. static void
  73. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  74. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  75. struct amdgpu_plane *aplane,
  76. unsigned long possible_crtcs);
  77. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  78. struct drm_plane *plane,
  79. uint32_t link_index);
  80. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  81. struct amdgpu_dm_connector *amdgpu_dm_connector,
  82. uint32_t link_index,
  83. struct amdgpu_encoder *amdgpu_encoder);
  84. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  85. struct amdgpu_encoder *aencoder,
  86. uint32_t link_index);
  87. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  88. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  89. struct drm_atomic_state *state,
  90. bool nonblock);
  91. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  92. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  93. struct drm_atomic_state *state);
  94. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  95. DRM_PLANE_TYPE_PRIMARY,
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. };
  102. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  107. };
  108. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  112. };
  113. /*
  114. * dm_vblank_get_counter
  115. *
  116. * @brief
  117. * Get counter for number of vertical blanks
  118. *
  119. * @param
  120. * struct amdgpu_device *adev - [in] desired amdgpu device
  121. * int disp_idx - [in] which CRTC to get the counter from
  122. *
  123. * @return
  124. * Counter for vertical blanks
  125. */
  126. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  127. {
  128. if (crtc >= adev->mode_info.num_crtc)
  129. return 0;
  130. else {
  131. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  132. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  133. acrtc->base.state);
  134. if (acrtc_state->stream == NULL) {
  135. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  136. crtc);
  137. return 0;
  138. }
  139. return dc_stream_get_vblank_counter(acrtc_state->stream);
  140. }
  141. }
  142. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  143. u32 *vbl, u32 *position)
  144. {
  145. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  146. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  147. return -EINVAL;
  148. else {
  149. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  151. acrtc->base.state);
  152. if (acrtc_state->stream == NULL) {
  153. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  154. crtc);
  155. return 0;
  156. }
  157. /*
  158. * TODO rework base driver to use values directly.
  159. * for now parse it back into reg-format
  160. */
  161. dc_stream_get_scanoutpos(acrtc_state->stream,
  162. &v_blank_start,
  163. &v_blank_end,
  164. &h_position,
  165. &v_position);
  166. *position = v_position | (h_position << 16);
  167. *vbl = v_blank_start | (v_blank_end << 16);
  168. }
  169. return 0;
  170. }
  171. static bool dm_is_idle(void *handle)
  172. {
  173. /* XXX todo */
  174. return true;
  175. }
  176. static int dm_wait_for_idle(void *handle)
  177. {
  178. /* XXX todo */
  179. return 0;
  180. }
  181. static bool dm_check_soft_reset(void *handle)
  182. {
  183. return false;
  184. }
  185. static int dm_soft_reset(void *handle)
  186. {
  187. /* XXX todo */
  188. return 0;
  189. }
  190. static struct amdgpu_crtc *
  191. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  192. int otg_inst)
  193. {
  194. struct drm_device *dev = adev->ddev;
  195. struct drm_crtc *crtc;
  196. struct amdgpu_crtc *amdgpu_crtc;
  197. /*
  198. * following if is check inherited from both functions where this one is
  199. * used now. Need to be checked why it could happen.
  200. */
  201. if (otg_inst == -1) {
  202. WARN_ON(1);
  203. return adev->mode_info.crtcs[0];
  204. }
  205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  206. amdgpu_crtc = to_amdgpu_crtc(crtc);
  207. if (amdgpu_crtc->otg_inst == otg_inst)
  208. return amdgpu_crtc;
  209. }
  210. return NULL;
  211. }
  212. static void dm_pflip_high_irq(void *interrupt_params)
  213. {
  214. struct amdgpu_crtc *amdgpu_crtc;
  215. struct common_irq_params *irq_params = interrupt_params;
  216. struct amdgpu_device *adev = irq_params->adev;
  217. unsigned long flags;
  218. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  219. /* IRQ could occur when in initial stage */
  220. /*TODO work and BO cleanup */
  221. if (amdgpu_crtc == NULL) {
  222. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  223. return;
  224. }
  225. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  226. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  227. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  228. amdgpu_crtc->pflip_status,
  229. AMDGPU_FLIP_SUBMITTED,
  230. amdgpu_crtc->crtc_id,
  231. amdgpu_crtc);
  232. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  233. return;
  234. }
  235. /* wakeup usersapce */
  236. if (amdgpu_crtc->event) {
  237. /* Update to correct count/ts if racing with vblank irq */
  238. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  239. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  240. /* page flip completed. clean up */
  241. amdgpu_crtc->event = NULL;
  242. } else
  243. WARN_ON(1);
  244. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  245. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  246. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  247. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  248. drm_crtc_vblank_put(&amdgpu_crtc->base);
  249. }
  250. static void dm_crtc_high_irq(void *interrupt_params)
  251. {
  252. struct common_irq_params *irq_params = interrupt_params;
  253. struct amdgpu_device *adev = irq_params->adev;
  254. uint8_t crtc_index = 0;
  255. struct amdgpu_crtc *acrtc;
  256. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  257. if (acrtc)
  258. crtc_index = acrtc->crtc_id;
  259. drm_handle_vblank(adev->ddev, crtc_index);
  260. }
  261. static int dm_set_clockgating_state(void *handle,
  262. enum amd_clockgating_state state)
  263. {
  264. return 0;
  265. }
  266. static int dm_set_powergating_state(void *handle,
  267. enum amd_powergating_state state)
  268. {
  269. return 0;
  270. }
  271. /* Prototypes of private functions */
  272. static int dm_early_init(void* handle);
  273. static void hotplug_notify_work_func(struct work_struct *work)
  274. {
  275. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  276. struct drm_device *dev = dm->ddev;
  277. drm_kms_helper_hotplug_event(dev);
  278. }
  279. #ifdef ENABLE_FBC
  280. #include "dal_asic_id.h"
  281. /* Allocate memory for FBC compressed data */
  282. /* TODO: Dynamic allocation */
  283. #define AMDGPU_FBC_SIZE (3840 * 2160 * 4)
  284. static void amdgpu_dm_initialize_fbc(struct amdgpu_device *adev)
  285. {
  286. int r;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. if (!compressor->bo_ptr) {
  289. r = amdgpu_bo_create_kernel(adev, AMDGPU_FBC_SIZE, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM, &compressor->bo_ptr,
  291. &compressor->gpu_addr, &compressor->cpu_addr);
  292. if (r)
  293. DRM_ERROR("DM: Failed to initialize fbc\n");
  294. }
  295. }
  296. #endif
  297. /* Init display KMS
  298. *
  299. * Returns 0 on success
  300. */
  301. static int amdgpu_dm_init(struct amdgpu_device *adev)
  302. {
  303. struct dc_init_data init_data;
  304. adev->dm.ddev = adev->ddev;
  305. adev->dm.adev = adev;
  306. /* Zero all the fields */
  307. memset(&init_data, 0, sizeof(init_data));
  308. /* initialize DAL's lock (for SYNC context use) */
  309. spin_lock_init(&adev->dm.dal_lock);
  310. /* initialize DAL's mutex */
  311. mutex_init(&adev->dm.dal_mutex);
  312. if(amdgpu_dm_irq_init(adev)) {
  313. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  314. goto error;
  315. }
  316. init_data.asic_id.chip_family = adev->family;
  317. init_data.asic_id.pci_revision_id = adev->rev_id;
  318. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  319. init_data.asic_id.vram_width = adev->mc.vram_width;
  320. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  321. init_data.asic_id.atombios_base_address =
  322. adev->mode_info.atom_context->bios;
  323. init_data.driver = adev;
  324. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  325. if (!adev->dm.cgs_device) {
  326. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  327. goto error;
  328. }
  329. init_data.cgs_device = adev->dm.cgs_device;
  330. adev->dm.dal = NULL;
  331. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  332. if (amdgpu_dc_log)
  333. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  334. else
  335. init_data.log_mask = DC_MIN_LOG_MASK;
  336. #ifdef ENABLE_FBC
  337. if (adev->family == FAMILY_CZ)
  338. amdgpu_dm_initialize_fbc(adev);
  339. init_data.fbc_gpu_addr = adev->dm.compressor.gpu_addr;
  340. #endif
  341. /* Display Core create. */
  342. adev->dm.dc = dc_create(&init_data);
  343. if (adev->dm.dc)
  344. DRM_INFO("Display Core initialized!\n");
  345. else
  346. DRM_INFO("Display Core failed to initialize!\n");
  347. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  348. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  349. if (!adev->dm.freesync_module) {
  350. DRM_ERROR(
  351. "amdgpu: failed to initialize freesync_module.\n");
  352. } else
  353. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  354. adev->dm.freesync_module);
  355. if (amdgpu_dm_initialize_drm_device(adev)) {
  356. DRM_ERROR(
  357. "amdgpu: failed to initialize sw for display support.\n");
  358. goto error;
  359. }
  360. /* Update the actual used number of crtc */
  361. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  362. /* TODO: Add_display_info? */
  363. /* TODO use dynamic cursor width */
  364. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  365. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  366. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  367. DRM_ERROR(
  368. "amdgpu: failed to initialize sw for display support.\n");
  369. goto error;
  370. }
  371. DRM_DEBUG_DRIVER("KMS initialized.\n");
  372. return 0;
  373. error:
  374. amdgpu_dm_fini(adev);
  375. return -1;
  376. }
  377. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  378. {
  379. amdgpu_dm_destroy_drm_device(&adev->dm);
  380. /*
  381. * TODO: pageflip, vlank interrupt
  382. *
  383. * amdgpu_dm_irq_fini(adev);
  384. */
  385. if (adev->dm.cgs_device) {
  386. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  387. adev->dm.cgs_device = NULL;
  388. }
  389. if (adev->dm.freesync_module) {
  390. mod_freesync_destroy(adev->dm.freesync_module);
  391. adev->dm.freesync_module = NULL;
  392. }
  393. /* DC Destroy TODO: Replace destroy DAL */
  394. if (adev->dm.dc)
  395. dc_destroy(&adev->dm.dc);
  396. return;
  397. }
  398. static int dm_sw_init(void *handle)
  399. {
  400. return 0;
  401. }
  402. static int dm_sw_fini(void *handle)
  403. {
  404. return 0;
  405. }
  406. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  407. {
  408. struct amdgpu_dm_connector *aconnector;
  409. struct drm_connector *connector;
  410. int ret = 0;
  411. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  412. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  413. aconnector = to_amdgpu_dm_connector(connector);
  414. if (aconnector->dc_link->type == dc_connection_mst_branch) {
  415. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  416. aconnector, aconnector->base.base.id);
  417. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  418. if (ret < 0) {
  419. DRM_ERROR("DM_MST: Failed to start MST\n");
  420. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  421. return ret;
  422. }
  423. }
  424. }
  425. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  426. return ret;
  427. }
  428. static int dm_late_init(void *handle)
  429. {
  430. struct drm_device *dev = ((struct amdgpu_device *)handle)->ddev;
  431. int r = detect_mst_link_for_all_connectors(dev);
  432. return r;
  433. }
  434. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  435. {
  436. struct amdgpu_dm_connector *aconnector;
  437. struct drm_connector *connector;
  438. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  439. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  440. aconnector = to_amdgpu_dm_connector(connector);
  441. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  442. !aconnector->mst_port) {
  443. if (suspend)
  444. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  445. else
  446. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  447. }
  448. }
  449. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  450. }
  451. static int dm_hw_init(void *handle)
  452. {
  453. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  454. /* Create DAL display manager */
  455. amdgpu_dm_init(adev);
  456. amdgpu_dm_hpd_init(adev);
  457. return 0;
  458. }
  459. static int dm_hw_fini(void *handle)
  460. {
  461. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  462. amdgpu_dm_hpd_fini(adev);
  463. amdgpu_dm_irq_fini(adev);
  464. amdgpu_dm_fini(adev);
  465. return 0;
  466. }
  467. static int dm_suspend(void *handle)
  468. {
  469. struct amdgpu_device *adev = handle;
  470. struct amdgpu_display_manager *dm = &adev->dm;
  471. int ret = 0;
  472. s3_handle_mst(adev->ddev, true);
  473. amdgpu_dm_irq_suspend(adev);
  474. WARN_ON(adev->dm.cached_state);
  475. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  476. dc_set_power_state(
  477. dm->dc,
  478. DC_ACPI_CM_POWER_STATE_D3
  479. );
  480. return ret;
  481. }
  482. static struct amdgpu_dm_connector *
  483. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  484. struct drm_crtc *crtc)
  485. {
  486. uint32_t i;
  487. struct drm_connector_state *new_con_state;
  488. struct drm_connector *connector;
  489. struct drm_crtc *crtc_from_state;
  490. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  491. crtc_from_state = new_con_state->crtc;
  492. if (crtc_from_state == crtc)
  493. return to_amdgpu_dm_connector(connector);
  494. }
  495. return NULL;
  496. }
  497. static int dm_resume(void *handle)
  498. {
  499. struct amdgpu_device *adev = handle;
  500. struct amdgpu_display_manager *dm = &adev->dm;
  501. /* power on hardware */
  502. dc_set_power_state(
  503. dm->dc,
  504. DC_ACPI_CM_POWER_STATE_D0
  505. );
  506. return 0;
  507. }
  508. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  509. {
  510. struct drm_device *ddev = adev->ddev;
  511. struct amdgpu_display_manager *dm = &adev->dm;
  512. struct amdgpu_dm_connector *aconnector;
  513. struct drm_connector *connector;
  514. struct drm_crtc *crtc;
  515. struct drm_crtc_state *new_crtc_state;
  516. struct dm_crtc_state *dm_crtc_state;
  517. struct drm_plane *plane;
  518. struct drm_plane_state *plane_state;
  519. struct dm_plane_state *dm_plane_state;
  520. struct dm_atomic_state *cached_state;
  521. int ret = 0;
  522. int i;
  523. /* program HPD filter */
  524. dc_resume(dm->dc);
  525. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  526. s3_handle_mst(ddev, false);
  527. /*
  528. * early enable HPD Rx IRQ, should be done before set mode as short
  529. * pulse interrupts are used for MST
  530. */
  531. amdgpu_dm_irq_resume_early(adev);
  532. /* Do detection*/
  533. list_for_each_entry(connector,
  534. &ddev->mode_config.connector_list, head) {
  535. aconnector = to_amdgpu_dm_connector(connector);
  536. /*
  537. * this is the case when traversing through already created
  538. * MST connectors, should be skipped
  539. */
  540. if (aconnector->mst_port)
  541. continue;
  542. mutex_lock(&aconnector->hpd_lock);
  543. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  544. aconnector->dc_sink = NULL;
  545. amdgpu_dm_update_connector_after_detect(aconnector);
  546. mutex_unlock(&aconnector->hpd_lock);
  547. }
  548. /* Force mode set in atomic comit */
  549. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  550. new_crtc_state->active_changed = true;
  551. cached_state = to_dm_atomic_state(adev->dm.cached_state);
  552. /*
  553. * During suspend, the cached state is saved before all streams are
  554. * disabled. Refresh cached state to match actual current state before
  555. * restoring it.
  556. */
  557. WARN_ON(kref_read(&cached_state->context->refcount) > 1);
  558. dc_release_state(cached_state->context);
  559. cached_state->context = dc_create_state();
  560. dc_resource_state_copy_construct_current(adev->dm.dc, cached_state->context);
  561. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i) {
  562. dm_crtc_state = to_dm_crtc_state(new_crtc_state);
  563. if (dm_crtc_state->stream) {
  564. WARN_ON(kref_read(&dm_crtc_state->stream->refcount) > 1);
  565. dc_stream_release(dm_crtc_state->stream);
  566. dm_crtc_state->stream = NULL;
  567. }
  568. }
  569. for_each_new_plane_in_state(adev->dm.cached_state, plane, plane_state, i) {
  570. dm_plane_state = to_dm_plane_state(plane_state);
  571. if (dm_plane_state->dc_state) {
  572. WARN_ON(kref_read(&dm_plane_state->dc_state->refcount) > 1);
  573. dc_plane_state_release(dm_plane_state->dc_state);
  574. dm_plane_state->dc_state = NULL;
  575. }
  576. }
  577. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  578. drm_atomic_state_put(adev->dm.cached_state);
  579. adev->dm.cached_state = NULL;
  580. amdgpu_dm_irq_resume_late(adev);
  581. return ret;
  582. }
  583. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  584. .name = "dm",
  585. .early_init = dm_early_init,
  586. .late_init = dm_late_init,
  587. .sw_init = dm_sw_init,
  588. .sw_fini = dm_sw_fini,
  589. .hw_init = dm_hw_init,
  590. .hw_fini = dm_hw_fini,
  591. .suspend = dm_suspend,
  592. .resume = dm_resume,
  593. .is_idle = dm_is_idle,
  594. .wait_for_idle = dm_wait_for_idle,
  595. .check_soft_reset = dm_check_soft_reset,
  596. .soft_reset = dm_soft_reset,
  597. .set_clockgating_state = dm_set_clockgating_state,
  598. .set_powergating_state = dm_set_powergating_state,
  599. };
  600. const struct amdgpu_ip_block_version dm_ip_block =
  601. {
  602. .type = AMD_IP_BLOCK_TYPE_DCE,
  603. .major = 1,
  604. .minor = 0,
  605. .rev = 0,
  606. .funcs = &amdgpu_dm_funcs,
  607. };
  608. static struct drm_atomic_state *
  609. dm_atomic_state_alloc(struct drm_device *dev)
  610. {
  611. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  612. if (!state)
  613. return NULL;
  614. if (drm_atomic_state_init(dev, &state->base) < 0)
  615. goto fail;
  616. return &state->base;
  617. fail:
  618. kfree(state);
  619. return NULL;
  620. }
  621. static void
  622. dm_atomic_state_clear(struct drm_atomic_state *state)
  623. {
  624. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  625. if (dm_state->context) {
  626. dc_release_state(dm_state->context);
  627. dm_state->context = NULL;
  628. }
  629. drm_atomic_state_default_clear(state);
  630. }
  631. static void
  632. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  633. {
  634. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  635. drm_atomic_state_default_release(state);
  636. kfree(dm_state);
  637. }
  638. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  639. .fb_create = amdgpu_user_framebuffer_create,
  640. .output_poll_changed = amdgpu_output_poll_changed,
  641. .atomic_check = amdgpu_dm_atomic_check,
  642. .atomic_commit = amdgpu_dm_atomic_commit,
  643. .atomic_state_alloc = dm_atomic_state_alloc,
  644. .atomic_state_clear = dm_atomic_state_clear,
  645. .atomic_state_free = dm_atomic_state_alloc_free
  646. };
  647. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  648. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  649. };
  650. static void
  651. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  652. {
  653. struct drm_connector *connector = &aconnector->base;
  654. struct drm_device *dev = connector->dev;
  655. struct dc_sink *sink;
  656. /* MST handled by drm_mst framework */
  657. if (aconnector->mst_mgr.mst_state == true)
  658. return;
  659. sink = aconnector->dc_link->local_sink;
  660. /* Edid mgmt connector gets first update only in mode_valid hook and then
  661. * the connector sink is set to either fake or physical sink depends on link status.
  662. * don't do it here if u are during boot
  663. */
  664. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  665. && aconnector->dc_em_sink) {
  666. /* For S3 resume with headless use eml_sink to fake stream
  667. * because on resume connecotr->sink is set ti NULL
  668. */
  669. mutex_lock(&dev->mode_config.mutex);
  670. if (sink) {
  671. if (aconnector->dc_sink) {
  672. amdgpu_dm_remove_sink_from_freesync_module(
  673. connector);
  674. /* retain and release bellow are used for
  675. * bump up refcount for sink because the link don't point
  676. * to it anymore after disconnect so on next crtc to connector
  677. * reshuffle by UMD we will get into unwanted dc_sink release
  678. */
  679. if (aconnector->dc_sink != aconnector->dc_em_sink)
  680. dc_sink_release(aconnector->dc_sink);
  681. }
  682. aconnector->dc_sink = sink;
  683. amdgpu_dm_add_sink_to_freesync_module(
  684. connector, aconnector->edid);
  685. } else {
  686. amdgpu_dm_remove_sink_from_freesync_module(connector);
  687. if (!aconnector->dc_sink)
  688. aconnector->dc_sink = aconnector->dc_em_sink;
  689. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  690. dc_sink_retain(aconnector->dc_sink);
  691. }
  692. mutex_unlock(&dev->mode_config.mutex);
  693. return;
  694. }
  695. /*
  696. * TODO: temporary guard to look for proper fix
  697. * if this sink is MST sink, we should not do anything
  698. */
  699. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  700. return;
  701. if (aconnector->dc_sink == sink) {
  702. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  703. * Do nothing!! */
  704. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  705. aconnector->connector_id);
  706. return;
  707. }
  708. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  709. aconnector->connector_id, aconnector->dc_sink, sink);
  710. mutex_lock(&dev->mode_config.mutex);
  711. /* 1. Update status of the drm connector
  712. * 2. Send an event and let userspace tell us what to do */
  713. if (sink) {
  714. /* TODO: check if we still need the S3 mode update workaround.
  715. * If yes, put it here. */
  716. if (aconnector->dc_sink)
  717. amdgpu_dm_remove_sink_from_freesync_module(
  718. connector);
  719. aconnector->dc_sink = sink;
  720. if (sink->dc_edid.length == 0)
  721. aconnector->edid = NULL;
  722. else {
  723. aconnector->edid =
  724. (struct edid *) sink->dc_edid.raw_edid;
  725. drm_mode_connector_update_edid_property(connector,
  726. aconnector->edid);
  727. }
  728. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  729. } else {
  730. amdgpu_dm_remove_sink_from_freesync_module(connector);
  731. drm_mode_connector_update_edid_property(connector, NULL);
  732. aconnector->num_modes = 0;
  733. aconnector->dc_sink = NULL;
  734. }
  735. mutex_unlock(&dev->mode_config.mutex);
  736. }
  737. static void handle_hpd_irq(void *param)
  738. {
  739. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  740. struct drm_connector *connector = &aconnector->base;
  741. struct drm_device *dev = connector->dev;
  742. /* In case of failure or MST no need to update connector status or notify the OS
  743. * since (for MST case) MST does this in it's own context.
  744. */
  745. mutex_lock(&aconnector->hpd_lock);
  746. if (aconnector->fake_enable)
  747. aconnector->fake_enable = false;
  748. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  749. amdgpu_dm_update_connector_after_detect(aconnector);
  750. drm_modeset_lock_all(dev);
  751. dm_restore_drm_connector_state(dev, connector);
  752. drm_modeset_unlock_all(dev);
  753. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  754. drm_kms_helper_hotplug_event(dev);
  755. }
  756. mutex_unlock(&aconnector->hpd_lock);
  757. }
  758. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  759. {
  760. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  761. uint8_t dret;
  762. bool new_irq_handled = false;
  763. int dpcd_addr;
  764. int dpcd_bytes_to_read;
  765. const int max_process_count = 30;
  766. int process_count = 0;
  767. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  768. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  769. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  770. /* DPCD 0x200 - 0x201 for downstream IRQ */
  771. dpcd_addr = DP_SINK_COUNT;
  772. } else {
  773. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  774. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  775. dpcd_addr = DP_SINK_COUNT_ESI;
  776. }
  777. dret = drm_dp_dpcd_read(
  778. &aconnector->dm_dp_aux.aux,
  779. dpcd_addr,
  780. esi,
  781. dpcd_bytes_to_read);
  782. while (dret == dpcd_bytes_to_read &&
  783. process_count < max_process_count) {
  784. uint8_t retry;
  785. dret = 0;
  786. process_count++;
  787. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  788. /* handle HPD short pulse irq */
  789. if (aconnector->mst_mgr.mst_state)
  790. drm_dp_mst_hpd_irq(
  791. &aconnector->mst_mgr,
  792. esi,
  793. &new_irq_handled);
  794. if (new_irq_handled) {
  795. /* ACK at DPCD to notify down stream */
  796. const int ack_dpcd_bytes_to_write =
  797. dpcd_bytes_to_read - 1;
  798. for (retry = 0; retry < 3; retry++) {
  799. uint8_t wret;
  800. wret = drm_dp_dpcd_write(
  801. &aconnector->dm_dp_aux.aux,
  802. dpcd_addr + 1,
  803. &esi[1],
  804. ack_dpcd_bytes_to_write);
  805. if (wret == ack_dpcd_bytes_to_write)
  806. break;
  807. }
  808. /* check if there is new irq to be handle */
  809. dret = drm_dp_dpcd_read(
  810. &aconnector->dm_dp_aux.aux,
  811. dpcd_addr,
  812. esi,
  813. dpcd_bytes_to_read);
  814. new_irq_handled = false;
  815. } else
  816. break;
  817. }
  818. if (process_count == max_process_count)
  819. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  820. }
  821. static void handle_hpd_rx_irq(void *param)
  822. {
  823. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  824. struct drm_connector *connector = &aconnector->base;
  825. struct drm_device *dev = connector->dev;
  826. const struct dc_link *dc_link = aconnector->dc_link;
  827. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  828. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  829. * conflict, after implement i2c helper, this mutex should be
  830. * retired.
  831. */
  832. if (aconnector->dc_link->type != dc_connection_mst_branch)
  833. mutex_lock(&aconnector->hpd_lock);
  834. if (dc_link_handle_hpd_rx_irq(aconnector->dc_link, NULL) &&
  835. !is_mst_root_connector) {
  836. /* Downstream Port status changed. */
  837. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPDRX)) {
  838. amdgpu_dm_update_connector_after_detect(aconnector);
  839. drm_modeset_lock_all(dev);
  840. dm_restore_drm_connector_state(dev, connector);
  841. drm_modeset_unlock_all(dev);
  842. drm_kms_helper_hotplug_event(dev);
  843. }
  844. }
  845. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  846. (dc_link->type == dc_connection_mst_branch))
  847. dm_handle_hpd_rx_irq(aconnector);
  848. if (aconnector->dc_link->type != dc_connection_mst_branch)
  849. mutex_unlock(&aconnector->hpd_lock);
  850. }
  851. static void register_hpd_handlers(struct amdgpu_device *adev)
  852. {
  853. struct drm_device *dev = adev->ddev;
  854. struct drm_connector *connector;
  855. struct amdgpu_dm_connector *aconnector;
  856. const struct dc_link *dc_link;
  857. struct dc_interrupt_params int_params = {0};
  858. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  859. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  860. list_for_each_entry(connector,
  861. &dev->mode_config.connector_list, head) {
  862. aconnector = to_amdgpu_dm_connector(connector);
  863. dc_link = aconnector->dc_link;
  864. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  865. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  866. int_params.irq_source = dc_link->irq_source_hpd;
  867. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  868. handle_hpd_irq,
  869. (void *) aconnector);
  870. }
  871. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  872. /* Also register for DP short pulse (hpd_rx). */
  873. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  874. int_params.irq_source = dc_link->irq_source_hpd_rx;
  875. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  876. handle_hpd_rx_irq,
  877. (void *) aconnector);
  878. }
  879. }
  880. }
  881. /* Register IRQ sources and initialize IRQ callbacks */
  882. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  883. {
  884. struct dc *dc = adev->dm.dc;
  885. struct common_irq_params *c_irq_params;
  886. struct dc_interrupt_params int_params = {0};
  887. int r;
  888. int i;
  889. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  890. if (adev->asic_type == CHIP_VEGA10 ||
  891. adev->asic_type == CHIP_RAVEN)
  892. client_id = AMDGPU_IH_CLIENTID_DCE;
  893. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  894. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  895. /* Actions of amdgpu_irq_add_id():
  896. * 1. Register a set() function with base driver.
  897. * Base driver will call set() function to enable/disable an
  898. * interrupt in DC hardware.
  899. * 2. Register amdgpu_dm_irq_handler().
  900. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  901. * coming from DC hardware.
  902. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  903. * for acknowledging and handling. */
  904. /* Use VBLANK interrupt */
  905. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  906. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  907. if (r) {
  908. DRM_ERROR("Failed to add crtc irq id!\n");
  909. return r;
  910. }
  911. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  912. int_params.irq_source =
  913. dc_interrupt_to_irq_source(dc, i, 0);
  914. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  915. c_irq_params->adev = adev;
  916. c_irq_params->irq_src = int_params.irq_source;
  917. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  918. dm_crtc_high_irq, c_irq_params);
  919. }
  920. /* Use GRPH_PFLIP interrupt */
  921. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  922. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  923. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  924. if (r) {
  925. DRM_ERROR("Failed to add page flip irq id!\n");
  926. return r;
  927. }
  928. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  929. int_params.irq_source =
  930. dc_interrupt_to_irq_source(dc, i, 0);
  931. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  932. c_irq_params->adev = adev;
  933. c_irq_params->irq_src = int_params.irq_source;
  934. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  935. dm_pflip_high_irq, c_irq_params);
  936. }
  937. /* HPD */
  938. r = amdgpu_irq_add_id(adev, client_id,
  939. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  940. if (r) {
  941. DRM_ERROR("Failed to add hpd irq id!\n");
  942. return r;
  943. }
  944. register_hpd_handlers(adev);
  945. return 0;
  946. }
  947. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  948. /* Register IRQ sources and initialize IRQ callbacks */
  949. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  950. {
  951. struct dc *dc = adev->dm.dc;
  952. struct common_irq_params *c_irq_params;
  953. struct dc_interrupt_params int_params = {0};
  954. int r;
  955. int i;
  956. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  957. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  958. /* Actions of amdgpu_irq_add_id():
  959. * 1. Register a set() function with base driver.
  960. * Base driver will call set() function to enable/disable an
  961. * interrupt in DC hardware.
  962. * 2. Register amdgpu_dm_irq_handler().
  963. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  964. * coming from DC hardware.
  965. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  966. * for acknowledging and handling.
  967. * */
  968. /* Use VSTARTUP interrupt */
  969. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  970. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  971. i++) {
  972. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  973. if (r) {
  974. DRM_ERROR("Failed to add crtc irq id!\n");
  975. return r;
  976. }
  977. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  978. int_params.irq_source =
  979. dc_interrupt_to_irq_source(dc, i, 0);
  980. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  981. c_irq_params->adev = adev;
  982. c_irq_params->irq_src = int_params.irq_source;
  983. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  984. dm_crtc_high_irq, c_irq_params);
  985. }
  986. /* Use GRPH_PFLIP interrupt */
  987. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  988. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  989. i++) {
  990. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  991. if (r) {
  992. DRM_ERROR("Failed to add page flip irq id!\n");
  993. return r;
  994. }
  995. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  996. int_params.irq_source =
  997. dc_interrupt_to_irq_source(dc, i, 0);
  998. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  999. c_irq_params->adev = adev;
  1000. c_irq_params->irq_src = int_params.irq_source;
  1001. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  1002. dm_pflip_high_irq, c_irq_params);
  1003. }
  1004. /* HPD */
  1005. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  1006. &adev->hpd_irq);
  1007. if (r) {
  1008. DRM_ERROR("Failed to add hpd irq id!\n");
  1009. return r;
  1010. }
  1011. register_hpd_handlers(adev);
  1012. return 0;
  1013. }
  1014. #endif
  1015. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  1016. {
  1017. int r;
  1018. adev->mode_info.mode_config_initialized = true;
  1019. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  1020. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  1021. adev->ddev->mode_config.max_width = 16384;
  1022. adev->ddev->mode_config.max_height = 16384;
  1023. adev->ddev->mode_config.preferred_depth = 24;
  1024. adev->ddev->mode_config.prefer_shadow = 1;
  1025. /* indicate support of immediate flip */
  1026. adev->ddev->mode_config.async_page_flip = true;
  1027. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  1028. r = amdgpu_modeset_create_props(adev);
  1029. if (r)
  1030. return r;
  1031. return 0;
  1032. }
  1033. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1034. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1035. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  1036. {
  1037. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1038. if (dc_link_set_backlight_level(dm->backlight_link,
  1039. bd->props.brightness, 0, 0))
  1040. return 0;
  1041. else
  1042. return 1;
  1043. }
  1044. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1045. {
  1046. return bd->props.brightness;
  1047. }
  1048. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1049. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1050. .update_status = amdgpu_dm_backlight_update_status,
  1051. };
  1052. static void
  1053. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1054. {
  1055. char bl_name[16];
  1056. struct backlight_properties props = { 0 };
  1057. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1058. props.type = BACKLIGHT_RAW;
  1059. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1060. dm->adev->ddev->primary->index);
  1061. dm->backlight_dev = backlight_device_register(bl_name,
  1062. dm->adev->ddev->dev,
  1063. dm,
  1064. &amdgpu_dm_backlight_ops,
  1065. &props);
  1066. if (NULL == dm->backlight_dev)
  1067. DRM_ERROR("DM: Backlight registration failed!\n");
  1068. else
  1069. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1070. }
  1071. #endif
  1072. /* In this architecture, the association
  1073. * connector -> encoder -> crtc
  1074. * id not really requried. The crtc and connector will hold the
  1075. * display_index as an abstraction to use with DAL component
  1076. *
  1077. * Returns 0 on success
  1078. */
  1079. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1080. {
  1081. struct amdgpu_display_manager *dm = &adev->dm;
  1082. uint32_t i;
  1083. struct amdgpu_dm_connector *aconnector = NULL;
  1084. struct amdgpu_encoder *aencoder = NULL;
  1085. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1086. uint32_t link_cnt;
  1087. unsigned long possible_crtcs;
  1088. link_cnt = dm->dc->caps.max_links;
  1089. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1090. DRM_ERROR("DM: Failed to initialize mode config\n");
  1091. return -1;
  1092. }
  1093. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1094. mode_info->planes[i] = kzalloc(sizeof(struct amdgpu_plane),
  1095. GFP_KERNEL);
  1096. if (!mode_info->planes[i]) {
  1097. DRM_ERROR("KMS: Failed to allocate plane\n");
  1098. goto fail_free_planes;
  1099. }
  1100. mode_info->planes[i]->base.type = mode_info->plane_type[i];
  1101. /*
  1102. * HACK: IGT tests expect that each plane can only have one
  1103. * one possible CRTC. For now, set one CRTC for each
  1104. * plane that is not an underlay, but still allow multiple
  1105. * CRTCs for underlay planes.
  1106. */
  1107. possible_crtcs = 1 << i;
  1108. if (i >= dm->dc->caps.max_streams)
  1109. possible_crtcs = 0xff;
  1110. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1111. DRM_ERROR("KMS: Failed to initialize plane\n");
  1112. goto fail_free_planes;
  1113. }
  1114. }
  1115. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1116. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1117. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1118. goto fail_free_planes;
  1119. }
  1120. dm->display_indexes_num = dm->dc->caps.max_streams;
  1121. /* loops over all connectors on the board */
  1122. for (i = 0; i < link_cnt; i++) {
  1123. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1124. DRM_ERROR(
  1125. "KMS: Cannot support more than %d display indexes\n",
  1126. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1127. continue;
  1128. }
  1129. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1130. if (!aconnector)
  1131. goto fail_free_planes;
  1132. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1133. if (!aencoder) {
  1134. goto fail_free_connector;
  1135. }
  1136. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1137. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1138. goto fail_free_encoder;
  1139. }
  1140. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1141. DRM_ERROR("KMS: Failed to initialize connector\n");
  1142. goto fail_free_encoder;
  1143. }
  1144. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1145. DETECT_REASON_BOOT))
  1146. amdgpu_dm_update_connector_after_detect(aconnector);
  1147. }
  1148. /* Software is initialized. Now we can register interrupt handlers. */
  1149. switch (adev->asic_type) {
  1150. case CHIP_BONAIRE:
  1151. case CHIP_HAWAII:
  1152. case CHIP_KAVERI:
  1153. case CHIP_KABINI:
  1154. case CHIP_MULLINS:
  1155. case CHIP_TONGA:
  1156. case CHIP_FIJI:
  1157. case CHIP_CARRIZO:
  1158. case CHIP_STONEY:
  1159. case CHIP_POLARIS11:
  1160. case CHIP_POLARIS10:
  1161. case CHIP_POLARIS12:
  1162. case CHIP_VEGA10:
  1163. if (dce110_register_irq_handlers(dm->adev)) {
  1164. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1165. goto fail_free_encoder;
  1166. }
  1167. break;
  1168. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1169. case CHIP_RAVEN:
  1170. if (dcn10_register_irq_handlers(dm->adev)) {
  1171. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1172. goto fail_free_encoder;
  1173. }
  1174. /*
  1175. * Temporary disable until pplib/smu interaction is implemented
  1176. */
  1177. dm->dc->debug.disable_stutter = true;
  1178. break;
  1179. #endif
  1180. default:
  1181. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1182. goto fail_free_encoder;
  1183. }
  1184. drm_mode_config_reset(dm->ddev);
  1185. return 0;
  1186. fail_free_encoder:
  1187. kfree(aencoder);
  1188. fail_free_connector:
  1189. kfree(aconnector);
  1190. fail_free_planes:
  1191. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1192. kfree(mode_info->planes[i]);
  1193. return -1;
  1194. }
  1195. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1196. {
  1197. drm_mode_config_cleanup(dm->ddev);
  1198. return;
  1199. }
  1200. /******************************************************************************
  1201. * amdgpu_display_funcs functions
  1202. *****************************************************************************/
  1203. /**
  1204. * dm_bandwidth_update - program display watermarks
  1205. *
  1206. * @adev: amdgpu_device pointer
  1207. *
  1208. * Calculate and program the display watermarks and line buffer allocation.
  1209. */
  1210. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1211. {
  1212. /* TODO: implement later */
  1213. }
  1214. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1215. u8 level)
  1216. {
  1217. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1218. }
  1219. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1220. {
  1221. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1222. return 0;
  1223. }
  1224. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1225. struct drm_file *filp)
  1226. {
  1227. struct mod_freesync_params freesync_params;
  1228. uint8_t num_streams;
  1229. uint8_t i;
  1230. struct amdgpu_device *adev = dev->dev_private;
  1231. int r = 0;
  1232. /* Get freesync enable flag from DRM */
  1233. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1234. for (i = 0; i < num_streams; i++) {
  1235. struct dc_stream_state *stream;
  1236. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1237. mod_freesync_update_state(adev->dm.freesync_module,
  1238. &stream, 1, &freesync_params);
  1239. }
  1240. return r;
  1241. }
  1242. static const struct amdgpu_display_funcs dm_display_funcs = {
  1243. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1244. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1245. .vblank_wait = NULL,
  1246. .backlight_set_level =
  1247. dm_set_backlight_level,/* called unconditionally */
  1248. .backlight_get_level =
  1249. dm_get_backlight_level,/* called unconditionally */
  1250. .hpd_sense = NULL,/* called unconditionally */
  1251. .hpd_set_polarity = NULL, /* called unconditionally */
  1252. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1253. .page_flip_get_scanoutpos =
  1254. dm_crtc_get_scanoutpos,/* called unconditionally */
  1255. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1256. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1257. .notify_freesync = amdgpu_notify_freesync,
  1258. };
  1259. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1260. static ssize_t s3_debug_store(struct device *device,
  1261. struct device_attribute *attr,
  1262. const char *buf,
  1263. size_t count)
  1264. {
  1265. int ret;
  1266. int s3_state;
  1267. struct pci_dev *pdev = to_pci_dev(device);
  1268. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1269. struct amdgpu_device *adev = drm_dev->dev_private;
  1270. ret = kstrtoint(buf, 0, &s3_state);
  1271. if (ret == 0) {
  1272. if (s3_state) {
  1273. dm_resume(adev);
  1274. amdgpu_dm_display_resume(adev);
  1275. drm_kms_helper_hotplug_event(adev->ddev);
  1276. } else
  1277. dm_suspend(adev);
  1278. }
  1279. return ret == 0 ? count : 0;
  1280. }
  1281. DEVICE_ATTR_WO(s3_debug);
  1282. #endif
  1283. static int dm_early_init(void *handle)
  1284. {
  1285. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1286. adev->ddev->driver->driver_features |= DRIVER_ATOMIC;
  1287. amdgpu_dm_set_irq_funcs(adev);
  1288. switch (adev->asic_type) {
  1289. case CHIP_BONAIRE:
  1290. case CHIP_HAWAII:
  1291. adev->mode_info.num_crtc = 6;
  1292. adev->mode_info.num_hpd = 6;
  1293. adev->mode_info.num_dig = 6;
  1294. adev->mode_info.plane_type = dm_plane_type_default;
  1295. break;
  1296. case CHIP_KAVERI:
  1297. adev->mode_info.num_crtc = 4;
  1298. adev->mode_info.num_hpd = 6;
  1299. adev->mode_info.num_dig = 7;
  1300. adev->mode_info.plane_type = dm_plane_type_default;
  1301. break;
  1302. case CHIP_KABINI:
  1303. case CHIP_MULLINS:
  1304. adev->mode_info.num_crtc = 2;
  1305. adev->mode_info.num_hpd = 6;
  1306. adev->mode_info.num_dig = 6;
  1307. adev->mode_info.plane_type = dm_plane_type_default;
  1308. break;
  1309. case CHIP_FIJI:
  1310. case CHIP_TONGA:
  1311. adev->mode_info.num_crtc = 6;
  1312. adev->mode_info.num_hpd = 6;
  1313. adev->mode_info.num_dig = 7;
  1314. adev->mode_info.plane_type = dm_plane_type_default;
  1315. break;
  1316. case CHIP_CARRIZO:
  1317. adev->mode_info.num_crtc = 3;
  1318. adev->mode_info.num_hpd = 6;
  1319. adev->mode_info.num_dig = 9;
  1320. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1321. break;
  1322. case CHIP_STONEY:
  1323. adev->mode_info.num_crtc = 2;
  1324. adev->mode_info.num_hpd = 6;
  1325. adev->mode_info.num_dig = 9;
  1326. adev->mode_info.plane_type = dm_plane_type_stoney;
  1327. break;
  1328. case CHIP_POLARIS11:
  1329. case CHIP_POLARIS12:
  1330. adev->mode_info.num_crtc = 5;
  1331. adev->mode_info.num_hpd = 5;
  1332. adev->mode_info.num_dig = 5;
  1333. adev->mode_info.plane_type = dm_plane_type_default;
  1334. break;
  1335. case CHIP_POLARIS10:
  1336. adev->mode_info.num_crtc = 6;
  1337. adev->mode_info.num_hpd = 6;
  1338. adev->mode_info.num_dig = 6;
  1339. adev->mode_info.plane_type = dm_plane_type_default;
  1340. break;
  1341. case CHIP_VEGA10:
  1342. adev->mode_info.num_crtc = 6;
  1343. adev->mode_info.num_hpd = 6;
  1344. adev->mode_info.num_dig = 6;
  1345. adev->mode_info.plane_type = dm_plane_type_default;
  1346. break;
  1347. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1348. case CHIP_RAVEN:
  1349. adev->mode_info.num_crtc = 4;
  1350. adev->mode_info.num_hpd = 4;
  1351. adev->mode_info.num_dig = 4;
  1352. adev->mode_info.plane_type = dm_plane_type_default;
  1353. break;
  1354. #endif
  1355. default:
  1356. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1357. return -EINVAL;
  1358. }
  1359. if (adev->mode_info.funcs == NULL)
  1360. adev->mode_info.funcs = &dm_display_funcs;
  1361. /* Note: Do NOT change adev->audio_endpt_rreg and
  1362. * adev->audio_endpt_wreg because they are initialised in
  1363. * amdgpu_device_init() */
  1364. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1365. device_create_file(
  1366. adev->ddev->dev,
  1367. &dev_attr_s3_debug);
  1368. #endif
  1369. return 0;
  1370. }
  1371. struct dm_connector_state {
  1372. struct drm_connector_state base;
  1373. enum amdgpu_rmx_type scaling;
  1374. uint8_t underscan_vborder;
  1375. uint8_t underscan_hborder;
  1376. bool underscan_enable;
  1377. };
  1378. #define to_dm_connector_state(x)\
  1379. container_of((x), struct dm_connector_state, base)
  1380. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1381. struct dc_stream_state *new_stream,
  1382. struct dc_stream_state *old_stream)
  1383. {
  1384. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1385. return false;
  1386. if (!crtc_state->enable)
  1387. return false;
  1388. return crtc_state->active;
  1389. }
  1390. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1391. {
  1392. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1393. return false;
  1394. return !crtc_state->enable || !crtc_state->active;
  1395. }
  1396. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1397. {
  1398. drm_encoder_cleanup(encoder);
  1399. kfree(encoder);
  1400. }
  1401. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1402. .destroy = amdgpu_dm_encoder_destroy,
  1403. };
  1404. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1405. struct dc_plane_state *plane_state)
  1406. {
  1407. plane_state->src_rect.x = state->src_x >> 16;
  1408. plane_state->src_rect.y = state->src_y >> 16;
  1409. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1410. plane_state->src_rect.width = state->src_w >> 16;
  1411. if (plane_state->src_rect.width == 0)
  1412. return false;
  1413. plane_state->src_rect.height = state->src_h >> 16;
  1414. if (plane_state->src_rect.height == 0)
  1415. return false;
  1416. plane_state->dst_rect.x = state->crtc_x;
  1417. plane_state->dst_rect.y = state->crtc_y;
  1418. if (state->crtc_w == 0)
  1419. return false;
  1420. plane_state->dst_rect.width = state->crtc_w;
  1421. if (state->crtc_h == 0)
  1422. return false;
  1423. plane_state->dst_rect.height = state->crtc_h;
  1424. plane_state->clip_rect = plane_state->dst_rect;
  1425. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1426. case DRM_MODE_ROTATE_0:
  1427. plane_state->rotation = ROTATION_ANGLE_0;
  1428. break;
  1429. case DRM_MODE_ROTATE_90:
  1430. plane_state->rotation = ROTATION_ANGLE_90;
  1431. break;
  1432. case DRM_MODE_ROTATE_180:
  1433. plane_state->rotation = ROTATION_ANGLE_180;
  1434. break;
  1435. case DRM_MODE_ROTATE_270:
  1436. plane_state->rotation = ROTATION_ANGLE_270;
  1437. break;
  1438. default:
  1439. plane_state->rotation = ROTATION_ANGLE_0;
  1440. break;
  1441. }
  1442. return true;
  1443. }
  1444. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1445. uint64_t *tiling_flags,
  1446. uint64_t *fb_location)
  1447. {
  1448. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1449. int r = amdgpu_bo_reserve(rbo, false);
  1450. if (unlikely(r)) {
  1451. // Don't show error msg. when return -ERESTARTSYS
  1452. if (r != -ERESTARTSYS)
  1453. DRM_ERROR("Unable to reserve buffer: %d\n", r);
  1454. return r;
  1455. }
  1456. if (fb_location)
  1457. *fb_location = amdgpu_bo_gpu_offset(rbo);
  1458. if (tiling_flags)
  1459. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1460. amdgpu_bo_unreserve(rbo);
  1461. return r;
  1462. }
  1463. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1464. struct dc_plane_state *plane_state,
  1465. const struct amdgpu_framebuffer *amdgpu_fb,
  1466. bool addReq)
  1467. {
  1468. uint64_t tiling_flags;
  1469. uint64_t fb_location = 0;
  1470. unsigned int awidth;
  1471. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1472. int ret = 0;
  1473. struct drm_format_name_buf format_name;
  1474. ret = get_fb_info(
  1475. amdgpu_fb,
  1476. &tiling_flags,
  1477. addReq == true ? &fb_location:NULL);
  1478. if (ret)
  1479. return ret;
  1480. switch (fb->format->format) {
  1481. case DRM_FORMAT_C8:
  1482. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1483. break;
  1484. case DRM_FORMAT_RGB565:
  1485. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1486. break;
  1487. case DRM_FORMAT_XRGB8888:
  1488. case DRM_FORMAT_ARGB8888:
  1489. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1490. break;
  1491. case DRM_FORMAT_XRGB2101010:
  1492. case DRM_FORMAT_ARGB2101010:
  1493. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1494. break;
  1495. case DRM_FORMAT_XBGR2101010:
  1496. case DRM_FORMAT_ABGR2101010:
  1497. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1498. break;
  1499. case DRM_FORMAT_NV21:
  1500. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1501. break;
  1502. case DRM_FORMAT_NV12:
  1503. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1504. break;
  1505. default:
  1506. DRM_ERROR("Unsupported screen format %s\n",
  1507. drm_get_format_name(fb->format->format, &format_name));
  1508. return -EINVAL;
  1509. }
  1510. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1511. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1512. plane_state->address.grph.addr.low_part = lower_32_bits(fb_location);
  1513. plane_state->address.grph.addr.high_part = upper_32_bits(fb_location);
  1514. plane_state->plane_size.grph.surface_size.x = 0;
  1515. plane_state->plane_size.grph.surface_size.y = 0;
  1516. plane_state->plane_size.grph.surface_size.width = fb->width;
  1517. plane_state->plane_size.grph.surface_size.height = fb->height;
  1518. plane_state->plane_size.grph.surface_pitch =
  1519. fb->pitches[0] / fb->format->cpp[0];
  1520. /* TODO: unhardcode */
  1521. plane_state->color_space = COLOR_SPACE_SRGB;
  1522. } else {
  1523. awidth = ALIGN(fb->width, 64);
  1524. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1525. plane_state->address.video_progressive.luma_addr.low_part
  1526. = lower_32_bits(fb_location);
  1527. plane_state->address.video_progressive.chroma_addr.low_part
  1528. = lower_32_bits(fb_location) +
  1529. (awidth * fb->height);
  1530. plane_state->plane_size.video.luma_size.x = 0;
  1531. plane_state->plane_size.video.luma_size.y = 0;
  1532. plane_state->plane_size.video.luma_size.width = awidth;
  1533. plane_state->plane_size.video.luma_size.height = fb->height;
  1534. /* TODO: unhardcode */
  1535. plane_state->plane_size.video.luma_pitch = awidth;
  1536. plane_state->plane_size.video.chroma_size.x = 0;
  1537. plane_state->plane_size.video.chroma_size.y = 0;
  1538. plane_state->plane_size.video.chroma_size.width = awidth;
  1539. plane_state->plane_size.video.chroma_size.height = fb->height;
  1540. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1541. /* TODO: unhardcode */
  1542. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1543. }
  1544. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1545. /* Fill GFX8 params */
  1546. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1547. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1548. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1549. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1550. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1551. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1552. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1553. /* XXX fix me for VI */
  1554. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1555. plane_state->tiling_info.gfx8.array_mode =
  1556. DC_ARRAY_2D_TILED_THIN1;
  1557. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1558. plane_state->tiling_info.gfx8.bank_width = bankw;
  1559. plane_state->tiling_info.gfx8.bank_height = bankh;
  1560. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1561. plane_state->tiling_info.gfx8.tile_mode =
  1562. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1563. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1564. == DC_ARRAY_1D_TILED_THIN1) {
  1565. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1566. }
  1567. plane_state->tiling_info.gfx8.pipe_config =
  1568. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1569. if (adev->asic_type == CHIP_VEGA10 ||
  1570. adev->asic_type == CHIP_RAVEN) {
  1571. /* Fill GFX9 params */
  1572. plane_state->tiling_info.gfx9.num_pipes =
  1573. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1574. plane_state->tiling_info.gfx9.num_banks =
  1575. adev->gfx.config.gb_addr_config_fields.num_banks;
  1576. plane_state->tiling_info.gfx9.pipe_interleave =
  1577. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1578. plane_state->tiling_info.gfx9.num_shader_engines =
  1579. adev->gfx.config.gb_addr_config_fields.num_se;
  1580. plane_state->tiling_info.gfx9.max_compressed_frags =
  1581. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1582. plane_state->tiling_info.gfx9.num_rb_per_se =
  1583. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1584. plane_state->tiling_info.gfx9.swizzle =
  1585. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1586. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1587. }
  1588. plane_state->visible = true;
  1589. plane_state->scaling_quality.h_taps_c = 0;
  1590. plane_state->scaling_quality.v_taps_c = 0;
  1591. /* is this needed? is plane_state zeroed at allocation? */
  1592. plane_state->scaling_quality.h_taps = 0;
  1593. plane_state->scaling_quality.v_taps = 0;
  1594. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1595. return ret;
  1596. }
  1597. static void fill_gamma_from_crtc_state(const struct drm_crtc_state *crtc_state,
  1598. struct dc_plane_state *plane_state)
  1599. {
  1600. int i;
  1601. struct dc_gamma *gamma;
  1602. struct drm_color_lut *lut =
  1603. (struct drm_color_lut *) crtc_state->gamma_lut->data;
  1604. gamma = dc_create_gamma();
  1605. if (gamma == NULL) {
  1606. WARN_ON(1);
  1607. return;
  1608. }
  1609. gamma->type = GAMMA_RGB_256;
  1610. gamma->num_entries = GAMMA_RGB_256_ENTRIES;
  1611. for (i = 0; i < GAMMA_RGB_256_ENTRIES; i++) {
  1612. gamma->entries.red[i] = dal_fixed31_32_from_int(lut[i].red);
  1613. gamma->entries.green[i] = dal_fixed31_32_from_int(lut[i].green);
  1614. gamma->entries.blue[i] = dal_fixed31_32_from_int(lut[i].blue);
  1615. }
  1616. plane_state->gamma_correction = gamma;
  1617. }
  1618. static int fill_plane_attributes(struct amdgpu_device *adev,
  1619. struct dc_plane_state *dc_plane_state,
  1620. struct drm_plane_state *plane_state,
  1621. struct drm_crtc_state *crtc_state,
  1622. bool addrReq)
  1623. {
  1624. const struct amdgpu_framebuffer *amdgpu_fb =
  1625. to_amdgpu_framebuffer(plane_state->fb);
  1626. const struct drm_crtc *crtc = plane_state->crtc;
  1627. struct dc_transfer_func *input_tf;
  1628. int ret = 0;
  1629. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1630. return -EINVAL;
  1631. ret = fill_plane_attributes_from_fb(
  1632. crtc->dev->dev_private,
  1633. dc_plane_state,
  1634. amdgpu_fb,
  1635. addrReq);
  1636. if (ret)
  1637. return ret;
  1638. input_tf = dc_create_transfer_func();
  1639. if (input_tf == NULL)
  1640. return -ENOMEM;
  1641. input_tf->type = TF_TYPE_PREDEFINED;
  1642. input_tf->tf = TRANSFER_FUNCTION_SRGB;
  1643. dc_plane_state->in_transfer_func = input_tf;
  1644. /* In case of gamma set, update gamma value */
  1645. if (crtc_state->gamma_lut)
  1646. fill_gamma_from_crtc_state(crtc_state, dc_plane_state);
  1647. return ret;
  1648. }
  1649. /*****************************************************************************/
  1650. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1651. const struct dm_connector_state *dm_state,
  1652. struct dc_stream_state *stream)
  1653. {
  1654. enum amdgpu_rmx_type rmx_type;
  1655. struct rect src = { 0 }; /* viewport in composition space*/
  1656. struct rect dst = { 0 }; /* stream addressable area */
  1657. /* no mode. nothing to be done */
  1658. if (!mode)
  1659. return;
  1660. /* Full screen scaling by default */
  1661. src.width = mode->hdisplay;
  1662. src.height = mode->vdisplay;
  1663. dst.width = stream->timing.h_addressable;
  1664. dst.height = stream->timing.v_addressable;
  1665. rmx_type = dm_state->scaling;
  1666. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1667. if (src.width * dst.height <
  1668. src.height * dst.width) {
  1669. /* height needs less upscaling/more downscaling */
  1670. dst.width = src.width *
  1671. dst.height / src.height;
  1672. } else {
  1673. /* width needs less upscaling/more downscaling */
  1674. dst.height = src.height *
  1675. dst.width / src.width;
  1676. }
  1677. } else if (rmx_type == RMX_CENTER) {
  1678. dst = src;
  1679. }
  1680. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1681. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1682. if (dm_state->underscan_enable) {
  1683. dst.x += dm_state->underscan_hborder / 2;
  1684. dst.y += dm_state->underscan_vborder / 2;
  1685. dst.width -= dm_state->underscan_hborder;
  1686. dst.height -= dm_state->underscan_vborder;
  1687. }
  1688. stream->src = src;
  1689. stream->dst = dst;
  1690. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1691. dst.x, dst.y, dst.width, dst.height);
  1692. }
  1693. static enum dc_color_depth
  1694. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1695. {
  1696. uint32_t bpc = connector->display_info.bpc;
  1697. /* Limited color depth to 8bit
  1698. * TODO: Still need to handle deep color
  1699. */
  1700. if (bpc > 8)
  1701. bpc = 8;
  1702. switch (bpc) {
  1703. case 0:
  1704. /* Temporary Work around, DRM don't parse color depth for
  1705. * EDID revision before 1.4
  1706. * TODO: Fix edid parsing
  1707. */
  1708. return COLOR_DEPTH_888;
  1709. case 6:
  1710. return COLOR_DEPTH_666;
  1711. case 8:
  1712. return COLOR_DEPTH_888;
  1713. case 10:
  1714. return COLOR_DEPTH_101010;
  1715. case 12:
  1716. return COLOR_DEPTH_121212;
  1717. case 14:
  1718. return COLOR_DEPTH_141414;
  1719. case 16:
  1720. return COLOR_DEPTH_161616;
  1721. default:
  1722. return COLOR_DEPTH_UNDEFINED;
  1723. }
  1724. }
  1725. static enum dc_aspect_ratio
  1726. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1727. {
  1728. int32_t width = mode_in->crtc_hdisplay * 9;
  1729. int32_t height = mode_in->crtc_vdisplay * 16;
  1730. if ((width - height) < 10 && (width - height) > -10)
  1731. return ASPECT_RATIO_16_9;
  1732. else
  1733. return ASPECT_RATIO_4_3;
  1734. }
  1735. static enum dc_color_space
  1736. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1737. {
  1738. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1739. switch (dc_crtc_timing->pixel_encoding) {
  1740. case PIXEL_ENCODING_YCBCR422:
  1741. case PIXEL_ENCODING_YCBCR444:
  1742. case PIXEL_ENCODING_YCBCR420:
  1743. {
  1744. /*
  1745. * 27030khz is the separation point between HDTV and SDTV
  1746. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1747. * respectively
  1748. */
  1749. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1750. if (dc_crtc_timing->flags.Y_ONLY)
  1751. color_space =
  1752. COLOR_SPACE_YCBCR709_LIMITED;
  1753. else
  1754. color_space = COLOR_SPACE_YCBCR709;
  1755. } else {
  1756. if (dc_crtc_timing->flags.Y_ONLY)
  1757. color_space =
  1758. COLOR_SPACE_YCBCR601_LIMITED;
  1759. else
  1760. color_space = COLOR_SPACE_YCBCR601;
  1761. }
  1762. }
  1763. break;
  1764. case PIXEL_ENCODING_RGB:
  1765. color_space = COLOR_SPACE_SRGB;
  1766. break;
  1767. default:
  1768. WARN_ON(1);
  1769. break;
  1770. }
  1771. return color_space;
  1772. }
  1773. /*****************************************************************************/
  1774. static void
  1775. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1776. const struct drm_display_mode *mode_in,
  1777. const struct drm_connector *connector)
  1778. {
  1779. struct dc_crtc_timing *timing_out = &stream->timing;
  1780. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1781. timing_out->h_border_left = 0;
  1782. timing_out->h_border_right = 0;
  1783. timing_out->v_border_top = 0;
  1784. timing_out->v_border_bottom = 0;
  1785. /* TODO: un-hardcode */
  1786. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1787. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1788. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1789. else
  1790. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1791. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1792. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1793. connector);
  1794. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1795. timing_out->hdmi_vic = 0;
  1796. timing_out->vic = drm_match_cea_mode(mode_in);
  1797. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1798. timing_out->h_total = mode_in->crtc_htotal;
  1799. timing_out->h_sync_width =
  1800. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1801. timing_out->h_front_porch =
  1802. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1803. timing_out->v_total = mode_in->crtc_vtotal;
  1804. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1805. timing_out->v_front_porch =
  1806. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1807. timing_out->v_sync_width =
  1808. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1809. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1810. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1811. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1812. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1813. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1814. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1815. stream->output_color_space = get_output_color_space(timing_out);
  1816. {
  1817. struct dc_transfer_func *tf = dc_create_transfer_func();
  1818. tf->type = TF_TYPE_PREDEFINED;
  1819. tf->tf = TRANSFER_FUNCTION_SRGB;
  1820. stream->out_transfer_func = tf;
  1821. }
  1822. }
  1823. static void fill_audio_info(struct audio_info *audio_info,
  1824. const struct drm_connector *drm_connector,
  1825. const struct dc_sink *dc_sink)
  1826. {
  1827. int i = 0;
  1828. int cea_revision = 0;
  1829. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1830. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1831. audio_info->product_id = edid_caps->product_id;
  1832. cea_revision = drm_connector->display_info.cea_rev;
  1833. while (i < AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS &&
  1834. edid_caps->display_name[i]) {
  1835. audio_info->display_name[i] = edid_caps->display_name[i];
  1836. i++;
  1837. }
  1838. if (cea_revision >= 3) {
  1839. audio_info->mode_count = edid_caps->audio_mode_count;
  1840. for (i = 0; i < audio_info->mode_count; ++i) {
  1841. audio_info->modes[i].format_code =
  1842. (enum audio_format_code)
  1843. (edid_caps->audio_modes[i].format_code);
  1844. audio_info->modes[i].channel_count =
  1845. edid_caps->audio_modes[i].channel_count;
  1846. audio_info->modes[i].sample_rates.all =
  1847. edid_caps->audio_modes[i].sample_rate;
  1848. audio_info->modes[i].sample_size =
  1849. edid_caps->audio_modes[i].sample_size;
  1850. }
  1851. }
  1852. audio_info->flags.all = edid_caps->speaker_flags;
  1853. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1854. if (drm_connector->latency_present[0]) {
  1855. audio_info->video_latency = drm_connector->video_latency[0];
  1856. audio_info->audio_latency = drm_connector->audio_latency[0];
  1857. }
  1858. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1859. }
  1860. static void
  1861. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1862. struct drm_display_mode *dst_mode)
  1863. {
  1864. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1865. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1866. dst_mode->crtc_clock = src_mode->crtc_clock;
  1867. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1868. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1869. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1870. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1871. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1872. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1873. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1874. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1875. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1876. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1877. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1878. }
  1879. static void
  1880. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1881. const struct drm_display_mode *native_mode,
  1882. bool scale_enabled)
  1883. {
  1884. if (scale_enabled) {
  1885. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1886. } else if (native_mode->clock == drm_mode->clock &&
  1887. native_mode->htotal == drm_mode->htotal &&
  1888. native_mode->vtotal == drm_mode->vtotal) {
  1889. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1890. } else {
  1891. /* no scaling nor amdgpu inserted, no need to patch */
  1892. }
  1893. }
  1894. static void create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1895. {
  1896. struct dc_sink *sink = NULL;
  1897. struct dc_sink_init_data sink_init_data = { 0 };
  1898. sink_init_data.link = aconnector->dc_link;
  1899. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1900. sink = dc_sink_create(&sink_init_data);
  1901. if (!sink)
  1902. DRM_ERROR("Failed to create sink!\n");
  1903. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1904. aconnector->fake_enable = true;
  1905. aconnector->dc_sink = sink;
  1906. aconnector->dc_link->local_sink = sink;
  1907. }
  1908. static struct dc_stream_state *
  1909. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1910. const struct drm_display_mode *drm_mode,
  1911. const struct dm_connector_state *dm_state)
  1912. {
  1913. struct drm_display_mode *preferred_mode = NULL;
  1914. const struct drm_connector *drm_connector;
  1915. struct dc_stream_state *stream = NULL;
  1916. struct drm_display_mode mode = *drm_mode;
  1917. bool native_mode_found = false;
  1918. if (aconnector == NULL) {
  1919. DRM_ERROR("aconnector is NULL!\n");
  1920. goto drm_connector_null;
  1921. }
  1922. if (dm_state == NULL) {
  1923. DRM_ERROR("dm_state is NULL!\n");
  1924. goto dm_state_null;
  1925. }
  1926. drm_connector = &aconnector->base;
  1927. if (!aconnector->dc_sink) {
  1928. /*
  1929. * Exclude MST from creating fake_sink
  1930. * TODO: need to enable MST into fake_sink feature
  1931. */
  1932. if (aconnector->mst_port)
  1933. goto stream_create_fail;
  1934. create_fake_sink(aconnector);
  1935. }
  1936. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1937. if (stream == NULL) {
  1938. DRM_ERROR("Failed to create stream for sink!\n");
  1939. goto stream_create_fail;
  1940. }
  1941. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1942. /* Search for preferred mode */
  1943. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1944. native_mode_found = true;
  1945. break;
  1946. }
  1947. }
  1948. if (!native_mode_found)
  1949. preferred_mode = list_first_entry_or_null(
  1950. &aconnector->base.modes,
  1951. struct drm_display_mode,
  1952. head);
  1953. if (preferred_mode == NULL) {
  1954. /* This may not be an error, the use case is when we we have no
  1955. * usermode calls to reset and set mode upon hotplug. In this
  1956. * case, we call set mode ourselves to restore the previous mode
  1957. * and the modelist may not be filled in in time.
  1958. */
  1959. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1960. } else {
  1961. decide_crtc_timing_for_drm_display_mode(
  1962. &mode, preferred_mode,
  1963. dm_state->scaling != RMX_OFF);
  1964. }
  1965. fill_stream_properties_from_drm_display_mode(stream,
  1966. &mode, &aconnector->base);
  1967. update_stream_scaling_settings(&mode, dm_state, stream);
  1968. fill_audio_info(
  1969. &stream->audio_info,
  1970. drm_connector,
  1971. aconnector->dc_sink);
  1972. stream_create_fail:
  1973. dm_state_null:
  1974. drm_connector_null:
  1975. return stream;
  1976. }
  1977. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1978. {
  1979. drm_crtc_cleanup(crtc);
  1980. kfree(crtc);
  1981. }
  1982. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1983. struct drm_crtc_state *state)
  1984. {
  1985. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1986. /* TODO Destroy dc_stream objects are stream object is flattened */
  1987. if (cur->stream)
  1988. dc_stream_release(cur->stream);
  1989. __drm_atomic_helper_crtc_destroy_state(state);
  1990. kfree(state);
  1991. }
  1992. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  1993. {
  1994. struct dm_crtc_state *state;
  1995. if (crtc->state)
  1996. dm_crtc_destroy_state(crtc, crtc->state);
  1997. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1998. if (WARN_ON(!state))
  1999. return;
  2000. crtc->state = &state->base;
  2001. crtc->state->crtc = crtc;
  2002. }
  2003. static struct drm_crtc_state *
  2004. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  2005. {
  2006. struct dm_crtc_state *state, *cur;
  2007. cur = to_dm_crtc_state(crtc->state);
  2008. if (WARN_ON(!crtc->state))
  2009. return NULL;
  2010. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2011. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  2012. if (cur->stream) {
  2013. state->stream = cur->stream;
  2014. dc_stream_retain(state->stream);
  2015. }
  2016. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  2017. return &state->base;
  2018. }
  2019. /* Implemented only the options currently availible for the driver */
  2020. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  2021. .reset = dm_crtc_reset_state,
  2022. .destroy = amdgpu_dm_crtc_destroy,
  2023. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  2024. .set_config = drm_atomic_helper_set_config,
  2025. .page_flip = drm_atomic_helper_page_flip,
  2026. .atomic_duplicate_state = dm_crtc_duplicate_state,
  2027. .atomic_destroy_state = dm_crtc_destroy_state,
  2028. };
  2029. static enum drm_connector_status
  2030. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  2031. {
  2032. bool connected;
  2033. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2034. /* Notes:
  2035. * 1. This interface is NOT called in context of HPD irq.
  2036. * 2. This interface *is called* in context of user-mode ioctl. Which
  2037. * makes it a bad place for *any* MST-related activit. */
  2038. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2039. !aconnector->fake_enable)
  2040. connected = (aconnector->dc_sink != NULL);
  2041. else
  2042. connected = (aconnector->base.force == DRM_FORCE_ON);
  2043. return (connected ? connector_status_connected :
  2044. connector_status_disconnected);
  2045. }
  2046. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2047. struct drm_connector_state *connector_state,
  2048. struct drm_property *property,
  2049. uint64_t val)
  2050. {
  2051. struct drm_device *dev = connector->dev;
  2052. struct amdgpu_device *adev = dev->dev_private;
  2053. struct dm_connector_state *dm_old_state =
  2054. to_dm_connector_state(connector->state);
  2055. struct dm_connector_state *dm_new_state =
  2056. to_dm_connector_state(connector_state);
  2057. int ret = -EINVAL;
  2058. if (property == dev->mode_config.scaling_mode_property) {
  2059. enum amdgpu_rmx_type rmx_type;
  2060. switch (val) {
  2061. case DRM_MODE_SCALE_CENTER:
  2062. rmx_type = RMX_CENTER;
  2063. break;
  2064. case DRM_MODE_SCALE_ASPECT:
  2065. rmx_type = RMX_ASPECT;
  2066. break;
  2067. case DRM_MODE_SCALE_FULLSCREEN:
  2068. rmx_type = RMX_FULL;
  2069. break;
  2070. case DRM_MODE_SCALE_NONE:
  2071. default:
  2072. rmx_type = RMX_OFF;
  2073. break;
  2074. }
  2075. if (dm_old_state->scaling == rmx_type)
  2076. return 0;
  2077. dm_new_state->scaling = rmx_type;
  2078. ret = 0;
  2079. } else if (property == adev->mode_info.underscan_hborder_property) {
  2080. dm_new_state->underscan_hborder = val;
  2081. ret = 0;
  2082. } else if (property == adev->mode_info.underscan_vborder_property) {
  2083. dm_new_state->underscan_vborder = val;
  2084. ret = 0;
  2085. } else if (property == adev->mode_info.underscan_property) {
  2086. dm_new_state->underscan_enable = val;
  2087. ret = 0;
  2088. }
  2089. return ret;
  2090. }
  2091. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2092. const struct drm_connector_state *state,
  2093. struct drm_property *property,
  2094. uint64_t *val)
  2095. {
  2096. struct drm_device *dev = connector->dev;
  2097. struct amdgpu_device *adev = dev->dev_private;
  2098. struct dm_connector_state *dm_state =
  2099. to_dm_connector_state(state);
  2100. int ret = -EINVAL;
  2101. if (property == dev->mode_config.scaling_mode_property) {
  2102. switch (dm_state->scaling) {
  2103. case RMX_CENTER:
  2104. *val = DRM_MODE_SCALE_CENTER;
  2105. break;
  2106. case RMX_ASPECT:
  2107. *val = DRM_MODE_SCALE_ASPECT;
  2108. break;
  2109. case RMX_FULL:
  2110. *val = DRM_MODE_SCALE_FULLSCREEN;
  2111. break;
  2112. case RMX_OFF:
  2113. default:
  2114. *val = DRM_MODE_SCALE_NONE;
  2115. break;
  2116. }
  2117. ret = 0;
  2118. } else if (property == adev->mode_info.underscan_hborder_property) {
  2119. *val = dm_state->underscan_hborder;
  2120. ret = 0;
  2121. } else if (property == adev->mode_info.underscan_vborder_property) {
  2122. *val = dm_state->underscan_vborder;
  2123. ret = 0;
  2124. } else if (property == adev->mode_info.underscan_property) {
  2125. *val = dm_state->underscan_enable;
  2126. ret = 0;
  2127. }
  2128. return ret;
  2129. }
  2130. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2131. {
  2132. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2133. const struct dc_link *link = aconnector->dc_link;
  2134. struct amdgpu_device *adev = connector->dev->dev_private;
  2135. struct amdgpu_display_manager *dm = &adev->dm;
  2136. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2137. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2138. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2139. amdgpu_dm_register_backlight_device(dm);
  2140. if (dm->backlight_dev) {
  2141. backlight_device_unregister(dm->backlight_dev);
  2142. dm->backlight_dev = NULL;
  2143. }
  2144. }
  2145. #endif
  2146. drm_connector_unregister(connector);
  2147. drm_connector_cleanup(connector);
  2148. kfree(connector);
  2149. }
  2150. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2151. {
  2152. struct dm_connector_state *state =
  2153. to_dm_connector_state(connector->state);
  2154. kfree(state);
  2155. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2156. if (state) {
  2157. state->scaling = RMX_OFF;
  2158. state->underscan_enable = false;
  2159. state->underscan_hborder = 0;
  2160. state->underscan_vborder = 0;
  2161. connector->state = &state->base;
  2162. connector->state->connector = connector;
  2163. }
  2164. }
  2165. struct drm_connector_state *
  2166. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2167. {
  2168. struct dm_connector_state *state =
  2169. to_dm_connector_state(connector->state);
  2170. struct dm_connector_state *new_state =
  2171. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2172. if (new_state) {
  2173. __drm_atomic_helper_connector_duplicate_state(connector,
  2174. &new_state->base);
  2175. return &new_state->base;
  2176. }
  2177. return NULL;
  2178. }
  2179. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2180. .reset = amdgpu_dm_connector_funcs_reset,
  2181. .detect = amdgpu_dm_connector_detect,
  2182. .fill_modes = drm_helper_probe_single_connector_modes,
  2183. .destroy = amdgpu_dm_connector_destroy,
  2184. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2185. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2186. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2187. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2188. };
  2189. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2190. {
  2191. int enc_id = connector->encoder_ids[0];
  2192. struct drm_mode_object *obj;
  2193. struct drm_encoder *encoder;
  2194. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2195. /* pick the encoder ids */
  2196. if (enc_id) {
  2197. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2198. if (!obj) {
  2199. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2200. return NULL;
  2201. }
  2202. encoder = obj_to_encoder(obj);
  2203. return encoder;
  2204. }
  2205. DRM_ERROR("No encoder id\n");
  2206. return NULL;
  2207. }
  2208. static int get_modes(struct drm_connector *connector)
  2209. {
  2210. return amdgpu_dm_connector_get_modes(connector);
  2211. }
  2212. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2213. {
  2214. struct dc_sink_init_data init_params = {
  2215. .link = aconnector->dc_link,
  2216. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2217. };
  2218. struct edid *edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2219. if (!aconnector->base.edid_blob_ptr ||
  2220. !aconnector->base.edid_blob_ptr->data) {
  2221. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2222. aconnector->base.name);
  2223. aconnector->base.force = DRM_FORCE_OFF;
  2224. aconnector->base.override_edid = false;
  2225. return;
  2226. }
  2227. aconnector->edid = edid;
  2228. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2229. aconnector->dc_link,
  2230. (uint8_t *)edid,
  2231. (edid->extensions + 1) * EDID_LENGTH,
  2232. &init_params);
  2233. if (aconnector->base.force
  2234. == DRM_FORCE_ON)
  2235. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2236. aconnector->dc_link->local_sink :
  2237. aconnector->dc_em_sink;
  2238. }
  2239. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2240. {
  2241. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2242. /* In case of headless boot with force on for DP managed connector
  2243. * Those settings have to be != 0 to get initial modeset
  2244. */
  2245. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2246. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2247. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2248. }
  2249. aconnector->base.override_edid = true;
  2250. create_eml_sink(aconnector);
  2251. }
  2252. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2253. struct drm_display_mode *mode)
  2254. {
  2255. int result = MODE_ERROR;
  2256. struct dc_sink *dc_sink;
  2257. struct amdgpu_device *adev = connector->dev->dev_private;
  2258. /* TODO: Unhardcode stream count */
  2259. struct dc_stream_state *stream;
  2260. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2261. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2262. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2263. return result;
  2264. /* Only run this the first time mode_valid is called to initilialize
  2265. * EDID mgmt
  2266. */
  2267. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2268. !aconnector->dc_em_sink)
  2269. handle_edid_mgmt(aconnector);
  2270. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2271. if (dc_sink == NULL) {
  2272. DRM_ERROR("dc_sink is NULL!\n");
  2273. goto fail;
  2274. }
  2275. stream = dc_create_stream_for_sink(dc_sink);
  2276. if (stream == NULL) {
  2277. DRM_ERROR("Failed to create stream for sink!\n");
  2278. goto fail;
  2279. }
  2280. drm_mode_set_crtcinfo(mode, 0);
  2281. fill_stream_properties_from_drm_display_mode(stream, mode, connector);
  2282. stream->src.width = mode->hdisplay;
  2283. stream->src.height = mode->vdisplay;
  2284. stream->dst = stream->src;
  2285. if (dc_validate_stream(adev->dm.dc, stream))
  2286. result = MODE_OK;
  2287. dc_stream_release(stream);
  2288. fail:
  2289. /* TODO: error handling*/
  2290. return result;
  2291. }
  2292. static const struct drm_connector_helper_funcs
  2293. amdgpu_dm_connector_helper_funcs = {
  2294. /*
  2295. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2296. * modes will be filtered by drm_mode_validate_size(), and those modes
  2297. * is missing after user start lightdm. So we need to renew modes list.
  2298. * in get_modes call back, not just return the modes count
  2299. */
  2300. .get_modes = get_modes,
  2301. .mode_valid = amdgpu_dm_connector_mode_valid,
  2302. .best_encoder = best_encoder
  2303. };
  2304. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2305. {
  2306. }
  2307. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2308. struct drm_crtc_state *state)
  2309. {
  2310. struct amdgpu_device *adev = crtc->dev->dev_private;
  2311. struct dc *dc = adev->dm.dc;
  2312. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2313. int ret = -EINVAL;
  2314. if (unlikely(!dm_crtc_state->stream &&
  2315. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2316. WARN_ON(1);
  2317. return ret;
  2318. }
  2319. /* In some use cases, like reset, no stream is attached */
  2320. if (!dm_crtc_state->stream)
  2321. return 0;
  2322. if (dc_validate_stream(dc, dm_crtc_state->stream))
  2323. return 0;
  2324. return ret;
  2325. }
  2326. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2327. const struct drm_display_mode *mode,
  2328. struct drm_display_mode *adjusted_mode)
  2329. {
  2330. return true;
  2331. }
  2332. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2333. .disable = dm_crtc_helper_disable,
  2334. .atomic_check = dm_crtc_helper_atomic_check,
  2335. .mode_fixup = dm_crtc_helper_mode_fixup
  2336. };
  2337. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2338. {
  2339. }
  2340. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2341. struct drm_crtc_state *crtc_state,
  2342. struct drm_connector_state *conn_state)
  2343. {
  2344. return 0;
  2345. }
  2346. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2347. .disable = dm_encoder_helper_disable,
  2348. .atomic_check = dm_encoder_helper_atomic_check
  2349. };
  2350. static void dm_drm_plane_reset(struct drm_plane *plane)
  2351. {
  2352. struct dm_plane_state *amdgpu_state = NULL;
  2353. if (plane->state)
  2354. plane->funcs->atomic_destroy_state(plane, plane->state);
  2355. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2356. if (amdgpu_state) {
  2357. plane->state = &amdgpu_state->base;
  2358. plane->state->plane = plane;
  2359. plane->state->rotation = DRM_MODE_ROTATE_0;
  2360. } else
  2361. WARN_ON(1);
  2362. }
  2363. static struct drm_plane_state *
  2364. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2365. {
  2366. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2367. old_dm_plane_state = to_dm_plane_state(plane->state);
  2368. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2369. if (!dm_plane_state)
  2370. return NULL;
  2371. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2372. if (old_dm_plane_state->dc_state) {
  2373. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2374. dc_plane_state_retain(dm_plane_state->dc_state);
  2375. }
  2376. return &dm_plane_state->base;
  2377. }
  2378. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2379. struct drm_plane_state *state)
  2380. {
  2381. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2382. if (dm_plane_state->dc_state)
  2383. dc_plane_state_release(dm_plane_state->dc_state);
  2384. drm_atomic_helper_plane_destroy_state(plane, state);
  2385. }
  2386. static const struct drm_plane_funcs dm_plane_funcs = {
  2387. .update_plane = drm_atomic_helper_update_plane,
  2388. .disable_plane = drm_atomic_helper_disable_plane,
  2389. .destroy = drm_plane_cleanup,
  2390. .reset = dm_drm_plane_reset,
  2391. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2392. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2393. };
  2394. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2395. struct drm_plane_state *new_state)
  2396. {
  2397. struct amdgpu_framebuffer *afb;
  2398. struct drm_gem_object *obj;
  2399. struct amdgpu_bo *rbo;
  2400. int r;
  2401. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2402. unsigned int awidth;
  2403. dm_plane_state_old = to_dm_plane_state(plane->state);
  2404. dm_plane_state_new = to_dm_plane_state(new_state);
  2405. if (!new_state->fb) {
  2406. DRM_DEBUG_DRIVER("No FB bound\n");
  2407. return 0;
  2408. }
  2409. afb = to_amdgpu_framebuffer(new_state->fb);
  2410. obj = afb->obj;
  2411. rbo = gem_to_amdgpu_bo(obj);
  2412. r = amdgpu_bo_reserve(rbo, false);
  2413. if (unlikely(r != 0))
  2414. return r;
  2415. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &afb->address);
  2416. amdgpu_bo_unreserve(rbo);
  2417. if (unlikely(r != 0)) {
  2418. DRM_ERROR("Failed to pin framebuffer\n");
  2419. return r;
  2420. }
  2421. amdgpu_bo_ref(rbo);
  2422. if (dm_plane_state_new->dc_state &&
  2423. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2424. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2425. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2426. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2427. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2428. } else {
  2429. awidth = ALIGN(new_state->fb->width, 64);
  2430. plane_state->address.video_progressive.luma_addr.low_part
  2431. = lower_32_bits(afb->address);
  2432. plane_state->address.video_progressive.chroma_addr.low_part
  2433. = lower_32_bits(afb->address) +
  2434. (awidth * new_state->fb->height);
  2435. }
  2436. }
  2437. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2438. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2439. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2440. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2441. * code touching fram buffers should be avoided for DC.
  2442. */
  2443. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2444. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2445. acrtc->cursor_bo = obj;
  2446. }
  2447. return 0;
  2448. }
  2449. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2450. struct drm_plane_state *old_state)
  2451. {
  2452. struct amdgpu_bo *rbo;
  2453. struct amdgpu_framebuffer *afb;
  2454. int r;
  2455. if (!old_state->fb)
  2456. return;
  2457. afb = to_amdgpu_framebuffer(old_state->fb);
  2458. rbo = gem_to_amdgpu_bo(afb->obj);
  2459. r = amdgpu_bo_reserve(rbo, false);
  2460. if (unlikely(r)) {
  2461. DRM_ERROR("failed to reserve rbo before unpin\n");
  2462. return;
  2463. }
  2464. amdgpu_bo_unpin(rbo);
  2465. amdgpu_bo_unreserve(rbo);
  2466. amdgpu_bo_unref(&rbo);
  2467. }
  2468. static int dm_plane_atomic_check(struct drm_plane *plane,
  2469. struct drm_plane_state *state)
  2470. {
  2471. struct amdgpu_device *adev = plane->dev->dev_private;
  2472. struct dc *dc = adev->dm.dc;
  2473. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2474. if (!dm_plane_state->dc_state)
  2475. return 0;
  2476. if (dc_validate_plane(dc, dm_plane_state->dc_state))
  2477. return 0;
  2478. return -EINVAL;
  2479. }
  2480. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2481. .prepare_fb = dm_plane_helper_prepare_fb,
  2482. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2483. .atomic_check = dm_plane_atomic_check,
  2484. };
  2485. /*
  2486. * TODO: these are currently initialized to rgb formats only.
  2487. * For future use cases we should either initialize them dynamically based on
  2488. * plane capabilities, or initialize this array to all formats, so internal drm
  2489. * check will succeed, and let DC to implement proper check
  2490. */
  2491. static const uint32_t rgb_formats[] = {
  2492. DRM_FORMAT_RGB888,
  2493. DRM_FORMAT_XRGB8888,
  2494. DRM_FORMAT_ARGB8888,
  2495. DRM_FORMAT_RGBA8888,
  2496. DRM_FORMAT_XRGB2101010,
  2497. DRM_FORMAT_XBGR2101010,
  2498. DRM_FORMAT_ARGB2101010,
  2499. DRM_FORMAT_ABGR2101010,
  2500. };
  2501. static const uint32_t yuv_formats[] = {
  2502. DRM_FORMAT_NV12,
  2503. DRM_FORMAT_NV21,
  2504. };
  2505. static const u32 cursor_formats[] = {
  2506. DRM_FORMAT_ARGB8888
  2507. };
  2508. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2509. struct amdgpu_plane *aplane,
  2510. unsigned long possible_crtcs)
  2511. {
  2512. int res = -EPERM;
  2513. switch (aplane->base.type) {
  2514. case DRM_PLANE_TYPE_PRIMARY:
  2515. aplane->base.format_default = true;
  2516. res = drm_universal_plane_init(
  2517. dm->adev->ddev,
  2518. &aplane->base,
  2519. possible_crtcs,
  2520. &dm_plane_funcs,
  2521. rgb_formats,
  2522. ARRAY_SIZE(rgb_formats),
  2523. NULL, aplane->base.type, NULL);
  2524. break;
  2525. case DRM_PLANE_TYPE_OVERLAY:
  2526. res = drm_universal_plane_init(
  2527. dm->adev->ddev,
  2528. &aplane->base,
  2529. possible_crtcs,
  2530. &dm_plane_funcs,
  2531. yuv_formats,
  2532. ARRAY_SIZE(yuv_formats),
  2533. NULL, aplane->base.type, NULL);
  2534. break;
  2535. case DRM_PLANE_TYPE_CURSOR:
  2536. res = drm_universal_plane_init(
  2537. dm->adev->ddev,
  2538. &aplane->base,
  2539. possible_crtcs,
  2540. &dm_plane_funcs,
  2541. cursor_formats,
  2542. ARRAY_SIZE(cursor_formats),
  2543. NULL, aplane->base.type, NULL);
  2544. break;
  2545. }
  2546. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2547. return res;
  2548. }
  2549. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2550. struct drm_plane *plane,
  2551. uint32_t crtc_index)
  2552. {
  2553. struct amdgpu_crtc *acrtc = NULL;
  2554. struct amdgpu_plane *cursor_plane;
  2555. int res = -ENOMEM;
  2556. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2557. if (!cursor_plane)
  2558. goto fail;
  2559. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2560. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2561. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2562. if (!acrtc)
  2563. goto fail;
  2564. res = drm_crtc_init_with_planes(
  2565. dm->ddev,
  2566. &acrtc->base,
  2567. plane,
  2568. &cursor_plane->base,
  2569. &amdgpu_dm_crtc_funcs, NULL);
  2570. if (res)
  2571. goto fail;
  2572. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2573. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2574. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2575. acrtc->crtc_id = crtc_index;
  2576. acrtc->base.enabled = false;
  2577. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2578. drm_mode_crtc_set_gamma_size(&acrtc->base, 256);
  2579. return 0;
  2580. fail:
  2581. kfree(acrtc);
  2582. kfree(cursor_plane);
  2583. return res;
  2584. }
  2585. static int to_drm_connector_type(enum signal_type st)
  2586. {
  2587. switch (st) {
  2588. case SIGNAL_TYPE_HDMI_TYPE_A:
  2589. return DRM_MODE_CONNECTOR_HDMIA;
  2590. case SIGNAL_TYPE_EDP:
  2591. return DRM_MODE_CONNECTOR_eDP;
  2592. case SIGNAL_TYPE_RGB:
  2593. return DRM_MODE_CONNECTOR_VGA;
  2594. case SIGNAL_TYPE_DISPLAY_PORT:
  2595. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2596. return DRM_MODE_CONNECTOR_DisplayPort;
  2597. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2598. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2599. return DRM_MODE_CONNECTOR_DVID;
  2600. case SIGNAL_TYPE_VIRTUAL:
  2601. return DRM_MODE_CONNECTOR_VIRTUAL;
  2602. default:
  2603. return DRM_MODE_CONNECTOR_Unknown;
  2604. }
  2605. }
  2606. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2607. {
  2608. const struct drm_connector_helper_funcs *helper =
  2609. connector->helper_private;
  2610. struct drm_encoder *encoder;
  2611. struct amdgpu_encoder *amdgpu_encoder;
  2612. encoder = helper->best_encoder(connector);
  2613. if (encoder == NULL)
  2614. return;
  2615. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2616. amdgpu_encoder->native_mode.clock = 0;
  2617. if (!list_empty(&connector->probed_modes)) {
  2618. struct drm_display_mode *preferred_mode = NULL;
  2619. list_for_each_entry(preferred_mode,
  2620. &connector->probed_modes,
  2621. head) {
  2622. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2623. amdgpu_encoder->native_mode = *preferred_mode;
  2624. break;
  2625. }
  2626. }
  2627. }
  2628. static struct drm_display_mode *
  2629. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2630. char *name,
  2631. int hdisplay, int vdisplay)
  2632. {
  2633. struct drm_device *dev = encoder->dev;
  2634. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2635. struct drm_display_mode *mode = NULL;
  2636. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2637. mode = drm_mode_duplicate(dev, native_mode);
  2638. if (mode == NULL)
  2639. return NULL;
  2640. mode->hdisplay = hdisplay;
  2641. mode->vdisplay = vdisplay;
  2642. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2643. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2644. return mode;
  2645. }
  2646. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2647. struct drm_connector *connector)
  2648. {
  2649. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2650. struct drm_display_mode *mode = NULL;
  2651. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2652. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2653. to_amdgpu_dm_connector(connector);
  2654. int i;
  2655. int n;
  2656. struct mode_size {
  2657. char name[DRM_DISPLAY_MODE_LEN];
  2658. int w;
  2659. int h;
  2660. } common_modes[] = {
  2661. { "640x480", 640, 480},
  2662. { "800x600", 800, 600},
  2663. { "1024x768", 1024, 768},
  2664. { "1280x720", 1280, 720},
  2665. { "1280x800", 1280, 800},
  2666. {"1280x1024", 1280, 1024},
  2667. { "1440x900", 1440, 900},
  2668. {"1680x1050", 1680, 1050},
  2669. {"1600x1200", 1600, 1200},
  2670. {"1920x1080", 1920, 1080},
  2671. {"1920x1200", 1920, 1200}
  2672. };
  2673. n = ARRAY_SIZE(common_modes);
  2674. for (i = 0; i < n; i++) {
  2675. struct drm_display_mode *curmode = NULL;
  2676. bool mode_existed = false;
  2677. if (common_modes[i].w > native_mode->hdisplay ||
  2678. common_modes[i].h > native_mode->vdisplay ||
  2679. (common_modes[i].w == native_mode->hdisplay &&
  2680. common_modes[i].h == native_mode->vdisplay))
  2681. continue;
  2682. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2683. if (common_modes[i].w == curmode->hdisplay &&
  2684. common_modes[i].h == curmode->vdisplay) {
  2685. mode_existed = true;
  2686. break;
  2687. }
  2688. }
  2689. if (mode_existed)
  2690. continue;
  2691. mode = amdgpu_dm_create_common_mode(encoder,
  2692. common_modes[i].name, common_modes[i].w,
  2693. common_modes[i].h);
  2694. drm_mode_probed_add(connector, mode);
  2695. amdgpu_dm_connector->num_modes++;
  2696. }
  2697. }
  2698. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2699. struct edid *edid)
  2700. {
  2701. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2702. to_amdgpu_dm_connector(connector);
  2703. if (edid) {
  2704. /* empty probed_modes */
  2705. INIT_LIST_HEAD(&connector->probed_modes);
  2706. amdgpu_dm_connector->num_modes =
  2707. drm_add_edid_modes(connector, edid);
  2708. drm_edid_to_eld(connector, edid);
  2709. amdgpu_dm_get_native_mode(connector);
  2710. } else
  2711. amdgpu_dm_connector->num_modes = 0;
  2712. }
  2713. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2714. {
  2715. const struct drm_connector_helper_funcs *helper =
  2716. connector->helper_private;
  2717. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2718. to_amdgpu_dm_connector(connector);
  2719. struct drm_encoder *encoder;
  2720. struct edid *edid = amdgpu_dm_connector->edid;
  2721. encoder = helper->best_encoder(connector);
  2722. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2723. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2724. return amdgpu_dm_connector->num_modes;
  2725. }
  2726. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2727. struct amdgpu_dm_connector *aconnector,
  2728. int connector_type,
  2729. struct dc_link *link,
  2730. int link_index)
  2731. {
  2732. struct amdgpu_device *adev = dm->ddev->dev_private;
  2733. aconnector->connector_id = link_index;
  2734. aconnector->dc_link = link;
  2735. aconnector->base.interlace_allowed = false;
  2736. aconnector->base.doublescan_allowed = false;
  2737. aconnector->base.stereo_allowed = false;
  2738. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2739. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2740. mutex_init(&aconnector->hpd_lock);
  2741. /* configure support HPD hot plug connector_>polled default value is 0
  2742. * which means HPD hot plug not supported
  2743. */
  2744. switch (connector_type) {
  2745. case DRM_MODE_CONNECTOR_HDMIA:
  2746. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2747. break;
  2748. case DRM_MODE_CONNECTOR_DisplayPort:
  2749. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2750. break;
  2751. case DRM_MODE_CONNECTOR_DVID:
  2752. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2753. break;
  2754. default:
  2755. break;
  2756. }
  2757. drm_object_attach_property(&aconnector->base.base,
  2758. dm->ddev->mode_config.scaling_mode_property,
  2759. DRM_MODE_SCALE_NONE);
  2760. drm_object_attach_property(&aconnector->base.base,
  2761. adev->mode_info.underscan_property,
  2762. UNDERSCAN_OFF);
  2763. drm_object_attach_property(&aconnector->base.base,
  2764. adev->mode_info.underscan_hborder_property,
  2765. 0);
  2766. drm_object_attach_property(&aconnector->base.base,
  2767. adev->mode_info.underscan_vborder_property,
  2768. 0);
  2769. }
  2770. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2771. struct i2c_msg *msgs, int num)
  2772. {
  2773. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2774. struct ddc_service *ddc_service = i2c->ddc_service;
  2775. struct i2c_command cmd;
  2776. int i;
  2777. int result = -EIO;
  2778. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2779. if (!cmd.payloads)
  2780. return result;
  2781. cmd.number_of_payloads = num;
  2782. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2783. cmd.speed = 100;
  2784. for (i = 0; i < num; i++) {
  2785. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2786. cmd.payloads[i].address = msgs[i].addr;
  2787. cmd.payloads[i].length = msgs[i].len;
  2788. cmd.payloads[i].data = msgs[i].buf;
  2789. }
  2790. if (dal_i2caux_submit_i2c_command(
  2791. ddc_service->ctx->i2caux,
  2792. ddc_service->ddc_pin,
  2793. &cmd))
  2794. result = num;
  2795. kfree(cmd.payloads);
  2796. return result;
  2797. }
  2798. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2799. {
  2800. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2801. }
  2802. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2803. .master_xfer = amdgpu_dm_i2c_xfer,
  2804. .functionality = amdgpu_dm_i2c_func,
  2805. };
  2806. static struct amdgpu_i2c_adapter *
  2807. create_i2c(struct ddc_service *ddc_service,
  2808. int link_index,
  2809. int *res)
  2810. {
  2811. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2812. struct amdgpu_i2c_adapter *i2c;
  2813. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2814. i2c->base.owner = THIS_MODULE;
  2815. i2c->base.class = I2C_CLASS_DDC;
  2816. i2c->base.dev.parent = &adev->pdev->dev;
  2817. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2818. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2819. i2c_set_adapdata(&i2c->base, i2c);
  2820. i2c->ddc_service = ddc_service;
  2821. return i2c;
  2822. }
  2823. /* Note: this function assumes that dc_link_detect() was called for the
  2824. * dc_link which will be represented by this aconnector.
  2825. */
  2826. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2827. struct amdgpu_dm_connector *aconnector,
  2828. uint32_t link_index,
  2829. struct amdgpu_encoder *aencoder)
  2830. {
  2831. int res = 0;
  2832. int connector_type;
  2833. struct dc *dc = dm->dc;
  2834. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2835. struct amdgpu_i2c_adapter *i2c;
  2836. ((struct dc_link *)link)->priv = aconnector;
  2837. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2838. i2c = create_i2c(link->ddc, link->link_index, &res);
  2839. aconnector->i2c = i2c;
  2840. res = i2c_add_adapter(&i2c->base);
  2841. if (res) {
  2842. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2843. goto out_free;
  2844. }
  2845. connector_type = to_drm_connector_type(link->connector_signal);
  2846. res = drm_connector_init(
  2847. dm->ddev,
  2848. &aconnector->base,
  2849. &amdgpu_dm_connector_funcs,
  2850. connector_type);
  2851. if (res) {
  2852. DRM_ERROR("connector_init failed\n");
  2853. aconnector->connector_id = -1;
  2854. goto out_free;
  2855. }
  2856. drm_connector_helper_add(
  2857. &aconnector->base,
  2858. &amdgpu_dm_connector_helper_funcs);
  2859. amdgpu_dm_connector_init_helper(
  2860. dm,
  2861. aconnector,
  2862. connector_type,
  2863. link,
  2864. link_index);
  2865. drm_mode_connector_attach_encoder(
  2866. &aconnector->base, &aencoder->base);
  2867. drm_connector_register(&aconnector->base);
  2868. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2869. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2870. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2871. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2872. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2873. /* NOTE: this currently will create backlight device even if a panel
  2874. * is not connected to the eDP/LVDS connector.
  2875. *
  2876. * This is less than ideal but we don't have sink information at this
  2877. * stage since detection happens after. We can't do detection earlier
  2878. * since MST detection needs connectors to be created first.
  2879. */
  2880. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2881. /* Event if registration failed, we should continue with
  2882. * DM initialization because not having a backlight control
  2883. * is better then a black screen.
  2884. */
  2885. amdgpu_dm_register_backlight_device(dm);
  2886. if (dm->backlight_dev)
  2887. dm->backlight_link = link;
  2888. }
  2889. #endif
  2890. out_free:
  2891. if (res) {
  2892. kfree(i2c);
  2893. aconnector->i2c = NULL;
  2894. }
  2895. return res;
  2896. }
  2897. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2898. {
  2899. switch (adev->mode_info.num_crtc) {
  2900. case 1:
  2901. return 0x1;
  2902. case 2:
  2903. return 0x3;
  2904. case 3:
  2905. return 0x7;
  2906. case 4:
  2907. return 0xf;
  2908. case 5:
  2909. return 0x1f;
  2910. case 6:
  2911. default:
  2912. return 0x3f;
  2913. }
  2914. }
  2915. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2916. struct amdgpu_encoder *aencoder,
  2917. uint32_t link_index)
  2918. {
  2919. struct amdgpu_device *adev = dev->dev_private;
  2920. int res = drm_encoder_init(dev,
  2921. &aencoder->base,
  2922. &amdgpu_dm_encoder_funcs,
  2923. DRM_MODE_ENCODER_TMDS,
  2924. NULL);
  2925. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2926. if (!res)
  2927. aencoder->encoder_id = link_index;
  2928. else
  2929. aencoder->encoder_id = -1;
  2930. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2931. return res;
  2932. }
  2933. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2934. struct amdgpu_crtc *acrtc,
  2935. bool enable)
  2936. {
  2937. /*
  2938. * this is not correct translation but will work as soon as VBLANK
  2939. * constant is the same as PFLIP
  2940. */
  2941. int irq_type =
  2942. amdgpu_crtc_idx_to_irq_type(
  2943. adev,
  2944. acrtc->crtc_id);
  2945. if (enable) {
  2946. drm_crtc_vblank_on(&acrtc->base);
  2947. amdgpu_irq_get(
  2948. adev,
  2949. &adev->pageflip_irq,
  2950. irq_type);
  2951. } else {
  2952. amdgpu_irq_put(
  2953. adev,
  2954. &adev->pageflip_irq,
  2955. irq_type);
  2956. drm_crtc_vblank_off(&acrtc->base);
  2957. }
  2958. }
  2959. static bool
  2960. is_scaling_state_different(const struct dm_connector_state *dm_state,
  2961. const struct dm_connector_state *old_dm_state)
  2962. {
  2963. if (dm_state->scaling != old_dm_state->scaling)
  2964. return true;
  2965. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  2966. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  2967. return true;
  2968. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  2969. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  2970. return true;
  2971. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  2972. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  2973. return true;
  2974. return false;
  2975. }
  2976. static void remove_stream(struct amdgpu_device *adev,
  2977. struct amdgpu_crtc *acrtc,
  2978. struct dc_stream_state *stream)
  2979. {
  2980. /* this is the update mode case */
  2981. if (adev->dm.freesync_module)
  2982. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  2983. acrtc->otg_inst = -1;
  2984. acrtc->enabled = false;
  2985. }
  2986. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  2987. struct dc_cursor_position *position)
  2988. {
  2989. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  2990. int x, y;
  2991. int xorigin = 0, yorigin = 0;
  2992. if (!crtc || !plane->state->fb) {
  2993. position->enable = false;
  2994. position->x = 0;
  2995. position->y = 0;
  2996. return 0;
  2997. }
  2998. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  2999. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  3000. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  3001. __func__,
  3002. plane->state->crtc_w,
  3003. plane->state->crtc_h);
  3004. return -EINVAL;
  3005. }
  3006. x = plane->state->crtc_x;
  3007. y = plane->state->crtc_y;
  3008. /* avivo cursor are offset into the total surface */
  3009. x += crtc->primary->state->src_x >> 16;
  3010. y += crtc->primary->state->src_y >> 16;
  3011. if (x < 0) {
  3012. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  3013. x = 0;
  3014. }
  3015. if (y < 0) {
  3016. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  3017. y = 0;
  3018. }
  3019. position->enable = true;
  3020. position->x = x;
  3021. position->y = y;
  3022. position->x_hotspot = xorigin;
  3023. position->y_hotspot = yorigin;
  3024. return 0;
  3025. }
  3026. static void handle_cursor_update(struct drm_plane *plane,
  3027. struct drm_plane_state *old_plane_state)
  3028. {
  3029. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3030. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3031. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3032. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3033. uint64_t address = afb ? afb->address : 0;
  3034. struct dc_cursor_position position;
  3035. struct dc_cursor_attributes attributes;
  3036. int ret;
  3037. if (!plane->state->fb && !old_plane_state->fb)
  3038. return;
  3039. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3040. __func__,
  3041. amdgpu_crtc->crtc_id,
  3042. plane->state->crtc_w,
  3043. plane->state->crtc_h);
  3044. ret = get_cursor_position(plane, crtc, &position);
  3045. if (ret)
  3046. return;
  3047. if (!position.enable) {
  3048. /* turn off cursor */
  3049. if (crtc_state && crtc_state->stream)
  3050. dc_stream_set_cursor_position(crtc_state->stream,
  3051. &position);
  3052. return;
  3053. }
  3054. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3055. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3056. attributes.address.high_part = upper_32_bits(address);
  3057. attributes.address.low_part = lower_32_bits(address);
  3058. attributes.width = plane->state->crtc_w;
  3059. attributes.height = plane->state->crtc_h;
  3060. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3061. attributes.rotation_angle = 0;
  3062. attributes.attribute_flags.value = 0;
  3063. attributes.pitch = attributes.width;
  3064. if (crtc_state->stream) {
  3065. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3066. &attributes))
  3067. DRM_ERROR("DC failed to set cursor attributes\n");
  3068. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3069. &position))
  3070. DRM_ERROR("DC failed to set cursor position\n");
  3071. }
  3072. }
  3073. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3074. {
  3075. assert_spin_locked(&acrtc->base.dev->event_lock);
  3076. WARN_ON(acrtc->event);
  3077. acrtc->event = acrtc->base.state->event;
  3078. /* Set the flip status */
  3079. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3080. /* Mark this event as consumed */
  3081. acrtc->base.state->event = NULL;
  3082. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3083. acrtc->crtc_id);
  3084. }
  3085. /*
  3086. * Executes flip
  3087. *
  3088. * Waits on all BO's fences and for proper vblank count
  3089. */
  3090. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3091. struct drm_framebuffer *fb,
  3092. uint32_t target,
  3093. struct dc_state *state)
  3094. {
  3095. unsigned long flags;
  3096. uint32_t target_vblank;
  3097. int r, vpos, hpos;
  3098. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3099. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3100. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3101. struct amdgpu_device *adev = crtc->dev->dev_private;
  3102. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3103. struct dc_flip_addrs addr = { {0} };
  3104. /* TODO eliminate or rename surface_update */
  3105. struct dc_surface_update surface_updates[1] = { {0} };
  3106. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3107. /* Prepare wait for target vblank early - before the fence-waits */
  3108. target_vblank = target - drm_crtc_vblank_count(crtc) +
  3109. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3110. /* TODO This might fail and hence better not used, wait
  3111. * explicitly on fences instead
  3112. * and in general should be called for
  3113. * blocking commit to as per framework helpers
  3114. */
  3115. r = amdgpu_bo_reserve(abo, true);
  3116. if (unlikely(r != 0)) {
  3117. DRM_ERROR("failed to reserve buffer before flip\n");
  3118. WARN_ON(1);
  3119. }
  3120. /* Wait for all fences on this FB */
  3121. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3122. MAX_SCHEDULE_TIMEOUT) < 0);
  3123. amdgpu_bo_unreserve(abo);
  3124. /* Wait until we're out of the vertical blank period before the one
  3125. * targeted by the flip
  3126. */
  3127. while ((acrtc->enabled &&
  3128. (amdgpu_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id, 0,
  3129. &vpos, &hpos, NULL, NULL,
  3130. &crtc->hwmode)
  3131. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3132. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3133. (int)(target_vblank -
  3134. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3135. usleep_range(1000, 1100);
  3136. }
  3137. /* Flip */
  3138. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3139. /* update crtc fb */
  3140. crtc->primary->fb = fb;
  3141. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3142. WARN_ON(!acrtc_state->stream);
  3143. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3144. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3145. addr.flip_immediate = async_flip;
  3146. if (acrtc->base.state->event)
  3147. prepare_flip_isr(acrtc);
  3148. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3149. surface_updates->flip_addr = &addr;
  3150. dc_commit_updates_for_stream(adev->dm.dc,
  3151. surface_updates,
  3152. 1,
  3153. acrtc_state->stream,
  3154. NULL,
  3155. &surface_updates->surface,
  3156. state);
  3157. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3158. __func__,
  3159. addr.address.grph.addr.high_part,
  3160. addr.address.grph.addr.low_part);
  3161. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3162. }
  3163. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3164. struct drm_device *dev,
  3165. struct amdgpu_display_manager *dm,
  3166. struct drm_crtc *pcrtc,
  3167. bool *wait_for_vblank)
  3168. {
  3169. uint32_t i;
  3170. struct drm_plane *plane;
  3171. struct drm_plane_state *old_plane_state, *new_plane_state;
  3172. struct dc_stream_state *dc_stream_attach;
  3173. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3174. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3175. struct drm_crtc_state *new_pcrtc_state =
  3176. drm_atomic_get_new_crtc_state(state, pcrtc);
  3177. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3178. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3179. int planes_count = 0;
  3180. unsigned long flags;
  3181. /* update planes when needed */
  3182. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3183. struct drm_crtc *crtc = new_plane_state->crtc;
  3184. struct drm_crtc_state *new_crtc_state =
  3185. drm_atomic_get_new_crtc_state(state, crtc);
  3186. struct drm_framebuffer *fb = new_plane_state->fb;
  3187. bool pflip_needed;
  3188. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3189. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3190. handle_cursor_update(plane, old_plane_state);
  3191. continue;
  3192. }
  3193. if (!fb || !crtc || pcrtc != crtc || !new_crtc_state->active)
  3194. continue;
  3195. pflip_needed = !state->allow_modeset;
  3196. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3197. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3198. DRM_ERROR("%s: acrtc %d, already busy\n",
  3199. __func__,
  3200. acrtc_attach->crtc_id);
  3201. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3202. /* In commit tail framework this cannot happen */
  3203. WARN_ON(1);
  3204. }
  3205. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3206. if (!pflip_needed) {
  3207. WARN_ON(!dm_new_plane_state->dc_state);
  3208. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3209. dc_stream_attach = acrtc_state->stream;
  3210. planes_count++;
  3211. } else if (new_crtc_state->planes_changed) {
  3212. /* Assume even ONE crtc with immediate flip means
  3213. * entire can't wait for VBLANK
  3214. * TODO Check if it's correct
  3215. */
  3216. *wait_for_vblank =
  3217. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3218. false : true;
  3219. /* TODO: Needs rework for multiplane flip */
  3220. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3221. drm_crtc_vblank_get(crtc);
  3222. amdgpu_dm_do_flip(
  3223. crtc,
  3224. fb,
  3225. drm_crtc_vblank_count(crtc) + *wait_for_vblank,
  3226. dm_state->context);
  3227. }
  3228. }
  3229. if (planes_count) {
  3230. unsigned long flags;
  3231. if (new_pcrtc_state->event) {
  3232. drm_crtc_vblank_get(pcrtc);
  3233. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3234. prepare_flip_isr(acrtc_attach);
  3235. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3236. }
  3237. if (false == dc_commit_planes_to_stream(dm->dc,
  3238. plane_states_constructed,
  3239. planes_count,
  3240. dc_stream_attach,
  3241. dm_state->context))
  3242. dm_error("%s: Failed to attach plane!\n", __func__);
  3243. } else {
  3244. /*TODO BUG Here should go disable planes on CRTC. */
  3245. }
  3246. }
  3247. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3248. struct drm_atomic_state *state,
  3249. bool nonblock)
  3250. {
  3251. struct drm_crtc *crtc;
  3252. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3253. struct amdgpu_device *adev = dev->dev_private;
  3254. int i;
  3255. /*
  3256. * We evade vblanks and pflips on crtc that
  3257. * should be changed. We do it here to flush & disable
  3258. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3259. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3260. * the ISRs.
  3261. */
  3262. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3263. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3264. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3265. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3266. manage_dm_interrupts(adev, acrtc, false);
  3267. }
  3268. return drm_atomic_helper_commit(dev, state, nonblock);
  3269. /*TODO Handle EINTR, reenable IRQ*/
  3270. }
  3271. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3272. {
  3273. struct drm_device *dev = state->dev;
  3274. struct amdgpu_device *adev = dev->dev_private;
  3275. struct amdgpu_display_manager *dm = &adev->dm;
  3276. struct dm_atomic_state *dm_state;
  3277. uint32_t i, j;
  3278. uint32_t new_crtcs_count = 0;
  3279. struct drm_crtc *crtc;
  3280. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3281. struct amdgpu_crtc *new_crtcs[MAX_STREAMS];
  3282. struct dc_stream_state *new_stream = NULL;
  3283. unsigned long flags;
  3284. bool wait_for_vblank = true;
  3285. struct drm_connector *connector;
  3286. struct drm_connector_state *old_con_state, *new_con_state;
  3287. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3288. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3289. dm_state = to_dm_atomic_state(state);
  3290. /* update changed items */
  3291. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3292. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3293. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3294. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3295. DRM_DEBUG_DRIVER(
  3296. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3297. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3298. "connectors_changed:%d\n",
  3299. acrtc->crtc_id,
  3300. new_crtc_state->enable,
  3301. new_crtc_state->active,
  3302. new_crtc_state->planes_changed,
  3303. new_crtc_state->mode_changed,
  3304. new_crtc_state->active_changed,
  3305. new_crtc_state->connectors_changed);
  3306. /* handles headless hotplug case, updating new_state and
  3307. * aconnector as needed
  3308. */
  3309. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3310. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3311. if (!dm_new_crtc_state->stream) {
  3312. /*
  3313. * this could happen because of issues with
  3314. * userspace notifications delivery.
  3315. * In this case userspace tries to set mode on
  3316. * display which is disconnect in fact.
  3317. * dc_sink in NULL in this case on aconnector.
  3318. * We expect reset mode will come soon.
  3319. *
  3320. * This can also happen when unplug is done
  3321. * during resume sequence ended
  3322. *
  3323. * In this case, we want to pretend we still
  3324. * have a sink to keep the pipe running so that
  3325. * hw state is consistent with the sw state
  3326. */
  3327. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3328. __func__, acrtc->base.base.id);
  3329. continue;
  3330. }
  3331. if (dm_old_crtc_state->stream)
  3332. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3333. /*
  3334. * this loop saves set mode crtcs
  3335. * we needed to enable vblanks once all
  3336. * resources acquired in dc after dc_commit_streams
  3337. */
  3338. /*TODO move all this into dm_crtc_state, get rid of
  3339. * new_crtcs array and use old and new atomic states
  3340. * instead
  3341. */
  3342. new_crtcs[new_crtcs_count] = acrtc;
  3343. new_crtcs_count++;
  3344. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3345. acrtc->enabled = true;
  3346. acrtc->hw_mode = new_crtc_state->mode;
  3347. crtc->hwmode = new_crtc_state->mode;
  3348. } else if (modereset_required(new_crtc_state)) {
  3349. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3350. /* i.e. reset mode */
  3351. if (dm_old_crtc_state->stream)
  3352. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3353. }
  3354. } /* for_each_crtc_in_state() */
  3355. /*
  3356. * Add streams after required streams from new and replaced streams
  3357. * are removed from freesync module
  3358. */
  3359. if (adev->dm.freesync_module) {
  3360. for (i = 0; i < new_crtcs_count; i++) {
  3361. struct amdgpu_dm_connector *aconnector = NULL;
  3362. new_crtc_state = drm_atomic_get_new_crtc_state(state,
  3363. &new_crtcs[i]->base);
  3364. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3365. new_stream = dm_new_crtc_state->stream;
  3366. aconnector = amdgpu_dm_find_first_crtc_matching_connector(
  3367. state,
  3368. &new_crtcs[i]->base);
  3369. if (!aconnector) {
  3370. DRM_DEBUG_DRIVER("Atomic commit: Failed to find connector for acrtc id:%d "
  3371. "skipping freesync init\n",
  3372. new_crtcs[i]->crtc_id);
  3373. continue;
  3374. }
  3375. mod_freesync_add_stream(adev->dm.freesync_module,
  3376. new_stream, &aconnector->caps);
  3377. }
  3378. }
  3379. if (dm_state->context)
  3380. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3381. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3382. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3383. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3384. if (dm_new_crtc_state->stream != NULL) {
  3385. const struct dc_stream_status *status =
  3386. dc_stream_get_status(dm_new_crtc_state->stream);
  3387. if (!status)
  3388. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3389. else
  3390. acrtc->otg_inst = status->primary_otg_inst;
  3391. }
  3392. }
  3393. /* Handle scaling and underscan changes*/
  3394. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3395. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3396. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3397. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3398. struct dc_stream_status *status = NULL;
  3399. if (acrtc)
  3400. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3401. /* Skip any modesets/resets */
  3402. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3403. continue;
  3404. /* Skip any thing not scale or underscan changes */
  3405. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3406. continue;
  3407. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3408. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3409. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3410. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3411. WARN_ON(!status);
  3412. WARN_ON(!status->plane_count);
  3413. if (!dm_new_crtc_state->stream)
  3414. continue;
  3415. /*TODO How it works with MPO ?*/
  3416. if (!dc_commit_planes_to_stream(
  3417. dm->dc,
  3418. status->plane_states,
  3419. status->plane_count,
  3420. dm_new_crtc_state->stream,
  3421. dm_state->context))
  3422. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3423. }
  3424. for (i = 0; i < new_crtcs_count; i++) {
  3425. /*
  3426. * loop to enable interrupts on newly arrived crtc
  3427. */
  3428. struct amdgpu_crtc *acrtc = new_crtcs[i];
  3429. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3430. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3431. if (adev->dm.freesync_module)
  3432. mod_freesync_notify_mode_change(
  3433. adev->dm.freesync_module, &dm_new_crtc_state->stream, 1);
  3434. manage_dm_interrupts(adev, acrtc, true);
  3435. }
  3436. /* update planes when needed per crtc*/
  3437. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3438. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3439. if (dm_new_crtc_state->stream)
  3440. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3441. }
  3442. /*
  3443. * send vblank event on all events not handled in flip and
  3444. * mark consumed event for drm_atomic_helper_commit_hw_done
  3445. */
  3446. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3447. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3448. if (new_crtc_state->event)
  3449. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3450. new_crtc_state->event = NULL;
  3451. }
  3452. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3453. /* Signal HW programming completion */
  3454. drm_atomic_helper_commit_hw_done(state);
  3455. if (wait_for_vblank)
  3456. drm_atomic_helper_wait_for_vblanks(dev, state);
  3457. drm_atomic_helper_cleanup_planes(dev, state);
  3458. }
  3459. static int dm_force_atomic_commit(struct drm_connector *connector)
  3460. {
  3461. int ret = 0;
  3462. struct drm_device *ddev = connector->dev;
  3463. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3464. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3465. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3466. struct drm_connector_state *conn_state;
  3467. struct drm_crtc_state *crtc_state;
  3468. struct drm_plane_state *plane_state;
  3469. if (!state)
  3470. return -ENOMEM;
  3471. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3472. /* Construct an atomic state to restore previous display setting */
  3473. /*
  3474. * Attach connectors to drm_atomic_state
  3475. */
  3476. conn_state = drm_atomic_get_connector_state(state, connector);
  3477. ret = PTR_ERR_OR_ZERO(conn_state);
  3478. if (ret)
  3479. goto err;
  3480. /* Attach crtc to drm_atomic_state*/
  3481. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3482. ret = PTR_ERR_OR_ZERO(crtc_state);
  3483. if (ret)
  3484. goto err;
  3485. /* force a restore */
  3486. crtc_state->mode_changed = true;
  3487. /* Attach plane to drm_atomic_state */
  3488. plane_state = drm_atomic_get_plane_state(state, plane);
  3489. ret = PTR_ERR_OR_ZERO(plane_state);
  3490. if (ret)
  3491. goto err;
  3492. /* Call commit internally with the state we just constructed */
  3493. ret = drm_atomic_commit(state);
  3494. if (!ret)
  3495. return 0;
  3496. err:
  3497. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3498. drm_atomic_state_put(state);
  3499. return ret;
  3500. }
  3501. /*
  3502. * This functions handle all cases when set mode does not come upon hotplug.
  3503. * This include when the same display is unplugged then plugged back into the
  3504. * same port and when we are running without usermode desktop manager supprot
  3505. */
  3506. void dm_restore_drm_connector_state(struct drm_device *dev,
  3507. struct drm_connector *connector)
  3508. {
  3509. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3510. struct amdgpu_crtc *disconnected_acrtc;
  3511. struct dm_crtc_state *acrtc_state;
  3512. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3513. return;
  3514. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3515. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3516. if (!disconnected_acrtc || !acrtc_state->stream)
  3517. return;
  3518. /*
  3519. * If the previous sink is not released and different from the current,
  3520. * we deduce we are in a state where we can not rely on usermode call
  3521. * to turn on the display, so we do it here
  3522. */
  3523. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3524. dm_force_atomic_commit(&aconnector->base);
  3525. }
  3526. /*`
  3527. * Grabs all modesetting locks to serialize against any blocking commits,
  3528. * Waits for completion of all non blocking commits.
  3529. */
  3530. static int do_aquire_global_lock(struct drm_device *dev,
  3531. struct drm_atomic_state *state)
  3532. {
  3533. struct drm_crtc *crtc;
  3534. struct drm_crtc_commit *commit;
  3535. long ret;
  3536. /* Adding all modeset locks to aquire_ctx will
  3537. * ensure that when the framework release it the
  3538. * extra locks we are locking here will get released to
  3539. */
  3540. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3541. if (ret)
  3542. return ret;
  3543. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3544. spin_lock(&crtc->commit_lock);
  3545. commit = list_first_entry_or_null(&crtc->commit_list,
  3546. struct drm_crtc_commit, commit_entry);
  3547. if (commit)
  3548. drm_crtc_commit_get(commit);
  3549. spin_unlock(&crtc->commit_lock);
  3550. if (!commit)
  3551. continue;
  3552. /* Make sure all pending HW programming completed and
  3553. * page flips done
  3554. */
  3555. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3556. if (ret > 0)
  3557. ret = wait_for_completion_interruptible_timeout(
  3558. &commit->flip_done, 10*HZ);
  3559. if (ret == 0)
  3560. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3561. "timed out\n", crtc->base.id, crtc->name);
  3562. drm_crtc_commit_put(commit);
  3563. }
  3564. return ret < 0 ? ret : 0;
  3565. }
  3566. static int dm_update_crtcs_state(struct dc *dc,
  3567. struct drm_atomic_state *state,
  3568. bool enable,
  3569. bool *lock_and_validation_needed)
  3570. {
  3571. struct drm_crtc *crtc;
  3572. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3573. int i;
  3574. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3575. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3576. struct dc_stream_state *new_stream;
  3577. int ret = 0;
  3578. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3579. /* update changed items */
  3580. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3581. struct amdgpu_crtc *acrtc = NULL;
  3582. struct amdgpu_dm_connector *aconnector = NULL;
  3583. struct drm_connector_state *new_con_state = NULL;
  3584. struct dm_connector_state *dm_conn_state = NULL;
  3585. new_stream = NULL;
  3586. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3587. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3588. acrtc = to_amdgpu_crtc(crtc);
  3589. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3590. /* TODO This hack should go away */
  3591. if (aconnector && enable) {
  3592. // Make sure fake sink is created in plug-in scenario
  3593. new_con_state = drm_atomic_get_connector_state(state,
  3594. &aconnector->base);
  3595. if (IS_ERR(new_con_state)) {
  3596. ret = PTR_ERR_OR_ZERO(new_con_state);
  3597. break;
  3598. }
  3599. dm_conn_state = to_dm_connector_state(new_con_state);
  3600. new_stream = create_stream_for_sink(aconnector,
  3601. &new_crtc_state->mode,
  3602. dm_conn_state);
  3603. /*
  3604. * we can have no stream on ACTION_SET if a display
  3605. * was disconnected during S3, in this case it not and
  3606. * error, the OS will be updated after detection, and
  3607. * do the right thing on next atomic commit
  3608. */
  3609. if (!new_stream) {
  3610. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3611. __func__, acrtc->base.base.id);
  3612. break;
  3613. }
  3614. }
  3615. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
  3616. dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3617. new_crtc_state->mode_changed = false;
  3618. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3619. new_crtc_state->mode_changed);
  3620. }
  3621. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3622. goto next_crtc;
  3623. DRM_DEBUG_DRIVER(
  3624. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3625. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3626. "connectors_changed:%d\n",
  3627. acrtc->crtc_id,
  3628. new_crtc_state->enable,
  3629. new_crtc_state->active,
  3630. new_crtc_state->planes_changed,
  3631. new_crtc_state->mode_changed,
  3632. new_crtc_state->active_changed,
  3633. new_crtc_state->connectors_changed);
  3634. /* Remove stream for any changed/disabled CRTC */
  3635. if (!enable) {
  3636. if (!dm_old_crtc_state->stream)
  3637. goto next_crtc;
  3638. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3639. crtc->base.id);
  3640. /* i.e. reset mode */
  3641. if (!dc_remove_stream_from_ctx(
  3642. dc,
  3643. dm_state->context,
  3644. dm_old_crtc_state->stream)) {
  3645. ret = -EINVAL;
  3646. goto fail;
  3647. }
  3648. dc_stream_release(dm_old_crtc_state->stream);
  3649. dm_new_crtc_state->stream = NULL;
  3650. *lock_and_validation_needed = true;
  3651. } else {/* Add stream for any updated/enabled CRTC */
  3652. /*
  3653. * Quick fix to prevent NULL pointer on new_stream when
  3654. * added MST connectors not found in existing crtc_state in the chained mode
  3655. * TODO: need to dig out the root cause of that
  3656. */
  3657. if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
  3658. continue;
  3659. if (modereset_required(new_crtc_state))
  3660. goto next_crtc;
  3661. if (modeset_required(new_crtc_state, new_stream,
  3662. dm_old_crtc_state->stream)) {
  3663. WARN_ON(dm_new_crtc_state->stream);
  3664. dm_new_crtc_state->stream = new_stream;
  3665. dc_stream_retain(new_stream);
  3666. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3667. crtc->base.id);
  3668. if (dc_add_stream_to_ctx(
  3669. dc,
  3670. dm_state->context,
  3671. dm_new_crtc_state->stream) != DC_OK) {
  3672. ret = -EINVAL;
  3673. goto fail;
  3674. }
  3675. *lock_and_validation_needed = true;
  3676. }
  3677. }
  3678. next_crtc:
  3679. /* Release extra reference */
  3680. if (new_stream)
  3681. dc_stream_release(new_stream);
  3682. }
  3683. return ret;
  3684. fail:
  3685. if (new_stream)
  3686. dc_stream_release(new_stream);
  3687. return ret;
  3688. }
  3689. static int dm_update_planes_state(struct dc *dc,
  3690. struct drm_atomic_state *state,
  3691. bool enable,
  3692. bool *lock_and_validation_needed)
  3693. {
  3694. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3695. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3696. struct drm_plane *plane;
  3697. struct drm_plane_state *old_plane_state, *new_plane_state;
  3698. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3699. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3700. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3701. int i ;
  3702. /* TODO return page_flip_needed() function */
  3703. bool pflip_needed = !state->allow_modeset;
  3704. int ret = 0;
  3705. if (pflip_needed)
  3706. return ret;
  3707. /* Add new planes */
  3708. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3709. new_plane_crtc = new_plane_state->crtc;
  3710. old_plane_crtc = old_plane_state->crtc;
  3711. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3712. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3713. /*TODO Implement atomic check for cursor plane */
  3714. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3715. continue;
  3716. /* Remove any changed/removed planes */
  3717. if (!enable) {
  3718. if (!old_plane_crtc)
  3719. continue;
  3720. old_crtc_state = drm_atomic_get_old_crtc_state(
  3721. state, old_plane_crtc);
  3722. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3723. if (!dm_old_crtc_state->stream)
  3724. continue;
  3725. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3726. plane->base.id, old_plane_crtc->base.id);
  3727. if (!dc_remove_plane_from_context(
  3728. dc,
  3729. dm_old_crtc_state->stream,
  3730. dm_old_plane_state->dc_state,
  3731. dm_state->context)) {
  3732. ret = EINVAL;
  3733. return ret;
  3734. }
  3735. dc_plane_state_release(dm_old_plane_state->dc_state);
  3736. dm_new_plane_state->dc_state = NULL;
  3737. *lock_and_validation_needed = true;
  3738. } else { /* Add new planes */
  3739. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3740. continue;
  3741. if (!new_plane_crtc)
  3742. continue;
  3743. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3744. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3745. if (!dm_new_crtc_state->stream)
  3746. continue;
  3747. WARN_ON(dm_new_plane_state->dc_state);
  3748. dm_new_plane_state->dc_state = dc_create_plane_state(dc);
  3749. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3750. plane->base.id, new_plane_crtc->base.id);
  3751. if (!dm_new_plane_state->dc_state) {
  3752. ret = -EINVAL;
  3753. return ret;
  3754. }
  3755. ret = fill_plane_attributes(
  3756. new_plane_crtc->dev->dev_private,
  3757. dm_new_plane_state->dc_state,
  3758. new_plane_state,
  3759. new_crtc_state,
  3760. false);
  3761. if (ret)
  3762. return ret;
  3763. if (!dc_add_plane_to_context(
  3764. dc,
  3765. dm_new_crtc_state->stream,
  3766. dm_new_plane_state->dc_state,
  3767. dm_state->context)) {
  3768. ret = -EINVAL;
  3769. return ret;
  3770. }
  3771. *lock_and_validation_needed = true;
  3772. }
  3773. }
  3774. return ret;
  3775. }
  3776. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3777. struct drm_atomic_state *state)
  3778. {
  3779. int i;
  3780. int ret;
  3781. struct amdgpu_device *adev = dev->dev_private;
  3782. struct dc *dc = adev->dm.dc;
  3783. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3784. struct drm_connector *connector;
  3785. struct drm_connector_state *old_con_state, *new_con_state;
  3786. struct drm_crtc *crtc;
  3787. struct drm_crtc_state *new_crtc_state;
  3788. /*
  3789. * This bool will be set for true for any modeset/reset
  3790. * or plane update which implies non fast surface update.
  3791. */
  3792. bool lock_and_validation_needed = false;
  3793. ret = drm_atomic_helper_check_modeset(dev, state);
  3794. if (ret) {
  3795. DRM_ERROR("Atomic state validation failed with error :%d !\n", ret);
  3796. return ret;
  3797. }
  3798. /*
  3799. * Hack: Commit needs planes right now, specifically for gamma
  3800. * TODO rework commit to check CRTC for gamma change
  3801. */
  3802. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3803. if (new_crtc_state->color_mgmt_changed) {
  3804. ret = drm_atomic_add_affected_planes(state, crtc);
  3805. if (ret)
  3806. goto fail;
  3807. }
  3808. }
  3809. dm_state->context = dc_create_state();
  3810. ASSERT(dm_state->context);
  3811. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3812. /* Remove exiting planes if they are modified */
  3813. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3814. if (ret) {
  3815. goto fail;
  3816. }
  3817. /* Disable all crtcs which require disable */
  3818. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3819. if (ret) {
  3820. goto fail;
  3821. }
  3822. /* Enable all crtcs which require enable */
  3823. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3824. if (ret) {
  3825. goto fail;
  3826. }
  3827. /* Add new/modified planes */
  3828. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3829. if (ret) {
  3830. goto fail;
  3831. }
  3832. /* Run this here since we want to validate the streams we created */
  3833. ret = drm_atomic_helper_check_planes(dev, state);
  3834. if (ret)
  3835. goto fail;
  3836. /* Check scaling and underscan changes*/
  3837. /*TODO Removed scaling changes validation due to inability to commit
  3838. * new stream into context w\o causing full reset. Need to
  3839. * decide how to handle.
  3840. */
  3841. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3842. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3843. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3844. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3845. /* Skip any modesets/resets */
  3846. if (!acrtc || drm_atomic_crtc_needs_modeset(
  3847. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  3848. continue;
  3849. /* Skip any thing not scale or underscan changes */
  3850. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3851. continue;
  3852. lock_and_validation_needed = true;
  3853. }
  3854. /*
  3855. * For full updates case when
  3856. * removing/adding/updating streams on once CRTC while flipping
  3857. * on another CRTC,
  3858. * acquiring global lock will guarantee that any such full
  3859. * update commit
  3860. * will wait for completion of any outstanding flip using DRMs
  3861. * synchronization events.
  3862. */
  3863. if (lock_and_validation_needed) {
  3864. ret = do_aquire_global_lock(dev, state);
  3865. if (ret)
  3866. goto fail;
  3867. if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
  3868. ret = -EINVAL;
  3869. goto fail;
  3870. }
  3871. }
  3872. /* Must be success */
  3873. WARN_ON(ret);
  3874. return ret;
  3875. fail:
  3876. if (ret == -EDEADLK)
  3877. DRM_DEBUG_DRIVER("Atomic check stopped due to to deadlock.\n");
  3878. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  3879. DRM_DEBUG_DRIVER("Atomic check stopped due to to signal.\n");
  3880. else
  3881. DRM_ERROR("Atomic check failed with err: %d \n", ret);
  3882. return ret;
  3883. }
  3884. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  3885. struct amdgpu_dm_connector *amdgpu_dm_connector)
  3886. {
  3887. uint8_t dpcd_data;
  3888. bool capable = false;
  3889. if (amdgpu_dm_connector->dc_link &&
  3890. dm_helpers_dp_read_dpcd(
  3891. NULL,
  3892. amdgpu_dm_connector->dc_link,
  3893. DP_DOWN_STREAM_PORT_COUNT,
  3894. &dpcd_data,
  3895. sizeof(dpcd_data))) {
  3896. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  3897. }
  3898. return capable;
  3899. }
  3900. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  3901. struct edid *edid)
  3902. {
  3903. int i;
  3904. uint64_t val_capable;
  3905. bool edid_check_required;
  3906. struct detailed_timing *timing;
  3907. struct detailed_non_pixel *data;
  3908. struct detailed_data_monitor_range *range;
  3909. struct amdgpu_dm_connector *amdgpu_dm_connector =
  3910. to_amdgpu_dm_connector(connector);
  3911. struct drm_device *dev = connector->dev;
  3912. struct amdgpu_device *adev = dev->dev_private;
  3913. edid_check_required = false;
  3914. if (!amdgpu_dm_connector->dc_sink) {
  3915. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  3916. return;
  3917. }
  3918. if (!adev->dm.freesync_module)
  3919. return;
  3920. /*
  3921. * if edid non zero restrict freesync only for dp and edp
  3922. */
  3923. if (edid) {
  3924. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  3925. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  3926. edid_check_required = is_dp_capable_without_timing_msa(
  3927. adev->dm.dc,
  3928. amdgpu_dm_connector);
  3929. }
  3930. }
  3931. val_capable = 0;
  3932. if (edid_check_required == true && (edid->version > 1 ||
  3933. (edid->version == 1 && edid->revision > 1))) {
  3934. for (i = 0; i < 4; i++) {
  3935. timing = &edid->detailed_timings[i];
  3936. data = &timing->data.other_data;
  3937. range = &data->data.range;
  3938. /*
  3939. * Check if monitor has continuous frequency mode
  3940. */
  3941. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  3942. continue;
  3943. /*
  3944. * Check for flag range limits only. If flag == 1 then
  3945. * no additional timing information provided.
  3946. * Default GTF, GTF Secondary curve and CVT are not
  3947. * supported
  3948. */
  3949. if (range->flags != 1)
  3950. continue;
  3951. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  3952. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  3953. amdgpu_dm_connector->pixel_clock_mhz =
  3954. range->pixel_clock_mhz * 10;
  3955. break;
  3956. }
  3957. if (amdgpu_dm_connector->max_vfreq -
  3958. amdgpu_dm_connector->min_vfreq > 10) {
  3959. amdgpu_dm_connector->caps.supported = true;
  3960. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  3961. amdgpu_dm_connector->min_vfreq * 1000000;
  3962. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  3963. amdgpu_dm_connector->max_vfreq * 1000000;
  3964. val_capable = 1;
  3965. }
  3966. }
  3967. /*
  3968. * TODO figure out how to notify user-mode or DRM of freesync caps
  3969. * once we figure out how to deal with freesync in an upstreamable
  3970. * fashion
  3971. */
  3972. }
  3973. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  3974. {
  3975. /*
  3976. * TODO fill in once we figure out how to deal with freesync in
  3977. * an upstreamable fashion
  3978. */
  3979. }