gfx_v9_0.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define GFX9_NUM_SE 4
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x2000
  41. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  42. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  43. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  44. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  45. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  46. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  47. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  48. {
  49. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  50. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  51. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  52. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  53. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  54. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  55. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  56. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  57. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  58. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  59. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  60. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  61. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  62. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  63. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  65. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  66. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  67. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  69. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  70. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  71. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  73. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  74. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  75. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  77. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  78. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  79. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  81. };
  82. static const u32 golden_settings_gc_9_0[] =
  83. {
  84. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  85. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  86. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  87. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  88. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  89. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  90. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  91. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  92. };
  93. static const u32 golden_settings_gc_9_0_vg10[] =
  94. {
  95. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  96. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  97. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  98. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  99. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  100. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  101. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  102. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  103. };
  104. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  105. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  106. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  107. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  108. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  109. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  110. struct amdgpu_cu_info *cu_info);
  111. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  112. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  113. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  114. {
  115. switch (adev->asic_type) {
  116. case CHIP_VEGA10:
  117. amdgpu_program_register_sequence(adev,
  118. golden_settings_gc_9_0,
  119. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  120. amdgpu_program_register_sequence(adev,
  121. golden_settings_gc_9_0_vg10,
  122. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  123. break;
  124. default:
  125. break;
  126. }
  127. }
  128. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  129. {
  130. adev->gfx.scratch.num_reg = 7;
  131. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  132. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  133. }
  134. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  135. bool wc, uint32_t reg, uint32_t val)
  136. {
  137. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  138. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  139. WRITE_DATA_DST_SEL(0) |
  140. (wc ? WR_CONFIRM : 0));
  141. amdgpu_ring_write(ring, reg);
  142. amdgpu_ring_write(ring, 0);
  143. amdgpu_ring_write(ring, val);
  144. }
  145. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  146. int mem_space, int opt, uint32_t addr0,
  147. uint32_t addr1, uint32_t ref, uint32_t mask,
  148. uint32_t inv)
  149. {
  150. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  151. amdgpu_ring_write(ring,
  152. /* memory (1) or register (0) */
  153. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  154. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  155. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  156. WAIT_REG_MEM_ENGINE(eng_sel)));
  157. if (mem_space)
  158. BUG_ON(addr0 & 0x3); /* Dword align */
  159. amdgpu_ring_write(ring, addr0);
  160. amdgpu_ring_write(ring, addr1);
  161. amdgpu_ring_write(ring, ref);
  162. amdgpu_ring_write(ring, mask);
  163. amdgpu_ring_write(ring, inv); /* poll interval */
  164. }
  165. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  166. {
  167. struct amdgpu_device *adev = ring->adev;
  168. uint32_t scratch;
  169. uint32_t tmp = 0;
  170. unsigned i;
  171. int r;
  172. r = amdgpu_gfx_scratch_get(adev, &scratch);
  173. if (r) {
  174. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  175. return r;
  176. }
  177. WREG32(scratch, 0xCAFEDEAD);
  178. r = amdgpu_ring_alloc(ring, 3);
  179. if (r) {
  180. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  181. ring->idx, r);
  182. amdgpu_gfx_scratch_free(adev, scratch);
  183. return r;
  184. }
  185. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  186. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  187. amdgpu_ring_write(ring, 0xDEADBEEF);
  188. amdgpu_ring_commit(ring);
  189. for (i = 0; i < adev->usec_timeout; i++) {
  190. tmp = RREG32(scratch);
  191. if (tmp == 0xDEADBEEF)
  192. break;
  193. DRM_UDELAY(1);
  194. }
  195. if (i < adev->usec_timeout) {
  196. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  197. ring->idx, i);
  198. } else {
  199. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  200. ring->idx, scratch, tmp);
  201. r = -EINVAL;
  202. }
  203. amdgpu_gfx_scratch_free(adev, scratch);
  204. return r;
  205. }
  206. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  207. {
  208. struct amdgpu_device *adev = ring->adev;
  209. struct amdgpu_ib ib;
  210. struct dma_fence *f = NULL;
  211. uint32_t scratch;
  212. uint32_t tmp = 0;
  213. long r;
  214. r = amdgpu_gfx_scratch_get(adev, &scratch);
  215. if (r) {
  216. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  217. return r;
  218. }
  219. WREG32(scratch, 0xCAFEDEAD);
  220. memset(&ib, 0, sizeof(ib));
  221. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  222. if (r) {
  223. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  224. goto err1;
  225. }
  226. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  227. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  228. ib.ptr[2] = 0xDEADBEEF;
  229. ib.length_dw = 3;
  230. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  231. if (r)
  232. goto err2;
  233. r = dma_fence_wait_timeout(f, false, timeout);
  234. if (r == 0) {
  235. DRM_ERROR("amdgpu: IB test timed out.\n");
  236. r = -ETIMEDOUT;
  237. goto err2;
  238. } else if (r < 0) {
  239. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  240. goto err2;
  241. }
  242. tmp = RREG32(scratch);
  243. if (tmp == 0xDEADBEEF) {
  244. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  245. r = 0;
  246. } else {
  247. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  248. scratch, tmp);
  249. r = -EINVAL;
  250. }
  251. err2:
  252. amdgpu_ib_free(adev, &ib, NULL);
  253. dma_fence_put(f);
  254. err1:
  255. amdgpu_gfx_scratch_free(adev, scratch);
  256. return r;
  257. }
  258. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  259. {
  260. const char *chip_name;
  261. char fw_name[30];
  262. int err;
  263. struct amdgpu_firmware_info *info = NULL;
  264. const struct common_firmware_header *header = NULL;
  265. const struct gfx_firmware_header_v1_0 *cp_hdr;
  266. DRM_DEBUG("\n");
  267. switch (adev->asic_type) {
  268. case CHIP_VEGA10:
  269. chip_name = "vega10";
  270. break;
  271. default:
  272. BUG();
  273. }
  274. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  275. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  276. if (err)
  277. goto out;
  278. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  279. if (err)
  280. goto out;
  281. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  282. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  283. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  284. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  285. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  286. if (err)
  287. goto out;
  288. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  289. if (err)
  290. goto out;
  291. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  292. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  293. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  294. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  295. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  296. if (err)
  297. goto out;
  298. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  299. if (err)
  300. goto out;
  301. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  302. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  303. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  304. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  305. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  306. if (err)
  307. goto out;
  308. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  309. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  310. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  311. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  312. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  313. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  314. if (err)
  315. goto out;
  316. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  317. if (err)
  318. goto out;
  319. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  320. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  321. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  322. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  323. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  324. if (!err) {
  325. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  326. if (err)
  327. goto out;
  328. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  329. adev->gfx.mec2_fw->data;
  330. adev->gfx.mec2_fw_version =
  331. le32_to_cpu(cp_hdr->header.ucode_version);
  332. adev->gfx.mec2_feature_version =
  333. le32_to_cpu(cp_hdr->ucode_feature_version);
  334. } else {
  335. err = 0;
  336. adev->gfx.mec2_fw = NULL;
  337. }
  338. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  339. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  340. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  341. info->fw = adev->gfx.pfp_fw;
  342. header = (const struct common_firmware_header *)info->fw->data;
  343. adev->firmware.fw_size +=
  344. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  345. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  346. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  347. info->fw = adev->gfx.me_fw;
  348. header = (const struct common_firmware_header *)info->fw->data;
  349. adev->firmware.fw_size +=
  350. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  351. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  352. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  353. info->fw = adev->gfx.ce_fw;
  354. header = (const struct common_firmware_header *)info->fw->data;
  355. adev->firmware.fw_size +=
  356. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  357. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  358. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  359. info->fw = adev->gfx.rlc_fw;
  360. header = (const struct common_firmware_header *)info->fw->data;
  361. adev->firmware.fw_size +=
  362. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  363. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  364. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  365. info->fw = adev->gfx.mec_fw;
  366. header = (const struct common_firmware_header *)info->fw->data;
  367. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  368. adev->firmware.fw_size +=
  369. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  370. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  371. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  372. info->fw = adev->gfx.mec_fw;
  373. adev->firmware.fw_size +=
  374. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  375. if (adev->gfx.mec2_fw) {
  376. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  377. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  378. info->fw = adev->gfx.mec2_fw;
  379. header = (const struct common_firmware_header *)info->fw->data;
  380. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  381. adev->firmware.fw_size +=
  382. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  383. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  384. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  385. info->fw = adev->gfx.mec2_fw;
  386. adev->firmware.fw_size +=
  387. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  388. }
  389. }
  390. out:
  391. if (err) {
  392. dev_err(adev->dev,
  393. "gfx9: Failed to load firmware \"%s\"\n",
  394. fw_name);
  395. release_firmware(adev->gfx.pfp_fw);
  396. adev->gfx.pfp_fw = NULL;
  397. release_firmware(adev->gfx.me_fw);
  398. adev->gfx.me_fw = NULL;
  399. release_firmware(adev->gfx.ce_fw);
  400. adev->gfx.ce_fw = NULL;
  401. release_firmware(adev->gfx.rlc_fw);
  402. adev->gfx.rlc_fw = NULL;
  403. release_firmware(adev->gfx.mec_fw);
  404. adev->gfx.mec_fw = NULL;
  405. release_firmware(adev->gfx.mec2_fw);
  406. adev->gfx.mec2_fw = NULL;
  407. }
  408. return err;
  409. }
  410. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  411. {
  412. int r;
  413. if (adev->gfx.mec.hpd_eop_obj) {
  414. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  415. if (unlikely(r != 0))
  416. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  417. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  418. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  419. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  420. adev->gfx.mec.hpd_eop_obj = NULL;
  421. }
  422. if (adev->gfx.mec.mec_fw_obj) {
  423. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  424. if (unlikely(r != 0))
  425. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  426. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  427. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  428. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  429. adev->gfx.mec.mec_fw_obj = NULL;
  430. }
  431. }
  432. #define MEC_HPD_SIZE 2048
  433. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  434. {
  435. int r;
  436. u32 *hpd;
  437. const __le32 *fw_data;
  438. unsigned fw_size;
  439. u32 *fw;
  440. const struct gfx_firmware_header_v1_0 *mec_hdr;
  441. /*
  442. * we assign only 1 pipe because all other pipes will
  443. * be handled by KFD
  444. */
  445. adev->gfx.mec.num_mec = 1;
  446. adev->gfx.mec.num_pipe = 1;
  447. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  448. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  449. r = amdgpu_bo_create(adev,
  450. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  451. PAGE_SIZE, true,
  452. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  453. &adev->gfx.mec.hpd_eop_obj);
  454. if (r) {
  455. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  456. return r;
  457. }
  458. }
  459. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  460. if (unlikely(r != 0)) {
  461. gfx_v9_0_mec_fini(adev);
  462. return r;
  463. }
  464. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  465. &adev->gfx.mec.hpd_eop_gpu_addr);
  466. if (r) {
  467. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  468. gfx_v9_0_mec_fini(adev);
  469. return r;
  470. }
  471. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  472. if (r) {
  473. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  474. gfx_v9_0_mec_fini(adev);
  475. return r;
  476. }
  477. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  478. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  479. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  480. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  481. fw_data = (const __le32 *)
  482. (adev->gfx.mec_fw->data +
  483. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  484. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  485. if (adev->gfx.mec.mec_fw_obj == NULL) {
  486. r = amdgpu_bo_create(adev,
  487. mec_hdr->header.ucode_size_bytes,
  488. PAGE_SIZE, true,
  489. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  490. &adev->gfx.mec.mec_fw_obj);
  491. if (r) {
  492. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  493. return r;
  494. }
  495. }
  496. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  497. if (unlikely(r != 0)) {
  498. gfx_v9_0_mec_fini(adev);
  499. return r;
  500. }
  501. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  502. &adev->gfx.mec.mec_fw_gpu_addr);
  503. if (r) {
  504. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  505. gfx_v9_0_mec_fini(adev);
  506. return r;
  507. }
  508. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  509. if (r) {
  510. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  511. gfx_v9_0_mec_fini(adev);
  512. return r;
  513. }
  514. memcpy(fw, fw_data, fw_size);
  515. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  516. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  517. return 0;
  518. }
  519. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  520. {
  521. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  522. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  523. }
  524. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  525. {
  526. int r;
  527. u32 *hpd;
  528. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  529. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  530. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  531. &kiq->eop_gpu_addr, (void **)&hpd);
  532. if (r) {
  533. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  534. return r;
  535. }
  536. memset(hpd, 0, MEC_HPD_SIZE);
  537. r = amdgpu_bo_reserve(kiq->eop_obj, false);
  538. if (unlikely(r != 0))
  539. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  540. amdgpu_bo_kunmap(kiq->eop_obj);
  541. amdgpu_bo_unreserve(kiq->eop_obj);
  542. return 0;
  543. }
  544. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  545. struct amdgpu_ring *ring,
  546. struct amdgpu_irq_src *irq)
  547. {
  548. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  549. int r = 0;
  550. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  551. if (r)
  552. return r;
  553. ring->adev = NULL;
  554. ring->ring_obj = NULL;
  555. ring->use_doorbell = true;
  556. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  557. if (adev->gfx.mec2_fw) {
  558. ring->me = 2;
  559. ring->pipe = 0;
  560. } else {
  561. ring->me = 1;
  562. ring->pipe = 1;
  563. }
  564. irq->data = ring;
  565. ring->queue = 0;
  566. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  567. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  568. r = amdgpu_ring_init(adev, ring, 1024,
  569. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  570. if (r)
  571. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  572. return r;
  573. }
  574. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  575. struct amdgpu_irq_src *irq)
  576. {
  577. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  578. amdgpu_ring_fini(ring);
  579. irq->data = NULL;
  580. }
  581. /* create MQD for each compute queue */
  582. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  583. {
  584. struct amdgpu_ring *ring = NULL;
  585. int r, i;
  586. /* create MQD for KIQ */
  587. ring = &adev->gfx.kiq.ring;
  588. if (!ring->mqd_obj) {
  589. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  590. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  591. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  592. if (r) {
  593. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  594. return r;
  595. }
  596. /*TODO: prepare MQD backup */
  597. }
  598. /* create MQD for each KCQ */
  599. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  600. ring = &adev->gfx.compute_ring[i];
  601. if (!ring->mqd_obj) {
  602. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  603. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  604. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  605. if (r) {
  606. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  607. return r;
  608. }
  609. /* TODO: prepare MQD backup */
  610. }
  611. }
  612. return 0;
  613. }
  614. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  615. {
  616. struct amdgpu_ring *ring = NULL;
  617. int i;
  618. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  619. ring = &adev->gfx.compute_ring[i];
  620. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  621. }
  622. ring = &adev->gfx.kiq.ring;
  623. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  624. }
  625. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  626. {
  627. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  628. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  629. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  630. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  631. (SQ_IND_INDEX__FORCE_READ_MASK));
  632. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  633. }
  634. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  635. uint32_t wave, uint32_t thread,
  636. uint32_t regno, uint32_t num, uint32_t *out)
  637. {
  638. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  639. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  640. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  641. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  642. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  643. (SQ_IND_INDEX__FORCE_READ_MASK) |
  644. (SQ_IND_INDEX__AUTO_INCR_MASK));
  645. while (num--)
  646. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  647. }
  648. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  649. {
  650. /* type 1 wave data */
  651. dst[(*no_fields)++] = 1;
  652. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  653. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  654. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  655. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  656. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  657. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  658. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  659. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  660. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  661. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  662. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  663. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  664. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  665. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  666. }
  667. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  668. uint32_t wave, uint32_t start,
  669. uint32_t size, uint32_t *dst)
  670. {
  671. wave_read_regs(
  672. adev, simd, wave, 0,
  673. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  674. }
  675. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  676. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  677. .select_se_sh = &gfx_v9_0_select_se_sh,
  678. .read_wave_data = &gfx_v9_0_read_wave_data,
  679. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  680. };
  681. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  682. {
  683. u32 gb_addr_config;
  684. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  685. switch (adev->asic_type) {
  686. case CHIP_VEGA10:
  687. adev->gfx.config.max_shader_engines = 4;
  688. adev->gfx.config.max_tile_pipes = 8; //??
  689. adev->gfx.config.max_cu_per_sh = 16;
  690. adev->gfx.config.max_sh_per_se = 1;
  691. adev->gfx.config.max_backends_per_se = 4;
  692. adev->gfx.config.max_texture_channel_caches = 16;
  693. adev->gfx.config.max_gprs = 256;
  694. adev->gfx.config.max_gs_threads = 32;
  695. adev->gfx.config.max_hw_contexts = 8;
  696. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  697. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  698. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  699. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  700. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  701. break;
  702. default:
  703. BUG();
  704. break;
  705. }
  706. adev->gfx.config.gb_addr_config = gb_addr_config;
  707. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  708. REG_GET_FIELD(
  709. adev->gfx.config.gb_addr_config,
  710. GB_ADDR_CONFIG,
  711. NUM_PIPES);
  712. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  713. REG_GET_FIELD(
  714. adev->gfx.config.gb_addr_config,
  715. GB_ADDR_CONFIG,
  716. NUM_BANKS);
  717. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  718. REG_GET_FIELD(
  719. adev->gfx.config.gb_addr_config,
  720. GB_ADDR_CONFIG,
  721. MAX_COMPRESSED_FRAGS);
  722. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  723. REG_GET_FIELD(
  724. adev->gfx.config.gb_addr_config,
  725. GB_ADDR_CONFIG,
  726. NUM_RB_PER_SE);
  727. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  728. REG_GET_FIELD(
  729. adev->gfx.config.gb_addr_config,
  730. GB_ADDR_CONFIG,
  731. NUM_SHADER_ENGINES);
  732. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  733. REG_GET_FIELD(
  734. adev->gfx.config.gb_addr_config,
  735. GB_ADDR_CONFIG,
  736. PIPE_INTERLEAVE_SIZE));
  737. }
  738. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  739. struct amdgpu_ngg_buf *ngg_buf,
  740. int size_se,
  741. int default_size_se)
  742. {
  743. int r;
  744. if (size_se < 0) {
  745. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  746. return -EINVAL;
  747. }
  748. size_se = size_se ? size_se : default_size_se;
  749. ngg_buf->size = size_se * GFX9_NUM_SE;
  750. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  751. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  752. &ngg_buf->bo,
  753. &ngg_buf->gpu_addr,
  754. NULL);
  755. if (r) {
  756. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  757. return r;
  758. }
  759. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  760. return r;
  761. }
  762. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  763. {
  764. int i;
  765. for (i = 0; i < NGG_BUF_MAX; i++)
  766. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  767. &adev->gfx.ngg.buf[i].gpu_addr,
  768. NULL);
  769. memset(&adev->gfx.ngg.buf[0], 0,
  770. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  771. adev->gfx.ngg.init = false;
  772. return 0;
  773. }
  774. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  775. {
  776. int r;
  777. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  778. return 0;
  779. /* GDS reserve memory: 64 bytes alignment */
  780. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  781. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  782. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  783. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  784. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  785. /* Primitive Buffer */
  786. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[PRIM],
  787. amdgpu_prim_buf_per_se,
  788. 64 * 1024);
  789. if (r) {
  790. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  791. goto err;
  792. }
  793. /* Position Buffer */
  794. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[POS],
  795. amdgpu_pos_buf_per_se,
  796. 256 * 1024);
  797. if (r) {
  798. dev_err(adev->dev, "Failed to create Position Buffer\n");
  799. goto err;
  800. }
  801. /* Control Sideband */
  802. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[CNTL],
  803. amdgpu_cntl_sb_buf_per_se,
  804. 256);
  805. if (r) {
  806. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  807. goto err;
  808. }
  809. /* Parameter Cache, not created by default */
  810. if (amdgpu_param_buf_per_se <= 0)
  811. goto out;
  812. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[PARAM],
  813. amdgpu_param_buf_per_se,
  814. 512 * 1024);
  815. if (r) {
  816. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  817. goto err;
  818. }
  819. out:
  820. adev->gfx.ngg.init = true;
  821. return 0;
  822. err:
  823. gfx_v9_0_ngg_fini(adev);
  824. return r;
  825. }
  826. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  827. {
  828. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  829. int r;
  830. u32 data;
  831. u32 size;
  832. u32 base;
  833. if (!amdgpu_ngg)
  834. return 0;
  835. /* Program buffer size */
  836. data = 0;
  837. size = adev->gfx.ngg.buf[PRIM].size / 256;
  838. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  839. size = adev->gfx.ngg.buf[POS].size / 256;
  840. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  841. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  842. data = 0;
  843. size = adev->gfx.ngg.buf[CNTL].size / 256;
  844. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  845. size = adev->gfx.ngg.buf[PARAM].size / 1024;
  846. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  847. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  848. /* Program buffer base address */
  849. base = lower_32_bits(adev->gfx.ngg.buf[PRIM].gpu_addr);
  850. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  851. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  852. base = upper_32_bits(adev->gfx.ngg.buf[PRIM].gpu_addr);
  853. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  854. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  855. base = lower_32_bits(adev->gfx.ngg.buf[POS].gpu_addr);
  856. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  857. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  858. base = upper_32_bits(adev->gfx.ngg.buf[POS].gpu_addr);
  859. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  860. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  861. base = lower_32_bits(adev->gfx.ngg.buf[CNTL].gpu_addr);
  862. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  863. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  864. base = upper_32_bits(adev->gfx.ngg.buf[CNTL].gpu_addr);
  865. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  866. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  867. /* Clear GDS reserved memory */
  868. r = amdgpu_ring_alloc(ring, 17);
  869. if (r) {
  870. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  871. ring->idx, r);
  872. return r;
  873. }
  874. gfx_v9_0_write_data_to_reg(ring, 0, false,
  875. amdgpu_gds_reg_offset[0].mem_size,
  876. (adev->gds.mem.total_size +
  877. adev->gfx.ngg.gds_reserve_size) >>
  878. AMDGPU_GDS_SHIFT);
  879. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  880. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  881. PACKET3_DMA_DATA_SRC_SEL(2)));
  882. amdgpu_ring_write(ring, 0);
  883. amdgpu_ring_write(ring, 0);
  884. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  885. amdgpu_ring_write(ring, 0);
  886. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  887. gfx_v9_0_write_data_to_reg(ring, 0, false,
  888. amdgpu_gds_reg_offset[0].mem_size, 0);
  889. amdgpu_ring_commit(ring);
  890. return 0;
  891. }
  892. static int gfx_v9_0_sw_init(void *handle)
  893. {
  894. int i, r;
  895. struct amdgpu_ring *ring;
  896. struct amdgpu_kiq *kiq;
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. /* KIQ event */
  899. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  900. if (r)
  901. return r;
  902. /* EOP Event */
  903. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  904. if (r)
  905. return r;
  906. /* Privileged reg */
  907. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  908. &adev->gfx.priv_reg_irq);
  909. if (r)
  910. return r;
  911. /* Privileged inst */
  912. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  913. &adev->gfx.priv_inst_irq);
  914. if (r)
  915. return r;
  916. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  917. gfx_v9_0_scratch_init(adev);
  918. r = gfx_v9_0_init_microcode(adev);
  919. if (r) {
  920. DRM_ERROR("Failed to load gfx firmware!\n");
  921. return r;
  922. }
  923. r = gfx_v9_0_mec_init(adev);
  924. if (r) {
  925. DRM_ERROR("Failed to init MEC BOs!\n");
  926. return r;
  927. }
  928. /* set up the gfx ring */
  929. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  930. ring = &adev->gfx.gfx_ring[i];
  931. ring->ring_obj = NULL;
  932. sprintf(ring->name, "gfx");
  933. ring->use_doorbell = true;
  934. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  935. r = amdgpu_ring_init(adev, ring, 1024,
  936. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  937. if (r)
  938. return r;
  939. }
  940. /* set up the compute queues */
  941. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  942. unsigned irq_type;
  943. /* max 32 queues per MEC */
  944. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  945. DRM_ERROR("Too many (%d) compute rings!\n", i);
  946. break;
  947. }
  948. ring = &adev->gfx.compute_ring[i];
  949. ring->ring_obj = NULL;
  950. ring->use_doorbell = true;
  951. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  952. ring->me = 1; /* first MEC */
  953. ring->pipe = i / 8;
  954. ring->queue = i % 8;
  955. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  956. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  957. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  958. /* type-2 packets are deprecated on MEC, use type-3 instead */
  959. r = amdgpu_ring_init(adev, ring, 1024,
  960. &adev->gfx.eop_irq, irq_type);
  961. if (r)
  962. return r;
  963. }
  964. if (amdgpu_sriov_vf(adev)) {
  965. r = gfx_v9_0_kiq_init(adev);
  966. if (r) {
  967. DRM_ERROR("Failed to init KIQ BOs!\n");
  968. return r;
  969. }
  970. kiq = &adev->gfx.kiq;
  971. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  972. if (r)
  973. return r;
  974. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  975. r = gfx_v9_0_compute_mqd_sw_init(adev);
  976. if (r)
  977. return r;
  978. }
  979. /* reserve GDS, GWS and OA resource for gfx */
  980. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  981. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  982. &adev->gds.gds_gfx_bo, NULL, NULL);
  983. if (r)
  984. return r;
  985. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  986. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  987. &adev->gds.gws_gfx_bo, NULL, NULL);
  988. if (r)
  989. return r;
  990. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  991. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  992. &adev->gds.oa_gfx_bo, NULL, NULL);
  993. if (r)
  994. return r;
  995. adev->gfx.ce_ram_size = 0x8000;
  996. gfx_v9_0_gpu_early_init(adev);
  997. r = gfx_v9_0_ngg_init(adev);
  998. if (r)
  999. return r;
  1000. return 0;
  1001. }
  1002. static int gfx_v9_0_sw_fini(void *handle)
  1003. {
  1004. int i;
  1005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1006. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1007. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1008. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1009. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1010. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1011. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1012. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1013. if (amdgpu_sriov_vf(adev)) {
  1014. gfx_v9_0_compute_mqd_sw_fini(adev);
  1015. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1016. gfx_v9_0_kiq_fini(adev);
  1017. }
  1018. gfx_v9_0_mec_fini(adev);
  1019. gfx_v9_0_ngg_fini(adev);
  1020. return 0;
  1021. }
  1022. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1023. {
  1024. /* TODO */
  1025. }
  1026. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1027. {
  1028. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1029. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1030. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1031. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1032. } else if (se_num == 0xffffffff) {
  1033. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1034. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1035. } else if (sh_num == 0xffffffff) {
  1036. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1037. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1038. } else {
  1039. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1040. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1041. }
  1042. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1043. }
  1044. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1045. {
  1046. return (u32)((1ULL << bit_width) - 1);
  1047. }
  1048. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1049. {
  1050. u32 data, mask;
  1051. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1052. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1053. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1054. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1055. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1056. adev->gfx.config.max_sh_per_se);
  1057. return (~data) & mask;
  1058. }
  1059. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1060. {
  1061. int i, j;
  1062. u32 data;
  1063. u32 active_rbs = 0;
  1064. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1065. adev->gfx.config.max_sh_per_se;
  1066. mutex_lock(&adev->grbm_idx_mutex);
  1067. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1068. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1069. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1070. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1071. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1072. rb_bitmap_width_per_sh);
  1073. }
  1074. }
  1075. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1076. mutex_unlock(&adev->grbm_idx_mutex);
  1077. adev->gfx.config.backend_enable_mask = active_rbs;
  1078. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1079. }
  1080. #define DEFAULT_SH_MEM_BASES (0x6000)
  1081. #define FIRST_COMPUTE_VMID (8)
  1082. #define LAST_COMPUTE_VMID (16)
  1083. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1084. {
  1085. int i;
  1086. uint32_t sh_mem_config;
  1087. uint32_t sh_mem_bases;
  1088. /*
  1089. * Configure apertures:
  1090. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1091. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1092. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1093. */
  1094. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1095. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1096. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1097. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1098. mutex_lock(&adev->srbm_mutex);
  1099. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1100. soc15_grbm_select(adev, 0, 0, 0, i);
  1101. /* CP and shaders */
  1102. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1103. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1104. }
  1105. soc15_grbm_select(adev, 0, 0, 0, 0);
  1106. mutex_unlock(&adev->srbm_mutex);
  1107. }
  1108. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1109. {
  1110. u32 tmp;
  1111. int i;
  1112. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1113. gfx_v9_0_tiling_mode_table_init(adev);
  1114. gfx_v9_0_setup_rb(adev);
  1115. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1116. /* XXX SH_MEM regs */
  1117. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1118. mutex_lock(&adev->srbm_mutex);
  1119. for (i = 0; i < 16; i++) {
  1120. soc15_grbm_select(adev, 0, 0, 0, i);
  1121. /* CP and shaders */
  1122. tmp = 0;
  1123. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1124. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1125. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1126. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1127. }
  1128. soc15_grbm_select(adev, 0, 0, 0, 0);
  1129. mutex_unlock(&adev->srbm_mutex);
  1130. gfx_v9_0_init_compute_vmid(adev);
  1131. mutex_lock(&adev->grbm_idx_mutex);
  1132. /*
  1133. * making sure that the following register writes will be broadcasted
  1134. * to all the shaders
  1135. */
  1136. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1137. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1138. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1139. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1140. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1141. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1142. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1143. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1144. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1145. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1146. mutex_unlock(&adev->grbm_idx_mutex);
  1147. }
  1148. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1149. {
  1150. u32 i, j, k;
  1151. u32 mask;
  1152. mutex_lock(&adev->grbm_idx_mutex);
  1153. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1154. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1155. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1156. for (k = 0; k < adev->usec_timeout; k++) {
  1157. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1158. break;
  1159. udelay(1);
  1160. }
  1161. }
  1162. }
  1163. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1164. mutex_unlock(&adev->grbm_idx_mutex);
  1165. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1166. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1167. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1168. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1169. for (k = 0; k < adev->usec_timeout; k++) {
  1170. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1171. break;
  1172. udelay(1);
  1173. }
  1174. }
  1175. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1176. bool enable)
  1177. {
  1178. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1179. if (enable)
  1180. return;
  1181. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1182. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1183. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1184. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1185. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1186. }
  1187. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1188. {
  1189. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1190. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1191. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1192. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1193. gfx_v9_0_wait_for_rlc_serdes(adev);
  1194. }
  1195. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1196. {
  1197. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1198. udelay(50);
  1199. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1200. udelay(50);
  1201. }
  1202. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1203. {
  1204. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1205. u32 rlc_ucode_ver;
  1206. #endif
  1207. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1208. /* carrizo do enable cp interrupt after cp inited */
  1209. if (!(adev->flags & AMD_IS_APU))
  1210. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1211. udelay(50);
  1212. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1213. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1214. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1215. if(rlc_ucode_ver == 0x108) {
  1216. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1217. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1218. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1219. * default is 0x9C4 to create a 100us interval */
  1220. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1221. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1222. * to disable the page fault retry interrupts, default is
  1223. * 0x100 (256) */
  1224. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1225. }
  1226. #endif
  1227. }
  1228. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1229. {
  1230. const struct rlc_firmware_header_v2_0 *hdr;
  1231. const __le32 *fw_data;
  1232. unsigned i, fw_size;
  1233. if (!adev->gfx.rlc_fw)
  1234. return -EINVAL;
  1235. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1236. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1237. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1238. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1239. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1240. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1241. RLCG_UCODE_LOADING_START_ADDRESS);
  1242. for (i = 0; i < fw_size; i++)
  1243. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1244. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1245. return 0;
  1246. }
  1247. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1248. {
  1249. int r;
  1250. if (amdgpu_sriov_vf(adev))
  1251. return 0;
  1252. gfx_v9_0_rlc_stop(adev);
  1253. /* disable CG */
  1254. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1255. /* disable PG */
  1256. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1257. gfx_v9_0_rlc_reset(adev);
  1258. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1259. /* legacy rlc firmware loading */
  1260. r = gfx_v9_0_rlc_load_microcode(adev);
  1261. if (r)
  1262. return r;
  1263. }
  1264. gfx_v9_0_rlc_start(adev);
  1265. return 0;
  1266. }
  1267. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1268. {
  1269. int i;
  1270. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1271. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1272. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1273. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1274. if (!enable) {
  1275. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1276. adev->gfx.gfx_ring[i].ready = false;
  1277. }
  1278. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1279. udelay(50);
  1280. }
  1281. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1282. {
  1283. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1284. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1285. const struct gfx_firmware_header_v1_0 *me_hdr;
  1286. const __le32 *fw_data;
  1287. unsigned i, fw_size;
  1288. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1289. return -EINVAL;
  1290. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1291. adev->gfx.pfp_fw->data;
  1292. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1293. adev->gfx.ce_fw->data;
  1294. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1295. adev->gfx.me_fw->data;
  1296. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1297. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1298. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1299. gfx_v9_0_cp_gfx_enable(adev, false);
  1300. /* PFP */
  1301. fw_data = (const __le32 *)
  1302. (adev->gfx.pfp_fw->data +
  1303. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1304. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1305. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1306. for (i = 0; i < fw_size; i++)
  1307. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1308. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1309. /* CE */
  1310. fw_data = (const __le32 *)
  1311. (adev->gfx.ce_fw->data +
  1312. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1313. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1314. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1315. for (i = 0; i < fw_size; i++)
  1316. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1317. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1318. /* ME */
  1319. fw_data = (const __le32 *)
  1320. (adev->gfx.me_fw->data +
  1321. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1322. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1323. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1324. for (i = 0; i < fw_size; i++)
  1325. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1326. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1327. return 0;
  1328. }
  1329. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  1330. {
  1331. u32 count = 0;
  1332. const struct cs_section_def *sect = NULL;
  1333. const struct cs_extent_def *ext = NULL;
  1334. /* begin clear state */
  1335. count += 2;
  1336. /* context control state */
  1337. count += 3;
  1338. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1339. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1340. if (sect->id == SECT_CONTEXT)
  1341. count += 2 + ext->reg_count;
  1342. else
  1343. return 0;
  1344. }
  1345. }
  1346. /* pa_sc_raster_config/pa_sc_raster_config1 */
  1347. count += 4;
  1348. /* end clear state */
  1349. count += 2;
  1350. /* clear state */
  1351. count += 2;
  1352. return count;
  1353. }
  1354. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1355. {
  1356. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1357. const struct cs_section_def *sect = NULL;
  1358. const struct cs_extent_def *ext = NULL;
  1359. int r, i;
  1360. /* init the CP */
  1361. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1362. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1363. gfx_v9_0_cp_gfx_enable(adev, true);
  1364. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1365. if (r) {
  1366. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1367. return r;
  1368. }
  1369. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1370. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1371. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1372. amdgpu_ring_write(ring, 0x80000000);
  1373. amdgpu_ring_write(ring, 0x80000000);
  1374. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1375. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1376. if (sect->id == SECT_CONTEXT) {
  1377. amdgpu_ring_write(ring,
  1378. PACKET3(PACKET3_SET_CONTEXT_REG,
  1379. ext->reg_count));
  1380. amdgpu_ring_write(ring,
  1381. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1382. for (i = 0; i < ext->reg_count; i++)
  1383. amdgpu_ring_write(ring, ext->extent[i]);
  1384. }
  1385. }
  1386. }
  1387. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1388. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1389. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1390. amdgpu_ring_write(ring, 0);
  1391. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1392. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1393. amdgpu_ring_write(ring, 0x8000);
  1394. amdgpu_ring_write(ring, 0x8000);
  1395. amdgpu_ring_commit(ring);
  1396. return 0;
  1397. }
  1398. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1399. {
  1400. struct amdgpu_ring *ring;
  1401. u32 tmp;
  1402. u32 rb_bufsz;
  1403. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1404. /* Set the write pointer delay */
  1405. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1406. /* set the RB to use vmid 0 */
  1407. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1408. /* Set ring buffer size */
  1409. ring = &adev->gfx.gfx_ring[0];
  1410. rb_bufsz = order_base_2(ring->ring_size / 8);
  1411. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1412. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1413. #ifdef __BIG_ENDIAN
  1414. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1415. #endif
  1416. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1417. /* Initialize the ring buffer's write pointers */
  1418. ring->wptr = 0;
  1419. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1420. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1421. /* set the wb address wether it's enabled or not */
  1422. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1423. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1424. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1425. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1426. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1427. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1428. mdelay(1);
  1429. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1430. rb_addr = ring->gpu_addr >> 8;
  1431. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1432. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1433. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1434. if (ring->use_doorbell) {
  1435. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1436. DOORBELL_OFFSET, ring->doorbell_index);
  1437. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1438. DOORBELL_EN, 1);
  1439. } else {
  1440. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1441. }
  1442. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1443. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1444. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1445. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1446. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1447. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1448. /* start the ring */
  1449. gfx_v9_0_cp_gfx_start(adev);
  1450. ring->ready = true;
  1451. return 0;
  1452. }
  1453. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1454. {
  1455. int i;
  1456. if (enable) {
  1457. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1458. } else {
  1459. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1460. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1461. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1462. adev->gfx.compute_ring[i].ready = false;
  1463. adev->gfx.kiq.ring.ready = false;
  1464. }
  1465. udelay(50);
  1466. }
  1467. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1468. {
  1469. gfx_v9_0_cp_compute_enable(adev, true);
  1470. return 0;
  1471. }
  1472. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1473. {
  1474. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1475. const __le32 *fw_data;
  1476. unsigned i;
  1477. u32 tmp;
  1478. if (!adev->gfx.mec_fw)
  1479. return -EINVAL;
  1480. gfx_v9_0_cp_compute_enable(adev, false);
  1481. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1482. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1483. fw_data = (const __le32 *)
  1484. (adev->gfx.mec_fw->data +
  1485. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1486. tmp = 0;
  1487. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1488. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1489. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1490. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1491. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1492. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1493. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1494. /* MEC1 */
  1495. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1496. mec_hdr->jt_offset);
  1497. for (i = 0; i < mec_hdr->jt_size; i++)
  1498. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1499. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1500. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1501. adev->gfx.mec_fw_version);
  1502. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1503. return 0;
  1504. }
  1505. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  1506. {
  1507. int i, r;
  1508. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1509. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1510. if (ring->mqd_obj) {
  1511. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1512. if (unlikely(r != 0))
  1513. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  1514. amdgpu_bo_unpin(ring->mqd_obj);
  1515. amdgpu_bo_unreserve(ring->mqd_obj);
  1516. amdgpu_bo_unref(&ring->mqd_obj);
  1517. ring->mqd_obj = NULL;
  1518. }
  1519. }
  1520. }
  1521. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  1522. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  1523. {
  1524. int i, r;
  1525. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1526. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1527. if (gfx_v9_0_init_queue(ring))
  1528. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  1529. }
  1530. r = gfx_v9_0_cp_compute_start(adev);
  1531. if (r)
  1532. return r;
  1533. return 0;
  1534. }
  1535. /* KIQ functions */
  1536. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1537. {
  1538. uint32_t tmp;
  1539. struct amdgpu_device *adev = ring->adev;
  1540. /* tell RLC which is KIQ queue */
  1541. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1542. tmp &= 0xffffff00;
  1543. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1544. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1545. tmp |= 0x80;
  1546. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1547. }
  1548. static void gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  1549. {
  1550. amdgpu_ring_alloc(ring, 8);
  1551. /* set resources */
  1552. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  1553. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  1554. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  1555. amdgpu_ring_write(ring, 0); /* queue mask hi */
  1556. amdgpu_ring_write(ring, 0); /* gws mask lo */
  1557. amdgpu_ring_write(ring, 0); /* gws mask hi */
  1558. amdgpu_ring_write(ring, 0); /* oac mask */
  1559. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  1560. amdgpu_ring_commit(ring);
  1561. udelay(50);
  1562. }
  1563. static void gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  1564. struct amdgpu_ring *ring)
  1565. {
  1566. struct amdgpu_device *adev = kiq_ring->adev;
  1567. uint64_t mqd_addr, wptr_addr;
  1568. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  1569. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1570. amdgpu_ring_alloc(kiq_ring, 8);
  1571. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  1572. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  1573. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  1574. (0 << 4) | /* Queue_Sel */
  1575. (0 << 8) | /* VMID */
  1576. (ring->queue << 13 ) |
  1577. (ring->pipe << 16) |
  1578. ((ring->me == 1 ? 0 : 1) << 18) |
  1579. (0 << 21) | /*queue_type: normal compute queue */
  1580. (1 << 24) | /* alloc format: all_on_one_pipe */
  1581. (0 << 26) | /* engine_sel: compute */
  1582. (1 << 29)); /* num_queues: must be 1 */
  1583. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2));
  1584. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  1585. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  1586. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  1587. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  1588. amdgpu_ring_commit(kiq_ring);
  1589. udelay(50);
  1590. }
  1591. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  1592. {
  1593. struct amdgpu_device *adev = ring->adev;
  1594. struct v9_mqd *mqd = ring->mqd_ptr;
  1595. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  1596. uint32_t tmp;
  1597. mqd->header = 0xC0310800;
  1598. mqd->compute_pipelinestat_enable = 0x00000001;
  1599. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  1600. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  1601. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  1602. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  1603. mqd->compute_misc_reserved = 0x00000003;
  1604. eop_base_addr = ring->eop_gpu_addr >> 8;
  1605. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  1606. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  1607. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1608. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  1609. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  1610. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  1611. mqd->cp_hqd_eop_control = tmp;
  1612. /* enable doorbell? */
  1613. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1614. if (ring->use_doorbell) {
  1615. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1616. DOORBELL_OFFSET, ring->doorbell_index);
  1617. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1618. DOORBELL_EN, 1);
  1619. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1620. DOORBELL_SOURCE, 0);
  1621. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1622. DOORBELL_HIT, 0);
  1623. }
  1624. else
  1625. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1626. DOORBELL_EN, 0);
  1627. mqd->cp_hqd_pq_doorbell_control = tmp;
  1628. /* disable the queue if it's active */
  1629. ring->wptr = 0;
  1630. mqd->cp_hqd_dequeue_request = 0;
  1631. mqd->cp_hqd_pq_rptr = 0;
  1632. mqd->cp_hqd_pq_wptr_lo = 0;
  1633. mqd->cp_hqd_pq_wptr_hi = 0;
  1634. /* set the pointer to the MQD */
  1635. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  1636. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  1637. /* set MQD vmid to 0 */
  1638. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  1639. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  1640. mqd->cp_mqd_control = tmp;
  1641. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1642. hqd_gpu_addr = ring->gpu_addr >> 8;
  1643. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  1644. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  1645. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1646. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  1647. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  1648. (order_base_2(ring->ring_size / 4) - 1));
  1649. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  1650. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  1651. #ifdef __BIG_ENDIAN
  1652. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  1653. #endif
  1654. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  1655. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  1656. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  1657. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  1658. mqd->cp_hqd_pq_control = tmp;
  1659. /* set the wb address whether it's enabled or not */
  1660. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1661. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  1662. mqd->cp_hqd_pq_rptr_report_addr_hi =
  1663. upper_32_bits(wb_gpu_addr) & 0xffff;
  1664. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1665. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1666. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  1667. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  1668. tmp = 0;
  1669. /* enable the doorbell if requested */
  1670. if (ring->use_doorbell) {
  1671. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1672. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1673. DOORBELL_OFFSET, ring->doorbell_index);
  1674. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1675. DOORBELL_EN, 1);
  1676. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1677. DOORBELL_SOURCE, 0);
  1678. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1679. DOORBELL_HIT, 0);
  1680. }
  1681. mqd->cp_hqd_pq_doorbell_control = tmp;
  1682. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1683. ring->wptr = 0;
  1684. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  1685. /* set the vmid for the queue */
  1686. mqd->cp_hqd_vmid = 0;
  1687. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  1688. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  1689. mqd->cp_hqd_persistent_state = tmp;
  1690. /* activate the queue */
  1691. mqd->cp_hqd_active = 1;
  1692. return 0;
  1693. }
  1694. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  1695. {
  1696. struct amdgpu_device *adev = ring->adev;
  1697. struct v9_mqd *mqd = ring->mqd_ptr;
  1698. int j;
  1699. /* disable wptr polling */
  1700. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  1701. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  1702. mqd->cp_hqd_eop_base_addr_lo);
  1703. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  1704. mqd->cp_hqd_eop_base_addr_hi);
  1705. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1706. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  1707. mqd->cp_hqd_eop_control);
  1708. /* enable doorbell? */
  1709. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1710. mqd->cp_hqd_pq_doorbell_control);
  1711. /* disable the queue if it's active */
  1712. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  1713. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  1714. for (j = 0; j < adev->usec_timeout; j++) {
  1715. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  1716. break;
  1717. udelay(1);
  1718. }
  1719. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  1720. mqd->cp_hqd_dequeue_request);
  1721. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  1722. mqd->cp_hqd_pq_rptr);
  1723. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1724. mqd->cp_hqd_pq_wptr_lo);
  1725. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1726. mqd->cp_hqd_pq_wptr_hi);
  1727. }
  1728. /* set the pointer to the MQD */
  1729. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  1730. mqd->cp_mqd_base_addr_lo);
  1731. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  1732. mqd->cp_mqd_base_addr_hi);
  1733. /* set MQD vmid to 0 */
  1734. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  1735. mqd->cp_mqd_control);
  1736. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1737. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  1738. mqd->cp_hqd_pq_base_lo);
  1739. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  1740. mqd->cp_hqd_pq_base_hi);
  1741. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1742. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  1743. mqd->cp_hqd_pq_control);
  1744. /* set the wb address whether it's enabled or not */
  1745. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  1746. mqd->cp_hqd_pq_rptr_report_addr_lo);
  1747. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  1748. mqd->cp_hqd_pq_rptr_report_addr_hi);
  1749. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1750. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  1751. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  1752. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  1753. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  1754. /* enable the doorbell if requested */
  1755. if (ring->use_doorbell) {
  1756. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  1757. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  1758. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  1759. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  1760. }
  1761. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1762. mqd->cp_hqd_pq_doorbell_control);
  1763. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1764. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1765. mqd->cp_hqd_pq_wptr_lo);
  1766. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1767. mqd->cp_hqd_pq_wptr_hi);
  1768. /* set the vmid for the queue */
  1769. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  1770. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  1771. mqd->cp_hqd_persistent_state);
  1772. /* activate the queue */
  1773. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  1774. mqd->cp_hqd_active);
  1775. if (ring->use_doorbell)
  1776. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  1777. return 0;
  1778. }
  1779. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  1780. {
  1781. struct amdgpu_device *adev = ring->adev;
  1782. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1783. struct v9_mqd *mqd = ring->mqd_ptr;
  1784. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  1785. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  1786. if (is_kiq) {
  1787. gfx_v9_0_kiq_setting(&kiq->ring);
  1788. } else {
  1789. mqd_idx = ring - &adev->gfx.compute_ring[0];
  1790. }
  1791. if (!adev->gfx.in_reset) {
  1792. memset((void *)mqd, 0, sizeof(*mqd));
  1793. mutex_lock(&adev->srbm_mutex);
  1794. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1795. gfx_v9_0_mqd_init(ring);
  1796. if (is_kiq)
  1797. gfx_v9_0_kiq_init_register(ring);
  1798. soc15_grbm_select(adev, 0, 0, 0, 0);
  1799. mutex_unlock(&adev->srbm_mutex);
  1800. } else { /* for GPU_RESET case */
  1801. /* reset MQD to a clean status */
  1802. /* reset ring buffer */
  1803. ring->wptr = 0;
  1804. if (is_kiq) {
  1805. mutex_lock(&adev->srbm_mutex);
  1806. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1807. gfx_v9_0_kiq_init_register(ring);
  1808. soc15_grbm_select(adev, 0, 0, 0, 0);
  1809. mutex_unlock(&adev->srbm_mutex);
  1810. }
  1811. }
  1812. if (is_kiq)
  1813. gfx_v9_0_kiq_enable(ring);
  1814. else
  1815. gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  1816. return 0;
  1817. }
  1818. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  1819. {
  1820. struct amdgpu_ring *ring = NULL;
  1821. int r = 0, i;
  1822. gfx_v9_0_cp_compute_enable(adev, true);
  1823. ring = &adev->gfx.kiq.ring;
  1824. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1825. if (unlikely(r != 0))
  1826. goto done;
  1827. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1828. if (!r) {
  1829. r = gfx_v9_0_kiq_init_queue(ring);
  1830. amdgpu_bo_kunmap(ring->mqd_obj);
  1831. ring->mqd_ptr = NULL;
  1832. }
  1833. amdgpu_bo_unreserve(ring->mqd_obj);
  1834. if (r)
  1835. goto done;
  1836. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1837. ring = &adev->gfx.compute_ring[i];
  1838. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1839. if (unlikely(r != 0))
  1840. goto done;
  1841. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1842. if (!r) {
  1843. r = gfx_v9_0_kiq_init_queue(ring);
  1844. amdgpu_bo_kunmap(ring->mqd_obj);
  1845. ring->mqd_ptr = NULL;
  1846. }
  1847. amdgpu_bo_unreserve(ring->mqd_obj);
  1848. if (r)
  1849. goto done;
  1850. }
  1851. done:
  1852. return r;
  1853. }
  1854. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  1855. {
  1856. int r,i;
  1857. struct amdgpu_ring *ring;
  1858. if (!(adev->flags & AMD_IS_APU))
  1859. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1860. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1861. /* legacy firmware loading */
  1862. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  1863. if (r)
  1864. return r;
  1865. r = gfx_v9_0_cp_compute_load_microcode(adev);
  1866. if (r)
  1867. return r;
  1868. }
  1869. r = gfx_v9_0_cp_gfx_resume(adev);
  1870. if (r)
  1871. return r;
  1872. if (amdgpu_sriov_vf(adev))
  1873. r = gfx_v9_0_kiq_resume(adev);
  1874. else
  1875. r = gfx_v9_0_cp_compute_resume(adev);
  1876. if (r)
  1877. return r;
  1878. ring = &adev->gfx.gfx_ring[0];
  1879. r = amdgpu_ring_test_ring(ring);
  1880. if (r) {
  1881. ring->ready = false;
  1882. return r;
  1883. }
  1884. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1885. ring = &adev->gfx.compute_ring[i];
  1886. ring->ready = true;
  1887. r = amdgpu_ring_test_ring(ring);
  1888. if (r)
  1889. ring->ready = false;
  1890. }
  1891. if (amdgpu_sriov_vf(adev)) {
  1892. ring = &adev->gfx.kiq.ring;
  1893. ring->ready = true;
  1894. r = amdgpu_ring_test_ring(ring);
  1895. if (r)
  1896. ring->ready = false;
  1897. }
  1898. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1899. return 0;
  1900. }
  1901. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1902. {
  1903. gfx_v9_0_cp_gfx_enable(adev, enable);
  1904. gfx_v9_0_cp_compute_enable(adev, enable);
  1905. }
  1906. static int gfx_v9_0_hw_init(void *handle)
  1907. {
  1908. int r;
  1909. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1910. gfx_v9_0_init_golden_registers(adev);
  1911. gfx_v9_0_gpu_init(adev);
  1912. r = gfx_v9_0_rlc_resume(adev);
  1913. if (r)
  1914. return r;
  1915. r = gfx_v9_0_cp_resume(adev);
  1916. if (r)
  1917. return r;
  1918. r = gfx_v9_0_ngg_en(adev);
  1919. if (r)
  1920. return r;
  1921. return r;
  1922. }
  1923. static int gfx_v9_0_hw_fini(void *handle)
  1924. {
  1925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1926. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  1927. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  1928. if (amdgpu_sriov_vf(adev)) {
  1929. pr_debug("For SRIOV client, shouldn't do anything.\n");
  1930. return 0;
  1931. }
  1932. gfx_v9_0_cp_enable(adev, false);
  1933. gfx_v9_0_rlc_stop(adev);
  1934. gfx_v9_0_cp_compute_fini(adev);
  1935. return 0;
  1936. }
  1937. static int gfx_v9_0_suspend(void *handle)
  1938. {
  1939. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1940. return gfx_v9_0_hw_fini(adev);
  1941. }
  1942. static int gfx_v9_0_resume(void *handle)
  1943. {
  1944. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1945. return gfx_v9_0_hw_init(adev);
  1946. }
  1947. static bool gfx_v9_0_is_idle(void *handle)
  1948. {
  1949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1950. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  1951. GRBM_STATUS, GUI_ACTIVE))
  1952. return false;
  1953. else
  1954. return true;
  1955. }
  1956. static int gfx_v9_0_wait_for_idle(void *handle)
  1957. {
  1958. unsigned i;
  1959. u32 tmp;
  1960. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1961. for (i = 0; i < adev->usec_timeout; i++) {
  1962. /* read MC_STATUS */
  1963. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  1964. GRBM_STATUS__GUI_ACTIVE_MASK;
  1965. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  1966. return 0;
  1967. udelay(1);
  1968. }
  1969. return -ETIMEDOUT;
  1970. }
  1971. static int gfx_v9_0_soft_reset(void *handle)
  1972. {
  1973. u32 grbm_soft_reset = 0;
  1974. u32 tmp;
  1975. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1976. /* GRBM_STATUS */
  1977. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  1978. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  1979. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  1980. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  1981. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  1982. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  1983. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  1984. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1985. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  1986. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1987. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  1988. }
  1989. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  1990. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1991. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  1992. }
  1993. /* GRBM_STATUS2 */
  1994. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  1995. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  1996. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  1997. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1998. if (grbm_soft_reset) {
  1999. /* stop the rlc */
  2000. gfx_v9_0_rlc_stop(adev);
  2001. /* Disable GFX parsing/prefetching */
  2002. gfx_v9_0_cp_gfx_enable(adev, false);
  2003. /* Disable MEC parsing/prefetching */
  2004. gfx_v9_0_cp_compute_enable(adev, false);
  2005. if (grbm_soft_reset) {
  2006. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2007. tmp |= grbm_soft_reset;
  2008. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2009. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2010. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2011. udelay(50);
  2012. tmp &= ~grbm_soft_reset;
  2013. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2014. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2015. }
  2016. /* Wait a little for things to settle down */
  2017. udelay(50);
  2018. }
  2019. return 0;
  2020. }
  2021. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2022. {
  2023. uint64_t clock;
  2024. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2025. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2026. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2027. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2028. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2029. return clock;
  2030. }
  2031. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2032. uint32_t vmid,
  2033. uint32_t gds_base, uint32_t gds_size,
  2034. uint32_t gws_base, uint32_t gws_size,
  2035. uint32_t oa_base, uint32_t oa_size)
  2036. {
  2037. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2038. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2039. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2040. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2041. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2042. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2043. /* GDS Base */
  2044. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2045. amdgpu_gds_reg_offset[vmid].mem_base,
  2046. gds_base);
  2047. /* GDS Size */
  2048. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2049. amdgpu_gds_reg_offset[vmid].mem_size,
  2050. gds_size);
  2051. /* GWS */
  2052. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2053. amdgpu_gds_reg_offset[vmid].gws,
  2054. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2055. /* OA */
  2056. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2057. amdgpu_gds_reg_offset[vmid].oa,
  2058. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2059. }
  2060. static int gfx_v9_0_early_init(void *handle)
  2061. {
  2062. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2063. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2064. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2065. gfx_v9_0_set_ring_funcs(adev);
  2066. gfx_v9_0_set_irq_funcs(adev);
  2067. gfx_v9_0_set_gds_init(adev);
  2068. gfx_v9_0_set_rlc_funcs(adev);
  2069. return 0;
  2070. }
  2071. static int gfx_v9_0_late_init(void *handle)
  2072. {
  2073. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2074. int r;
  2075. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2076. if (r)
  2077. return r;
  2078. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2079. if (r)
  2080. return r;
  2081. return 0;
  2082. }
  2083. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2084. {
  2085. uint32_t rlc_setting, data;
  2086. unsigned i;
  2087. if (adev->gfx.rlc.in_safe_mode)
  2088. return;
  2089. /* if RLC is not enabled, do nothing */
  2090. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2091. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2092. return;
  2093. if (adev->cg_flags &
  2094. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2095. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2096. data = RLC_SAFE_MODE__CMD_MASK;
  2097. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2098. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2099. /* wait for RLC_SAFE_MODE */
  2100. for (i = 0; i < adev->usec_timeout; i++) {
  2101. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2102. break;
  2103. udelay(1);
  2104. }
  2105. adev->gfx.rlc.in_safe_mode = true;
  2106. }
  2107. }
  2108. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2109. {
  2110. uint32_t rlc_setting, data;
  2111. if (!adev->gfx.rlc.in_safe_mode)
  2112. return;
  2113. /* if RLC is not enabled, do nothing */
  2114. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2115. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2116. return;
  2117. if (adev->cg_flags &
  2118. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2119. /*
  2120. * Try to exit safe mode only if it is already in safe
  2121. * mode.
  2122. */
  2123. data = RLC_SAFE_MODE__CMD_MASK;
  2124. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2125. adev->gfx.rlc.in_safe_mode = false;
  2126. }
  2127. }
  2128. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2129. bool enable)
  2130. {
  2131. uint32_t data, def;
  2132. /* It is disabled by HW by default */
  2133. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2134. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2135. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2136. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2137. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2138. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2139. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2140. /* only for Vega10 & Raven1 */
  2141. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2142. if (def != data)
  2143. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2144. /* MGLS is a global flag to control all MGLS in GFX */
  2145. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2146. /* 2 - RLC memory Light sleep */
  2147. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2148. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2149. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2150. if (def != data)
  2151. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2152. }
  2153. /* 3 - CP memory Light sleep */
  2154. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2155. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2156. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2157. if (def != data)
  2158. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2159. }
  2160. }
  2161. } else {
  2162. /* 1 - MGCG_OVERRIDE */
  2163. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2164. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2165. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2166. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2167. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2168. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2169. if (def != data)
  2170. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2171. /* 2 - disable MGLS in RLC */
  2172. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2173. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2174. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2175. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2176. }
  2177. /* 3 - disable MGLS in CP */
  2178. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2179. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2180. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2181. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2182. }
  2183. }
  2184. }
  2185. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2186. bool enable)
  2187. {
  2188. uint32_t data, def;
  2189. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2190. /* Enable 3D CGCG/CGLS */
  2191. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2192. /* write cmd to clear cgcg/cgls ov */
  2193. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2194. /* unset CGCG override */
  2195. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2196. /* update CGCG and CGLS override bits */
  2197. if (def != data)
  2198. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2199. /* enable 3Dcgcg FSM(0x0020003f) */
  2200. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2201. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2202. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2203. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2204. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2205. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2206. if (def != data)
  2207. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2208. /* set IDLE_POLL_COUNT(0x00900100) */
  2209. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2210. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2211. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2212. if (def != data)
  2213. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2214. } else {
  2215. /* Disable CGCG/CGLS */
  2216. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2217. /* disable cgcg, cgls should be disabled */
  2218. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2219. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2220. /* disable cgcg and cgls in FSM */
  2221. if (def != data)
  2222. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2223. }
  2224. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2225. }
  2226. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2227. bool enable)
  2228. {
  2229. uint32_t def, data;
  2230. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2231. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2232. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2233. /* unset CGCG override */
  2234. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2235. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2236. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2237. else
  2238. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2239. /* update CGCG and CGLS override bits */
  2240. if (def != data)
  2241. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2242. /* enable cgcg FSM(0x0020003F) */
  2243. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2244. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2245. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2246. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2247. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2248. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2249. if (def != data)
  2250. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2251. /* set IDLE_POLL_COUNT(0x00900100) */
  2252. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2253. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2254. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2255. if (def != data)
  2256. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2257. } else {
  2258. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2259. /* reset CGCG/CGLS bits */
  2260. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2261. /* disable cgcg and cgls in FSM */
  2262. if (def != data)
  2263. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2264. }
  2265. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2266. }
  2267. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2268. bool enable)
  2269. {
  2270. if (enable) {
  2271. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2272. * === MGCG + MGLS ===
  2273. */
  2274. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2275. /* === CGCG /CGLS for GFX 3D Only === */
  2276. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2277. /* === CGCG + CGLS === */
  2278. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2279. } else {
  2280. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2281. * === CGCG + CGLS ===
  2282. */
  2283. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2284. /* === CGCG /CGLS for GFX 3D Only === */
  2285. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2286. /* === MGCG + MGLS === */
  2287. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2288. }
  2289. return 0;
  2290. }
  2291. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2292. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2293. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2294. };
  2295. static int gfx_v9_0_set_powergating_state(void *handle,
  2296. enum amd_powergating_state state)
  2297. {
  2298. return 0;
  2299. }
  2300. static int gfx_v9_0_set_clockgating_state(void *handle,
  2301. enum amd_clockgating_state state)
  2302. {
  2303. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2304. switch (adev->asic_type) {
  2305. case CHIP_VEGA10:
  2306. gfx_v9_0_update_gfx_clock_gating(adev,
  2307. state == AMD_CG_STATE_GATE ? true : false);
  2308. break;
  2309. default:
  2310. break;
  2311. }
  2312. return 0;
  2313. }
  2314. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2315. {
  2316. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2317. int data;
  2318. if (amdgpu_sriov_vf(adev))
  2319. *flags = 0;
  2320. /* AMD_CG_SUPPORT_GFX_MGCG */
  2321. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2322. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2323. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2324. /* AMD_CG_SUPPORT_GFX_CGCG */
  2325. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2326. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2327. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2328. /* AMD_CG_SUPPORT_GFX_CGLS */
  2329. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2330. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2331. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2332. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2333. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2334. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2335. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2336. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2337. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2338. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2339. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2340. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2341. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2342. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2343. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2344. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2345. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2346. }
  2347. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2348. {
  2349. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2350. }
  2351. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2352. {
  2353. struct amdgpu_device *adev = ring->adev;
  2354. u64 wptr;
  2355. /* XXX check if swapping is necessary on BE */
  2356. if (ring->use_doorbell) {
  2357. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2358. } else {
  2359. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2360. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2361. }
  2362. return wptr;
  2363. }
  2364. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2365. {
  2366. struct amdgpu_device *adev = ring->adev;
  2367. if (ring->use_doorbell) {
  2368. /* XXX check if swapping is necessary on BE */
  2369. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2370. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2371. } else {
  2372. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2373. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2374. }
  2375. }
  2376. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2377. {
  2378. u32 ref_and_mask, reg_mem_engine;
  2379. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2380. if (ring->adev->asic_type == CHIP_VEGA10)
  2381. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2382. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2383. switch (ring->me) {
  2384. case 1:
  2385. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2386. break;
  2387. case 2:
  2388. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2389. break;
  2390. default:
  2391. return;
  2392. }
  2393. reg_mem_engine = 0;
  2394. } else {
  2395. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2396. reg_mem_engine = 1; /* pfp */
  2397. }
  2398. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2399. nbio_hf_reg->hdp_flush_req_offset,
  2400. nbio_hf_reg->hdp_flush_done_offset,
  2401. ref_and_mask, ref_and_mask, 0x20);
  2402. }
  2403. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2404. {
  2405. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2406. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2407. }
  2408. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2409. struct amdgpu_ib *ib,
  2410. unsigned vm_id, bool ctx_switch)
  2411. {
  2412. u32 header, control = 0;
  2413. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2414. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2415. else
  2416. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2417. control |= ib->length_dw | (vm_id << 24);
  2418. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT))
  2419. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2420. amdgpu_ring_write(ring, header);
  2421. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2422. amdgpu_ring_write(ring,
  2423. #ifdef __BIG_ENDIAN
  2424. (2 << 0) |
  2425. #endif
  2426. lower_32_bits(ib->gpu_addr));
  2427. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2428. amdgpu_ring_write(ring, control);
  2429. }
  2430. #define INDIRECT_BUFFER_VALID (1 << 23)
  2431. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2432. struct amdgpu_ib *ib,
  2433. unsigned vm_id, bool ctx_switch)
  2434. {
  2435. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2436. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2437. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2438. amdgpu_ring_write(ring,
  2439. #ifdef __BIG_ENDIAN
  2440. (2 << 0) |
  2441. #endif
  2442. lower_32_bits(ib->gpu_addr));
  2443. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2444. amdgpu_ring_write(ring, control);
  2445. }
  2446. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  2447. u64 seq, unsigned flags)
  2448. {
  2449. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2450. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2451. /* RELEASE_MEM - flush caches, send int */
  2452. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  2453. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2454. EOP_TC_ACTION_EN |
  2455. EOP_TC_WB_ACTION_EN |
  2456. EOP_TC_MD_ACTION_EN |
  2457. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2458. EVENT_INDEX(5)));
  2459. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2460. /*
  2461. * the address should be Qword aligned if 64bit write, Dword
  2462. * aligned if only send 32bit data low (discard data high)
  2463. */
  2464. if (write64bit)
  2465. BUG_ON(addr & 0x7);
  2466. else
  2467. BUG_ON(addr & 0x3);
  2468. amdgpu_ring_write(ring, lower_32_bits(addr));
  2469. amdgpu_ring_write(ring, upper_32_bits(addr));
  2470. amdgpu_ring_write(ring, lower_32_bits(seq));
  2471. amdgpu_ring_write(ring, upper_32_bits(seq));
  2472. amdgpu_ring_write(ring, 0);
  2473. }
  2474. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2475. {
  2476. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2477. uint32_t seq = ring->fence_drv.sync_seq;
  2478. uint64_t addr = ring->fence_drv.gpu_addr;
  2479. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  2480. lower_32_bits(addr), upper_32_bits(addr),
  2481. seq, 0xffffffff, 4);
  2482. }
  2483. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2484. unsigned vm_id, uint64_t pd_addr)
  2485. {
  2486. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  2487. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2488. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  2489. unsigned eng = ring->vm_inv_eng;
  2490. pd_addr = pd_addr | 0x1; /* valid bit */
  2491. /* now only use physical base address of PDE and valid */
  2492. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  2493. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2494. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  2495. lower_32_bits(pd_addr));
  2496. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2497. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  2498. upper_32_bits(pd_addr));
  2499. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2500. hub->vm_inv_eng0_req + eng, req);
  2501. /* wait for the invalidate to complete */
  2502. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  2503. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  2504. /* compute doesn't have PFP */
  2505. if (usepfp) {
  2506. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2507. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2508. amdgpu_ring_write(ring, 0x0);
  2509. }
  2510. }
  2511. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2512. {
  2513. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  2514. }
  2515. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2516. {
  2517. u64 wptr;
  2518. /* XXX check if swapping is necessary on BE */
  2519. if (ring->use_doorbell)
  2520. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  2521. else
  2522. BUG();
  2523. return wptr;
  2524. }
  2525. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2526. {
  2527. struct amdgpu_device *adev = ring->adev;
  2528. /* XXX check if swapping is necessary on BE */
  2529. if (ring->use_doorbell) {
  2530. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2531. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2532. } else{
  2533. BUG(); /* only DOORBELL method supported on gfx9 now */
  2534. }
  2535. }
  2536. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  2537. u64 seq, unsigned int flags)
  2538. {
  2539. /* we only allocate 32bit for each seq wb address */
  2540. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  2541. /* write fence seq to the "addr" */
  2542. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2543. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2544. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  2545. amdgpu_ring_write(ring, lower_32_bits(addr));
  2546. amdgpu_ring_write(ring, upper_32_bits(addr));
  2547. amdgpu_ring_write(ring, lower_32_bits(seq));
  2548. if (flags & AMDGPU_FENCE_FLAG_INT) {
  2549. /* set register to trigger INT */
  2550. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2551. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2552. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  2553. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  2554. amdgpu_ring_write(ring, 0);
  2555. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  2556. }
  2557. }
  2558. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  2559. {
  2560. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2561. amdgpu_ring_write(ring, 0);
  2562. }
  2563. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  2564. {
  2565. static struct v9_ce_ib_state ce_payload = {0};
  2566. uint64_t csa_addr;
  2567. int cnt;
  2568. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  2569. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2570. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2571. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  2572. WRITE_DATA_DST_SEL(8) |
  2573. WR_CONFIRM) |
  2574. WRITE_DATA_CACHE_POLICY(0));
  2575. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2576. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2577. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  2578. }
  2579. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  2580. {
  2581. static struct v9_de_ib_state de_payload = {0};
  2582. uint64_t csa_addr, gds_addr;
  2583. int cnt;
  2584. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2585. gds_addr = csa_addr + 4096;
  2586. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  2587. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  2588. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  2589. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2590. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2591. WRITE_DATA_DST_SEL(8) |
  2592. WR_CONFIRM) |
  2593. WRITE_DATA_CACHE_POLICY(0));
  2594. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2595. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2596. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  2597. }
  2598. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2599. {
  2600. uint32_t dw2 = 0;
  2601. if (amdgpu_sriov_vf(ring->adev))
  2602. gfx_v9_0_ring_emit_ce_meta(ring);
  2603. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2604. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2605. /* set load_global_config & load_global_uconfig */
  2606. dw2 |= 0x8001;
  2607. /* set load_cs_sh_regs */
  2608. dw2 |= 0x01000000;
  2609. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  2610. dw2 |= 0x10002;
  2611. /* set load_ce_ram if preamble presented */
  2612. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  2613. dw2 |= 0x10000000;
  2614. } else {
  2615. /* still load_ce_ram if this is the first time preamble presented
  2616. * although there is no context switch happens.
  2617. */
  2618. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  2619. dw2 |= 0x10000000;
  2620. }
  2621. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2622. amdgpu_ring_write(ring, dw2);
  2623. amdgpu_ring_write(ring, 0);
  2624. if (amdgpu_sriov_vf(ring->adev))
  2625. gfx_v9_0_ring_emit_de_meta(ring);
  2626. }
  2627. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  2628. {
  2629. unsigned ret;
  2630. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  2631. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  2632. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  2633. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  2634. ret = ring->wptr & ring->buf_mask;
  2635. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  2636. return ret;
  2637. }
  2638. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  2639. {
  2640. unsigned cur;
  2641. BUG_ON(offset > ring->buf_mask);
  2642. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  2643. cur = (ring->wptr & ring->buf_mask) - 1;
  2644. if (likely(cur > offset))
  2645. ring->ring[offset] = cur - offset;
  2646. else
  2647. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  2648. }
  2649. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  2650. {
  2651. struct amdgpu_device *adev = ring->adev;
  2652. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  2653. amdgpu_ring_write(ring, 0 | /* src: register*/
  2654. (5 << 8) | /* dst: memory */
  2655. (1 << 20)); /* write confirm */
  2656. amdgpu_ring_write(ring, reg);
  2657. amdgpu_ring_write(ring, 0);
  2658. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  2659. adev->virt.reg_val_offs * 4));
  2660. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  2661. adev->virt.reg_val_offs * 4));
  2662. }
  2663. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  2664. uint32_t val)
  2665. {
  2666. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2667. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  2668. amdgpu_ring_write(ring, reg);
  2669. amdgpu_ring_write(ring, 0);
  2670. amdgpu_ring_write(ring, val);
  2671. }
  2672. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2673. enum amdgpu_interrupt_state state)
  2674. {
  2675. switch (state) {
  2676. case AMDGPU_IRQ_STATE_DISABLE:
  2677. case AMDGPU_IRQ_STATE_ENABLE:
  2678. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2679. TIME_STAMP_INT_ENABLE,
  2680. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2681. break;
  2682. default:
  2683. break;
  2684. }
  2685. }
  2686. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2687. int me, int pipe,
  2688. enum amdgpu_interrupt_state state)
  2689. {
  2690. u32 mec_int_cntl, mec_int_cntl_reg;
  2691. /*
  2692. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  2693. * handles the setting of interrupts for this specific pipe. All other
  2694. * pipes' interrupts are set by amdkfd.
  2695. */
  2696. if (me == 1) {
  2697. switch (pipe) {
  2698. case 0:
  2699. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2700. break;
  2701. default:
  2702. DRM_DEBUG("invalid pipe %d\n", pipe);
  2703. return;
  2704. }
  2705. } else {
  2706. DRM_DEBUG("invalid me %d\n", me);
  2707. return;
  2708. }
  2709. switch (state) {
  2710. case AMDGPU_IRQ_STATE_DISABLE:
  2711. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2712. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2713. TIME_STAMP_INT_ENABLE, 0);
  2714. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2715. break;
  2716. case AMDGPU_IRQ_STATE_ENABLE:
  2717. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2718. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2719. TIME_STAMP_INT_ENABLE, 1);
  2720. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2721. break;
  2722. default:
  2723. break;
  2724. }
  2725. }
  2726. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2727. struct amdgpu_irq_src *source,
  2728. unsigned type,
  2729. enum amdgpu_interrupt_state state)
  2730. {
  2731. switch (state) {
  2732. case AMDGPU_IRQ_STATE_DISABLE:
  2733. case AMDGPU_IRQ_STATE_ENABLE:
  2734. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2735. PRIV_REG_INT_ENABLE,
  2736. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2737. break;
  2738. default:
  2739. break;
  2740. }
  2741. return 0;
  2742. }
  2743. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2744. struct amdgpu_irq_src *source,
  2745. unsigned type,
  2746. enum amdgpu_interrupt_state state)
  2747. {
  2748. switch (state) {
  2749. case AMDGPU_IRQ_STATE_DISABLE:
  2750. case AMDGPU_IRQ_STATE_ENABLE:
  2751. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2752. PRIV_INSTR_INT_ENABLE,
  2753. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2754. default:
  2755. break;
  2756. }
  2757. return 0;
  2758. }
  2759. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2760. struct amdgpu_irq_src *src,
  2761. unsigned type,
  2762. enum amdgpu_interrupt_state state)
  2763. {
  2764. switch (type) {
  2765. case AMDGPU_CP_IRQ_GFX_EOP:
  2766. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  2767. break;
  2768. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2769. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  2770. break;
  2771. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2772. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  2773. break;
  2774. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  2775. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  2776. break;
  2777. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  2778. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  2779. break;
  2780. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  2781. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  2782. break;
  2783. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  2784. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  2785. break;
  2786. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  2787. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  2788. break;
  2789. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  2790. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  2791. break;
  2792. default:
  2793. break;
  2794. }
  2795. return 0;
  2796. }
  2797. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  2798. struct amdgpu_irq_src *source,
  2799. struct amdgpu_iv_entry *entry)
  2800. {
  2801. int i;
  2802. u8 me_id, pipe_id, queue_id;
  2803. struct amdgpu_ring *ring;
  2804. DRM_DEBUG("IH: CP EOP\n");
  2805. me_id = (entry->ring_id & 0x0c) >> 2;
  2806. pipe_id = (entry->ring_id & 0x03) >> 0;
  2807. queue_id = (entry->ring_id & 0x70) >> 4;
  2808. switch (me_id) {
  2809. case 0:
  2810. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2811. break;
  2812. case 1:
  2813. case 2:
  2814. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2815. ring = &adev->gfx.compute_ring[i];
  2816. /* Per-queue interrupt is supported for MEC starting from VI.
  2817. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  2818. */
  2819. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  2820. amdgpu_fence_process(ring);
  2821. }
  2822. break;
  2823. }
  2824. return 0;
  2825. }
  2826. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  2827. struct amdgpu_irq_src *source,
  2828. struct amdgpu_iv_entry *entry)
  2829. {
  2830. DRM_ERROR("Illegal register access in command stream\n");
  2831. schedule_work(&adev->reset_work);
  2832. return 0;
  2833. }
  2834. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  2835. struct amdgpu_irq_src *source,
  2836. struct amdgpu_iv_entry *entry)
  2837. {
  2838. DRM_ERROR("Illegal instruction in command stream\n");
  2839. schedule_work(&adev->reset_work);
  2840. return 0;
  2841. }
  2842. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  2843. struct amdgpu_irq_src *src,
  2844. unsigned int type,
  2845. enum amdgpu_interrupt_state state)
  2846. {
  2847. uint32_t tmp, target;
  2848. struct amdgpu_ring *ring = (struct amdgpu_ring *)src->data;
  2849. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  2850. if (ring->me == 1)
  2851. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2852. else
  2853. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  2854. target += ring->pipe;
  2855. switch (type) {
  2856. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  2857. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  2858. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  2859. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  2860. GENERIC2_INT_ENABLE, 0);
  2861. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  2862. tmp = RREG32(target);
  2863. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  2864. GENERIC2_INT_ENABLE, 0);
  2865. WREG32(target, tmp);
  2866. } else {
  2867. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  2868. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  2869. GENERIC2_INT_ENABLE, 1);
  2870. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  2871. tmp = RREG32(target);
  2872. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  2873. GENERIC2_INT_ENABLE, 1);
  2874. WREG32(target, tmp);
  2875. }
  2876. break;
  2877. default:
  2878. BUG(); /* kiq only support GENERIC2_INT now */
  2879. break;
  2880. }
  2881. return 0;
  2882. }
  2883. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  2884. struct amdgpu_irq_src *source,
  2885. struct amdgpu_iv_entry *entry)
  2886. {
  2887. u8 me_id, pipe_id, queue_id;
  2888. struct amdgpu_ring *ring = (struct amdgpu_ring *)source->data;
  2889. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  2890. me_id = (entry->ring_id & 0x0c) >> 2;
  2891. pipe_id = (entry->ring_id & 0x03) >> 0;
  2892. queue_id = (entry->ring_id & 0x70) >> 4;
  2893. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  2894. me_id, pipe_id, queue_id);
  2895. amdgpu_fence_process(ring);
  2896. return 0;
  2897. }
  2898. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  2899. .name = "gfx_v9_0",
  2900. .early_init = gfx_v9_0_early_init,
  2901. .late_init = gfx_v9_0_late_init,
  2902. .sw_init = gfx_v9_0_sw_init,
  2903. .sw_fini = gfx_v9_0_sw_fini,
  2904. .hw_init = gfx_v9_0_hw_init,
  2905. .hw_fini = gfx_v9_0_hw_fini,
  2906. .suspend = gfx_v9_0_suspend,
  2907. .resume = gfx_v9_0_resume,
  2908. .is_idle = gfx_v9_0_is_idle,
  2909. .wait_for_idle = gfx_v9_0_wait_for_idle,
  2910. .soft_reset = gfx_v9_0_soft_reset,
  2911. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  2912. .set_powergating_state = gfx_v9_0_set_powergating_state,
  2913. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  2914. };
  2915. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  2916. .type = AMDGPU_RING_TYPE_GFX,
  2917. .align_mask = 0xff,
  2918. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  2919. .support_64bit_ptrs = true,
  2920. .vmhub = AMDGPU_GFXHUB,
  2921. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  2922. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  2923. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  2924. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  2925. 5 + /* COND_EXEC */
  2926. 7 + /* PIPELINE_SYNC */
  2927. 24 + /* VM_FLUSH */
  2928. 8 + /* FENCE for VM_FLUSH */
  2929. 20 + /* GDS switch */
  2930. 4 + /* double SWITCH_BUFFER,
  2931. the first COND_EXEC jump to the place just
  2932. prior to this double SWITCH_BUFFER */
  2933. 5 + /* COND_EXEC */
  2934. 7 + /* HDP_flush */
  2935. 4 + /* VGT_flush */
  2936. 14 + /* CE_META */
  2937. 31 + /* DE_META */
  2938. 3 + /* CNTX_CTRL */
  2939. 5 + /* HDP_INVL */
  2940. 8 + 8 + /* FENCE x2 */
  2941. 2, /* SWITCH_BUFFER */
  2942. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  2943. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  2944. .emit_fence = gfx_v9_0_ring_emit_fence,
  2945. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  2946. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  2947. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  2948. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  2949. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  2950. .test_ring = gfx_v9_0_ring_test_ring,
  2951. .test_ib = gfx_v9_0_ring_test_ib,
  2952. .insert_nop = amdgpu_ring_insert_nop,
  2953. .pad_ib = amdgpu_ring_generic_pad_ib,
  2954. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  2955. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  2956. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  2957. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  2958. };
  2959. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  2960. .type = AMDGPU_RING_TYPE_COMPUTE,
  2961. .align_mask = 0xff,
  2962. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  2963. .support_64bit_ptrs = true,
  2964. .vmhub = AMDGPU_GFXHUB,
  2965. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  2966. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  2967. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  2968. .emit_frame_size =
  2969. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  2970. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  2971. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  2972. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  2973. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  2974. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  2975. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  2976. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  2977. .emit_fence = gfx_v9_0_ring_emit_fence,
  2978. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  2979. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  2980. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  2981. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  2982. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  2983. .test_ring = gfx_v9_0_ring_test_ring,
  2984. .test_ib = gfx_v9_0_ring_test_ib,
  2985. .insert_nop = amdgpu_ring_insert_nop,
  2986. .pad_ib = amdgpu_ring_generic_pad_ib,
  2987. };
  2988. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  2989. .type = AMDGPU_RING_TYPE_KIQ,
  2990. .align_mask = 0xff,
  2991. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  2992. .support_64bit_ptrs = true,
  2993. .vmhub = AMDGPU_GFXHUB,
  2994. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  2995. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  2996. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  2997. .emit_frame_size =
  2998. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  2999. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3000. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3001. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3002. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3003. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3004. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3005. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3006. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3007. .test_ring = gfx_v9_0_ring_test_ring,
  3008. .test_ib = gfx_v9_0_ring_test_ib,
  3009. .insert_nop = amdgpu_ring_insert_nop,
  3010. .pad_ib = amdgpu_ring_generic_pad_ib,
  3011. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3012. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3013. };
  3014. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3015. {
  3016. int i;
  3017. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3018. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3019. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3020. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3021. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3022. }
  3023. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3024. .set = gfx_v9_0_kiq_set_interrupt_state,
  3025. .process = gfx_v9_0_kiq_irq,
  3026. };
  3027. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3028. .set = gfx_v9_0_set_eop_interrupt_state,
  3029. .process = gfx_v9_0_eop_irq,
  3030. };
  3031. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3032. .set = gfx_v9_0_set_priv_reg_fault_state,
  3033. .process = gfx_v9_0_priv_reg_irq,
  3034. };
  3035. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3036. .set = gfx_v9_0_set_priv_inst_fault_state,
  3037. .process = gfx_v9_0_priv_inst_irq,
  3038. };
  3039. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3040. {
  3041. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3042. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3043. adev->gfx.priv_reg_irq.num_types = 1;
  3044. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3045. adev->gfx.priv_inst_irq.num_types = 1;
  3046. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3047. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3048. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3049. }
  3050. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3051. {
  3052. switch (adev->asic_type) {
  3053. case CHIP_VEGA10:
  3054. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3055. break;
  3056. default:
  3057. break;
  3058. }
  3059. }
  3060. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3061. {
  3062. /* init asci gds info */
  3063. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3064. adev->gds.gws.total_size = 64;
  3065. adev->gds.oa.total_size = 16;
  3066. if (adev->gds.mem.total_size == 64 * 1024) {
  3067. adev->gds.mem.gfx_partition_size = 4096;
  3068. adev->gds.mem.cs_partition_size = 4096;
  3069. adev->gds.gws.gfx_partition_size = 4;
  3070. adev->gds.gws.cs_partition_size = 4;
  3071. adev->gds.oa.gfx_partition_size = 4;
  3072. adev->gds.oa.cs_partition_size = 1;
  3073. } else {
  3074. adev->gds.mem.gfx_partition_size = 1024;
  3075. adev->gds.mem.cs_partition_size = 1024;
  3076. adev->gds.gws.gfx_partition_size = 16;
  3077. adev->gds.gws.cs_partition_size = 16;
  3078. adev->gds.oa.gfx_partition_size = 4;
  3079. adev->gds.oa.cs_partition_size = 4;
  3080. }
  3081. }
  3082. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3083. {
  3084. u32 data, mask;
  3085. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3086. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3087. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3088. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3089. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3090. return (~data) & mask;
  3091. }
  3092. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3093. struct amdgpu_cu_info *cu_info)
  3094. {
  3095. int i, j, k, counter, active_cu_number = 0;
  3096. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3097. if (!adev || !cu_info)
  3098. return -EINVAL;
  3099. memset(cu_info, 0, sizeof(*cu_info));
  3100. mutex_lock(&adev->grbm_idx_mutex);
  3101. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3102. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3103. mask = 1;
  3104. ao_bitmap = 0;
  3105. counter = 0;
  3106. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3107. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3108. cu_info->bitmap[i][j] = bitmap;
  3109. for (k = 0; k < 16; k ++) {
  3110. if (bitmap & mask) {
  3111. if (counter < 2)
  3112. ao_bitmap |= mask;
  3113. counter ++;
  3114. }
  3115. mask <<= 1;
  3116. }
  3117. active_cu_number += counter;
  3118. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3119. }
  3120. }
  3121. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3122. mutex_unlock(&adev->grbm_idx_mutex);
  3123. cu_info->number = active_cu_number;
  3124. cu_info->ao_cu_mask = ao_cu_mask;
  3125. return 0;
  3126. }
  3127. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3128. {
  3129. int r, j;
  3130. u32 tmp;
  3131. bool use_doorbell = true;
  3132. u64 hqd_gpu_addr;
  3133. u64 mqd_gpu_addr;
  3134. u64 eop_gpu_addr;
  3135. u64 wb_gpu_addr;
  3136. u32 *buf;
  3137. struct v9_mqd *mqd;
  3138. struct amdgpu_device *adev;
  3139. adev = ring->adev;
  3140. if (ring->mqd_obj == NULL) {
  3141. r = amdgpu_bo_create(adev,
  3142. sizeof(struct v9_mqd),
  3143. PAGE_SIZE,true,
  3144. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3145. NULL, &ring->mqd_obj);
  3146. if (r) {
  3147. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3148. return r;
  3149. }
  3150. }
  3151. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3152. if (unlikely(r != 0)) {
  3153. gfx_v9_0_cp_compute_fini(adev);
  3154. return r;
  3155. }
  3156. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3157. &mqd_gpu_addr);
  3158. if (r) {
  3159. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3160. gfx_v9_0_cp_compute_fini(adev);
  3161. return r;
  3162. }
  3163. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3164. if (r) {
  3165. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3166. gfx_v9_0_cp_compute_fini(adev);
  3167. return r;
  3168. }
  3169. /* init the mqd struct */
  3170. memset(buf, 0, sizeof(struct v9_mqd));
  3171. mqd = (struct v9_mqd *)buf;
  3172. mqd->header = 0xC0310800;
  3173. mqd->compute_pipelinestat_enable = 0x00000001;
  3174. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3175. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3176. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3177. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3178. mqd->compute_misc_reserved = 0x00000003;
  3179. mutex_lock(&adev->srbm_mutex);
  3180. soc15_grbm_select(adev, ring->me,
  3181. ring->pipe,
  3182. ring->queue, 0);
  3183. /* disable wptr polling */
  3184. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3185. /* write the EOP addr */
  3186. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3187. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3188. eop_gpu_addr >>= 8;
  3189. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR, lower_32_bits(eop_gpu_addr));
  3190. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3191. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3192. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3193. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3194. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  3195. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3196. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3197. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL, tmp);
  3198. /* enable doorbell? */
  3199. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3200. if (use_doorbell)
  3201. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3202. else
  3203. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3204. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3205. mqd->cp_hqd_pq_doorbell_control = tmp;
  3206. /* disable the queue if it's active */
  3207. ring->wptr = 0;
  3208. mqd->cp_hqd_dequeue_request = 0;
  3209. mqd->cp_hqd_pq_rptr = 0;
  3210. mqd->cp_hqd_pq_wptr_lo = 0;
  3211. mqd->cp_hqd_pq_wptr_hi = 0;
  3212. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  3213. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  3214. for (j = 0; j < adev->usec_timeout; j++) {
  3215. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  3216. break;
  3217. udelay(1);
  3218. }
  3219. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3220. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3221. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3222. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3223. }
  3224. /* set the pointer to the MQD */
  3225. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3226. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3227. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3228. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3229. /* set MQD vmid to 0 */
  3230. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  3231. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3232. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, tmp);
  3233. mqd->cp_mqd_control = tmp;
  3234. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3235. hqd_gpu_addr = ring->gpu_addr >> 8;
  3236. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3237. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3238. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3239. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3240. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3241. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  3242. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3243. (order_base_2(ring->ring_size / 4) - 1));
  3244. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3245. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3246. #ifdef __BIG_ENDIAN
  3247. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3248. #endif
  3249. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3250. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3251. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3252. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3253. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL, tmp);
  3254. mqd->cp_hqd_pq_control = tmp;
  3255. /* set the wb address wether it's enabled or not */
  3256. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3257. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3258. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3259. upper_32_bits(wb_gpu_addr) & 0xffff;
  3260. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3261. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3262. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3263. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3264. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3265. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3266. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3267. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3268. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  3269. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3270. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3271. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3272. /* enable the doorbell if requested */
  3273. if (use_doorbell) {
  3274. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  3275. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3276. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  3277. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3278. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3279. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3280. DOORBELL_OFFSET, ring->doorbell_index);
  3281. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3282. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3283. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3284. mqd->cp_hqd_pq_doorbell_control = tmp;
  3285. } else {
  3286. mqd->cp_hqd_pq_doorbell_control = 0;
  3287. }
  3288. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  3289. mqd->cp_hqd_pq_doorbell_control);
  3290. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3291. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3292. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3293. /* set the vmid for the queue */
  3294. mqd->cp_hqd_vmid = 0;
  3295. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3296. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  3297. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3298. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, tmp);
  3299. mqd->cp_hqd_persistent_state = tmp;
  3300. /* activate the queue */
  3301. mqd->cp_hqd_active = 1;
  3302. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3303. soc15_grbm_select(adev, 0, 0, 0, 0);
  3304. mutex_unlock(&adev->srbm_mutex);
  3305. amdgpu_bo_kunmap(ring->mqd_obj);
  3306. amdgpu_bo_unreserve(ring->mqd_obj);
  3307. if (use_doorbell)
  3308. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3309. return 0;
  3310. }
  3311. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3312. {
  3313. .type = AMD_IP_BLOCK_TYPE_GFX,
  3314. .major = 9,
  3315. .minor = 0,
  3316. .rev = 0,
  3317. .funcs = &gfx_v9_0_ip_funcs,
  3318. };