igb_ethtool.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. /* ethtool support for igb */
  24. #include <linux/vmalloc.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/sched.h>
  32. #include <linux/slab.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/highmem.h>
  35. #include <linux/mdio.h>
  36. #include "igb.h"
  37. struct igb_stats {
  38. char stat_string[ETH_GSTRING_LEN];
  39. int sizeof_stat;
  40. int stat_offset;
  41. };
  42. #define IGB_STAT(_name, _stat) { \
  43. .stat_string = _name, \
  44. .sizeof_stat = FIELD_SIZEOF(struct igb_adapter, _stat), \
  45. .stat_offset = offsetof(struct igb_adapter, _stat) \
  46. }
  47. static const struct igb_stats igb_gstrings_stats[] = {
  48. IGB_STAT("rx_packets", stats.gprc),
  49. IGB_STAT("tx_packets", stats.gptc),
  50. IGB_STAT("rx_bytes", stats.gorc),
  51. IGB_STAT("tx_bytes", stats.gotc),
  52. IGB_STAT("rx_broadcast", stats.bprc),
  53. IGB_STAT("tx_broadcast", stats.bptc),
  54. IGB_STAT("rx_multicast", stats.mprc),
  55. IGB_STAT("tx_multicast", stats.mptc),
  56. IGB_STAT("multicast", stats.mprc),
  57. IGB_STAT("collisions", stats.colc),
  58. IGB_STAT("rx_crc_errors", stats.crcerrs),
  59. IGB_STAT("rx_no_buffer_count", stats.rnbc),
  60. IGB_STAT("rx_missed_errors", stats.mpc),
  61. IGB_STAT("tx_aborted_errors", stats.ecol),
  62. IGB_STAT("tx_carrier_errors", stats.tncrs),
  63. IGB_STAT("tx_window_errors", stats.latecol),
  64. IGB_STAT("tx_abort_late_coll", stats.latecol),
  65. IGB_STAT("tx_deferred_ok", stats.dc),
  66. IGB_STAT("tx_single_coll_ok", stats.scc),
  67. IGB_STAT("tx_multi_coll_ok", stats.mcc),
  68. IGB_STAT("tx_timeout_count", tx_timeout_count),
  69. IGB_STAT("rx_long_length_errors", stats.roc),
  70. IGB_STAT("rx_short_length_errors", stats.ruc),
  71. IGB_STAT("rx_align_errors", stats.algnerrc),
  72. IGB_STAT("tx_tcp_seg_good", stats.tsctc),
  73. IGB_STAT("tx_tcp_seg_failed", stats.tsctfc),
  74. IGB_STAT("rx_flow_control_xon", stats.xonrxc),
  75. IGB_STAT("rx_flow_control_xoff", stats.xoffrxc),
  76. IGB_STAT("tx_flow_control_xon", stats.xontxc),
  77. IGB_STAT("tx_flow_control_xoff", stats.xofftxc),
  78. IGB_STAT("rx_long_byte_count", stats.gorc),
  79. IGB_STAT("tx_dma_out_of_sync", stats.doosync),
  80. IGB_STAT("tx_smbus", stats.mgptc),
  81. IGB_STAT("rx_smbus", stats.mgprc),
  82. IGB_STAT("dropped_smbus", stats.mgpdc),
  83. IGB_STAT("os2bmc_rx_by_bmc", stats.o2bgptc),
  84. IGB_STAT("os2bmc_tx_by_bmc", stats.b2ospc),
  85. IGB_STAT("os2bmc_tx_by_host", stats.o2bspc),
  86. IGB_STAT("os2bmc_rx_by_host", stats.b2ogprc),
  87. IGB_STAT("tx_hwtstamp_timeouts", tx_hwtstamp_timeouts),
  88. IGB_STAT("rx_hwtstamp_cleared", rx_hwtstamp_cleared),
  89. };
  90. #define IGB_NETDEV_STAT(_net_stat) { \
  91. .stat_string = __stringify(_net_stat), \
  92. .sizeof_stat = FIELD_SIZEOF(struct rtnl_link_stats64, _net_stat), \
  93. .stat_offset = offsetof(struct rtnl_link_stats64, _net_stat) \
  94. }
  95. static const struct igb_stats igb_gstrings_net_stats[] = {
  96. IGB_NETDEV_STAT(rx_errors),
  97. IGB_NETDEV_STAT(tx_errors),
  98. IGB_NETDEV_STAT(tx_dropped),
  99. IGB_NETDEV_STAT(rx_length_errors),
  100. IGB_NETDEV_STAT(rx_over_errors),
  101. IGB_NETDEV_STAT(rx_frame_errors),
  102. IGB_NETDEV_STAT(rx_fifo_errors),
  103. IGB_NETDEV_STAT(tx_fifo_errors),
  104. IGB_NETDEV_STAT(tx_heartbeat_errors)
  105. };
  106. #define IGB_GLOBAL_STATS_LEN \
  107. (sizeof(igb_gstrings_stats) / sizeof(struct igb_stats))
  108. #define IGB_NETDEV_STATS_LEN \
  109. (sizeof(igb_gstrings_net_stats) / sizeof(struct igb_stats))
  110. #define IGB_RX_QUEUE_STATS_LEN \
  111. (sizeof(struct igb_rx_queue_stats) / sizeof(u64))
  112. #define IGB_TX_QUEUE_STATS_LEN 3 /* packets, bytes, restart_queue */
  113. #define IGB_QUEUE_STATS_LEN \
  114. ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues * \
  115. IGB_RX_QUEUE_STATS_LEN) + \
  116. (((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues * \
  117. IGB_TX_QUEUE_STATS_LEN))
  118. #define IGB_STATS_LEN \
  119. (IGB_GLOBAL_STATS_LEN + IGB_NETDEV_STATS_LEN + IGB_QUEUE_STATS_LEN)
  120. static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
  121. "Register test (offline)", "Eeprom test (offline)",
  122. "Interrupt test (offline)", "Loopback test (offline)",
  123. "Link test (on/offline)"
  124. };
  125. #define IGB_TEST_LEN (sizeof(igb_gstrings_test) / ETH_GSTRING_LEN)
  126. static int igb_get_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
  127. {
  128. struct igb_adapter *adapter = netdev_priv(netdev);
  129. struct e1000_hw *hw = &adapter->hw;
  130. struct e1000_dev_spec_82575 *dev_spec = &hw->dev_spec._82575;
  131. struct e1000_sfp_flags *eth_flags = &dev_spec->eth_flags;
  132. u32 status;
  133. u32 speed;
  134. status = rd32(E1000_STATUS);
  135. if (hw->phy.media_type == e1000_media_type_copper) {
  136. ecmd->supported = (SUPPORTED_10baseT_Half |
  137. SUPPORTED_10baseT_Full |
  138. SUPPORTED_100baseT_Half |
  139. SUPPORTED_100baseT_Full |
  140. SUPPORTED_1000baseT_Full|
  141. SUPPORTED_Autoneg |
  142. SUPPORTED_TP |
  143. SUPPORTED_Pause);
  144. ecmd->advertising = ADVERTISED_TP;
  145. if (hw->mac.autoneg == 1) {
  146. ecmd->advertising |= ADVERTISED_Autoneg;
  147. /* the e1000 autoneg seems to match ethtool nicely */
  148. ecmd->advertising |= hw->phy.autoneg_advertised;
  149. }
  150. ecmd->port = PORT_TP;
  151. ecmd->phy_address = hw->phy.addr;
  152. ecmd->transceiver = XCVR_INTERNAL;
  153. } else {
  154. ecmd->supported = (SUPPORTED_FIBRE |
  155. SUPPORTED_1000baseKX_Full |
  156. SUPPORTED_Autoneg |
  157. SUPPORTED_Pause);
  158. ecmd->advertising = (ADVERTISED_FIBRE |
  159. ADVERTISED_1000baseKX_Full);
  160. if (hw->mac.type == e1000_i354) {
  161. if ((hw->device_id ==
  162. E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) &&
  163. !(status & E1000_STATUS_2P5_SKU_OVER)) {
  164. ecmd->supported |= SUPPORTED_2500baseX_Full;
  165. ecmd->supported &=
  166. ~SUPPORTED_1000baseKX_Full;
  167. ecmd->advertising |= ADVERTISED_2500baseX_Full;
  168. ecmd->advertising &=
  169. ~ADVERTISED_1000baseKX_Full;
  170. }
  171. }
  172. if (eth_flags->e100_base_fx) {
  173. ecmd->supported |= SUPPORTED_100baseT_Full;
  174. ecmd->advertising |= ADVERTISED_100baseT_Full;
  175. }
  176. if (hw->mac.autoneg == 1)
  177. ecmd->advertising |= ADVERTISED_Autoneg;
  178. ecmd->port = PORT_FIBRE;
  179. ecmd->transceiver = XCVR_EXTERNAL;
  180. }
  181. if (hw->mac.autoneg != 1)
  182. ecmd->advertising &= ~(ADVERTISED_Pause |
  183. ADVERTISED_Asym_Pause);
  184. switch (hw->fc.requested_mode) {
  185. case e1000_fc_full:
  186. ecmd->advertising |= ADVERTISED_Pause;
  187. break;
  188. case e1000_fc_rx_pause:
  189. ecmd->advertising |= (ADVERTISED_Pause |
  190. ADVERTISED_Asym_Pause);
  191. break;
  192. case e1000_fc_tx_pause:
  193. ecmd->advertising |= ADVERTISED_Asym_Pause;
  194. break;
  195. default:
  196. ecmd->advertising &= ~(ADVERTISED_Pause |
  197. ADVERTISED_Asym_Pause);
  198. }
  199. if (status & E1000_STATUS_LU) {
  200. if ((status & E1000_STATUS_2P5_SKU) &&
  201. !(status & E1000_STATUS_2P5_SKU_OVER)) {
  202. speed = SPEED_2500;
  203. } else if (status & E1000_STATUS_SPEED_1000) {
  204. speed = SPEED_1000;
  205. } else if (status & E1000_STATUS_SPEED_100) {
  206. speed = SPEED_100;
  207. } else {
  208. speed = SPEED_10;
  209. }
  210. if ((status & E1000_STATUS_FD) ||
  211. hw->phy.media_type != e1000_media_type_copper)
  212. ecmd->duplex = DUPLEX_FULL;
  213. else
  214. ecmd->duplex = DUPLEX_HALF;
  215. } else {
  216. speed = SPEED_UNKNOWN;
  217. ecmd->duplex = DUPLEX_UNKNOWN;
  218. }
  219. ethtool_cmd_speed_set(ecmd, speed);
  220. if ((hw->phy.media_type == e1000_media_type_fiber) ||
  221. hw->mac.autoneg)
  222. ecmd->autoneg = AUTONEG_ENABLE;
  223. else
  224. ecmd->autoneg = AUTONEG_DISABLE;
  225. /* MDI-X => 2; MDI =>1; Invalid =>0 */
  226. if (hw->phy.media_type == e1000_media_type_copper)
  227. ecmd->eth_tp_mdix = hw->phy.is_mdix ? ETH_TP_MDI_X :
  228. ETH_TP_MDI;
  229. else
  230. ecmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  231. if (hw->phy.mdix == AUTO_ALL_MODES)
  232. ecmd->eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
  233. else
  234. ecmd->eth_tp_mdix_ctrl = hw->phy.mdix;
  235. return 0;
  236. }
  237. static int igb_set_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
  238. {
  239. struct igb_adapter *adapter = netdev_priv(netdev);
  240. struct e1000_hw *hw = &adapter->hw;
  241. /* When SoL/IDER sessions are active, autoneg/speed/duplex
  242. * cannot be changed
  243. */
  244. if (igb_check_reset_block(hw)) {
  245. dev_err(&adapter->pdev->dev,
  246. "Cannot change link characteristics when SoL/IDER is active.\n");
  247. return -EINVAL;
  248. }
  249. /* MDI setting is only allowed when autoneg enabled because
  250. * some hardware doesn't allow MDI setting when speed or
  251. * duplex is forced.
  252. */
  253. if (ecmd->eth_tp_mdix_ctrl) {
  254. if (hw->phy.media_type != e1000_media_type_copper)
  255. return -EOPNOTSUPP;
  256. if ((ecmd->eth_tp_mdix_ctrl != ETH_TP_MDI_AUTO) &&
  257. (ecmd->autoneg != AUTONEG_ENABLE)) {
  258. dev_err(&adapter->pdev->dev, "forcing MDI/MDI-X state is not supported when link speed and/or duplex are forced\n");
  259. return -EINVAL;
  260. }
  261. }
  262. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  263. usleep_range(1000, 2000);
  264. if (ecmd->autoneg == AUTONEG_ENABLE) {
  265. hw->mac.autoneg = 1;
  266. if (hw->phy.media_type == e1000_media_type_fiber) {
  267. hw->phy.autoneg_advertised = ecmd->advertising |
  268. ADVERTISED_FIBRE |
  269. ADVERTISED_Autoneg;
  270. switch (adapter->link_speed) {
  271. case SPEED_2500:
  272. hw->phy.autoneg_advertised =
  273. ADVERTISED_2500baseX_Full;
  274. break;
  275. case SPEED_1000:
  276. hw->phy.autoneg_advertised =
  277. ADVERTISED_1000baseT_Full;
  278. break;
  279. case SPEED_100:
  280. hw->phy.autoneg_advertised =
  281. ADVERTISED_100baseT_Full;
  282. break;
  283. default:
  284. break;
  285. }
  286. } else {
  287. hw->phy.autoneg_advertised = ecmd->advertising |
  288. ADVERTISED_TP |
  289. ADVERTISED_Autoneg;
  290. }
  291. ecmd->advertising = hw->phy.autoneg_advertised;
  292. if (adapter->fc_autoneg)
  293. hw->fc.requested_mode = e1000_fc_default;
  294. } else {
  295. u32 speed = ethtool_cmd_speed(ecmd);
  296. /* calling this overrides forced MDI setting */
  297. if (igb_set_spd_dplx(adapter, speed, ecmd->duplex)) {
  298. clear_bit(__IGB_RESETTING, &adapter->state);
  299. return -EINVAL;
  300. }
  301. }
  302. /* MDI-X => 2; MDI => 1; Auto => 3 */
  303. if (ecmd->eth_tp_mdix_ctrl) {
  304. /* fix up the value for auto (3 => 0) as zero is mapped
  305. * internally to auto
  306. */
  307. if (ecmd->eth_tp_mdix_ctrl == ETH_TP_MDI_AUTO)
  308. hw->phy.mdix = AUTO_ALL_MODES;
  309. else
  310. hw->phy.mdix = ecmd->eth_tp_mdix_ctrl;
  311. }
  312. /* reset the link */
  313. if (netif_running(adapter->netdev)) {
  314. igb_down(adapter);
  315. igb_up(adapter);
  316. } else
  317. igb_reset(adapter);
  318. clear_bit(__IGB_RESETTING, &adapter->state);
  319. return 0;
  320. }
  321. static u32 igb_get_link(struct net_device *netdev)
  322. {
  323. struct igb_adapter *adapter = netdev_priv(netdev);
  324. struct e1000_mac_info *mac = &adapter->hw.mac;
  325. /* If the link is not reported up to netdev, interrupts are disabled,
  326. * and so the physical link state may have changed since we last
  327. * looked. Set get_link_status to make sure that the true link
  328. * state is interrogated, rather than pulling a cached and possibly
  329. * stale link state from the driver.
  330. */
  331. if (!netif_carrier_ok(netdev))
  332. mac->get_link_status = 1;
  333. return igb_has_link(adapter);
  334. }
  335. static void igb_get_pauseparam(struct net_device *netdev,
  336. struct ethtool_pauseparam *pause)
  337. {
  338. struct igb_adapter *adapter = netdev_priv(netdev);
  339. struct e1000_hw *hw = &adapter->hw;
  340. pause->autoneg =
  341. (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
  342. if (hw->fc.current_mode == e1000_fc_rx_pause)
  343. pause->rx_pause = 1;
  344. else if (hw->fc.current_mode == e1000_fc_tx_pause)
  345. pause->tx_pause = 1;
  346. else if (hw->fc.current_mode == e1000_fc_full) {
  347. pause->rx_pause = 1;
  348. pause->tx_pause = 1;
  349. }
  350. }
  351. static int igb_set_pauseparam(struct net_device *netdev,
  352. struct ethtool_pauseparam *pause)
  353. {
  354. struct igb_adapter *adapter = netdev_priv(netdev);
  355. struct e1000_hw *hw = &adapter->hw;
  356. int retval = 0;
  357. /* 100basefx does not support setting link flow control */
  358. if (hw->dev_spec._82575.eth_flags.e100_base_fx)
  359. return -EINVAL;
  360. adapter->fc_autoneg = pause->autoneg;
  361. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  362. usleep_range(1000, 2000);
  363. if (adapter->fc_autoneg == AUTONEG_ENABLE) {
  364. hw->fc.requested_mode = e1000_fc_default;
  365. if (netif_running(adapter->netdev)) {
  366. igb_down(adapter);
  367. igb_up(adapter);
  368. } else {
  369. igb_reset(adapter);
  370. }
  371. } else {
  372. if (pause->rx_pause && pause->tx_pause)
  373. hw->fc.requested_mode = e1000_fc_full;
  374. else if (pause->rx_pause && !pause->tx_pause)
  375. hw->fc.requested_mode = e1000_fc_rx_pause;
  376. else if (!pause->rx_pause && pause->tx_pause)
  377. hw->fc.requested_mode = e1000_fc_tx_pause;
  378. else if (!pause->rx_pause && !pause->tx_pause)
  379. hw->fc.requested_mode = e1000_fc_none;
  380. hw->fc.current_mode = hw->fc.requested_mode;
  381. retval = ((hw->phy.media_type == e1000_media_type_copper) ?
  382. igb_force_mac_fc(hw) : igb_setup_link(hw));
  383. }
  384. clear_bit(__IGB_RESETTING, &adapter->state);
  385. return retval;
  386. }
  387. static u32 igb_get_msglevel(struct net_device *netdev)
  388. {
  389. struct igb_adapter *adapter = netdev_priv(netdev);
  390. return adapter->msg_enable;
  391. }
  392. static void igb_set_msglevel(struct net_device *netdev, u32 data)
  393. {
  394. struct igb_adapter *adapter = netdev_priv(netdev);
  395. adapter->msg_enable = data;
  396. }
  397. static int igb_get_regs_len(struct net_device *netdev)
  398. {
  399. #define IGB_REGS_LEN 739
  400. return IGB_REGS_LEN * sizeof(u32);
  401. }
  402. static void igb_get_regs(struct net_device *netdev,
  403. struct ethtool_regs *regs, void *p)
  404. {
  405. struct igb_adapter *adapter = netdev_priv(netdev);
  406. struct e1000_hw *hw = &adapter->hw;
  407. u32 *regs_buff = p;
  408. u8 i;
  409. memset(p, 0, IGB_REGS_LEN * sizeof(u32));
  410. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  411. /* General Registers */
  412. regs_buff[0] = rd32(E1000_CTRL);
  413. regs_buff[1] = rd32(E1000_STATUS);
  414. regs_buff[2] = rd32(E1000_CTRL_EXT);
  415. regs_buff[3] = rd32(E1000_MDIC);
  416. regs_buff[4] = rd32(E1000_SCTL);
  417. regs_buff[5] = rd32(E1000_CONNSW);
  418. regs_buff[6] = rd32(E1000_VET);
  419. regs_buff[7] = rd32(E1000_LEDCTL);
  420. regs_buff[8] = rd32(E1000_PBA);
  421. regs_buff[9] = rd32(E1000_PBS);
  422. regs_buff[10] = rd32(E1000_FRTIMER);
  423. regs_buff[11] = rd32(E1000_TCPTIMER);
  424. /* NVM Register */
  425. regs_buff[12] = rd32(E1000_EECD);
  426. /* Interrupt */
  427. /* Reading EICS for EICR because they read the
  428. * same but EICS does not clear on read
  429. */
  430. regs_buff[13] = rd32(E1000_EICS);
  431. regs_buff[14] = rd32(E1000_EICS);
  432. regs_buff[15] = rd32(E1000_EIMS);
  433. regs_buff[16] = rd32(E1000_EIMC);
  434. regs_buff[17] = rd32(E1000_EIAC);
  435. regs_buff[18] = rd32(E1000_EIAM);
  436. /* Reading ICS for ICR because they read the
  437. * same but ICS does not clear on read
  438. */
  439. regs_buff[19] = rd32(E1000_ICS);
  440. regs_buff[20] = rd32(E1000_ICS);
  441. regs_buff[21] = rd32(E1000_IMS);
  442. regs_buff[22] = rd32(E1000_IMC);
  443. regs_buff[23] = rd32(E1000_IAC);
  444. regs_buff[24] = rd32(E1000_IAM);
  445. regs_buff[25] = rd32(E1000_IMIRVP);
  446. /* Flow Control */
  447. regs_buff[26] = rd32(E1000_FCAL);
  448. regs_buff[27] = rd32(E1000_FCAH);
  449. regs_buff[28] = rd32(E1000_FCTTV);
  450. regs_buff[29] = rd32(E1000_FCRTL);
  451. regs_buff[30] = rd32(E1000_FCRTH);
  452. regs_buff[31] = rd32(E1000_FCRTV);
  453. /* Receive */
  454. regs_buff[32] = rd32(E1000_RCTL);
  455. regs_buff[33] = rd32(E1000_RXCSUM);
  456. regs_buff[34] = rd32(E1000_RLPML);
  457. regs_buff[35] = rd32(E1000_RFCTL);
  458. regs_buff[36] = rd32(E1000_MRQC);
  459. regs_buff[37] = rd32(E1000_VT_CTL);
  460. /* Transmit */
  461. regs_buff[38] = rd32(E1000_TCTL);
  462. regs_buff[39] = rd32(E1000_TCTL_EXT);
  463. regs_buff[40] = rd32(E1000_TIPG);
  464. regs_buff[41] = rd32(E1000_DTXCTL);
  465. /* Wake Up */
  466. regs_buff[42] = rd32(E1000_WUC);
  467. regs_buff[43] = rd32(E1000_WUFC);
  468. regs_buff[44] = rd32(E1000_WUS);
  469. regs_buff[45] = rd32(E1000_IPAV);
  470. regs_buff[46] = rd32(E1000_WUPL);
  471. /* MAC */
  472. regs_buff[47] = rd32(E1000_PCS_CFG0);
  473. regs_buff[48] = rd32(E1000_PCS_LCTL);
  474. regs_buff[49] = rd32(E1000_PCS_LSTAT);
  475. regs_buff[50] = rd32(E1000_PCS_ANADV);
  476. regs_buff[51] = rd32(E1000_PCS_LPAB);
  477. regs_buff[52] = rd32(E1000_PCS_NPTX);
  478. regs_buff[53] = rd32(E1000_PCS_LPABNP);
  479. /* Statistics */
  480. regs_buff[54] = adapter->stats.crcerrs;
  481. regs_buff[55] = adapter->stats.algnerrc;
  482. regs_buff[56] = adapter->stats.symerrs;
  483. regs_buff[57] = adapter->stats.rxerrc;
  484. regs_buff[58] = adapter->stats.mpc;
  485. regs_buff[59] = adapter->stats.scc;
  486. regs_buff[60] = adapter->stats.ecol;
  487. regs_buff[61] = adapter->stats.mcc;
  488. regs_buff[62] = adapter->stats.latecol;
  489. regs_buff[63] = adapter->stats.colc;
  490. regs_buff[64] = adapter->stats.dc;
  491. regs_buff[65] = adapter->stats.tncrs;
  492. regs_buff[66] = adapter->stats.sec;
  493. regs_buff[67] = adapter->stats.htdpmc;
  494. regs_buff[68] = adapter->stats.rlec;
  495. regs_buff[69] = adapter->stats.xonrxc;
  496. regs_buff[70] = adapter->stats.xontxc;
  497. regs_buff[71] = adapter->stats.xoffrxc;
  498. regs_buff[72] = adapter->stats.xofftxc;
  499. regs_buff[73] = adapter->stats.fcruc;
  500. regs_buff[74] = adapter->stats.prc64;
  501. regs_buff[75] = adapter->stats.prc127;
  502. regs_buff[76] = adapter->stats.prc255;
  503. regs_buff[77] = adapter->stats.prc511;
  504. regs_buff[78] = adapter->stats.prc1023;
  505. regs_buff[79] = adapter->stats.prc1522;
  506. regs_buff[80] = adapter->stats.gprc;
  507. regs_buff[81] = adapter->stats.bprc;
  508. regs_buff[82] = adapter->stats.mprc;
  509. regs_buff[83] = adapter->stats.gptc;
  510. regs_buff[84] = adapter->stats.gorc;
  511. regs_buff[86] = adapter->stats.gotc;
  512. regs_buff[88] = adapter->stats.rnbc;
  513. regs_buff[89] = adapter->stats.ruc;
  514. regs_buff[90] = adapter->stats.rfc;
  515. regs_buff[91] = adapter->stats.roc;
  516. regs_buff[92] = adapter->stats.rjc;
  517. regs_buff[93] = adapter->stats.mgprc;
  518. regs_buff[94] = adapter->stats.mgpdc;
  519. regs_buff[95] = adapter->stats.mgptc;
  520. regs_buff[96] = adapter->stats.tor;
  521. regs_buff[98] = adapter->stats.tot;
  522. regs_buff[100] = adapter->stats.tpr;
  523. regs_buff[101] = adapter->stats.tpt;
  524. regs_buff[102] = adapter->stats.ptc64;
  525. regs_buff[103] = adapter->stats.ptc127;
  526. regs_buff[104] = adapter->stats.ptc255;
  527. regs_buff[105] = adapter->stats.ptc511;
  528. regs_buff[106] = adapter->stats.ptc1023;
  529. regs_buff[107] = adapter->stats.ptc1522;
  530. regs_buff[108] = adapter->stats.mptc;
  531. regs_buff[109] = adapter->stats.bptc;
  532. regs_buff[110] = adapter->stats.tsctc;
  533. regs_buff[111] = adapter->stats.iac;
  534. regs_buff[112] = adapter->stats.rpthc;
  535. regs_buff[113] = adapter->stats.hgptc;
  536. regs_buff[114] = adapter->stats.hgorc;
  537. regs_buff[116] = adapter->stats.hgotc;
  538. regs_buff[118] = adapter->stats.lenerrs;
  539. regs_buff[119] = adapter->stats.scvpc;
  540. regs_buff[120] = adapter->stats.hrmpc;
  541. for (i = 0; i < 4; i++)
  542. regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
  543. for (i = 0; i < 4; i++)
  544. regs_buff[125 + i] = rd32(E1000_PSRTYPE(i));
  545. for (i = 0; i < 4; i++)
  546. regs_buff[129 + i] = rd32(E1000_RDBAL(i));
  547. for (i = 0; i < 4; i++)
  548. regs_buff[133 + i] = rd32(E1000_RDBAH(i));
  549. for (i = 0; i < 4; i++)
  550. regs_buff[137 + i] = rd32(E1000_RDLEN(i));
  551. for (i = 0; i < 4; i++)
  552. regs_buff[141 + i] = rd32(E1000_RDH(i));
  553. for (i = 0; i < 4; i++)
  554. regs_buff[145 + i] = rd32(E1000_RDT(i));
  555. for (i = 0; i < 4; i++)
  556. regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
  557. for (i = 0; i < 10; i++)
  558. regs_buff[153 + i] = rd32(E1000_EITR(i));
  559. for (i = 0; i < 8; i++)
  560. regs_buff[163 + i] = rd32(E1000_IMIR(i));
  561. for (i = 0; i < 8; i++)
  562. regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
  563. for (i = 0; i < 16; i++)
  564. regs_buff[179 + i] = rd32(E1000_RAL(i));
  565. for (i = 0; i < 16; i++)
  566. regs_buff[195 + i] = rd32(E1000_RAH(i));
  567. for (i = 0; i < 4; i++)
  568. regs_buff[211 + i] = rd32(E1000_TDBAL(i));
  569. for (i = 0; i < 4; i++)
  570. regs_buff[215 + i] = rd32(E1000_TDBAH(i));
  571. for (i = 0; i < 4; i++)
  572. regs_buff[219 + i] = rd32(E1000_TDLEN(i));
  573. for (i = 0; i < 4; i++)
  574. regs_buff[223 + i] = rd32(E1000_TDH(i));
  575. for (i = 0; i < 4; i++)
  576. regs_buff[227 + i] = rd32(E1000_TDT(i));
  577. for (i = 0; i < 4; i++)
  578. regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
  579. for (i = 0; i < 4; i++)
  580. regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
  581. for (i = 0; i < 4; i++)
  582. regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
  583. for (i = 0; i < 4; i++)
  584. regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
  585. for (i = 0; i < 4; i++)
  586. regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
  587. for (i = 0; i < 4; i++)
  588. regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
  589. for (i = 0; i < 32; i++)
  590. regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
  591. for (i = 0; i < 128; i++)
  592. regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
  593. for (i = 0; i < 128; i++)
  594. regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
  595. for (i = 0; i < 4; i++)
  596. regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
  597. regs_buff[547] = rd32(E1000_TDFH);
  598. regs_buff[548] = rd32(E1000_TDFT);
  599. regs_buff[549] = rd32(E1000_TDFHS);
  600. regs_buff[550] = rd32(E1000_TDFPC);
  601. if (hw->mac.type > e1000_82580) {
  602. regs_buff[551] = adapter->stats.o2bgptc;
  603. regs_buff[552] = adapter->stats.b2ospc;
  604. regs_buff[553] = adapter->stats.o2bspc;
  605. regs_buff[554] = adapter->stats.b2ogprc;
  606. }
  607. if (hw->mac.type != e1000_82576)
  608. return;
  609. for (i = 0; i < 12; i++)
  610. regs_buff[555 + i] = rd32(E1000_SRRCTL(i + 4));
  611. for (i = 0; i < 4; i++)
  612. regs_buff[567 + i] = rd32(E1000_PSRTYPE(i + 4));
  613. for (i = 0; i < 12; i++)
  614. regs_buff[571 + i] = rd32(E1000_RDBAL(i + 4));
  615. for (i = 0; i < 12; i++)
  616. regs_buff[583 + i] = rd32(E1000_RDBAH(i + 4));
  617. for (i = 0; i < 12; i++)
  618. regs_buff[595 + i] = rd32(E1000_RDLEN(i + 4));
  619. for (i = 0; i < 12; i++)
  620. regs_buff[607 + i] = rd32(E1000_RDH(i + 4));
  621. for (i = 0; i < 12; i++)
  622. regs_buff[619 + i] = rd32(E1000_RDT(i + 4));
  623. for (i = 0; i < 12; i++)
  624. regs_buff[631 + i] = rd32(E1000_RXDCTL(i + 4));
  625. for (i = 0; i < 12; i++)
  626. regs_buff[643 + i] = rd32(E1000_TDBAL(i + 4));
  627. for (i = 0; i < 12; i++)
  628. regs_buff[655 + i] = rd32(E1000_TDBAH(i + 4));
  629. for (i = 0; i < 12; i++)
  630. regs_buff[667 + i] = rd32(E1000_TDLEN(i + 4));
  631. for (i = 0; i < 12; i++)
  632. regs_buff[679 + i] = rd32(E1000_TDH(i + 4));
  633. for (i = 0; i < 12; i++)
  634. regs_buff[691 + i] = rd32(E1000_TDT(i + 4));
  635. for (i = 0; i < 12; i++)
  636. regs_buff[703 + i] = rd32(E1000_TXDCTL(i + 4));
  637. for (i = 0; i < 12; i++)
  638. regs_buff[715 + i] = rd32(E1000_TDWBAL(i + 4));
  639. for (i = 0; i < 12; i++)
  640. regs_buff[727 + i] = rd32(E1000_TDWBAH(i + 4));
  641. }
  642. static int igb_get_eeprom_len(struct net_device *netdev)
  643. {
  644. struct igb_adapter *adapter = netdev_priv(netdev);
  645. return adapter->hw.nvm.word_size * 2;
  646. }
  647. static int igb_get_eeprom(struct net_device *netdev,
  648. struct ethtool_eeprom *eeprom, u8 *bytes)
  649. {
  650. struct igb_adapter *adapter = netdev_priv(netdev);
  651. struct e1000_hw *hw = &adapter->hw;
  652. u16 *eeprom_buff;
  653. int first_word, last_word;
  654. int ret_val = 0;
  655. u16 i;
  656. if (eeprom->len == 0)
  657. return -EINVAL;
  658. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  659. first_word = eeprom->offset >> 1;
  660. last_word = (eeprom->offset + eeprom->len - 1) >> 1;
  661. eeprom_buff = kmalloc(sizeof(u16) *
  662. (last_word - first_word + 1), GFP_KERNEL);
  663. if (!eeprom_buff)
  664. return -ENOMEM;
  665. if (hw->nvm.type == e1000_nvm_eeprom_spi)
  666. ret_val = hw->nvm.ops.read(hw, first_word,
  667. last_word - first_word + 1,
  668. eeprom_buff);
  669. else {
  670. for (i = 0; i < last_word - first_word + 1; i++) {
  671. ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
  672. &eeprom_buff[i]);
  673. if (ret_val)
  674. break;
  675. }
  676. }
  677. /* Device's eeprom is always little-endian, word addressable */
  678. for (i = 0; i < last_word - first_word + 1; i++)
  679. le16_to_cpus(&eeprom_buff[i]);
  680. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
  681. eeprom->len);
  682. kfree(eeprom_buff);
  683. return ret_val;
  684. }
  685. static int igb_set_eeprom(struct net_device *netdev,
  686. struct ethtool_eeprom *eeprom, u8 *bytes)
  687. {
  688. struct igb_adapter *adapter = netdev_priv(netdev);
  689. struct e1000_hw *hw = &adapter->hw;
  690. u16 *eeprom_buff;
  691. void *ptr;
  692. int max_len, first_word, last_word, ret_val = 0;
  693. u16 i;
  694. if (eeprom->len == 0)
  695. return -EOPNOTSUPP;
  696. if ((hw->mac.type >= e1000_i210) &&
  697. !igb_get_flash_presence_i210(hw)) {
  698. return -EOPNOTSUPP;
  699. }
  700. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  701. return -EFAULT;
  702. max_len = hw->nvm.word_size * 2;
  703. first_word = eeprom->offset >> 1;
  704. last_word = (eeprom->offset + eeprom->len - 1) >> 1;
  705. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  706. if (!eeprom_buff)
  707. return -ENOMEM;
  708. ptr = (void *)eeprom_buff;
  709. if (eeprom->offset & 1) {
  710. /* need read/modify/write of first changed EEPROM word
  711. * only the second byte of the word is being modified
  712. */
  713. ret_val = hw->nvm.ops.read(hw, first_word, 1,
  714. &eeprom_buff[0]);
  715. ptr++;
  716. }
  717. if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
  718. /* need read/modify/write of last changed EEPROM word
  719. * only the first byte of the word is being modified
  720. */
  721. ret_val = hw->nvm.ops.read(hw, last_word, 1,
  722. &eeprom_buff[last_word - first_word]);
  723. }
  724. /* Device's eeprom is always little-endian, word addressable */
  725. for (i = 0; i < last_word - first_word + 1; i++)
  726. le16_to_cpus(&eeprom_buff[i]);
  727. memcpy(ptr, bytes, eeprom->len);
  728. for (i = 0; i < last_word - first_word + 1; i++)
  729. eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
  730. ret_val = hw->nvm.ops.write(hw, first_word,
  731. last_word - first_word + 1, eeprom_buff);
  732. /* Update the checksum if nvm write succeeded */
  733. if (ret_val == 0)
  734. hw->nvm.ops.update(hw);
  735. igb_set_fw_version(adapter);
  736. kfree(eeprom_buff);
  737. return ret_val;
  738. }
  739. static void igb_get_drvinfo(struct net_device *netdev,
  740. struct ethtool_drvinfo *drvinfo)
  741. {
  742. struct igb_adapter *adapter = netdev_priv(netdev);
  743. strlcpy(drvinfo->driver, igb_driver_name, sizeof(drvinfo->driver));
  744. strlcpy(drvinfo->version, igb_driver_version, sizeof(drvinfo->version));
  745. /* EEPROM image version # is reported as firmware version # for
  746. * 82575 controllers
  747. */
  748. strlcpy(drvinfo->fw_version, adapter->fw_version,
  749. sizeof(drvinfo->fw_version));
  750. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  751. sizeof(drvinfo->bus_info));
  752. drvinfo->n_stats = IGB_STATS_LEN;
  753. drvinfo->testinfo_len = IGB_TEST_LEN;
  754. drvinfo->regdump_len = igb_get_regs_len(netdev);
  755. drvinfo->eedump_len = igb_get_eeprom_len(netdev);
  756. }
  757. static void igb_get_ringparam(struct net_device *netdev,
  758. struct ethtool_ringparam *ring)
  759. {
  760. struct igb_adapter *adapter = netdev_priv(netdev);
  761. ring->rx_max_pending = IGB_MAX_RXD;
  762. ring->tx_max_pending = IGB_MAX_TXD;
  763. ring->rx_pending = adapter->rx_ring_count;
  764. ring->tx_pending = adapter->tx_ring_count;
  765. }
  766. static int igb_set_ringparam(struct net_device *netdev,
  767. struct ethtool_ringparam *ring)
  768. {
  769. struct igb_adapter *adapter = netdev_priv(netdev);
  770. struct igb_ring *temp_ring;
  771. int i, err = 0;
  772. u16 new_rx_count, new_tx_count;
  773. if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
  774. return -EINVAL;
  775. new_rx_count = min_t(u32, ring->rx_pending, IGB_MAX_RXD);
  776. new_rx_count = max_t(u16, new_rx_count, IGB_MIN_RXD);
  777. new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
  778. new_tx_count = min_t(u32, ring->tx_pending, IGB_MAX_TXD);
  779. new_tx_count = max_t(u16, new_tx_count, IGB_MIN_TXD);
  780. new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
  781. if ((new_tx_count == adapter->tx_ring_count) &&
  782. (new_rx_count == adapter->rx_ring_count)) {
  783. /* nothing to do */
  784. return 0;
  785. }
  786. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  787. usleep_range(1000, 2000);
  788. if (!netif_running(adapter->netdev)) {
  789. for (i = 0; i < adapter->num_tx_queues; i++)
  790. adapter->tx_ring[i]->count = new_tx_count;
  791. for (i = 0; i < adapter->num_rx_queues; i++)
  792. adapter->rx_ring[i]->count = new_rx_count;
  793. adapter->tx_ring_count = new_tx_count;
  794. adapter->rx_ring_count = new_rx_count;
  795. goto clear_reset;
  796. }
  797. if (adapter->num_tx_queues > adapter->num_rx_queues)
  798. temp_ring = vmalloc(adapter->num_tx_queues *
  799. sizeof(struct igb_ring));
  800. else
  801. temp_ring = vmalloc(adapter->num_rx_queues *
  802. sizeof(struct igb_ring));
  803. if (!temp_ring) {
  804. err = -ENOMEM;
  805. goto clear_reset;
  806. }
  807. igb_down(adapter);
  808. /* We can't just free everything and then setup again,
  809. * because the ISRs in MSI-X mode get passed pointers
  810. * to the Tx and Rx ring structs.
  811. */
  812. if (new_tx_count != adapter->tx_ring_count) {
  813. for (i = 0; i < adapter->num_tx_queues; i++) {
  814. memcpy(&temp_ring[i], adapter->tx_ring[i],
  815. sizeof(struct igb_ring));
  816. temp_ring[i].count = new_tx_count;
  817. err = igb_setup_tx_resources(&temp_ring[i]);
  818. if (err) {
  819. while (i) {
  820. i--;
  821. igb_free_tx_resources(&temp_ring[i]);
  822. }
  823. goto err_setup;
  824. }
  825. }
  826. for (i = 0; i < adapter->num_tx_queues; i++) {
  827. igb_free_tx_resources(adapter->tx_ring[i]);
  828. memcpy(adapter->tx_ring[i], &temp_ring[i],
  829. sizeof(struct igb_ring));
  830. }
  831. adapter->tx_ring_count = new_tx_count;
  832. }
  833. if (new_rx_count != adapter->rx_ring_count) {
  834. for (i = 0; i < adapter->num_rx_queues; i++) {
  835. memcpy(&temp_ring[i], adapter->rx_ring[i],
  836. sizeof(struct igb_ring));
  837. temp_ring[i].count = new_rx_count;
  838. err = igb_setup_rx_resources(&temp_ring[i]);
  839. if (err) {
  840. while (i) {
  841. i--;
  842. igb_free_rx_resources(&temp_ring[i]);
  843. }
  844. goto err_setup;
  845. }
  846. }
  847. for (i = 0; i < adapter->num_rx_queues; i++) {
  848. igb_free_rx_resources(adapter->rx_ring[i]);
  849. memcpy(adapter->rx_ring[i], &temp_ring[i],
  850. sizeof(struct igb_ring));
  851. }
  852. adapter->rx_ring_count = new_rx_count;
  853. }
  854. err_setup:
  855. igb_up(adapter);
  856. vfree(temp_ring);
  857. clear_reset:
  858. clear_bit(__IGB_RESETTING, &adapter->state);
  859. return err;
  860. }
  861. /* ethtool register test data */
  862. struct igb_reg_test {
  863. u16 reg;
  864. u16 reg_offset;
  865. u16 array_len;
  866. u16 test_type;
  867. u32 mask;
  868. u32 write;
  869. };
  870. /* In the hardware, registers are laid out either singly, in arrays
  871. * spaced 0x100 bytes apart, or in contiguous tables. We assume
  872. * most tests take place on arrays or single registers (handled
  873. * as a single-element array) and special-case the tables.
  874. * Table tests are always pattern tests.
  875. *
  876. * We also make provision for some required setup steps by specifying
  877. * registers to be written without any read-back testing.
  878. */
  879. #define PATTERN_TEST 1
  880. #define SET_READ_TEST 2
  881. #define WRITE_NO_TEST 3
  882. #define TABLE32_TEST 4
  883. #define TABLE64_TEST_LO 5
  884. #define TABLE64_TEST_HI 6
  885. /* i210 reg test */
  886. static struct igb_reg_test reg_test_i210[] = {
  887. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  888. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  889. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  890. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  891. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  892. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  893. /* RDH is read-only for i210, only test RDT. */
  894. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  895. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  896. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  897. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  898. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  899. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  900. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  901. { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  902. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  903. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  904. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  905. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  906. { E1000_RA, 0, 16, TABLE64_TEST_LO,
  907. 0xFFFFFFFF, 0xFFFFFFFF },
  908. { E1000_RA, 0, 16, TABLE64_TEST_HI,
  909. 0x900FFFFF, 0xFFFFFFFF },
  910. { E1000_MTA, 0, 128, TABLE32_TEST,
  911. 0xFFFFFFFF, 0xFFFFFFFF },
  912. { 0, 0, 0, 0, 0 }
  913. };
  914. /* i350 reg test */
  915. static struct igb_reg_test reg_test_i350[] = {
  916. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  917. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  918. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  919. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFF0000, 0xFFFF0000 },
  920. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  921. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  922. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  923. { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  924. { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  925. { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  926. /* RDH is read-only for i350, only test RDT. */
  927. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  928. { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  929. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  930. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  931. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  932. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  933. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  934. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  935. { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  936. { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  937. { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  938. { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  939. { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  940. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  941. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  942. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  943. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  944. { E1000_RA, 0, 16, TABLE64_TEST_LO,
  945. 0xFFFFFFFF, 0xFFFFFFFF },
  946. { E1000_RA, 0, 16, TABLE64_TEST_HI,
  947. 0xC3FFFFFF, 0xFFFFFFFF },
  948. { E1000_RA2, 0, 16, TABLE64_TEST_LO,
  949. 0xFFFFFFFF, 0xFFFFFFFF },
  950. { E1000_RA2, 0, 16, TABLE64_TEST_HI,
  951. 0xC3FFFFFF, 0xFFFFFFFF },
  952. { E1000_MTA, 0, 128, TABLE32_TEST,
  953. 0xFFFFFFFF, 0xFFFFFFFF },
  954. { 0, 0, 0, 0 }
  955. };
  956. /* 82580 reg test */
  957. static struct igb_reg_test reg_test_82580[] = {
  958. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  959. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  960. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  961. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  962. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  963. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  964. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  965. { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  966. { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  967. { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  968. /* RDH is read-only for 82580, only test RDT. */
  969. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  970. { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  971. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  972. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  973. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  974. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  975. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  976. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  977. { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  978. { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  979. { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  980. { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  981. { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  982. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  983. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  984. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  985. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  986. { E1000_RA, 0, 16, TABLE64_TEST_LO,
  987. 0xFFFFFFFF, 0xFFFFFFFF },
  988. { E1000_RA, 0, 16, TABLE64_TEST_HI,
  989. 0x83FFFFFF, 0xFFFFFFFF },
  990. { E1000_RA2, 0, 8, TABLE64_TEST_LO,
  991. 0xFFFFFFFF, 0xFFFFFFFF },
  992. { E1000_RA2, 0, 8, TABLE64_TEST_HI,
  993. 0x83FFFFFF, 0xFFFFFFFF },
  994. { E1000_MTA, 0, 128, TABLE32_TEST,
  995. 0xFFFFFFFF, 0xFFFFFFFF },
  996. { 0, 0, 0, 0 }
  997. };
  998. /* 82576 reg test */
  999. static struct igb_reg_test reg_test_82576[] = {
  1000. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1001. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1002. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1003. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1004. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1005. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1006. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1007. { E1000_RDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1008. { E1000_RDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1009. { E1000_RDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1010. /* Enable all RX queues before testing. */
  1011. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
  1012. E1000_RXDCTL_QUEUE_ENABLE },
  1013. { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0,
  1014. E1000_RXDCTL_QUEUE_ENABLE },
  1015. /* RDH is read-only for 82576, only test RDT. */
  1016. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1017. { E1000_RDT(4), 0x40, 12, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1018. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
  1019. { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, 0 },
  1020. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  1021. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1022. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  1023. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1024. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1025. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1026. { E1000_TDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1027. { E1000_TDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1028. { E1000_TDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1029. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1030. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  1031. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  1032. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1033. { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1034. { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
  1035. { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1036. { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
  1037. { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1038. { 0, 0, 0, 0 }
  1039. };
  1040. /* 82575 register test */
  1041. static struct igb_reg_test reg_test_82575[] = {
  1042. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1043. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1044. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1045. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1046. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1047. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1048. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  1049. /* Enable all four RX queues before testing. */
  1050. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
  1051. E1000_RXDCTL_QUEUE_ENABLE },
  1052. /* RDH is read-only for 82575, only test RDT. */
  1053. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1054. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
  1055. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  1056. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1057. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  1058. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1059. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1060. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  1061. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1062. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
  1063. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
  1064. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1065. { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
  1066. { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1067. { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
  1068. { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1069. { 0, 0, 0, 0 }
  1070. };
  1071. static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
  1072. int reg, u32 mask, u32 write)
  1073. {
  1074. struct e1000_hw *hw = &adapter->hw;
  1075. u32 pat, val;
  1076. static const u32 _test[] = {
  1077. 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
  1078. for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
  1079. wr32(reg, (_test[pat] & write));
  1080. val = rd32(reg) & mask;
  1081. if (val != (_test[pat] & write & mask)) {
  1082. dev_err(&adapter->pdev->dev,
  1083. "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
  1084. reg, val, (_test[pat] & write & mask));
  1085. *data = reg;
  1086. return true;
  1087. }
  1088. }
  1089. return false;
  1090. }
  1091. static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
  1092. int reg, u32 mask, u32 write)
  1093. {
  1094. struct e1000_hw *hw = &adapter->hw;
  1095. u32 val;
  1096. wr32(reg, write & mask);
  1097. val = rd32(reg);
  1098. if ((write & mask) != (val & mask)) {
  1099. dev_err(&adapter->pdev->dev,
  1100. "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
  1101. reg, (val & mask), (write & mask));
  1102. *data = reg;
  1103. return true;
  1104. }
  1105. return false;
  1106. }
  1107. #define REG_PATTERN_TEST(reg, mask, write) \
  1108. do { \
  1109. if (reg_pattern_test(adapter, data, reg, mask, write)) \
  1110. return 1; \
  1111. } while (0)
  1112. #define REG_SET_AND_CHECK(reg, mask, write) \
  1113. do { \
  1114. if (reg_set_and_check(adapter, data, reg, mask, write)) \
  1115. return 1; \
  1116. } while (0)
  1117. static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
  1118. {
  1119. struct e1000_hw *hw = &adapter->hw;
  1120. struct igb_reg_test *test;
  1121. u32 value, before, after;
  1122. u32 i, toggle;
  1123. switch (adapter->hw.mac.type) {
  1124. case e1000_i350:
  1125. case e1000_i354:
  1126. test = reg_test_i350;
  1127. toggle = 0x7FEFF3FF;
  1128. break;
  1129. case e1000_i210:
  1130. case e1000_i211:
  1131. test = reg_test_i210;
  1132. toggle = 0x7FEFF3FF;
  1133. break;
  1134. case e1000_82580:
  1135. test = reg_test_82580;
  1136. toggle = 0x7FEFF3FF;
  1137. break;
  1138. case e1000_82576:
  1139. test = reg_test_82576;
  1140. toggle = 0x7FFFF3FF;
  1141. break;
  1142. default:
  1143. test = reg_test_82575;
  1144. toggle = 0x7FFFF3FF;
  1145. break;
  1146. }
  1147. /* Because the status register is such a special case,
  1148. * we handle it separately from the rest of the register
  1149. * tests. Some bits are read-only, some toggle, and some
  1150. * are writable on newer MACs.
  1151. */
  1152. before = rd32(E1000_STATUS);
  1153. value = (rd32(E1000_STATUS) & toggle);
  1154. wr32(E1000_STATUS, toggle);
  1155. after = rd32(E1000_STATUS) & toggle;
  1156. if (value != after) {
  1157. dev_err(&adapter->pdev->dev,
  1158. "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
  1159. after, value);
  1160. *data = 1;
  1161. return 1;
  1162. }
  1163. /* restore previous status */
  1164. wr32(E1000_STATUS, before);
  1165. /* Perform the remainder of the register test, looping through
  1166. * the test table until we either fail or reach the null entry.
  1167. */
  1168. while (test->reg) {
  1169. for (i = 0; i < test->array_len; i++) {
  1170. switch (test->test_type) {
  1171. case PATTERN_TEST:
  1172. REG_PATTERN_TEST(test->reg +
  1173. (i * test->reg_offset),
  1174. test->mask,
  1175. test->write);
  1176. break;
  1177. case SET_READ_TEST:
  1178. REG_SET_AND_CHECK(test->reg +
  1179. (i * test->reg_offset),
  1180. test->mask,
  1181. test->write);
  1182. break;
  1183. case WRITE_NO_TEST:
  1184. writel(test->write,
  1185. (adapter->hw.hw_addr + test->reg)
  1186. + (i * test->reg_offset));
  1187. break;
  1188. case TABLE32_TEST:
  1189. REG_PATTERN_TEST(test->reg + (i * 4),
  1190. test->mask,
  1191. test->write);
  1192. break;
  1193. case TABLE64_TEST_LO:
  1194. REG_PATTERN_TEST(test->reg + (i * 8),
  1195. test->mask,
  1196. test->write);
  1197. break;
  1198. case TABLE64_TEST_HI:
  1199. REG_PATTERN_TEST((test->reg + 4) + (i * 8),
  1200. test->mask,
  1201. test->write);
  1202. break;
  1203. }
  1204. }
  1205. test++;
  1206. }
  1207. *data = 0;
  1208. return 0;
  1209. }
  1210. static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
  1211. {
  1212. struct e1000_hw *hw = &adapter->hw;
  1213. *data = 0;
  1214. /* Validate eeprom on all parts but flashless */
  1215. switch (hw->mac.type) {
  1216. case e1000_i210:
  1217. case e1000_i211:
  1218. if (igb_get_flash_presence_i210(hw)) {
  1219. if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
  1220. *data = 2;
  1221. }
  1222. break;
  1223. default:
  1224. if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
  1225. *data = 2;
  1226. break;
  1227. }
  1228. return *data;
  1229. }
  1230. static irqreturn_t igb_test_intr(int irq, void *data)
  1231. {
  1232. struct igb_adapter *adapter = (struct igb_adapter *) data;
  1233. struct e1000_hw *hw = &adapter->hw;
  1234. adapter->test_icr |= rd32(E1000_ICR);
  1235. return IRQ_HANDLED;
  1236. }
  1237. static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
  1238. {
  1239. struct e1000_hw *hw = &adapter->hw;
  1240. struct net_device *netdev = adapter->netdev;
  1241. u32 mask, ics_mask, i = 0, shared_int = true;
  1242. u32 irq = adapter->pdev->irq;
  1243. *data = 0;
  1244. /* Hook up test interrupt handler just for this test */
  1245. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1246. if (request_irq(adapter->msix_entries[0].vector,
  1247. igb_test_intr, 0, netdev->name, adapter)) {
  1248. *data = 1;
  1249. return -1;
  1250. }
  1251. } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
  1252. shared_int = false;
  1253. if (request_irq(irq,
  1254. igb_test_intr, 0, netdev->name, adapter)) {
  1255. *data = 1;
  1256. return -1;
  1257. }
  1258. } else if (!request_irq(irq, igb_test_intr, IRQF_PROBE_SHARED,
  1259. netdev->name, adapter)) {
  1260. shared_int = false;
  1261. } else if (request_irq(irq, igb_test_intr, IRQF_SHARED,
  1262. netdev->name, adapter)) {
  1263. *data = 1;
  1264. return -1;
  1265. }
  1266. dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
  1267. (shared_int ? "shared" : "unshared"));
  1268. /* Disable all the interrupts */
  1269. wr32(E1000_IMC, ~0);
  1270. wrfl();
  1271. usleep_range(10000, 11000);
  1272. /* Define all writable bits for ICS */
  1273. switch (hw->mac.type) {
  1274. case e1000_82575:
  1275. ics_mask = 0x37F47EDD;
  1276. break;
  1277. case e1000_82576:
  1278. ics_mask = 0x77D4FBFD;
  1279. break;
  1280. case e1000_82580:
  1281. ics_mask = 0x77DCFED5;
  1282. break;
  1283. case e1000_i350:
  1284. case e1000_i354:
  1285. case e1000_i210:
  1286. case e1000_i211:
  1287. ics_mask = 0x77DCFED5;
  1288. break;
  1289. default:
  1290. ics_mask = 0x7FFFFFFF;
  1291. break;
  1292. }
  1293. /* Test each interrupt */
  1294. for (; i < 31; i++) {
  1295. /* Interrupt to test */
  1296. mask = 1 << i;
  1297. if (!(mask & ics_mask))
  1298. continue;
  1299. if (!shared_int) {
  1300. /* Disable the interrupt to be reported in
  1301. * the cause register and then force the same
  1302. * interrupt and see if one gets posted. If
  1303. * an interrupt was posted to the bus, the
  1304. * test failed.
  1305. */
  1306. adapter->test_icr = 0;
  1307. /* Flush any pending interrupts */
  1308. wr32(E1000_ICR, ~0);
  1309. wr32(E1000_IMC, mask);
  1310. wr32(E1000_ICS, mask);
  1311. wrfl();
  1312. usleep_range(10000, 11000);
  1313. if (adapter->test_icr & mask) {
  1314. *data = 3;
  1315. break;
  1316. }
  1317. }
  1318. /* Enable the interrupt to be reported in
  1319. * the cause register and then force the same
  1320. * interrupt and see if one gets posted. If
  1321. * an interrupt was not posted to the bus, the
  1322. * test failed.
  1323. */
  1324. adapter->test_icr = 0;
  1325. /* Flush any pending interrupts */
  1326. wr32(E1000_ICR, ~0);
  1327. wr32(E1000_IMS, mask);
  1328. wr32(E1000_ICS, mask);
  1329. wrfl();
  1330. usleep_range(10000, 11000);
  1331. if (!(adapter->test_icr & mask)) {
  1332. *data = 4;
  1333. break;
  1334. }
  1335. if (!shared_int) {
  1336. /* Disable the other interrupts to be reported in
  1337. * the cause register and then force the other
  1338. * interrupts and see if any get posted. If
  1339. * an interrupt was posted to the bus, the
  1340. * test failed.
  1341. */
  1342. adapter->test_icr = 0;
  1343. /* Flush any pending interrupts */
  1344. wr32(E1000_ICR, ~0);
  1345. wr32(E1000_IMC, ~mask);
  1346. wr32(E1000_ICS, ~mask);
  1347. wrfl();
  1348. usleep_range(10000, 11000);
  1349. if (adapter->test_icr & mask) {
  1350. *data = 5;
  1351. break;
  1352. }
  1353. }
  1354. }
  1355. /* Disable all the interrupts */
  1356. wr32(E1000_IMC, ~0);
  1357. wrfl();
  1358. usleep_range(10000, 11000);
  1359. /* Unhook test interrupt handler */
  1360. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  1361. free_irq(adapter->msix_entries[0].vector, adapter);
  1362. else
  1363. free_irq(irq, adapter);
  1364. return *data;
  1365. }
  1366. static void igb_free_desc_rings(struct igb_adapter *adapter)
  1367. {
  1368. igb_free_tx_resources(&adapter->test_tx_ring);
  1369. igb_free_rx_resources(&adapter->test_rx_ring);
  1370. }
  1371. static int igb_setup_desc_rings(struct igb_adapter *adapter)
  1372. {
  1373. struct igb_ring *tx_ring = &adapter->test_tx_ring;
  1374. struct igb_ring *rx_ring = &adapter->test_rx_ring;
  1375. struct e1000_hw *hw = &adapter->hw;
  1376. int ret_val;
  1377. /* Setup Tx descriptor ring and Tx buffers */
  1378. tx_ring->count = IGB_DEFAULT_TXD;
  1379. tx_ring->dev = &adapter->pdev->dev;
  1380. tx_ring->netdev = adapter->netdev;
  1381. tx_ring->reg_idx = adapter->vfs_allocated_count;
  1382. if (igb_setup_tx_resources(tx_ring)) {
  1383. ret_val = 1;
  1384. goto err_nomem;
  1385. }
  1386. igb_setup_tctl(adapter);
  1387. igb_configure_tx_ring(adapter, tx_ring);
  1388. /* Setup Rx descriptor ring and Rx buffers */
  1389. rx_ring->count = IGB_DEFAULT_RXD;
  1390. rx_ring->dev = &adapter->pdev->dev;
  1391. rx_ring->netdev = adapter->netdev;
  1392. rx_ring->reg_idx = adapter->vfs_allocated_count;
  1393. if (igb_setup_rx_resources(rx_ring)) {
  1394. ret_val = 3;
  1395. goto err_nomem;
  1396. }
  1397. /* set the default queue to queue 0 of PF */
  1398. wr32(E1000_MRQC, adapter->vfs_allocated_count << 3);
  1399. /* enable receive ring */
  1400. igb_setup_rctl(adapter);
  1401. igb_configure_rx_ring(adapter, rx_ring);
  1402. igb_alloc_rx_buffers(rx_ring, igb_desc_unused(rx_ring));
  1403. return 0;
  1404. err_nomem:
  1405. igb_free_desc_rings(adapter);
  1406. return ret_val;
  1407. }
  1408. static void igb_phy_disable_receiver(struct igb_adapter *adapter)
  1409. {
  1410. struct e1000_hw *hw = &adapter->hw;
  1411. /* Write out to PHY registers 29 and 30 to disable the Receiver. */
  1412. igb_write_phy_reg(hw, 29, 0x001F);
  1413. igb_write_phy_reg(hw, 30, 0x8FFC);
  1414. igb_write_phy_reg(hw, 29, 0x001A);
  1415. igb_write_phy_reg(hw, 30, 0x8FF0);
  1416. }
  1417. static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
  1418. {
  1419. struct e1000_hw *hw = &adapter->hw;
  1420. u32 ctrl_reg = 0;
  1421. hw->mac.autoneg = false;
  1422. if (hw->phy.type == e1000_phy_m88) {
  1423. if (hw->phy.id != I210_I_PHY_ID) {
  1424. /* Auto-MDI/MDIX Off */
  1425. igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
  1426. /* reset to update Auto-MDI/MDIX */
  1427. igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
  1428. /* autoneg off */
  1429. igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
  1430. } else {
  1431. /* force 1000, set loopback */
  1432. igb_write_phy_reg(hw, I347AT4_PAGE_SELECT, 0);
  1433. igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
  1434. }
  1435. } else if (hw->phy.type == e1000_phy_82580) {
  1436. /* enable MII loopback */
  1437. igb_write_phy_reg(hw, I82580_PHY_LBK_CTRL, 0x8041);
  1438. }
  1439. /* add small delay to avoid loopback test failure */
  1440. msleep(50);
  1441. /* force 1000, set loopback */
  1442. igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
  1443. /* Now set up the MAC to the same speed/duplex as the PHY. */
  1444. ctrl_reg = rd32(E1000_CTRL);
  1445. ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
  1446. ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
  1447. E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
  1448. E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
  1449. E1000_CTRL_FD | /* Force Duplex to FULL */
  1450. E1000_CTRL_SLU); /* Set link up enable bit */
  1451. if (hw->phy.type == e1000_phy_m88)
  1452. ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
  1453. wr32(E1000_CTRL, ctrl_reg);
  1454. /* Disable the receiver on the PHY so when a cable is plugged in, the
  1455. * PHY does not begin to autoneg when a cable is reconnected to the NIC.
  1456. */
  1457. if (hw->phy.type == e1000_phy_m88)
  1458. igb_phy_disable_receiver(adapter);
  1459. mdelay(500);
  1460. return 0;
  1461. }
  1462. static int igb_set_phy_loopback(struct igb_adapter *adapter)
  1463. {
  1464. return igb_integrated_phy_loopback(adapter);
  1465. }
  1466. static int igb_setup_loopback_test(struct igb_adapter *adapter)
  1467. {
  1468. struct e1000_hw *hw = &adapter->hw;
  1469. u32 reg;
  1470. reg = rd32(E1000_CTRL_EXT);
  1471. /* use CTRL_EXT to identify link type as SGMII can appear as copper */
  1472. if (reg & E1000_CTRL_EXT_LINK_MODE_MASK) {
  1473. if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
  1474. (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
  1475. (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
  1476. (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
  1477. (hw->device_id == E1000_DEV_ID_I354_SGMII) ||
  1478. (hw->device_id == E1000_DEV_ID_I354_BACKPLANE_2_5GBPS)) {
  1479. /* Enable DH89xxCC MPHY for near end loopback */
  1480. reg = rd32(E1000_MPHY_ADDR_CTL);
  1481. reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
  1482. E1000_MPHY_PCS_CLK_REG_OFFSET;
  1483. wr32(E1000_MPHY_ADDR_CTL, reg);
  1484. reg = rd32(E1000_MPHY_DATA);
  1485. reg |= E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
  1486. wr32(E1000_MPHY_DATA, reg);
  1487. }
  1488. reg = rd32(E1000_RCTL);
  1489. reg |= E1000_RCTL_LBM_TCVR;
  1490. wr32(E1000_RCTL, reg);
  1491. wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
  1492. reg = rd32(E1000_CTRL);
  1493. reg &= ~(E1000_CTRL_RFCE |
  1494. E1000_CTRL_TFCE |
  1495. E1000_CTRL_LRST);
  1496. reg |= E1000_CTRL_SLU |
  1497. E1000_CTRL_FD;
  1498. wr32(E1000_CTRL, reg);
  1499. /* Unset switch control to serdes energy detect */
  1500. reg = rd32(E1000_CONNSW);
  1501. reg &= ~E1000_CONNSW_ENRGSRC;
  1502. wr32(E1000_CONNSW, reg);
  1503. /* Unset sigdetect for SERDES loopback on
  1504. * 82580 and newer devices.
  1505. */
  1506. if (hw->mac.type >= e1000_82580) {
  1507. reg = rd32(E1000_PCS_CFG0);
  1508. reg |= E1000_PCS_CFG_IGN_SD;
  1509. wr32(E1000_PCS_CFG0, reg);
  1510. }
  1511. /* Set PCS register for forced speed */
  1512. reg = rd32(E1000_PCS_LCTL);
  1513. reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
  1514. reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
  1515. E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
  1516. E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
  1517. E1000_PCS_LCTL_FSD | /* Force Speed */
  1518. E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
  1519. wr32(E1000_PCS_LCTL, reg);
  1520. return 0;
  1521. }
  1522. return igb_set_phy_loopback(adapter);
  1523. }
  1524. static void igb_loopback_cleanup(struct igb_adapter *adapter)
  1525. {
  1526. struct e1000_hw *hw = &adapter->hw;
  1527. u32 rctl;
  1528. u16 phy_reg;
  1529. if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
  1530. (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
  1531. (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
  1532. (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
  1533. (hw->device_id == E1000_DEV_ID_I354_SGMII)) {
  1534. u32 reg;
  1535. /* Disable near end loopback on DH89xxCC */
  1536. reg = rd32(E1000_MPHY_ADDR_CTL);
  1537. reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
  1538. E1000_MPHY_PCS_CLK_REG_OFFSET;
  1539. wr32(E1000_MPHY_ADDR_CTL, reg);
  1540. reg = rd32(E1000_MPHY_DATA);
  1541. reg &= ~E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
  1542. wr32(E1000_MPHY_DATA, reg);
  1543. }
  1544. rctl = rd32(E1000_RCTL);
  1545. rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
  1546. wr32(E1000_RCTL, rctl);
  1547. hw->mac.autoneg = true;
  1548. igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
  1549. if (phy_reg & MII_CR_LOOPBACK) {
  1550. phy_reg &= ~MII_CR_LOOPBACK;
  1551. igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
  1552. igb_phy_sw_reset(hw);
  1553. }
  1554. }
  1555. static void igb_create_lbtest_frame(struct sk_buff *skb,
  1556. unsigned int frame_size)
  1557. {
  1558. memset(skb->data, 0xFF, frame_size);
  1559. frame_size /= 2;
  1560. memset(&skb->data[frame_size], 0xAA, frame_size - 1);
  1561. memset(&skb->data[frame_size + 10], 0xBE, 1);
  1562. memset(&skb->data[frame_size + 12], 0xAF, 1);
  1563. }
  1564. static int igb_check_lbtest_frame(struct igb_rx_buffer *rx_buffer,
  1565. unsigned int frame_size)
  1566. {
  1567. unsigned char *data;
  1568. bool match = true;
  1569. frame_size >>= 1;
  1570. data = kmap(rx_buffer->page);
  1571. if (data[3] != 0xFF ||
  1572. data[frame_size + 10] != 0xBE ||
  1573. data[frame_size + 12] != 0xAF)
  1574. match = false;
  1575. kunmap(rx_buffer->page);
  1576. return match;
  1577. }
  1578. static int igb_clean_test_rings(struct igb_ring *rx_ring,
  1579. struct igb_ring *tx_ring,
  1580. unsigned int size)
  1581. {
  1582. union e1000_adv_rx_desc *rx_desc;
  1583. struct igb_rx_buffer *rx_buffer_info;
  1584. struct igb_tx_buffer *tx_buffer_info;
  1585. u16 rx_ntc, tx_ntc, count = 0;
  1586. /* initialize next to clean and descriptor values */
  1587. rx_ntc = rx_ring->next_to_clean;
  1588. tx_ntc = tx_ring->next_to_clean;
  1589. rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
  1590. while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
  1591. /* check Rx buffer */
  1592. rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
  1593. /* sync Rx buffer for CPU read */
  1594. dma_sync_single_for_cpu(rx_ring->dev,
  1595. rx_buffer_info->dma,
  1596. IGB_RX_BUFSZ,
  1597. DMA_FROM_DEVICE);
  1598. /* verify contents of skb */
  1599. if (igb_check_lbtest_frame(rx_buffer_info, size))
  1600. count++;
  1601. /* sync Rx buffer for device write */
  1602. dma_sync_single_for_device(rx_ring->dev,
  1603. rx_buffer_info->dma,
  1604. IGB_RX_BUFSZ,
  1605. DMA_FROM_DEVICE);
  1606. /* unmap buffer on Tx side */
  1607. tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
  1608. igb_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
  1609. /* increment Rx/Tx next to clean counters */
  1610. rx_ntc++;
  1611. if (rx_ntc == rx_ring->count)
  1612. rx_ntc = 0;
  1613. tx_ntc++;
  1614. if (tx_ntc == tx_ring->count)
  1615. tx_ntc = 0;
  1616. /* fetch next descriptor */
  1617. rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
  1618. }
  1619. netdev_tx_reset_queue(txring_txq(tx_ring));
  1620. /* re-map buffers to ring, store next to clean values */
  1621. igb_alloc_rx_buffers(rx_ring, count);
  1622. rx_ring->next_to_clean = rx_ntc;
  1623. tx_ring->next_to_clean = tx_ntc;
  1624. return count;
  1625. }
  1626. static int igb_run_loopback_test(struct igb_adapter *adapter)
  1627. {
  1628. struct igb_ring *tx_ring = &adapter->test_tx_ring;
  1629. struct igb_ring *rx_ring = &adapter->test_rx_ring;
  1630. u16 i, j, lc, good_cnt;
  1631. int ret_val = 0;
  1632. unsigned int size = IGB_RX_HDR_LEN;
  1633. netdev_tx_t tx_ret_val;
  1634. struct sk_buff *skb;
  1635. /* allocate test skb */
  1636. skb = alloc_skb(size, GFP_KERNEL);
  1637. if (!skb)
  1638. return 11;
  1639. /* place data into test skb */
  1640. igb_create_lbtest_frame(skb, size);
  1641. skb_put(skb, size);
  1642. /* Calculate the loop count based on the largest descriptor ring
  1643. * The idea is to wrap the largest ring a number of times using 64
  1644. * send/receive pairs during each loop
  1645. */
  1646. if (rx_ring->count <= tx_ring->count)
  1647. lc = ((tx_ring->count / 64) * 2) + 1;
  1648. else
  1649. lc = ((rx_ring->count / 64) * 2) + 1;
  1650. for (j = 0; j <= lc; j++) { /* loop count loop */
  1651. /* reset count of good packets */
  1652. good_cnt = 0;
  1653. /* place 64 packets on the transmit queue*/
  1654. for (i = 0; i < 64; i++) {
  1655. skb_get(skb);
  1656. tx_ret_val = igb_xmit_frame_ring(skb, tx_ring);
  1657. if (tx_ret_val == NETDEV_TX_OK)
  1658. good_cnt++;
  1659. }
  1660. if (good_cnt != 64) {
  1661. ret_val = 12;
  1662. break;
  1663. }
  1664. /* allow 200 milliseconds for packets to go from Tx to Rx */
  1665. msleep(200);
  1666. good_cnt = igb_clean_test_rings(rx_ring, tx_ring, size);
  1667. if (good_cnt != 64) {
  1668. ret_val = 13;
  1669. break;
  1670. }
  1671. } /* end loop count loop */
  1672. /* free the original skb */
  1673. kfree_skb(skb);
  1674. return ret_val;
  1675. }
  1676. static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
  1677. {
  1678. /* PHY loopback cannot be performed if SoL/IDER
  1679. * sessions are active
  1680. */
  1681. if (igb_check_reset_block(&adapter->hw)) {
  1682. dev_err(&adapter->pdev->dev,
  1683. "Cannot do PHY loopback test when SoL/IDER is active.\n");
  1684. *data = 0;
  1685. goto out;
  1686. }
  1687. if (adapter->hw.mac.type == e1000_i354) {
  1688. dev_info(&adapter->pdev->dev,
  1689. "Loopback test not supported on i354.\n");
  1690. *data = 0;
  1691. goto out;
  1692. }
  1693. *data = igb_setup_desc_rings(adapter);
  1694. if (*data)
  1695. goto out;
  1696. *data = igb_setup_loopback_test(adapter);
  1697. if (*data)
  1698. goto err_loopback;
  1699. *data = igb_run_loopback_test(adapter);
  1700. igb_loopback_cleanup(adapter);
  1701. err_loopback:
  1702. igb_free_desc_rings(adapter);
  1703. out:
  1704. return *data;
  1705. }
  1706. static int igb_link_test(struct igb_adapter *adapter, u64 *data)
  1707. {
  1708. struct e1000_hw *hw = &adapter->hw;
  1709. *data = 0;
  1710. if (hw->phy.media_type == e1000_media_type_internal_serdes) {
  1711. int i = 0;
  1712. hw->mac.serdes_has_link = false;
  1713. /* On some blade server designs, link establishment
  1714. * could take as long as 2-3 minutes
  1715. */
  1716. do {
  1717. hw->mac.ops.check_for_link(&adapter->hw);
  1718. if (hw->mac.serdes_has_link)
  1719. return *data;
  1720. msleep(20);
  1721. } while (i++ < 3750);
  1722. *data = 1;
  1723. } else {
  1724. hw->mac.ops.check_for_link(&adapter->hw);
  1725. if (hw->mac.autoneg)
  1726. msleep(5000);
  1727. if (!(rd32(E1000_STATUS) & E1000_STATUS_LU))
  1728. *data = 1;
  1729. }
  1730. return *data;
  1731. }
  1732. static void igb_diag_test(struct net_device *netdev,
  1733. struct ethtool_test *eth_test, u64 *data)
  1734. {
  1735. struct igb_adapter *adapter = netdev_priv(netdev);
  1736. u16 autoneg_advertised;
  1737. u8 forced_speed_duplex, autoneg;
  1738. bool if_running = netif_running(netdev);
  1739. set_bit(__IGB_TESTING, &adapter->state);
  1740. /* can't do offline tests on media switching devices */
  1741. if (adapter->hw.dev_spec._82575.mas_capable)
  1742. eth_test->flags &= ~ETH_TEST_FL_OFFLINE;
  1743. if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
  1744. /* Offline tests */
  1745. /* save speed, duplex, autoneg settings */
  1746. autoneg_advertised = adapter->hw.phy.autoneg_advertised;
  1747. forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
  1748. autoneg = adapter->hw.mac.autoneg;
  1749. dev_info(&adapter->pdev->dev, "offline testing starting\n");
  1750. /* power up link for link test */
  1751. igb_power_up_link(adapter);
  1752. /* Link test performed before hardware reset so autoneg doesn't
  1753. * interfere with test result
  1754. */
  1755. if (igb_link_test(adapter, &data[4]))
  1756. eth_test->flags |= ETH_TEST_FL_FAILED;
  1757. if (if_running)
  1758. /* indicate we're in test mode */
  1759. dev_close(netdev);
  1760. else
  1761. igb_reset(adapter);
  1762. if (igb_reg_test(adapter, &data[0]))
  1763. eth_test->flags |= ETH_TEST_FL_FAILED;
  1764. igb_reset(adapter);
  1765. if (igb_eeprom_test(adapter, &data[1]))
  1766. eth_test->flags |= ETH_TEST_FL_FAILED;
  1767. igb_reset(adapter);
  1768. if (igb_intr_test(adapter, &data[2]))
  1769. eth_test->flags |= ETH_TEST_FL_FAILED;
  1770. igb_reset(adapter);
  1771. /* power up link for loopback test */
  1772. igb_power_up_link(adapter);
  1773. if (igb_loopback_test(adapter, &data[3]))
  1774. eth_test->flags |= ETH_TEST_FL_FAILED;
  1775. /* restore speed, duplex, autoneg settings */
  1776. adapter->hw.phy.autoneg_advertised = autoneg_advertised;
  1777. adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
  1778. adapter->hw.mac.autoneg = autoneg;
  1779. /* force this routine to wait until autoneg complete/timeout */
  1780. adapter->hw.phy.autoneg_wait_to_complete = true;
  1781. igb_reset(adapter);
  1782. adapter->hw.phy.autoneg_wait_to_complete = false;
  1783. clear_bit(__IGB_TESTING, &adapter->state);
  1784. if (if_running)
  1785. dev_open(netdev);
  1786. } else {
  1787. dev_info(&adapter->pdev->dev, "online testing starting\n");
  1788. /* PHY is powered down when interface is down */
  1789. if (if_running && igb_link_test(adapter, &data[4]))
  1790. eth_test->flags |= ETH_TEST_FL_FAILED;
  1791. else
  1792. data[4] = 0;
  1793. /* Online tests aren't run; pass by default */
  1794. data[0] = 0;
  1795. data[1] = 0;
  1796. data[2] = 0;
  1797. data[3] = 0;
  1798. clear_bit(__IGB_TESTING, &adapter->state);
  1799. }
  1800. msleep_interruptible(4 * 1000);
  1801. }
  1802. static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1803. {
  1804. struct igb_adapter *adapter = netdev_priv(netdev);
  1805. wol->wolopts = 0;
  1806. if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
  1807. return;
  1808. wol->supported = WAKE_UCAST | WAKE_MCAST |
  1809. WAKE_BCAST | WAKE_MAGIC |
  1810. WAKE_PHY;
  1811. /* apply any specific unsupported masks here */
  1812. switch (adapter->hw.device_id) {
  1813. default:
  1814. break;
  1815. }
  1816. if (adapter->wol & E1000_WUFC_EX)
  1817. wol->wolopts |= WAKE_UCAST;
  1818. if (adapter->wol & E1000_WUFC_MC)
  1819. wol->wolopts |= WAKE_MCAST;
  1820. if (adapter->wol & E1000_WUFC_BC)
  1821. wol->wolopts |= WAKE_BCAST;
  1822. if (adapter->wol & E1000_WUFC_MAG)
  1823. wol->wolopts |= WAKE_MAGIC;
  1824. if (adapter->wol & E1000_WUFC_LNKC)
  1825. wol->wolopts |= WAKE_PHY;
  1826. }
  1827. static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1828. {
  1829. struct igb_adapter *adapter = netdev_priv(netdev);
  1830. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1831. return -EOPNOTSUPP;
  1832. if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
  1833. return wol->wolopts ? -EOPNOTSUPP : 0;
  1834. /* these settings will always override what we currently have */
  1835. adapter->wol = 0;
  1836. if (wol->wolopts & WAKE_UCAST)
  1837. adapter->wol |= E1000_WUFC_EX;
  1838. if (wol->wolopts & WAKE_MCAST)
  1839. adapter->wol |= E1000_WUFC_MC;
  1840. if (wol->wolopts & WAKE_BCAST)
  1841. adapter->wol |= E1000_WUFC_BC;
  1842. if (wol->wolopts & WAKE_MAGIC)
  1843. adapter->wol |= E1000_WUFC_MAG;
  1844. if (wol->wolopts & WAKE_PHY)
  1845. adapter->wol |= E1000_WUFC_LNKC;
  1846. device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
  1847. return 0;
  1848. }
  1849. /* bit defines for adapter->led_status */
  1850. #define IGB_LED_ON 0
  1851. static int igb_set_phys_id(struct net_device *netdev,
  1852. enum ethtool_phys_id_state state)
  1853. {
  1854. struct igb_adapter *adapter = netdev_priv(netdev);
  1855. struct e1000_hw *hw = &adapter->hw;
  1856. switch (state) {
  1857. case ETHTOOL_ID_ACTIVE:
  1858. igb_blink_led(hw);
  1859. return 2;
  1860. case ETHTOOL_ID_ON:
  1861. igb_blink_led(hw);
  1862. break;
  1863. case ETHTOOL_ID_OFF:
  1864. igb_led_off(hw);
  1865. break;
  1866. case ETHTOOL_ID_INACTIVE:
  1867. igb_led_off(hw);
  1868. clear_bit(IGB_LED_ON, &adapter->led_status);
  1869. igb_cleanup_led(hw);
  1870. break;
  1871. }
  1872. return 0;
  1873. }
  1874. static int igb_set_coalesce(struct net_device *netdev,
  1875. struct ethtool_coalesce *ec)
  1876. {
  1877. struct igb_adapter *adapter = netdev_priv(netdev);
  1878. int i;
  1879. if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
  1880. ((ec->rx_coalesce_usecs > 3) &&
  1881. (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
  1882. (ec->rx_coalesce_usecs == 2))
  1883. return -EINVAL;
  1884. if ((ec->tx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
  1885. ((ec->tx_coalesce_usecs > 3) &&
  1886. (ec->tx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
  1887. (ec->tx_coalesce_usecs == 2))
  1888. return -EINVAL;
  1889. if ((adapter->flags & IGB_FLAG_QUEUE_PAIRS) && ec->tx_coalesce_usecs)
  1890. return -EINVAL;
  1891. /* If ITR is disabled, disable DMAC */
  1892. if (ec->rx_coalesce_usecs == 0) {
  1893. if (adapter->flags & IGB_FLAG_DMAC)
  1894. adapter->flags &= ~IGB_FLAG_DMAC;
  1895. }
  1896. /* convert to rate of irq's per second */
  1897. if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3)
  1898. adapter->rx_itr_setting = ec->rx_coalesce_usecs;
  1899. else
  1900. adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
  1901. /* convert to rate of irq's per second */
  1902. if (adapter->flags & IGB_FLAG_QUEUE_PAIRS)
  1903. adapter->tx_itr_setting = adapter->rx_itr_setting;
  1904. else if (ec->tx_coalesce_usecs && ec->tx_coalesce_usecs <= 3)
  1905. adapter->tx_itr_setting = ec->tx_coalesce_usecs;
  1906. else
  1907. adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
  1908. for (i = 0; i < adapter->num_q_vectors; i++) {
  1909. struct igb_q_vector *q_vector = adapter->q_vector[i];
  1910. q_vector->tx.work_limit = adapter->tx_work_limit;
  1911. if (q_vector->rx.ring)
  1912. q_vector->itr_val = adapter->rx_itr_setting;
  1913. else
  1914. q_vector->itr_val = adapter->tx_itr_setting;
  1915. if (q_vector->itr_val && q_vector->itr_val <= 3)
  1916. q_vector->itr_val = IGB_START_ITR;
  1917. q_vector->set_itr = 1;
  1918. }
  1919. return 0;
  1920. }
  1921. static int igb_get_coalesce(struct net_device *netdev,
  1922. struct ethtool_coalesce *ec)
  1923. {
  1924. struct igb_adapter *adapter = netdev_priv(netdev);
  1925. if (adapter->rx_itr_setting <= 3)
  1926. ec->rx_coalesce_usecs = adapter->rx_itr_setting;
  1927. else
  1928. ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
  1929. if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS)) {
  1930. if (adapter->tx_itr_setting <= 3)
  1931. ec->tx_coalesce_usecs = adapter->tx_itr_setting;
  1932. else
  1933. ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
  1934. }
  1935. return 0;
  1936. }
  1937. static int igb_nway_reset(struct net_device *netdev)
  1938. {
  1939. struct igb_adapter *adapter = netdev_priv(netdev);
  1940. if (netif_running(netdev))
  1941. igb_reinit_locked(adapter);
  1942. return 0;
  1943. }
  1944. static int igb_get_sset_count(struct net_device *netdev, int sset)
  1945. {
  1946. switch (sset) {
  1947. case ETH_SS_STATS:
  1948. return IGB_STATS_LEN;
  1949. case ETH_SS_TEST:
  1950. return IGB_TEST_LEN;
  1951. default:
  1952. return -ENOTSUPP;
  1953. }
  1954. }
  1955. static void igb_get_ethtool_stats(struct net_device *netdev,
  1956. struct ethtool_stats *stats, u64 *data)
  1957. {
  1958. struct igb_adapter *adapter = netdev_priv(netdev);
  1959. struct rtnl_link_stats64 *net_stats = &adapter->stats64;
  1960. unsigned int start;
  1961. struct igb_ring *ring;
  1962. int i, j;
  1963. char *p;
  1964. spin_lock(&adapter->stats64_lock);
  1965. igb_update_stats(adapter, net_stats);
  1966. for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
  1967. p = (char *)adapter + igb_gstrings_stats[i].stat_offset;
  1968. data[i] = (igb_gstrings_stats[i].sizeof_stat ==
  1969. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  1970. }
  1971. for (j = 0; j < IGB_NETDEV_STATS_LEN; j++, i++) {
  1972. p = (char *)net_stats + igb_gstrings_net_stats[j].stat_offset;
  1973. data[i] = (igb_gstrings_net_stats[j].sizeof_stat ==
  1974. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  1975. }
  1976. for (j = 0; j < adapter->num_tx_queues; j++) {
  1977. u64 restart2;
  1978. ring = adapter->tx_ring[j];
  1979. do {
  1980. start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
  1981. data[i] = ring->tx_stats.packets;
  1982. data[i+1] = ring->tx_stats.bytes;
  1983. data[i+2] = ring->tx_stats.restart_queue;
  1984. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
  1985. do {
  1986. start = u64_stats_fetch_begin_irq(&ring->tx_syncp2);
  1987. restart2 = ring->tx_stats.restart_queue2;
  1988. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp2, start));
  1989. data[i+2] += restart2;
  1990. i += IGB_TX_QUEUE_STATS_LEN;
  1991. }
  1992. for (j = 0; j < adapter->num_rx_queues; j++) {
  1993. ring = adapter->rx_ring[j];
  1994. do {
  1995. start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
  1996. data[i] = ring->rx_stats.packets;
  1997. data[i+1] = ring->rx_stats.bytes;
  1998. data[i+2] = ring->rx_stats.drops;
  1999. data[i+3] = ring->rx_stats.csum_err;
  2000. data[i+4] = ring->rx_stats.alloc_failed;
  2001. } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
  2002. i += IGB_RX_QUEUE_STATS_LEN;
  2003. }
  2004. spin_unlock(&adapter->stats64_lock);
  2005. }
  2006. static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
  2007. {
  2008. struct igb_adapter *adapter = netdev_priv(netdev);
  2009. u8 *p = data;
  2010. int i;
  2011. switch (stringset) {
  2012. case ETH_SS_TEST:
  2013. memcpy(data, *igb_gstrings_test,
  2014. IGB_TEST_LEN*ETH_GSTRING_LEN);
  2015. break;
  2016. case ETH_SS_STATS:
  2017. for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
  2018. memcpy(p, igb_gstrings_stats[i].stat_string,
  2019. ETH_GSTRING_LEN);
  2020. p += ETH_GSTRING_LEN;
  2021. }
  2022. for (i = 0; i < IGB_NETDEV_STATS_LEN; i++) {
  2023. memcpy(p, igb_gstrings_net_stats[i].stat_string,
  2024. ETH_GSTRING_LEN);
  2025. p += ETH_GSTRING_LEN;
  2026. }
  2027. for (i = 0; i < adapter->num_tx_queues; i++) {
  2028. sprintf(p, "tx_queue_%u_packets", i);
  2029. p += ETH_GSTRING_LEN;
  2030. sprintf(p, "tx_queue_%u_bytes", i);
  2031. p += ETH_GSTRING_LEN;
  2032. sprintf(p, "tx_queue_%u_restart", i);
  2033. p += ETH_GSTRING_LEN;
  2034. }
  2035. for (i = 0; i < adapter->num_rx_queues; i++) {
  2036. sprintf(p, "rx_queue_%u_packets", i);
  2037. p += ETH_GSTRING_LEN;
  2038. sprintf(p, "rx_queue_%u_bytes", i);
  2039. p += ETH_GSTRING_LEN;
  2040. sprintf(p, "rx_queue_%u_drops", i);
  2041. p += ETH_GSTRING_LEN;
  2042. sprintf(p, "rx_queue_%u_csum_err", i);
  2043. p += ETH_GSTRING_LEN;
  2044. sprintf(p, "rx_queue_%u_alloc_failed", i);
  2045. p += ETH_GSTRING_LEN;
  2046. }
  2047. /* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
  2048. break;
  2049. }
  2050. }
  2051. static int igb_get_ts_info(struct net_device *dev,
  2052. struct ethtool_ts_info *info)
  2053. {
  2054. struct igb_adapter *adapter = netdev_priv(dev);
  2055. if (adapter->ptp_clock)
  2056. info->phc_index = ptp_clock_index(adapter->ptp_clock);
  2057. else
  2058. info->phc_index = -1;
  2059. switch (adapter->hw.mac.type) {
  2060. case e1000_82575:
  2061. info->so_timestamping =
  2062. SOF_TIMESTAMPING_TX_SOFTWARE |
  2063. SOF_TIMESTAMPING_RX_SOFTWARE |
  2064. SOF_TIMESTAMPING_SOFTWARE;
  2065. return 0;
  2066. case e1000_82576:
  2067. case e1000_82580:
  2068. case e1000_i350:
  2069. case e1000_i354:
  2070. case e1000_i210:
  2071. case e1000_i211:
  2072. info->so_timestamping =
  2073. SOF_TIMESTAMPING_TX_SOFTWARE |
  2074. SOF_TIMESTAMPING_RX_SOFTWARE |
  2075. SOF_TIMESTAMPING_SOFTWARE |
  2076. SOF_TIMESTAMPING_TX_HARDWARE |
  2077. SOF_TIMESTAMPING_RX_HARDWARE |
  2078. SOF_TIMESTAMPING_RAW_HARDWARE;
  2079. info->tx_types =
  2080. (1 << HWTSTAMP_TX_OFF) |
  2081. (1 << HWTSTAMP_TX_ON);
  2082. info->rx_filters = 1 << HWTSTAMP_FILTER_NONE;
  2083. /* 82576 does not support timestamping all packets. */
  2084. if (adapter->hw.mac.type >= e1000_82580)
  2085. info->rx_filters |= 1 << HWTSTAMP_FILTER_ALL;
  2086. else
  2087. info->rx_filters |=
  2088. (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
  2089. (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
  2090. (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
  2091. (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
  2092. (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
  2093. (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
  2094. (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
  2095. return 0;
  2096. default:
  2097. return -EOPNOTSUPP;
  2098. }
  2099. }
  2100. static int igb_get_rss_hash_opts(struct igb_adapter *adapter,
  2101. struct ethtool_rxnfc *cmd)
  2102. {
  2103. cmd->data = 0;
  2104. /* Report default options for RSS on igb */
  2105. switch (cmd->flow_type) {
  2106. case TCP_V4_FLOW:
  2107. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2108. /* Fall through */
  2109. case UDP_V4_FLOW:
  2110. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  2111. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2112. /* Fall through */
  2113. case SCTP_V4_FLOW:
  2114. case AH_ESP_V4_FLOW:
  2115. case AH_V4_FLOW:
  2116. case ESP_V4_FLOW:
  2117. case IPV4_FLOW:
  2118. cmd->data |= RXH_IP_SRC | RXH_IP_DST;
  2119. break;
  2120. case TCP_V6_FLOW:
  2121. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2122. /* Fall through */
  2123. case UDP_V6_FLOW:
  2124. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2125. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2126. /* Fall through */
  2127. case SCTP_V6_FLOW:
  2128. case AH_ESP_V6_FLOW:
  2129. case AH_V6_FLOW:
  2130. case ESP_V6_FLOW:
  2131. case IPV6_FLOW:
  2132. cmd->data |= RXH_IP_SRC | RXH_IP_DST;
  2133. break;
  2134. default:
  2135. return -EINVAL;
  2136. }
  2137. return 0;
  2138. }
  2139. static int igb_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  2140. u32 *rule_locs)
  2141. {
  2142. struct igb_adapter *adapter = netdev_priv(dev);
  2143. int ret = -EOPNOTSUPP;
  2144. switch (cmd->cmd) {
  2145. case ETHTOOL_GRXRINGS:
  2146. cmd->data = adapter->num_rx_queues;
  2147. ret = 0;
  2148. break;
  2149. case ETHTOOL_GRXFH:
  2150. ret = igb_get_rss_hash_opts(adapter, cmd);
  2151. break;
  2152. default:
  2153. break;
  2154. }
  2155. return ret;
  2156. }
  2157. #define UDP_RSS_FLAGS (IGB_FLAG_RSS_FIELD_IPV4_UDP | \
  2158. IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2159. static int igb_set_rss_hash_opt(struct igb_adapter *adapter,
  2160. struct ethtool_rxnfc *nfc)
  2161. {
  2162. u32 flags = adapter->flags;
  2163. /* RSS does not support anything other than hashing
  2164. * to queues on src and dst IPs and ports
  2165. */
  2166. if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
  2167. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2168. return -EINVAL;
  2169. switch (nfc->flow_type) {
  2170. case TCP_V4_FLOW:
  2171. case TCP_V6_FLOW:
  2172. if (!(nfc->data & RXH_IP_SRC) ||
  2173. !(nfc->data & RXH_IP_DST) ||
  2174. !(nfc->data & RXH_L4_B_0_1) ||
  2175. !(nfc->data & RXH_L4_B_2_3))
  2176. return -EINVAL;
  2177. break;
  2178. case UDP_V4_FLOW:
  2179. if (!(nfc->data & RXH_IP_SRC) ||
  2180. !(nfc->data & RXH_IP_DST))
  2181. return -EINVAL;
  2182. switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2183. case 0:
  2184. flags &= ~IGB_FLAG_RSS_FIELD_IPV4_UDP;
  2185. break;
  2186. case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
  2187. flags |= IGB_FLAG_RSS_FIELD_IPV4_UDP;
  2188. break;
  2189. default:
  2190. return -EINVAL;
  2191. }
  2192. break;
  2193. case UDP_V6_FLOW:
  2194. if (!(nfc->data & RXH_IP_SRC) ||
  2195. !(nfc->data & RXH_IP_DST))
  2196. return -EINVAL;
  2197. switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2198. case 0:
  2199. flags &= ~IGB_FLAG_RSS_FIELD_IPV6_UDP;
  2200. break;
  2201. case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
  2202. flags |= IGB_FLAG_RSS_FIELD_IPV6_UDP;
  2203. break;
  2204. default:
  2205. return -EINVAL;
  2206. }
  2207. break;
  2208. case AH_ESP_V4_FLOW:
  2209. case AH_V4_FLOW:
  2210. case ESP_V4_FLOW:
  2211. case SCTP_V4_FLOW:
  2212. case AH_ESP_V6_FLOW:
  2213. case AH_V6_FLOW:
  2214. case ESP_V6_FLOW:
  2215. case SCTP_V6_FLOW:
  2216. if (!(nfc->data & RXH_IP_SRC) ||
  2217. !(nfc->data & RXH_IP_DST) ||
  2218. (nfc->data & RXH_L4_B_0_1) ||
  2219. (nfc->data & RXH_L4_B_2_3))
  2220. return -EINVAL;
  2221. break;
  2222. default:
  2223. return -EINVAL;
  2224. }
  2225. /* if we changed something we need to update flags */
  2226. if (flags != adapter->flags) {
  2227. struct e1000_hw *hw = &adapter->hw;
  2228. u32 mrqc = rd32(E1000_MRQC);
  2229. if ((flags & UDP_RSS_FLAGS) &&
  2230. !(adapter->flags & UDP_RSS_FLAGS))
  2231. dev_err(&adapter->pdev->dev,
  2232. "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
  2233. adapter->flags = flags;
  2234. /* Perform hash on these packet types */
  2235. mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
  2236. E1000_MRQC_RSS_FIELD_IPV4_TCP |
  2237. E1000_MRQC_RSS_FIELD_IPV6 |
  2238. E1000_MRQC_RSS_FIELD_IPV6_TCP;
  2239. mrqc &= ~(E1000_MRQC_RSS_FIELD_IPV4_UDP |
  2240. E1000_MRQC_RSS_FIELD_IPV6_UDP);
  2241. if (flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  2242. mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
  2243. if (flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2244. mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
  2245. wr32(E1000_MRQC, mrqc);
  2246. }
  2247. return 0;
  2248. }
  2249. static int igb_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  2250. {
  2251. struct igb_adapter *adapter = netdev_priv(dev);
  2252. int ret = -EOPNOTSUPP;
  2253. switch (cmd->cmd) {
  2254. case ETHTOOL_SRXFH:
  2255. ret = igb_set_rss_hash_opt(adapter, cmd);
  2256. break;
  2257. default:
  2258. break;
  2259. }
  2260. return ret;
  2261. }
  2262. static int igb_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
  2263. {
  2264. struct igb_adapter *adapter = netdev_priv(netdev);
  2265. struct e1000_hw *hw = &adapter->hw;
  2266. u32 ret_val;
  2267. u16 phy_data;
  2268. if ((hw->mac.type < e1000_i350) ||
  2269. (hw->phy.media_type != e1000_media_type_copper))
  2270. return -EOPNOTSUPP;
  2271. edata->supported = (SUPPORTED_1000baseT_Full |
  2272. SUPPORTED_100baseT_Full);
  2273. if (!hw->dev_spec._82575.eee_disable)
  2274. edata->advertised =
  2275. mmd_eee_adv_to_ethtool_adv_t(adapter->eee_advert);
  2276. /* The IPCNFG and EEER registers are not supported on I354. */
  2277. if (hw->mac.type == e1000_i354) {
  2278. igb_get_eee_status_i354(hw, (bool *)&edata->eee_active);
  2279. } else {
  2280. u32 eeer;
  2281. eeer = rd32(E1000_EEER);
  2282. /* EEE status on negotiated link */
  2283. if (eeer & E1000_EEER_EEE_NEG)
  2284. edata->eee_active = true;
  2285. if (eeer & E1000_EEER_TX_LPI_EN)
  2286. edata->tx_lpi_enabled = true;
  2287. }
  2288. /* EEE Link Partner Advertised */
  2289. switch (hw->mac.type) {
  2290. case e1000_i350:
  2291. ret_val = igb_read_emi_reg(hw, E1000_EEE_LP_ADV_ADDR_I350,
  2292. &phy_data);
  2293. if (ret_val)
  2294. return -ENODATA;
  2295. edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
  2296. break;
  2297. case e1000_i354:
  2298. case e1000_i210:
  2299. case e1000_i211:
  2300. ret_val = igb_read_xmdio_reg(hw, E1000_EEE_LP_ADV_ADDR_I210,
  2301. E1000_EEE_LP_ADV_DEV_I210,
  2302. &phy_data);
  2303. if (ret_val)
  2304. return -ENODATA;
  2305. edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
  2306. break;
  2307. default:
  2308. break;
  2309. }
  2310. edata->eee_enabled = !hw->dev_spec._82575.eee_disable;
  2311. if ((hw->mac.type == e1000_i354) &&
  2312. (edata->eee_enabled))
  2313. edata->tx_lpi_enabled = true;
  2314. /* Report correct negotiated EEE status for devices that
  2315. * wrongly report EEE at half-duplex
  2316. */
  2317. if (adapter->link_duplex == HALF_DUPLEX) {
  2318. edata->eee_enabled = false;
  2319. edata->eee_active = false;
  2320. edata->tx_lpi_enabled = false;
  2321. edata->advertised &= ~edata->advertised;
  2322. }
  2323. return 0;
  2324. }
  2325. static int igb_set_eee(struct net_device *netdev,
  2326. struct ethtool_eee *edata)
  2327. {
  2328. struct igb_adapter *adapter = netdev_priv(netdev);
  2329. struct e1000_hw *hw = &adapter->hw;
  2330. struct ethtool_eee eee_curr;
  2331. bool adv1g_eee = true, adv100m_eee = true;
  2332. s32 ret_val;
  2333. if ((hw->mac.type < e1000_i350) ||
  2334. (hw->phy.media_type != e1000_media_type_copper))
  2335. return -EOPNOTSUPP;
  2336. memset(&eee_curr, 0, sizeof(struct ethtool_eee));
  2337. ret_val = igb_get_eee(netdev, &eee_curr);
  2338. if (ret_val)
  2339. return ret_val;
  2340. if (eee_curr.eee_enabled) {
  2341. if (eee_curr.tx_lpi_enabled != edata->tx_lpi_enabled) {
  2342. dev_err(&adapter->pdev->dev,
  2343. "Setting EEE tx-lpi is not supported\n");
  2344. return -EINVAL;
  2345. }
  2346. /* Tx LPI timer is not implemented currently */
  2347. if (edata->tx_lpi_timer) {
  2348. dev_err(&adapter->pdev->dev,
  2349. "Setting EEE Tx LPI timer is not supported\n");
  2350. return -EINVAL;
  2351. }
  2352. if (!edata->advertised || (edata->advertised &
  2353. ~(ADVERTISE_100_FULL | ADVERTISE_1000_FULL))) {
  2354. dev_err(&adapter->pdev->dev,
  2355. "EEE Advertisement supports only 100Tx and/or 100T full duplex\n");
  2356. return -EINVAL;
  2357. }
  2358. adv100m_eee = !!(edata->advertised & ADVERTISE_100_FULL);
  2359. adv1g_eee = !!(edata->advertised & ADVERTISE_1000_FULL);
  2360. } else if (!edata->eee_enabled) {
  2361. dev_err(&adapter->pdev->dev,
  2362. "Setting EEE options are not supported with EEE disabled\n");
  2363. return -EINVAL;
  2364. }
  2365. adapter->eee_advert = ethtool_adv_to_mmd_eee_adv_t(edata->advertised);
  2366. if (hw->dev_spec._82575.eee_disable != !edata->eee_enabled) {
  2367. hw->dev_spec._82575.eee_disable = !edata->eee_enabled;
  2368. adapter->flags |= IGB_FLAG_EEE;
  2369. /* reset link */
  2370. if (netif_running(netdev))
  2371. igb_reinit_locked(adapter);
  2372. else
  2373. igb_reset(adapter);
  2374. }
  2375. if (hw->mac.type == e1000_i354)
  2376. ret_val = igb_set_eee_i354(hw, adv1g_eee, adv100m_eee);
  2377. else
  2378. ret_val = igb_set_eee_i350(hw, adv1g_eee, adv100m_eee);
  2379. if (ret_val) {
  2380. dev_err(&adapter->pdev->dev,
  2381. "Problem setting EEE advertisement options\n");
  2382. return -EINVAL;
  2383. }
  2384. return 0;
  2385. }
  2386. static int igb_get_module_info(struct net_device *netdev,
  2387. struct ethtool_modinfo *modinfo)
  2388. {
  2389. struct igb_adapter *adapter = netdev_priv(netdev);
  2390. struct e1000_hw *hw = &adapter->hw;
  2391. u32 status = 0;
  2392. u16 sff8472_rev, addr_mode;
  2393. bool page_swap = false;
  2394. if ((hw->phy.media_type == e1000_media_type_copper) ||
  2395. (hw->phy.media_type == e1000_media_type_unknown))
  2396. return -EOPNOTSUPP;
  2397. /* Check whether we support SFF-8472 or not */
  2398. status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_COMP, &sff8472_rev);
  2399. if (status)
  2400. return -EIO;
  2401. /* addressing mode is not supported */
  2402. status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_SWAP, &addr_mode);
  2403. if (status)
  2404. return -EIO;
  2405. /* addressing mode is not supported */
  2406. if ((addr_mode & 0xFF) & IGB_SFF_ADDRESSING_MODE) {
  2407. hw_dbg("Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
  2408. page_swap = true;
  2409. }
  2410. if ((sff8472_rev & 0xFF) == IGB_SFF_8472_UNSUP || page_swap) {
  2411. /* We have an SFP, but it does not support SFF-8472 */
  2412. modinfo->type = ETH_MODULE_SFF_8079;
  2413. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  2414. } else {
  2415. /* We have an SFP which supports a revision of SFF-8472 */
  2416. modinfo->type = ETH_MODULE_SFF_8472;
  2417. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  2418. }
  2419. return 0;
  2420. }
  2421. static int igb_get_module_eeprom(struct net_device *netdev,
  2422. struct ethtool_eeprom *ee, u8 *data)
  2423. {
  2424. struct igb_adapter *adapter = netdev_priv(netdev);
  2425. struct e1000_hw *hw = &adapter->hw;
  2426. u32 status = 0;
  2427. u16 *dataword;
  2428. u16 first_word, last_word;
  2429. int i = 0;
  2430. if (ee->len == 0)
  2431. return -EINVAL;
  2432. first_word = ee->offset >> 1;
  2433. last_word = (ee->offset + ee->len - 1) >> 1;
  2434. dataword = kmalloc(sizeof(u16) * (last_word - first_word + 1),
  2435. GFP_KERNEL);
  2436. if (!dataword)
  2437. return -ENOMEM;
  2438. /* Read EEPROM block, SFF-8079/SFF-8472, word at a time */
  2439. for (i = 0; i < last_word - first_word + 1; i++) {
  2440. status = igb_read_phy_reg_i2c(hw, first_word + i, &dataword[i]);
  2441. if (status) {
  2442. /* Error occurred while reading module */
  2443. kfree(dataword);
  2444. return -EIO;
  2445. }
  2446. be16_to_cpus(&dataword[i]);
  2447. }
  2448. memcpy(data, (u8 *)dataword + (ee->offset & 1), ee->len);
  2449. kfree(dataword);
  2450. return 0;
  2451. }
  2452. static int igb_ethtool_begin(struct net_device *netdev)
  2453. {
  2454. struct igb_adapter *adapter = netdev_priv(netdev);
  2455. pm_runtime_get_sync(&adapter->pdev->dev);
  2456. return 0;
  2457. }
  2458. static void igb_ethtool_complete(struct net_device *netdev)
  2459. {
  2460. struct igb_adapter *adapter = netdev_priv(netdev);
  2461. pm_runtime_put(&adapter->pdev->dev);
  2462. }
  2463. static u32 igb_get_rxfh_indir_size(struct net_device *netdev)
  2464. {
  2465. return IGB_RETA_SIZE;
  2466. }
  2467. static int igb_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
  2468. u8 *hfunc)
  2469. {
  2470. struct igb_adapter *adapter = netdev_priv(netdev);
  2471. int i;
  2472. if (hfunc)
  2473. *hfunc = ETH_RSS_HASH_TOP;
  2474. if (!indir)
  2475. return 0;
  2476. for (i = 0; i < IGB_RETA_SIZE; i++)
  2477. indir[i] = adapter->rss_indir_tbl[i];
  2478. return 0;
  2479. }
  2480. void igb_write_rss_indir_tbl(struct igb_adapter *adapter)
  2481. {
  2482. struct e1000_hw *hw = &adapter->hw;
  2483. u32 reg = E1000_RETA(0);
  2484. u32 shift = 0;
  2485. int i = 0;
  2486. switch (hw->mac.type) {
  2487. case e1000_82575:
  2488. shift = 6;
  2489. break;
  2490. case e1000_82576:
  2491. /* 82576 supports 2 RSS queues for SR-IOV */
  2492. if (adapter->vfs_allocated_count)
  2493. shift = 3;
  2494. break;
  2495. default:
  2496. break;
  2497. }
  2498. while (i < IGB_RETA_SIZE) {
  2499. u32 val = 0;
  2500. int j;
  2501. for (j = 3; j >= 0; j--) {
  2502. val <<= 8;
  2503. val |= adapter->rss_indir_tbl[i + j];
  2504. }
  2505. wr32(reg, val << shift);
  2506. reg += 4;
  2507. i += 4;
  2508. }
  2509. }
  2510. static int igb_set_rxfh(struct net_device *netdev, const u32 *indir,
  2511. const u8 *key, const u8 hfunc)
  2512. {
  2513. struct igb_adapter *adapter = netdev_priv(netdev);
  2514. struct e1000_hw *hw = &adapter->hw;
  2515. int i;
  2516. u32 num_queues;
  2517. /* We do not allow change in unsupported parameters */
  2518. if (key ||
  2519. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  2520. return -EOPNOTSUPP;
  2521. if (!indir)
  2522. return 0;
  2523. num_queues = adapter->rss_queues;
  2524. switch (hw->mac.type) {
  2525. case e1000_82576:
  2526. /* 82576 supports 2 RSS queues for SR-IOV */
  2527. if (adapter->vfs_allocated_count)
  2528. num_queues = 2;
  2529. break;
  2530. default:
  2531. break;
  2532. }
  2533. /* Verify user input. */
  2534. for (i = 0; i < IGB_RETA_SIZE; i++)
  2535. if (indir[i] >= num_queues)
  2536. return -EINVAL;
  2537. for (i = 0; i < IGB_RETA_SIZE; i++)
  2538. adapter->rss_indir_tbl[i] = indir[i];
  2539. igb_write_rss_indir_tbl(adapter);
  2540. return 0;
  2541. }
  2542. static unsigned int igb_max_channels(struct igb_adapter *adapter)
  2543. {
  2544. struct e1000_hw *hw = &adapter->hw;
  2545. unsigned int max_combined = 0;
  2546. switch (hw->mac.type) {
  2547. case e1000_i211:
  2548. max_combined = IGB_MAX_RX_QUEUES_I211;
  2549. break;
  2550. case e1000_82575:
  2551. case e1000_i210:
  2552. max_combined = IGB_MAX_RX_QUEUES_82575;
  2553. break;
  2554. case e1000_i350:
  2555. if (!!adapter->vfs_allocated_count) {
  2556. max_combined = 1;
  2557. break;
  2558. }
  2559. /* fall through */
  2560. case e1000_82576:
  2561. if (!!adapter->vfs_allocated_count) {
  2562. max_combined = 2;
  2563. break;
  2564. }
  2565. /* fall through */
  2566. case e1000_82580:
  2567. case e1000_i354:
  2568. default:
  2569. max_combined = IGB_MAX_RX_QUEUES;
  2570. break;
  2571. }
  2572. return max_combined;
  2573. }
  2574. static void igb_get_channels(struct net_device *netdev,
  2575. struct ethtool_channels *ch)
  2576. {
  2577. struct igb_adapter *adapter = netdev_priv(netdev);
  2578. /* Report maximum channels */
  2579. ch->max_combined = igb_max_channels(adapter);
  2580. /* Report info for other vector */
  2581. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  2582. ch->max_other = NON_Q_VECTORS;
  2583. ch->other_count = NON_Q_VECTORS;
  2584. }
  2585. ch->combined_count = adapter->rss_queues;
  2586. }
  2587. static int igb_set_channels(struct net_device *netdev,
  2588. struct ethtool_channels *ch)
  2589. {
  2590. struct igb_adapter *adapter = netdev_priv(netdev);
  2591. unsigned int count = ch->combined_count;
  2592. /* Verify they are not requesting separate vectors */
  2593. if (!count || ch->rx_count || ch->tx_count)
  2594. return -EINVAL;
  2595. /* Verify other_count is valid and has not been changed */
  2596. if (ch->other_count != NON_Q_VECTORS)
  2597. return -EINVAL;
  2598. /* Verify the number of channels doesn't exceed hw limits */
  2599. if (count > igb_max_channels(adapter))
  2600. return -EINVAL;
  2601. if (count != adapter->rss_queues) {
  2602. adapter->rss_queues = count;
  2603. /* Hardware has to reinitialize queues and interrupts to
  2604. * match the new configuration.
  2605. */
  2606. return igb_reinit_queues(adapter);
  2607. }
  2608. return 0;
  2609. }
  2610. static const struct ethtool_ops igb_ethtool_ops = {
  2611. .get_settings = igb_get_settings,
  2612. .set_settings = igb_set_settings,
  2613. .get_drvinfo = igb_get_drvinfo,
  2614. .get_regs_len = igb_get_regs_len,
  2615. .get_regs = igb_get_regs,
  2616. .get_wol = igb_get_wol,
  2617. .set_wol = igb_set_wol,
  2618. .get_msglevel = igb_get_msglevel,
  2619. .set_msglevel = igb_set_msglevel,
  2620. .nway_reset = igb_nway_reset,
  2621. .get_link = igb_get_link,
  2622. .get_eeprom_len = igb_get_eeprom_len,
  2623. .get_eeprom = igb_get_eeprom,
  2624. .set_eeprom = igb_set_eeprom,
  2625. .get_ringparam = igb_get_ringparam,
  2626. .set_ringparam = igb_set_ringparam,
  2627. .get_pauseparam = igb_get_pauseparam,
  2628. .set_pauseparam = igb_set_pauseparam,
  2629. .self_test = igb_diag_test,
  2630. .get_strings = igb_get_strings,
  2631. .set_phys_id = igb_set_phys_id,
  2632. .get_sset_count = igb_get_sset_count,
  2633. .get_ethtool_stats = igb_get_ethtool_stats,
  2634. .get_coalesce = igb_get_coalesce,
  2635. .set_coalesce = igb_set_coalesce,
  2636. .get_ts_info = igb_get_ts_info,
  2637. .get_rxnfc = igb_get_rxnfc,
  2638. .set_rxnfc = igb_set_rxnfc,
  2639. .get_eee = igb_get_eee,
  2640. .set_eee = igb_set_eee,
  2641. .get_module_info = igb_get_module_info,
  2642. .get_module_eeprom = igb_get_module_eeprom,
  2643. .get_rxfh_indir_size = igb_get_rxfh_indir_size,
  2644. .get_rxfh = igb_get_rxfh,
  2645. .set_rxfh = igb_set_rxfh,
  2646. .get_channels = igb_get_channels,
  2647. .set_channels = igb_set_channels,
  2648. .begin = igb_ethtool_begin,
  2649. .complete = igb_ethtool_complete,
  2650. };
  2651. void igb_set_ethtool_ops(struct net_device *netdev)
  2652. {
  2653. netdev->ethtool_ops = &igb_ethtool_ops;
  2654. }