fm10k_pci.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162
  1. /* Intel Ethernet Switch Host Interface Driver
  2. * Copyright(c) 2013 - 2015 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. */
  20. #include <linux/module.h>
  21. #include <linux/aer.h>
  22. #include "fm10k.h"
  23. static const struct fm10k_info *fm10k_info_tbl[] = {
  24. [fm10k_device_pf] = &fm10k_pf_info,
  25. [fm10k_device_vf] = &fm10k_vf_info,
  26. };
  27. /**
  28. * fm10k_pci_tbl - PCI Device ID Table
  29. *
  30. * Wildcard entries (PCI_ANY_ID) should come last
  31. * Last entry must be all 0s
  32. *
  33. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  34. * Class, Class Mask, private data (not used) }
  35. */
  36. static const struct pci_device_id fm10k_pci_tbl[] = {
  37. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_PF), fm10k_device_pf },
  38. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_VF), fm10k_device_vf },
  39. /* required last entry */
  40. { 0, }
  41. };
  42. MODULE_DEVICE_TABLE(pci, fm10k_pci_tbl);
  43. u16 fm10k_read_pci_cfg_word(struct fm10k_hw *hw, u32 reg)
  44. {
  45. struct fm10k_intfc *interface = hw->back;
  46. u16 value = 0;
  47. if (FM10K_REMOVED(hw->hw_addr))
  48. return ~value;
  49. pci_read_config_word(interface->pdev, reg, &value);
  50. if (value == 0xFFFF)
  51. fm10k_write_flush(hw);
  52. return value;
  53. }
  54. u32 fm10k_read_reg(struct fm10k_hw *hw, int reg)
  55. {
  56. u32 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  57. u32 value = 0;
  58. if (FM10K_REMOVED(hw_addr))
  59. return ~value;
  60. value = readl(&hw_addr[reg]);
  61. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  62. struct fm10k_intfc *interface = hw->back;
  63. struct net_device *netdev = interface->netdev;
  64. hw->hw_addr = NULL;
  65. netif_device_detach(netdev);
  66. netdev_err(netdev, "PCIe link lost, device now detached\n");
  67. }
  68. return value;
  69. }
  70. static int fm10k_hw_ready(struct fm10k_intfc *interface)
  71. {
  72. struct fm10k_hw *hw = &interface->hw;
  73. fm10k_write_flush(hw);
  74. return FM10K_REMOVED(hw->hw_addr) ? -ENODEV : 0;
  75. }
  76. void fm10k_service_event_schedule(struct fm10k_intfc *interface)
  77. {
  78. if (!test_bit(__FM10K_SERVICE_DISABLE, &interface->state) &&
  79. !test_and_set_bit(__FM10K_SERVICE_SCHED, &interface->state))
  80. schedule_work(&interface->service_task);
  81. }
  82. static void fm10k_service_event_complete(struct fm10k_intfc *interface)
  83. {
  84. BUG_ON(!test_bit(__FM10K_SERVICE_SCHED, &interface->state));
  85. /* flush memory to make sure state is correct before next watchog */
  86. smp_mb__before_atomic();
  87. clear_bit(__FM10K_SERVICE_SCHED, &interface->state);
  88. }
  89. /**
  90. * fm10k_service_timer - Timer Call-back
  91. * @data: pointer to interface cast into an unsigned long
  92. **/
  93. static void fm10k_service_timer(unsigned long data)
  94. {
  95. struct fm10k_intfc *interface = (struct fm10k_intfc *)data;
  96. /* Reset the timer */
  97. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  98. fm10k_service_event_schedule(interface);
  99. }
  100. static void fm10k_detach_subtask(struct fm10k_intfc *interface)
  101. {
  102. struct net_device *netdev = interface->netdev;
  103. /* do nothing if device is still present or hw_addr is set */
  104. if (netif_device_present(netdev) || interface->hw.hw_addr)
  105. return;
  106. rtnl_lock();
  107. if (netif_running(netdev))
  108. dev_close(netdev);
  109. rtnl_unlock();
  110. }
  111. static void fm10k_reinit(struct fm10k_intfc *interface)
  112. {
  113. struct net_device *netdev = interface->netdev;
  114. struct fm10k_hw *hw = &interface->hw;
  115. int err;
  116. WARN_ON(in_interrupt());
  117. /* put off any impending NetWatchDogTimeout */
  118. netdev->trans_start = jiffies;
  119. while (test_and_set_bit(__FM10K_RESETTING, &interface->state))
  120. usleep_range(1000, 2000);
  121. rtnl_lock();
  122. fm10k_iov_suspend(interface->pdev);
  123. if (netif_running(netdev))
  124. fm10k_close(netdev);
  125. fm10k_mbx_free_irq(interface);
  126. /* delay any future reset requests */
  127. interface->last_reset = jiffies + (10 * HZ);
  128. /* reset and initialize the hardware so it is in a known state */
  129. err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
  130. if (err)
  131. dev_err(&interface->pdev->dev, "init_hw failed: %d\n", err);
  132. /* reassociate interrupts */
  133. fm10k_mbx_request_irq(interface);
  134. /* reset clock */
  135. fm10k_ts_reset(interface);
  136. if (netif_running(netdev))
  137. fm10k_open(netdev);
  138. fm10k_iov_resume(interface->pdev);
  139. rtnl_unlock();
  140. clear_bit(__FM10K_RESETTING, &interface->state);
  141. }
  142. static void fm10k_reset_subtask(struct fm10k_intfc *interface)
  143. {
  144. if (!(interface->flags & FM10K_FLAG_RESET_REQUESTED))
  145. return;
  146. interface->flags &= ~FM10K_FLAG_RESET_REQUESTED;
  147. netdev_err(interface->netdev, "Reset interface\n");
  148. interface->tx_timeout_count++;
  149. fm10k_reinit(interface);
  150. }
  151. /**
  152. * fm10k_configure_swpri_map - Configure Receive SWPRI to PC mapping
  153. * @interface: board private structure
  154. *
  155. * Configure the SWPRI to PC mapping for the port.
  156. **/
  157. static void fm10k_configure_swpri_map(struct fm10k_intfc *interface)
  158. {
  159. struct net_device *netdev = interface->netdev;
  160. struct fm10k_hw *hw = &interface->hw;
  161. int i;
  162. /* clear flag indicating update is needed */
  163. interface->flags &= ~FM10K_FLAG_SWPRI_CONFIG;
  164. /* these registers are only available on the PF */
  165. if (hw->mac.type != fm10k_mac_pf)
  166. return;
  167. /* configure SWPRI to PC map */
  168. for (i = 0; i < FM10K_SWPRI_MAX; i++)
  169. fm10k_write_reg(hw, FM10K_SWPRI_MAP(i),
  170. netdev_get_prio_tc_map(netdev, i));
  171. }
  172. /**
  173. * fm10k_watchdog_update_host_state - Update the link status based on host.
  174. * @interface: board private structure
  175. **/
  176. static void fm10k_watchdog_update_host_state(struct fm10k_intfc *interface)
  177. {
  178. struct fm10k_hw *hw = &interface->hw;
  179. s32 err;
  180. if (test_bit(__FM10K_LINK_DOWN, &interface->state)) {
  181. interface->host_ready = false;
  182. if (time_is_after_jiffies(interface->link_down_event))
  183. return;
  184. clear_bit(__FM10K_LINK_DOWN, &interface->state);
  185. }
  186. if (interface->flags & FM10K_FLAG_SWPRI_CONFIG) {
  187. if (rtnl_trylock()) {
  188. fm10k_configure_swpri_map(interface);
  189. rtnl_unlock();
  190. }
  191. }
  192. /* lock the mailbox for transmit and receive */
  193. fm10k_mbx_lock(interface);
  194. err = hw->mac.ops.get_host_state(hw, &interface->host_ready);
  195. if (err && time_is_before_jiffies(interface->last_reset))
  196. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  197. /* free the lock */
  198. fm10k_mbx_unlock(interface);
  199. }
  200. /**
  201. * fm10k_mbx_subtask - Process upstream and downstream mailboxes
  202. * @interface: board private structure
  203. *
  204. * This function will process both the upstream and downstream mailboxes.
  205. * It is necessary for us to hold the rtnl_lock while doing this as the
  206. * mailbox accesses are protected by this lock.
  207. **/
  208. static void fm10k_mbx_subtask(struct fm10k_intfc *interface)
  209. {
  210. /* process upstream mailbox and update device state */
  211. fm10k_watchdog_update_host_state(interface);
  212. /* process downstream mailboxes */
  213. fm10k_iov_mbx(interface);
  214. }
  215. /**
  216. * fm10k_watchdog_host_is_ready - Update netdev status based on host ready
  217. * @interface: board private structure
  218. **/
  219. static void fm10k_watchdog_host_is_ready(struct fm10k_intfc *interface)
  220. {
  221. struct net_device *netdev = interface->netdev;
  222. /* only continue if link state is currently down */
  223. if (netif_carrier_ok(netdev))
  224. return;
  225. netif_info(interface, drv, netdev, "NIC Link is up\n");
  226. netif_carrier_on(netdev);
  227. netif_tx_wake_all_queues(netdev);
  228. }
  229. /**
  230. * fm10k_watchdog_host_not_ready - Update netdev status based on host not ready
  231. * @interface: board private structure
  232. **/
  233. static void fm10k_watchdog_host_not_ready(struct fm10k_intfc *interface)
  234. {
  235. struct net_device *netdev = interface->netdev;
  236. /* only continue if link state is currently up */
  237. if (!netif_carrier_ok(netdev))
  238. return;
  239. netif_info(interface, drv, netdev, "NIC Link is down\n");
  240. netif_carrier_off(netdev);
  241. netif_tx_stop_all_queues(netdev);
  242. }
  243. /**
  244. * fm10k_update_stats - Update the board statistics counters.
  245. * @interface: board private structure
  246. **/
  247. void fm10k_update_stats(struct fm10k_intfc *interface)
  248. {
  249. struct net_device_stats *net_stats = &interface->netdev->stats;
  250. struct fm10k_hw *hw = &interface->hw;
  251. u64 rx_errors = 0, rx_csum_errors = 0, tx_csum_errors = 0;
  252. u64 restart_queue = 0, tx_busy = 0, alloc_failed = 0;
  253. u64 rx_bytes_nic = 0, rx_pkts_nic = 0, rx_drops_nic = 0;
  254. u64 tx_bytes_nic = 0, tx_pkts_nic = 0;
  255. u64 bytes, pkts;
  256. int i;
  257. /* do not allow stats update via service task for next second */
  258. interface->next_stats_update = jiffies + HZ;
  259. /* gather some stats to the interface struct that are per queue */
  260. for (bytes = 0, pkts = 0, i = 0; i < interface->num_tx_queues; i++) {
  261. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  262. restart_queue += tx_ring->tx_stats.restart_queue;
  263. tx_busy += tx_ring->tx_stats.tx_busy;
  264. tx_csum_errors += tx_ring->tx_stats.csum_err;
  265. bytes += tx_ring->stats.bytes;
  266. pkts += tx_ring->stats.packets;
  267. }
  268. interface->restart_queue = restart_queue;
  269. interface->tx_busy = tx_busy;
  270. net_stats->tx_bytes = bytes;
  271. net_stats->tx_packets = pkts;
  272. interface->tx_csum_errors = tx_csum_errors;
  273. /* gather some stats to the interface struct that are per queue */
  274. for (bytes = 0, pkts = 0, i = 0; i < interface->num_rx_queues; i++) {
  275. struct fm10k_ring *rx_ring = interface->rx_ring[i];
  276. bytes += rx_ring->stats.bytes;
  277. pkts += rx_ring->stats.packets;
  278. alloc_failed += rx_ring->rx_stats.alloc_failed;
  279. rx_csum_errors += rx_ring->rx_stats.csum_err;
  280. rx_errors += rx_ring->rx_stats.errors;
  281. }
  282. net_stats->rx_bytes = bytes;
  283. net_stats->rx_packets = pkts;
  284. interface->alloc_failed = alloc_failed;
  285. interface->rx_csum_errors = rx_csum_errors;
  286. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  287. for (i = 0; i < FM10K_MAX_QUEUES_PF; i++) {
  288. struct fm10k_hw_stats_q *q = &interface->stats.q[i];
  289. tx_bytes_nic += q->tx_bytes.count;
  290. tx_pkts_nic += q->tx_packets.count;
  291. rx_bytes_nic += q->rx_bytes.count;
  292. rx_pkts_nic += q->rx_packets.count;
  293. rx_drops_nic += q->rx_drops.count;
  294. }
  295. interface->tx_bytes_nic = tx_bytes_nic;
  296. interface->tx_packets_nic = tx_pkts_nic;
  297. interface->rx_bytes_nic = rx_bytes_nic;
  298. interface->rx_packets_nic = rx_pkts_nic;
  299. interface->rx_drops_nic = rx_drops_nic;
  300. /* Fill out the OS statistics structure */
  301. net_stats->rx_errors = rx_errors;
  302. net_stats->rx_dropped = interface->stats.nodesc_drop.count;
  303. }
  304. /**
  305. * fm10k_watchdog_flush_tx - flush queues on host not ready
  306. * @interface - pointer to the device interface structure
  307. **/
  308. static void fm10k_watchdog_flush_tx(struct fm10k_intfc *interface)
  309. {
  310. int some_tx_pending = 0;
  311. int i;
  312. /* nothing to do if carrier is up */
  313. if (netif_carrier_ok(interface->netdev))
  314. return;
  315. for (i = 0; i < interface->num_tx_queues; i++) {
  316. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  317. if (tx_ring->next_to_use != tx_ring->next_to_clean) {
  318. some_tx_pending = 1;
  319. break;
  320. }
  321. }
  322. /* We've lost link, so the controller stops DMA, but we've got
  323. * queued Tx work that's never going to get done, so reset
  324. * controller to flush Tx.
  325. */
  326. if (some_tx_pending)
  327. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  328. }
  329. /**
  330. * fm10k_watchdog_subtask - check and bring link up
  331. * @interface - pointer to the device interface structure
  332. **/
  333. static void fm10k_watchdog_subtask(struct fm10k_intfc *interface)
  334. {
  335. /* if interface is down do nothing */
  336. if (test_bit(__FM10K_DOWN, &interface->state) ||
  337. test_bit(__FM10K_RESETTING, &interface->state))
  338. return;
  339. if (interface->host_ready)
  340. fm10k_watchdog_host_is_ready(interface);
  341. else
  342. fm10k_watchdog_host_not_ready(interface);
  343. /* update stats only once every second */
  344. if (time_is_before_jiffies(interface->next_stats_update))
  345. fm10k_update_stats(interface);
  346. /* flush any uncompleted work */
  347. fm10k_watchdog_flush_tx(interface);
  348. }
  349. /**
  350. * fm10k_check_hang_subtask - check for hung queues and dropped interrupts
  351. * @interface - pointer to the device interface structure
  352. *
  353. * This function serves two purposes. First it strobes the interrupt lines
  354. * in order to make certain interrupts are occurring. Secondly it sets the
  355. * bits needed to check for TX hangs. As a result we should immediately
  356. * determine if a hang has occurred.
  357. */
  358. static void fm10k_check_hang_subtask(struct fm10k_intfc *interface)
  359. {
  360. int i;
  361. /* If we're down or resetting, just bail */
  362. if (test_bit(__FM10K_DOWN, &interface->state) ||
  363. test_bit(__FM10K_RESETTING, &interface->state))
  364. return;
  365. /* rate limit tx hang checks to only once every 2 seconds */
  366. if (time_is_after_eq_jiffies(interface->next_tx_hang_check))
  367. return;
  368. interface->next_tx_hang_check = jiffies + (2 * HZ);
  369. if (netif_carrier_ok(interface->netdev)) {
  370. /* Force detection of hung controller */
  371. for (i = 0; i < interface->num_tx_queues; i++)
  372. set_check_for_tx_hang(interface->tx_ring[i]);
  373. /* Rearm all in-use q_vectors for immediate firing */
  374. for (i = 0; i < interface->num_q_vectors; i++) {
  375. struct fm10k_q_vector *qv = interface->q_vector[i];
  376. if (!qv->tx.count && !qv->rx.count)
  377. continue;
  378. writel(FM10K_ITR_ENABLE | FM10K_ITR_PENDING2, qv->itr);
  379. }
  380. }
  381. }
  382. /**
  383. * fm10k_service_task - manages and runs subtasks
  384. * @work: pointer to work_struct containing our data
  385. **/
  386. static void fm10k_service_task(struct work_struct *work)
  387. {
  388. struct fm10k_intfc *interface;
  389. interface = container_of(work, struct fm10k_intfc, service_task);
  390. /* tasks always capable of running, but must be rtnl protected */
  391. fm10k_mbx_subtask(interface);
  392. fm10k_detach_subtask(interface);
  393. fm10k_reset_subtask(interface);
  394. /* tasks only run when interface is up */
  395. fm10k_watchdog_subtask(interface);
  396. fm10k_check_hang_subtask(interface);
  397. fm10k_ts_tx_subtask(interface);
  398. /* release lock on service events to allow scheduling next event */
  399. fm10k_service_event_complete(interface);
  400. }
  401. /**
  402. * fm10k_configure_tx_ring - Configure Tx ring after Reset
  403. * @interface: board private structure
  404. * @ring: structure containing ring specific data
  405. *
  406. * Configure the Tx descriptor ring after a reset.
  407. **/
  408. static void fm10k_configure_tx_ring(struct fm10k_intfc *interface,
  409. struct fm10k_ring *ring)
  410. {
  411. struct fm10k_hw *hw = &interface->hw;
  412. u64 tdba = ring->dma;
  413. u32 size = ring->count * sizeof(struct fm10k_tx_desc);
  414. u32 txint = FM10K_INT_MAP_DISABLE;
  415. u32 txdctl = FM10K_TXDCTL_ENABLE | (1 << FM10K_TXDCTL_MAX_TIME_SHIFT);
  416. u8 reg_idx = ring->reg_idx;
  417. /* disable queue to avoid issues while updating state */
  418. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), 0);
  419. fm10k_write_flush(hw);
  420. /* possible poll here to verify ring resources have been cleaned */
  421. /* set location and size for descriptor ring */
  422. fm10k_write_reg(hw, FM10K_TDBAL(reg_idx), tdba & DMA_BIT_MASK(32));
  423. fm10k_write_reg(hw, FM10K_TDBAH(reg_idx), tdba >> 32);
  424. fm10k_write_reg(hw, FM10K_TDLEN(reg_idx), size);
  425. /* reset head and tail pointers */
  426. fm10k_write_reg(hw, FM10K_TDH(reg_idx), 0);
  427. fm10k_write_reg(hw, FM10K_TDT(reg_idx), 0);
  428. /* store tail pointer */
  429. ring->tail = &interface->uc_addr[FM10K_TDT(reg_idx)];
  430. /* reset ntu and ntc to place SW in sync with hardwdare */
  431. ring->next_to_clean = 0;
  432. ring->next_to_use = 0;
  433. /* Map interrupt */
  434. if (ring->q_vector) {
  435. txint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  436. txint |= FM10K_INT_MAP_TIMER0;
  437. }
  438. fm10k_write_reg(hw, FM10K_TXINT(reg_idx), txint);
  439. /* enable use of FTAG bit in Tx descriptor, register is RO for VF */
  440. fm10k_write_reg(hw, FM10K_PFVTCTL(reg_idx),
  441. FM10K_PFVTCTL_FTAG_DESC_ENABLE);
  442. /* enable queue */
  443. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), txdctl);
  444. }
  445. /**
  446. * fm10k_enable_tx_ring - Verify Tx ring is enabled after configuration
  447. * @interface: board private structure
  448. * @ring: structure containing ring specific data
  449. *
  450. * Verify the Tx descriptor ring is ready for transmit.
  451. **/
  452. static void fm10k_enable_tx_ring(struct fm10k_intfc *interface,
  453. struct fm10k_ring *ring)
  454. {
  455. struct fm10k_hw *hw = &interface->hw;
  456. int wait_loop = 10;
  457. u32 txdctl;
  458. u8 reg_idx = ring->reg_idx;
  459. /* if we are already enabled just exit */
  460. if (fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx)) & FM10K_TXDCTL_ENABLE)
  461. return;
  462. /* poll to verify queue is enabled */
  463. do {
  464. usleep_range(1000, 2000);
  465. txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx));
  466. } while (!(txdctl & FM10K_TXDCTL_ENABLE) && --wait_loop);
  467. if (!wait_loop)
  468. netif_err(interface, drv, interface->netdev,
  469. "Could not enable Tx Queue %d\n", reg_idx);
  470. }
  471. /**
  472. * fm10k_configure_tx - Configure Transmit Unit after Reset
  473. * @interface: board private structure
  474. *
  475. * Configure the Tx unit of the MAC after a reset.
  476. **/
  477. static void fm10k_configure_tx(struct fm10k_intfc *interface)
  478. {
  479. int i;
  480. /* Setup the HW Tx Head and Tail descriptor pointers */
  481. for (i = 0; i < interface->num_tx_queues; i++)
  482. fm10k_configure_tx_ring(interface, interface->tx_ring[i]);
  483. /* poll here to verify that Tx rings are now enabled */
  484. for (i = 0; i < interface->num_tx_queues; i++)
  485. fm10k_enable_tx_ring(interface, interface->tx_ring[i]);
  486. }
  487. /**
  488. * fm10k_configure_rx_ring - Configure Rx ring after Reset
  489. * @interface: board private structure
  490. * @ring: structure containing ring specific data
  491. *
  492. * Configure the Rx descriptor ring after a reset.
  493. **/
  494. static void fm10k_configure_rx_ring(struct fm10k_intfc *interface,
  495. struct fm10k_ring *ring)
  496. {
  497. u64 rdba = ring->dma;
  498. struct fm10k_hw *hw = &interface->hw;
  499. u32 size = ring->count * sizeof(union fm10k_rx_desc);
  500. u32 rxqctl = FM10K_RXQCTL_ENABLE | FM10K_RXQCTL_PF;
  501. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  502. u32 srrctl = FM10K_SRRCTL_BUFFER_CHAINING_EN;
  503. u32 rxint = FM10K_INT_MAP_DISABLE;
  504. u8 rx_pause = interface->rx_pause;
  505. u8 reg_idx = ring->reg_idx;
  506. /* disable queue to avoid issues while updating state */
  507. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), 0);
  508. fm10k_write_flush(hw);
  509. /* possible poll here to verify ring resources have been cleaned */
  510. /* set location and size for descriptor ring */
  511. fm10k_write_reg(hw, FM10K_RDBAL(reg_idx), rdba & DMA_BIT_MASK(32));
  512. fm10k_write_reg(hw, FM10K_RDBAH(reg_idx), rdba >> 32);
  513. fm10k_write_reg(hw, FM10K_RDLEN(reg_idx), size);
  514. /* reset head and tail pointers */
  515. fm10k_write_reg(hw, FM10K_RDH(reg_idx), 0);
  516. fm10k_write_reg(hw, FM10K_RDT(reg_idx), 0);
  517. /* store tail pointer */
  518. ring->tail = &interface->uc_addr[FM10K_RDT(reg_idx)];
  519. /* reset ntu and ntc to place SW in sync with hardwdare */
  520. ring->next_to_clean = 0;
  521. ring->next_to_use = 0;
  522. ring->next_to_alloc = 0;
  523. /* Configure the Rx buffer size for one buff without split */
  524. srrctl |= FM10K_RX_BUFSZ >> FM10K_SRRCTL_BSIZEPKT_SHIFT;
  525. /* Configure the Rx ring to suppress loopback packets */
  526. srrctl |= FM10K_SRRCTL_LOOPBACK_SUPPRESS;
  527. fm10k_write_reg(hw, FM10K_SRRCTL(reg_idx), srrctl);
  528. /* Enable drop on empty */
  529. #ifdef CONFIG_DCB
  530. if (interface->pfc_en)
  531. rx_pause = interface->pfc_en;
  532. #endif
  533. if (!(rx_pause & (1 << ring->qos_pc)))
  534. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  535. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  536. /* assign default VLAN to queue */
  537. ring->vid = hw->mac.default_vid;
  538. /* Map interrupt */
  539. if (ring->q_vector) {
  540. rxint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  541. rxint |= FM10K_INT_MAP_TIMER1;
  542. }
  543. fm10k_write_reg(hw, FM10K_RXINT(reg_idx), rxint);
  544. /* enable queue */
  545. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
  546. /* place buffers on ring for receive data */
  547. fm10k_alloc_rx_buffers(ring, fm10k_desc_unused(ring));
  548. }
  549. /**
  550. * fm10k_update_rx_drop_en - Configures the drop enable bits for Rx rings
  551. * @interface: board private structure
  552. *
  553. * Configure the drop enable bits for the Rx rings.
  554. **/
  555. void fm10k_update_rx_drop_en(struct fm10k_intfc *interface)
  556. {
  557. struct fm10k_hw *hw = &interface->hw;
  558. u8 rx_pause = interface->rx_pause;
  559. int i;
  560. #ifdef CONFIG_DCB
  561. if (interface->pfc_en)
  562. rx_pause = interface->pfc_en;
  563. #endif
  564. for (i = 0; i < interface->num_rx_queues; i++) {
  565. struct fm10k_ring *ring = interface->rx_ring[i];
  566. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  567. u8 reg_idx = ring->reg_idx;
  568. if (!(rx_pause & (1 << ring->qos_pc)))
  569. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  570. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  571. }
  572. }
  573. /**
  574. * fm10k_configure_dglort - Configure Receive DGLORT after reset
  575. * @interface: board private structure
  576. *
  577. * Configure the DGLORT description and RSS tables.
  578. **/
  579. static void fm10k_configure_dglort(struct fm10k_intfc *interface)
  580. {
  581. struct fm10k_dglort_cfg dglort = { 0 };
  582. struct fm10k_hw *hw = &interface->hw;
  583. int i;
  584. u32 mrqc;
  585. /* Fill out hash function seeds */
  586. for (i = 0; i < FM10K_RSSRK_SIZE; i++)
  587. fm10k_write_reg(hw, FM10K_RSSRK(0, i), interface->rssrk[i]);
  588. /* Write RETA table to hardware */
  589. for (i = 0; i < FM10K_RETA_SIZE; i++)
  590. fm10k_write_reg(hw, FM10K_RETA(0, i), interface->reta[i]);
  591. /* Generate RSS hash based on packet types, TCP/UDP
  592. * port numbers and/or IPv4/v6 src and dst addresses
  593. */
  594. mrqc = FM10K_MRQC_IPV4 |
  595. FM10K_MRQC_TCP_IPV4 |
  596. FM10K_MRQC_IPV6 |
  597. FM10K_MRQC_TCP_IPV6;
  598. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV4_UDP)
  599. mrqc |= FM10K_MRQC_UDP_IPV4;
  600. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV6_UDP)
  601. mrqc |= FM10K_MRQC_UDP_IPV6;
  602. fm10k_write_reg(hw, FM10K_MRQC(0), mrqc);
  603. /* configure default DGLORT mapping for RSS/DCB */
  604. dglort.inner_rss = 1;
  605. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  606. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  607. hw->mac.ops.configure_dglort_map(hw, &dglort);
  608. /* assign GLORT per queue for queue mapped testing */
  609. if (interface->glort_count > 64) {
  610. memset(&dglort, 0, sizeof(dglort));
  611. dglort.inner_rss = 1;
  612. dglort.glort = interface->glort + 64;
  613. dglort.idx = fm10k_dglort_pf_queue;
  614. dglort.queue_l = fls(interface->num_rx_queues - 1);
  615. hw->mac.ops.configure_dglort_map(hw, &dglort);
  616. }
  617. /* assign glort value for RSS/DCB specific to this interface */
  618. memset(&dglort, 0, sizeof(dglort));
  619. dglort.inner_rss = 1;
  620. dglort.glort = interface->glort;
  621. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  622. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  623. /* configure DGLORT mapping for RSS/DCB */
  624. dglort.idx = fm10k_dglort_pf_rss;
  625. if (interface->l2_accel)
  626. dglort.shared_l = fls(interface->l2_accel->size);
  627. hw->mac.ops.configure_dglort_map(hw, &dglort);
  628. }
  629. /**
  630. * fm10k_configure_rx - Configure Receive Unit after Reset
  631. * @interface: board private structure
  632. *
  633. * Configure the Rx unit of the MAC after a reset.
  634. **/
  635. static void fm10k_configure_rx(struct fm10k_intfc *interface)
  636. {
  637. int i;
  638. /* Configure SWPRI to PC map */
  639. fm10k_configure_swpri_map(interface);
  640. /* Configure RSS and DGLORT map */
  641. fm10k_configure_dglort(interface);
  642. /* Setup the HW Rx Head and Tail descriptor pointers */
  643. for (i = 0; i < interface->num_rx_queues; i++)
  644. fm10k_configure_rx_ring(interface, interface->rx_ring[i]);
  645. /* possible poll here to verify that Rx rings are now enabled */
  646. }
  647. static void fm10k_napi_enable_all(struct fm10k_intfc *interface)
  648. {
  649. struct fm10k_q_vector *q_vector;
  650. int q_idx;
  651. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  652. q_vector = interface->q_vector[q_idx];
  653. napi_enable(&q_vector->napi);
  654. }
  655. }
  656. static irqreturn_t fm10k_msix_clean_rings(int irq, void *data)
  657. {
  658. struct fm10k_q_vector *q_vector = data;
  659. if (q_vector->rx.count || q_vector->tx.count)
  660. napi_schedule(&q_vector->napi);
  661. return IRQ_HANDLED;
  662. }
  663. static irqreturn_t fm10k_msix_mbx_vf(int irq, void *data)
  664. {
  665. struct fm10k_intfc *interface = data;
  666. struct fm10k_hw *hw = &interface->hw;
  667. struct fm10k_mbx_info *mbx = &hw->mbx;
  668. /* re-enable mailbox interrupt and indicate 20us delay */
  669. fm10k_write_reg(hw, FM10K_VFITR(FM10K_MBX_VECTOR),
  670. FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
  671. /* service upstream mailbox */
  672. if (fm10k_mbx_trylock(interface)) {
  673. mbx->ops.process(hw, mbx);
  674. fm10k_mbx_unlock(interface);
  675. }
  676. hw->mac.get_host_state = 1;
  677. fm10k_service_event_schedule(interface);
  678. return IRQ_HANDLED;
  679. }
  680. #define FM10K_ERR_MSG(type) case (type): error = #type; break
  681. static void fm10k_print_fault(struct fm10k_intfc *interface, int type,
  682. struct fm10k_fault *fault)
  683. {
  684. struct pci_dev *pdev = interface->pdev;
  685. char *error;
  686. switch (type) {
  687. case FM10K_PCA_FAULT:
  688. switch (fault->type) {
  689. default:
  690. error = "Unknown PCA error";
  691. break;
  692. FM10K_ERR_MSG(PCA_NO_FAULT);
  693. FM10K_ERR_MSG(PCA_UNMAPPED_ADDR);
  694. FM10K_ERR_MSG(PCA_BAD_QACCESS_PF);
  695. FM10K_ERR_MSG(PCA_BAD_QACCESS_VF);
  696. FM10K_ERR_MSG(PCA_MALICIOUS_REQ);
  697. FM10K_ERR_MSG(PCA_POISONED_TLP);
  698. FM10K_ERR_MSG(PCA_TLP_ABORT);
  699. }
  700. break;
  701. case FM10K_THI_FAULT:
  702. switch (fault->type) {
  703. default:
  704. error = "Unknown THI error";
  705. break;
  706. FM10K_ERR_MSG(THI_NO_FAULT);
  707. FM10K_ERR_MSG(THI_MAL_DIS_Q_FAULT);
  708. }
  709. break;
  710. case FM10K_FUM_FAULT:
  711. switch (fault->type) {
  712. default:
  713. error = "Unknown FUM error";
  714. break;
  715. FM10K_ERR_MSG(FUM_NO_FAULT);
  716. FM10K_ERR_MSG(FUM_UNMAPPED_ADDR);
  717. FM10K_ERR_MSG(FUM_BAD_VF_QACCESS);
  718. FM10K_ERR_MSG(FUM_ADD_DECODE_ERR);
  719. FM10K_ERR_MSG(FUM_RO_ERROR);
  720. FM10K_ERR_MSG(FUM_QPRC_CRC_ERROR);
  721. FM10K_ERR_MSG(FUM_CSR_TIMEOUT);
  722. FM10K_ERR_MSG(FUM_INVALID_TYPE);
  723. FM10K_ERR_MSG(FUM_INVALID_LENGTH);
  724. FM10K_ERR_MSG(FUM_INVALID_BE);
  725. FM10K_ERR_MSG(FUM_INVALID_ALIGN);
  726. }
  727. break;
  728. default:
  729. error = "Undocumented fault";
  730. break;
  731. }
  732. dev_warn(&pdev->dev,
  733. "%s Address: 0x%llx SpecInfo: 0x%x Func: %02x.%0x\n",
  734. error, fault->address, fault->specinfo,
  735. PCI_SLOT(fault->func), PCI_FUNC(fault->func));
  736. }
  737. static void fm10k_report_fault(struct fm10k_intfc *interface, u32 eicr)
  738. {
  739. struct fm10k_hw *hw = &interface->hw;
  740. struct fm10k_fault fault = { 0 };
  741. int type, err;
  742. for (eicr &= FM10K_EICR_FAULT_MASK, type = FM10K_PCA_FAULT;
  743. eicr;
  744. eicr >>= 1, type += FM10K_FAULT_SIZE) {
  745. /* only check if there is an error reported */
  746. if (!(eicr & 0x1))
  747. continue;
  748. /* retrieve fault info */
  749. err = hw->mac.ops.get_fault(hw, type, &fault);
  750. if (err) {
  751. dev_err(&interface->pdev->dev,
  752. "error reading fault\n");
  753. continue;
  754. }
  755. fm10k_print_fault(interface, type, &fault);
  756. }
  757. }
  758. static void fm10k_reset_drop_on_empty(struct fm10k_intfc *interface, u32 eicr)
  759. {
  760. struct fm10k_hw *hw = &interface->hw;
  761. const u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  762. u32 maxholdq;
  763. int q;
  764. if (!(eicr & FM10K_EICR_MAXHOLDTIME))
  765. return;
  766. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(7));
  767. if (maxholdq)
  768. fm10k_write_reg(hw, FM10K_MAXHOLDQ(7), maxholdq);
  769. for (q = 255;;) {
  770. if (maxholdq & (1 << 31)) {
  771. if (q < FM10K_MAX_QUEUES_PF) {
  772. interface->rx_overrun_pf++;
  773. fm10k_write_reg(hw, FM10K_RXDCTL(q), rxdctl);
  774. } else {
  775. interface->rx_overrun_vf++;
  776. }
  777. }
  778. maxholdq *= 2;
  779. if (!maxholdq)
  780. q &= ~(32 - 1);
  781. if (!q)
  782. break;
  783. if (q-- % 32)
  784. continue;
  785. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(q / 32));
  786. if (maxholdq)
  787. fm10k_write_reg(hw, FM10K_MAXHOLDQ(q / 32), maxholdq);
  788. }
  789. }
  790. static irqreturn_t fm10k_msix_mbx_pf(int irq, void *data)
  791. {
  792. struct fm10k_intfc *interface = data;
  793. struct fm10k_hw *hw = &interface->hw;
  794. struct fm10k_mbx_info *mbx = &hw->mbx;
  795. u32 eicr;
  796. /* unmask any set bits related to this interrupt */
  797. eicr = fm10k_read_reg(hw, FM10K_EICR);
  798. fm10k_write_reg(hw, FM10K_EICR, eicr & (FM10K_EICR_MAILBOX |
  799. FM10K_EICR_SWITCHREADY |
  800. FM10K_EICR_SWITCHNOTREADY));
  801. /* report any faults found to the message log */
  802. fm10k_report_fault(interface, eicr);
  803. /* reset any queues disabled due to receiver overrun */
  804. fm10k_reset_drop_on_empty(interface, eicr);
  805. /* service mailboxes */
  806. if (fm10k_mbx_trylock(interface)) {
  807. mbx->ops.process(hw, mbx);
  808. fm10k_iov_event(interface);
  809. fm10k_mbx_unlock(interface);
  810. }
  811. /* if switch toggled state we should reset GLORTs */
  812. if (eicr & FM10K_EICR_SWITCHNOTREADY) {
  813. /* force link down for at least 4 seconds */
  814. interface->link_down_event = jiffies + (4 * HZ);
  815. set_bit(__FM10K_LINK_DOWN, &interface->state);
  816. /* reset dglort_map back to no config */
  817. hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
  818. }
  819. /* we should validate host state after interrupt event */
  820. hw->mac.get_host_state = 1;
  821. fm10k_service_event_schedule(interface);
  822. /* re-enable mailbox interrupt and indicate 20us delay */
  823. fm10k_write_reg(hw, FM10K_ITR(FM10K_MBX_VECTOR),
  824. FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
  825. return IRQ_HANDLED;
  826. }
  827. void fm10k_mbx_free_irq(struct fm10k_intfc *interface)
  828. {
  829. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  830. struct fm10k_hw *hw = &interface->hw;
  831. int itr_reg;
  832. /* disconnect the mailbox */
  833. hw->mbx.ops.disconnect(hw, &hw->mbx);
  834. /* disable Mailbox cause */
  835. if (hw->mac.type == fm10k_mac_pf) {
  836. fm10k_write_reg(hw, FM10K_EIMR,
  837. FM10K_EIMR_DISABLE(PCA_FAULT) |
  838. FM10K_EIMR_DISABLE(FUM_FAULT) |
  839. FM10K_EIMR_DISABLE(MAILBOX) |
  840. FM10K_EIMR_DISABLE(SWITCHREADY) |
  841. FM10K_EIMR_DISABLE(SWITCHNOTREADY) |
  842. FM10K_EIMR_DISABLE(SRAMERROR) |
  843. FM10K_EIMR_DISABLE(VFLR) |
  844. FM10K_EIMR_DISABLE(MAXHOLDTIME));
  845. itr_reg = FM10K_ITR(FM10K_MBX_VECTOR);
  846. } else {
  847. itr_reg = FM10K_VFITR(FM10K_MBX_VECTOR);
  848. }
  849. fm10k_write_reg(hw, itr_reg, FM10K_ITR_MASK_SET);
  850. free_irq(entry->vector, interface);
  851. }
  852. static s32 fm10k_mbx_mac_addr(struct fm10k_hw *hw, u32 **results,
  853. struct fm10k_mbx_info *mbx)
  854. {
  855. bool vlan_override = hw->mac.vlan_override;
  856. u16 default_vid = hw->mac.default_vid;
  857. struct fm10k_intfc *interface;
  858. s32 err;
  859. err = fm10k_msg_mac_vlan_vf(hw, results, mbx);
  860. if (err)
  861. return err;
  862. interface = container_of(hw, struct fm10k_intfc, hw);
  863. /* MAC was changed so we need reset */
  864. if (is_valid_ether_addr(hw->mac.perm_addr) &&
  865. memcmp(hw->mac.perm_addr, hw->mac.addr, ETH_ALEN))
  866. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  867. /* VLAN override was changed, or default VLAN changed */
  868. if ((vlan_override != hw->mac.vlan_override) ||
  869. (default_vid != hw->mac.default_vid))
  870. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  871. return 0;
  872. }
  873. static s32 fm10k_1588_msg_vf(struct fm10k_hw *hw, u32 **results,
  874. struct fm10k_mbx_info *mbx)
  875. {
  876. struct fm10k_intfc *interface;
  877. u64 timestamp;
  878. s32 err;
  879. err = fm10k_tlv_attr_get_u64(results[FM10K_1588_MSG_TIMESTAMP],
  880. &timestamp);
  881. if (err)
  882. return err;
  883. interface = container_of(hw, struct fm10k_intfc, hw);
  884. fm10k_ts_tx_hwtstamp(interface, 0, timestamp);
  885. return 0;
  886. }
  887. /* generic error handler for mailbox issues */
  888. static s32 fm10k_mbx_error(struct fm10k_hw *hw, u32 **results,
  889. struct fm10k_mbx_info *mbx)
  890. {
  891. struct fm10k_intfc *interface;
  892. struct pci_dev *pdev;
  893. interface = container_of(hw, struct fm10k_intfc, hw);
  894. pdev = interface->pdev;
  895. dev_err(&pdev->dev, "Unknown message ID %u\n",
  896. **results & FM10K_TLV_ID_MASK);
  897. return 0;
  898. }
  899. static const struct fm10k_msg_data vf_mbx_data[] = {
  900. FM10K_TLV_MSG_TEST_HANDLER(fm10k_tlv_msg_test),
  901. FM10K_VF_MSG_MAC_VLAN_HANDLER(fm10k_mbx_mac_addr),
  902. FM10K_VF_MSG_LPORT_STATE_HANDLER(fm10k_msg_lport_state_vf),
  903. FM10K_VF_MSG_1588_HANDLER(fm10k_1588_msg_vf),
  904. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  905. };
  906. static int fm10k_mbx_request_irq_vf(struct fm10k_intfc *interface)
  907. {
  908. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  909. struct net_device *dev = interface->netdev;
  910. struct fm10k_hw *hw = &interface->hw;
  911. int err;
  912. /* Use timer0 for interrupt moderation on the mailbox */
  913. u32 itr = FM10K_INT_MAP_TIMER0 | entry->entry;
  914. /* register mailbox handlers */
  915. err = hw->mbx.ops.register_handlers(&hw->mbx, vf_mbx_data);
  916. if (err)
  917. return err;
  918. /* request the IRQ */
  919. err = request_irq(entry->vector, fm10k_msix_mbx_vf, 0,
  920. dev->name, interface);
  921. if (err) {
  922. netif_err(interface, probe, dev,
  923. "request_irq for msix_mbx failed: %d\n", err);
  924. return err;
  925. }
  926. /* map all of the interrupt sources */
  927. fm10k_write_reg(hw, FM10K_VFINT_MAP, itr);
  928. /* enable interrupt */
  929. fm10k_write_reg(hw, FM10K_VFITR(entry->entry), FM10K_ITR_ENABLE);
  930. return 0;
  931. }
  932. static s32 fm10k_lport_map(struct fm10k_hw *hw, u32 **results,
  933. struct fm10k_mbx_info *mbx)
  934. {
  935. struct fm10k_intfc *interface;
  936. u32 dglort_map = hw->mac.dglort_map;
  937. s32 err;
  938. err = fm10k_msg_lport_map_pf(hw, results, mbx);
  939. if (err)
  940. return err;
  941. interface = container_of(hw, struct fm10k_intfc, hw);
  942. /* we need to reset if port count was just updated */
  943. if (dglort_map != hw->mac.dglort_map)
  944. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  945. return 0;
  946. }
  947. static s32 fm10k_update_pvid(struct fm10k_hw *hw, u32 **results,
  948. struct fm10k_mbx_info *mbx)
  949. {
  950. struct fm10k_intfc *interface;
  951. u16 glort, pvid;
  952. u32 pvid_update;
  953. s32 err;
  954. err = fm10k_tlv_attr_get_u32(results[FM10K_PF_ATTR_ID_UPDATE_PVID],
  955. &pvid_update);
  956. if (err)
  957. return err;
  958. /* extract values from the pvid update */
  959. glort = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_GLORT);
  960. pvid = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_PVID);
  961. /* if glort is not valid return error */
  962. if (!fm10k_glort_valid_pf(hw, glort))
  963. return FM10K_ERR_PARAM;
  964. /* verify VID is valid */
  965. if (pvid >= FM10K_VLAN_TABLE_VID_MAX)
  966. return FM10K_ERR_PARAM;
  967. interface = container_of(hw, struct fm10k_intfc, hw);
  968. /* check to see if this belongs to one of the VFs */
  969. err = fm10k_iov_update_pvid(interface, glort, pvid);
  970. if (!err)
  971. return 0;
  972. /* we need to reset if default VLAN was just updated */
  973. if (pvid != hw->mac.default_vid)
  974. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  975. hw->mac.default_vid = pvid;
  976. return 0;
  977. }
  978. static s32 fm10k_1588_msg_pf(struct fm10k_hw *hw, u32 **results,
  979. struct fm10k_mbx_info *mbx)
  980. {
  981. struct fm10k_swapi_1588_timestamp timestamp;
  982. struct fm10k_iov_data *iov_data;
  983. struct fm10k_intfc *interface;
  984. u16 sglort, vf_idx;
  985. s32 err;
  986. err = fm10k_tlv_attr_get_le_struct(
  987. results[FM10K_PF_ATTR_ID_1588_TIMESTAMP],
  988. &timestamp, sizeof(timestamp));
  989. if (err)
  990. return err;
  991. interface = container_of(hw, struct fm10k_intfc, hw);
  992. if (timestamp.dglort) {
  993. fm10k_ts_tx_hwtstamp(interface, timestamp.dglort,
  994. le64_to_cpu(timestamp.egress));
  995. return 0;
  996. }
  997. /* either dglort or sglort must be set */
  998. if (!timestamp.sglort)
  999. return FM10K_ERR_PARAM;
  1000. /* verify GLORT is at least one of the ones we own */
  1001. sglort = le16_to_cpu(timestamp.sglort);
  1002. if (!fm10k_glort_valid_pf(hw, sglort))
  1003. return FM10K_ERR_PARAM;
  1004. if (sglort == interface->glort) {
  1005. fm10k_ts_tx_hwtstamp(interface, 0,
  1006. le64_to_cpu(timestamp.ingress));
  1007. return 0;
  1008. }
  1009. /* if there is no iov_data then there is no mailboxes to process */
  1010. if (!ACCESS_ONCE(interface->iov_data))
  1011. return FM10K_ERR_PARAM;
  1012. rcu_read_lock();
  1013. /* notify VF if this timestamp belongs to it */
  1014. iov_data = interface->iov_data;
  1015. vf_idx = (hw->mac.dglort_map & FM10K_DGLORTMAP_NONE) - sglort;
  1016. if (!iov_data || vf_idx >= iov_data->num_vfs) {
  1017. err = FM10K_ERR_PARAM;
  1018. goto err_unlock;
  1019. }
  1020. err = hw->iov.ops.report_timestamp(hw, &iov_data->vf_info[vf_idx],
  1021. le64_to_cpu(timestamp.ingress));
  1022. err_unlock:
  1023. rcu_read_unlock();
  1024. return err;
  1025. }
  1026. static const struct fm10k_msg_data pf_mbx_data[] = {
  1027. FM10K_PF_MSG_ERR_HANDLER(XCAST_MODES, fm10k_msg_err_pf),
  1028. FM10K_PF_MSG_ERR_HANDLER(UPDATE_MAC_FWD_RULE, fm10k_msg_err_pf),
  1029. FM10K_PF_MSG_LPORT_MAP_HANDLER(fm10k_lport_map),
  1030. FM10K_PF_MSG_ERR_HANDLER(LPORT_CREATE, fm10k_msg_err_pf),
  1031. FM10K_PF_MSG_ERR_HANDLER(LPORT_DELETE, fm10k_msg_err_pf),
  1032. FM10K_PF_MSG_UPDATE_PVID_HANDLER(fm10k_update_pvid),
  1033. FM10K_PF_MSG_1588_TIMESTAMP_HANDLER(fm10k_1588_msg_pf),
  1034. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  1035. };
  1036. static int fm10k_mbx_request_irq_pf(struct fm10k_intfc *interface)
  1037. {
  1038. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  1039. struct net_device *dev = interface->netdev;
  1040. struct fm10k_hw *hw = &interface->hw;
  1041. int err;
  1042. /* Use timer0 for interrupt moderation on the mailbox */
  1043. u32 mbx_itr = FM10K_INT_MAP_TIMER0 | entry->entry;
  1044. u32 other_itr = FM10K_INT_MAP_IMMEDIATE | entry->entry;
  1045. /* register mailbox handlers */
  1046. err = hw->mbx.ops.register_handlers(&hw->mbx, pf_mbx_data);
  1047. if (err)
  1048. return err;
  1049. /* request the IRQ */
  1050. err = request_irq(entry->vector, fm10k_msix_mbx_pf, 0,
  1051. dev->name, interface);
  1052. if (err) {
  1053. netif_err(interface, probe, dev,
  1054. "request_irq for msix_mbx failed: %d\n", err);
  1055. return err;
  1056. }
  1057. /* Enable interrupts w/ no moderation for "other" interrupts */
  1058. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_PCIeFault), other_itr);
  1059. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SwitchUpDown), other_itr);
  1060. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SRAM), other_itr);
  1061. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_MaxHoldTime), other_itr);
  1062. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_VFLR), other_itr);
  1063. /* Enable interrupts w/ moderation for mailbox */
  1064. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_Mailbox), mbx_itr);
  1065. /* Enable individual interrupt causes */
  1066. fm10k_write_reg(hw, FM10K_EIMR, FM10K_EIMR_ENABLE(PCA_FAULT) |
  1067. FM10K_EIMR_ENABLE(FUM_FAULT) |
  1068. FM10K_EIMR_ENABLE(MAILBOX) |
  1069. FM10K_EIMR_ENABLE(SWITCHREADY) |
  1070. FM10K_EIMR_ENABLE(SWITCHNOTREADY) |
  1071. FM10K_EIMR_ENABLE(SRAMERROR) |
  1072. FM10K_EIMR_ENABLE(VFLR) |
  1073. FM10K_EIMR_ENABLE(MAXHOLDTIME));
  1074. /* enable interrupt */
  1075. fm10k_write_reg(hw, FM10K_ITR(entry->entry), FM10K_ITR_ENABLE);
  1076. return 0;
  1077. }
  1078. int fm10k_mbx_request_irq(struct fm10k_intfc *interface)
  1079. {
  1080. struct fm10k_hw *hw = &interface->hw;
  1081. int err;
  1082. /* enable Mailbox cause */
  1083. if (hw->mac.type == fm10k_mac_pf)
  1084. err = fm10k_mbx_request_irq_pf(interface);
  1085. else
  1086. err = fm10k_mbx_request_irq_vf(interface);
  1087. /* connect mailbox */
  1088. if (!err)
  1089. err = hw->mbx.ops.connect(hw, &hw->mbx);
  1090. return err;
  1091. }
  1092. /**
  1093. * fm10k_qv_free_irq - release interrupts associated with queue vectors
  1094. * @interface: board private structure
  1095. *
  1096. * Release all interrupts associated with this interface
  1097. **/
  1098. void fm10k_qv_free_irq(struct fm10k_intfc *interface)
  1099. {
  1100. int vector = interface->num_q_vectors;
  1101. struct fm10k_hw *hw = &interface->hw;
  1102. struct msix_entry *entry;
  1103. entry = &interface->msix_entries[NON_Q_VECTORS(hw) + vector];
  1104. while (vector) {
  1105. struct fm10k_q_vector *q_vector;
  1106. vector--;
  1107. entry--;
  1108. q_vector = interface->q_vector[vector];
  1109. if (!q_vector->tx.count && !q_vector->rx.count)
  1110. continue;
  1111. /* disable interrupts */
  1112. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1113. free_irq(entry->vector, q_vector);
  1114. }
  1115. }
  1116. /**
  1117. * fm10k_qv_request_irq - initialize interrupts for queue vectors
  1118. * @interface: board private structure
  1119. *
  1120. * Attempts to configure interrupts using the best available
  1121. * capabilities of the hardware and kernel.
  1122. **/
  1123. int fm10k_qv_request_irq(struct fm10k_intfc *interface)
  1124. {
  1125. struct net_device *dev = interface->netdev;
  1126. struct fm10k_hw *hw = &interface->hw;
  1127. struct msix_entry *entry;
  1128. int ri = 0, ti = 0;
  1129. int vector, err;
  1130. entry = &interface->msix_entries[NON_Q_VECTORS(hw)];
  1131. for (vector = 0; vector < interface->num_q_vectors; vector++) {
  1132. struct fm10k_q_vector *q_vector = interface->q_vector[vector];
  1133. /* name the vector */
  1134. if (q_vector->tx.count && q_vector->rx.count) {
  1135. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1136. "%s-TxRx-%d", dev->name, ri++);
  1137. ti++;
  1138. } else if (q_vector->rx.count) {
  1139. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1140. "%s-rx-%d", dev->name, ri++);
  1141. } else if (q_vector->tx.count) {
  1142. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1143. "%s-tx-%d", dev->name, ti++);
  1144. } else {
  1145. /* skip this unused q_vector */
  1146. continue;
  1147. }
  1148. /* Assign ITR register to q_vector */
  1149. q_vector->itr = (hw->mac.type == fm10k_mac_pf) ?
  1150. &interface->uc_addr[FM10K_ITR(entry->entry)] :
  1151. &interface->uc_addr[FM10K_VFITR(entry->entry)];
  1152. /* request the IRQ */
  1153. err = request_irq(entry->vector, &fm10k_msix_clean_rings, 0,
  1154. q_vector->name, q_vector);
  1155. if (err) {
  1156. netif_err(interface, probe, dev,
  1157. "request_irq failed for MSIX interrupt Error: %d\n",
  1158. err);
  1159. goto err_out;
  1160. }
  1161. /* Enable q_vector */
  1162. writel(FM10K_ITR_ENABLE, q_vector->itr);
  1163. entry++;
  1164. }
  1165. return 0;
  1166. err_out:
  1167. /* wind through the ring freeing all entries and vectors */
  1168. while (vector) {
  1169. struct fm10k_q_vector *q_vector;
  1170. entry--;
  1171. vector--;
  1172. q_vector = interface->q_vector[vector];
  1173. if (!q_vector->tx.count && !q_vector->rx.count)
  1174. continue;
  1175. /* disable interrupts */
  1176. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1177. free_irq(entry->vector, q_vector);
  1178. }
  1179. return err;
  1180. }
  1181. void fm10k_up(struct fm10k_intfc *interface)
  1182. {
  1183. struct fm10k_hw *hw = &interface->hw;
  1184. /* Enable Tx/Rx DMA */
  1185. hw->mac.ops.start_hw(hw);
  1186. /* configure Tx descriptor rings */
  1187. fm10k_configure_tx(interface);
  1188. /* configure Rx descriptor rings */
  1189. fm10k_configure_rx(interface);
  1190. /* configure interrupts */
  1191. hw->mac.ops.update_int_moderator(hw);
  1192. /* clear down bit to indicate we are ready to go */
  1193. clear_bit(__FM10K_DOWN, &interface->state);
  1194. /* enable polling cleanups */
  1195. fm10k_napi_enable_all(interface);
  1196. /* re-establish Rx filters */
  1197. fm10k_restore_rx_state(interface);
  1198. /* enable transmits */
  1199. netif_tx_start_all_queues(interface->netdev);
  1200. /* kick off the service timer */
  1201. hw->mac.get_host_state = 1;
  1202. mod_timer(&interface->service_timer, jiffies);
  1203. }
  1204. static void fm10k_napi_disable_all(struct fm10k_intfc *interface)
  1205. {
  1206. struct fm10k_q_vector *q_vector;
  1207. int q_idx;
  1208. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  1209. q_vector = interface->q_vector[q_idx];
  1210. napi_disable(&q_vector->napi);
  1211. }
  1212. }
  1213. void fm10k_down(struct fm10k_intfc *interface)
  1214. {
  1215. struct net_device *netdev = interface->netdev;
  1216. struct fm10k_hw *hw = &interface->hw;
  1217. /* signal that we are down to the interrupt handler and service task */
  1218. set_bit(__FM10K_DOWN, &interface->state);
  1219. /* call carrier off first to avoid false dev_watchdog timeouts */
  1220. netif_carrier_off(netdev);
  1221. /* disable transmits */
  1222. netif_tx_stop_all_queues(netdev);
  1223. netif_tx_disable(netdev);
  1224. /* reset Rx filters */
  1225. fm10k_reset_rx_state(interface);
  1226. /* allow 10ms for device to quiesce */
  1227. usleep_range(10000, 20000);
  1228. /* disable polling routines */
  1229. fm10k_napi_disable_all(interface);
  1230. del_timer_sync(&interface->service_timer);
  1231. /* capture stats one last time before stopping interface */
  1232. fm10k_update_stats(interface);
  1233. /* Disable DMA engine for Tx/Rx */
  1234. hw->mac.ops.stop_hw(hw);
  1235. /* free any buffers still on the rings */
  1236. fm10k_clean_all_tx_rings(interface);
  1237. }
  1238. /**
  1239. * fm10k_sw_init - Initialize general software structures
  1240. * @interface: host interface private structure to initialize
  1241. *
  1242. * fm10k_sw_init initializes the interface private data structure.
  1243. * Fields are initialized based on PCI device information and
  1244. * OS network device settings (MTU size).
  1245. **/
  1246. static int fm10k_sw_init(struct fm10k_intfc *interface,
  1247. const struct pci_device_id *ent)
  1248. {
  1249. const struct fm10k_info *fi = fm10k_info_tbl[ent->driver_data];
  1250. struct fm10k_hw *hw = &interface->hw;
  1251. struct pci_dev *pdev = interface->pdev;
  1252. struct net_device *netdev = interface->netdev;
  1253. u32 rss_key[FM10K_RSSRK_SIZE];
  1254. unsigned int rss;
  1255. int err;
  1256. /* initialize back pointer */
  1257. hw->back = interface;
  1258. hw->hw_addr = interface->uc_addr;
  1259. /* PCI config space info */
  1260. hw->vendor_id = pdev->vendor;
  1261. hw->device_id = pdev->device;
  1262. hw->revision_id = pdev->revision;
  1263. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  1264. hw->subsystem_device_id = pdev->subsystem_device;
  1265. /* Setup hw api */
  1266. memcpy(&hw->mac.ops, fi->mac_ops, sizeof(hw->mac.ops));
  1267. hw->mac.type = fi->mac;
  1268. /* Setup IOV handlers */
  1269. if (fi->iov_ops)
  1270. memcpy(&hw->iov.ops, fi->iov_ops, sizeof(hw->iov.ops));
  1271. /* Set common capability flags and settings */
  1272. rss = min_t(int, FM10K_MAX_RSS_INDICES, num_online_cpus());
  1273. interface->ring_feature[RING_F_RSS].limit = rss;
  1274. fi->get_invariants(hw);
  1275. /* pick up the PCIe bus settings for reporting later */
  1276. if (hw->mac.ops.get_bus_info)
  1277. hw->mac.ops.get_bus_info(hw);
  1278. /* limit the usable DMA range */
  1279. if (hw->mac.ops.set_dma_mask)
  1280. hw->mac.ops.set_dma_mask(hw, dma_get_mask(&pdev->dev));
  1281. /* update netdev with DMA restrictions */
  1282. if (dma_get_mask(&pdev->dev) > DMA_BIT_MASK(32)) {
  1283. netdev->features |= NETIF_F_HIGHDMA;
  1284. netdev->vlan_features |= NETIF_F_HIGHDMA;
  1285. }
  1286. /* delay any future reset requests */
  1287. interface->last_reset = jiffies + (10 * HZ);
  1288. /* reset and initialize the hardware so it is in a known state */
  1289. err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
  1290. if (err) {
  1291. dev_err(&pdev->dev, "init_hw failed: %d\n", err);
  1292. return err;
  1293. }
  1294. /* initialize hardware statistics */
  1295. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  1296. /* Set upper limit on IOV VFs that can be allocated */
  1297. pci_sriov_set_totalvfs(pdev, hw->iov.total_vfs);
  1298. /* Start with random Ethernet address */
  1299. eth_random_addr(hw->mac.addr);
  1300. /* Initialize MAC address from hardware */
  1301. err = hw->mac.ops.read_mac_addr(hw);
  1302. if (err) {
  1303. dev_warn(&pdev->dev,
  1304. "Failed to obtain MAC address defaulting to random\n");
  1305. /* tag address assignment as random */
  1306. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  1307. }
  1308. memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
  1309. memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
  1310. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1311. dev_err(&pdev->dev, "Invalid MAC Address\n");
  1312. return -EIO;
  1313. }
  1314. /* assign BAR 4 resources for use with PTP */
  1315. if (fm10k_read_reg(hw, FM10K_CTRL) & FM10K_CTRL_BAR4_ALLOWED)
  1316. interface->sw_addr = ioremap(pci_resource_start(pdev, 4),
  1317. pci_resource_len(pdev, 4));
  1318. hw->sw_addr = interface->sw_addr;
  1319. /* Only the PF can support VXLAN and NVGRE offloads */
  1320. if (hw->mac.type != fm10k_mac_pf) {
  1321. netdev->hw_enc_features = 0;
  1322. netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
  1323. netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL;
  1324. }
  1325. /* initialize DCBNL interface */
  1326. fm10k_dcbnl_set_ops(netdev);
  1327. /* Initialize service timer and service task */
  1328. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1329. setup_timer(&interface->service_timer, &fm10k_service_timer,
  1330. (unsigned long)interface);
  1331. INIT_WORK(&interface->service_task, fm10k_service_task);
  1332. /* Intitialize timestamp data */
  1333. fm10k_ts_init(interface);
  1334. /* set default ring sizes */
  1335. interface->tx_ring_count = FM10K_DEFAULT_TXD;
  1336. interface->rx_ring_count = FM10K_DEFAULT_RXD;
  1337. /* set default interrupt moderation */
  1338. interface->tx_itr = FM10K_ITR_10K;
  1339. interface->rx_itr = FM10K_ITR_ADAPTIVE | FM10K_ITR_20K;
  1340. /* initialize vxlan_port list */
  1341. INIT_LIST_HEAD(&interface->vxlan_port);
  1342. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  1343. memcpy(interface->rssrk, rss_key, sizeof(rss_key));
  1344. /* Start off interface as being down */
  1345. set_bit(__FM10K_DOWN, &interface->state);
  1346. return 0;
  1347. }
  1348. static void fm10k_slot_warn(struct fm10k_intfc *interface)
  1349. {
  1350. struct device *dev = &interface->pdev->dev;
  1351. struct fm10k_hw *hw = &interface->hw;
  1352. if (hw->mac.ops.is_slot_appropriate(hw))
  1353. return;
  1354. dev_warn(dev,
  1355. "For optimal performance, a %s %s slot is recommended.\n",
  1356. (hw->bus_caps.width == fm10k_bus_width_pcie_x1 ? "x1" :
  1357. hw->bus_caps.width == fm10k_bus_width_pcie_x4 ? "x4" :
  1358. "x8"),
  1359. (hw->bus_caps.speed == fm10k_bus_speed_2500 ? "2.5GT/s" :
  1360. hw->bus_caps.speed == fm10k_bus_speed_5000 ? "5.0GT/s" :
  1361. "8.0GT/s"));
  1362. dev_warn(dev,
  1363. "A slot with more lanes and/or higher speed is suggested.\n");
  1364. }
  1365. /**
  1366. * fm10k_probe - Device Initialization Routine
  1367. * @pdev: PCI device information struct
  1368. * @ent: entry in fm10k_pci_tbl
  1369. *
  1370. * Returns 0 on success, negative on failure
  1371. *
  1372. * fm10k_probe initializes an interface identified by a pci_dev structure.
  1373. * The OS initialization, configuring of the interface private structure,
  1374. * and a hardware reset occur.
  1375. **/
  1376. static int fm10k_probe(struct pci_dev *pdev,
  1377. const struct pci_device_id *ent)
  1378. {
  1379. struct net_device *netdev;
  1380. struct fm10k_intfc *interface;
  1381. struct fm10k_hw *hw;
  1382. int err;
  1383. u64 dma_mask;
  1384. err = pci_enable_device_mem(pdev);
  1385. if (err)
  1386. return err;
  1387. /* By default fm10k only supports a 48 bit DMA mask */
  1388. dma_mask = DMA_BIT_MASK(48) | dma_get_required_mask(&pdev->dev);
  1389. if ((dma_mask <= DMA_BIT_MASK(32)) ||
  1390. dma_set_mask_and_coherent(&pdev->dev, dma_mask)) {
  1391. dma_mask &= DMA_BIT_MASK(32);
  1392. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1393. err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  1394. if (err) {
  1395. err = dma_set_coherent_mask(&pdev->dev,
  1396. DMA_BIT_MASK(32));
  1397. if (err) {
  1398. dev_err(&pdev->dev,
  1399. "No usable DMA configuration, aborting\n");
  1400. goto err_dma;
  1401. }
  1402. }
  1403. }
  1404. err = pci_request_selected_regions(pdev,
  1405. pci_select_bars(pdev,
  1406. IORESOURCE_MEM),
  1407. fm10k_driver_name);
  1408. if (err) {
  1409. dev_err(&pdev->dev,
  1410. "pci_request_selected_regions failed 0x%x\n", err);
  1411. goto err_pci_reg;
  1412. }
  1413. pci_enable_pcie_error_reporting(pdev);
  1414. pci_set_master(pdev);
  1415. pci_save_state(pdev);
  1416. netdev = fm10k_alloc_netdev();
  1417. if (!netdev) {
  1418. err = -ENOMEM;
  1419. goto err_alloc_netdev;
  1420. }
  1421. SET_NETDEV_DEV(netdev, &pdev->dev);
  1422. interface = netdev_priv(netdev);
  1423. pci_set_drvdata(pdev, interface);
  1424. interface->netdev = netdev;
  1425. interface->pdev = pdev;
  1426. hw = &interface->hw;
  1427. interface->uc_addr = ioremap(pci_resource_start(pdev, 0),
  1428. FM10K_UC_ADDR_SIZE);
  1429. if (!interface->uc_addr) {
  1430. err = -EIO;
  1431. goto err_ioremap;
  1432. }
  1433. err = fm10k_sw_init(interface, ent);
  1434. if (err)
  1435. goto err_sw_init;
  1436. /* enable debugfs support */
  1437. fm10k_dbg_intfc_init(interface);
  1438. err = fm10k_init_queueing_scheme(interface);
  1439. if (err)
  1440. goto err_sw_init;
  1441. err = fm10k_mbx_request_irq(interface);
  1442. if (err)
  1443. goto err_mbx_interrupt;
  1444. /* final check of hardware state before registering the interface */
  1445. err = fm10k_hw_ready(interface);
  1446. if (err)
  1447. goto err_register;
  1448. err = register_netdev(netdev);
  1449. if (err)
  1450. goto err_register;
  1451. /* carrier off reporting is important to ethtool even BEFORE open */
  1452. netif_carrier_off(netdev);
  1453. /* stop all the transmit queues from transmitting until link is up */
  1454. netif_tx_stop_all_queues(netdev);
  1455. /* Register PTP interface */
  1456. fm10k_ptp_register(interface);
  1457. /* print bus type/speed/width info */
  1458. dev_info(&pdev->dev, "(PCI Express:%s Width: %s Payload: %s)\n",
  1459. (hw->bus.speed == fm10k_bus_speed_8000 ? "8.0GT/s" :
  1460. hw->bus.speed == fm10k_bus_speed_5000 ? "5.0GT/s" :
  1461. hw->bus.speed == fm10k_bus_speed_2500 ? "2.5GT/s" :
  1462. "Unknown"),
  1463. (hw->bus.width == fm10k_bus_width_pcie_x8 ? "x8" :
  1464. hw->bus.width == fm10k_bus_width_pcie_x4 ? "x4" :
  1465. hw->bus.width == fm10k_bus_width_pcie_x1 ? "x1" :
  1466. "Unknown"),
  1467. (hw->bus.payload == fm10k_bus_payload_128 ? "128B" :
  1468. hw->bus.payload == fm10k_bus_payload_256 ? "256B" :
  1469. hw->bus.payload == fm10k_bus_payload_512 ? "512B" :
  1470. "Unknown"));
  1471. /* print warning for non-optimal configurations */
  1472. fm10k_slot_warn(interface);
  1473. /* enable SR-IOV after registering netdev to enforce PF/VF ordering */
  1474. fm10k_iov_configure(pdev, 0);
  1475. /* clear the service task disable bit to allow service task to start */
  1476. clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1477. return 0;
  1478. err_register:
  1479. fm10k_mbx_free_irq(interface);
  1480. err_mbx_interrupt:
  1481. fm10k_clear_queueing_scheme(interface);
  1482. err_sw_init:
  1483. if (interface->sw_addr)
  1484. iounmap(interface->sw_addr);
  1485. iounmap(interface->uc_addr);
  1486. err_ioremap:
  1487. free_netdev(netdev);
  1488. err_alloc_netdev:
  1489. pci_release_selected_regions(pdev,
  1490. pci_select_bars(pdev, IORESOURCE_MEM));
  1491. err_pci_reg:
  1492. err_dma:
  1493. pci_disable_device(pdev);
  1494. return err;
  1495. }
  1496. /**
  1497. * fm10k_remove - Device Removal Routine
  1498. * @pdev: PCI device information struct
  1499. *
  1500. * fm10k_remove is called by the PCI subsystem to alert the driver
  1501. * that it should release a PCI device. The could be caused by a
  1502. * Hot-Plug event, or because the driver is going to be removed from
  1503. * memory.
  1504. **/
  1505. static void fm10k_remove(struct pci_dev *pdev)
  1506. {
  1507. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1508. struct net_device *netdev = interface->netdev;
  1509. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1510. cancel_work_sync(&interface->service_task);
  1511. /* free netdev, this may bounce the interrupts due to setup_tc */
  1512. if (netdev->reg_state == NETREG_REGISTERED)
  1513. unregister_netdev(netdev);
  1514. /* cleanup timestamp handling */
  1515. fm10k_ptp_unregister(interface);
  1516. /* release VFs */
  1517. fm10k_iov_disable(pdev);
  1518. /* disable mailbox interrupt */
  1519. fm10k_mbx_free_irq(interface);
  1520. /* free interrupts */
  1521. fm10k_clear_queueing_scheme(interface);
  1522. /* remove any debugfs interfaces */
  1523. fm10k_dbg_intfc_exit(interface);
  1524. if (interface->sw_addr)
  1525. iounmap(interface->sw_addr);
  1526. iounmap(interface->uc_addr);
  1527. free_netdev(netdev);
  1528. pci_release_selected_regions(pdev,
  1529. pci_select_bars(pdev, IORESOURCE_MEM));
  1530. pci_disable_pcie_error_reporting(pdev);
  1531. pci_disable_device(pdev);
  1532. }
  1533. #ifdef CONFIG_PM
  1534. /**
  1535. * fm10k_resume - Restore device to pre-sleep state
  1536. * @pdev: PCI device information struct
  1537. *
  1538. * fm10k_resume is called after the system has powered back up from a sleep
  1539. * state and is ready to resume operation. This function is meant to restore
  1540. * the device back to its pre-sleep state.
  1541. **/
  1542. static int fm10k_resume(struct pci_dev *pdev)
  1543. {
  1544. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1545. struct net_device *netdev = interface->netdev;
  1546. struct fm10k_hw *hw = &interface->hw;
  1547. u32 err;
  1548. pci_set_power_state(pdev, PCI_D0);
  1549. pci_restore_state(pdev);
  1550. /* pci_restore_state clears dev->state_saved so call
  1551. * pci_save_state to restore it.
  1552. */
  1553. pci_save_state(pdev);
  1554. err = pci_enable_device_mem(pdev);
  1555. if (err) {
  1556. dev_err(&pdev->dev, "Cannot enable PCI device from suspend\n");
  1557. return err;
  1558. }
  1559. pci_set_master(pdev);
  1560. pci_wake_from_d3(pdev, false);
  1561. /* refresh hw_addr in case it was dropped */
  1562. hw->hw_addr = interface->uc_addr;
  1563. /* reset hardware to known state */
  1564. err = hw->mac.ops.init_hw(&interface->hw);
  1565. if (err)
  1566. return err;
  1567. /* reset statistics starting values */
  1568. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1569. /* reset clock */
  1570. fm10k_ts_reset(interface);
  1571. rtnl_lock();
  1572. err = fm10k_init_queueing_scheme(interface);
  1573. if (!err) {
  1574. fm10k_mbx_request_irq(interface);
  1575. if (netif_running(netdev))
  1576. err = fm10k_open(netdev);
  1577. }
  1578. rtnl_unlock();
  1579. if (err)
  1580. return err;
  1581. /* restore SR-IOV interface */
  1582. fm10k_iov_resume(pdev);
  1583. netif_device_attach(netdev);
  1584. return 0;
  1585. }
  1586. /**
  1587. * fm10k_suspend - Prepare the device for a system sleep state
  1588. * @pdev: PCI device information struct
  1589. *
  1590. * fm10k_suspend is meant to shutdown the device prior to the system entering
  1591. * a sleep state. The fm10k hardware does not support wake on lan so the
  1592. * driver simply needs to shut down the device so it is in a low power state.
  1593. **/
  1594. static int fm10k_suspend(struct pci_dev *pdev, pm_message_t state)
  1595. {
  1596. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1597. struct net_device *netdev = interface->netdev;
  1598. int err = 0;
  1599. netif_device_detach(netdev);
  1600. fm10k_iov_suspend(pdev);
  1601. rtnl_lock();
  1602. if (netif_running(netdev))
  1603. fm10k_close(netdev);
  1604. fm10k_mbx_free_irq(interface);
  1605. fm10k_clear_queueing_scheme(interface);
  1606. rtnl_unlock();
  1607. err = pci_save_state(pdev);
  1608. if (err)
  1609. return err;
  1610. pci_disable_device(pdev);
  1611. pci_wake_from_d3(pdev, false);
  1612. pci_set_power_state(pdev, PCI_D3hot);
  1613. return 0;
  1614. }
  1615. #endif /* CONFIG_PM */
  1616. /**
  1617. * fm10k_io_error_detected - called when PCI error is detected
  1618. * @pdev: Pointer to PCI device
  1619. * @state: The current pci connection state
  1620. *
  1621. * This function is called after a PCI bus error affecting
  1622. * this device has been detected.
  1623. */
  1624. static pci_ers_result_t fm10k_io_error_detected(struct pci_dev *pdev,
  1625. pci_channel_state_t state)
  1626. {
  1627. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1628. struct net_device *netdev = interface->netdev;
  1629. netif_device_detach(netdev);
  1630. if (state == pci_channel_io_perm_failure)
  1631. return PCI_ERS_RESULT_DISCONNECT;
  1632. if (netif_running(netdev))
  1633. fm10k_close(netdev);
  1634. fm10k_mbx_free_irq(interface);
  1635. pci_disable_device(pdev);
  1636. /* Request a slot reset. */
  1637. return PCI_ERS_RESULT_NEED_RESET;
  1638. }
  1639. /**
  1640. * fm10k_io_slot_reset - called after the pci bus has been reset.
  1641. * @pdev: Pointer to PCI device
  1642. *
  1643. * Restart the card from scratch, as if from a cold-boot.
  1644. */
  1645. static pci_ers_result_t fm10k_io_slot_reset(struct pci_dev *pdev)
  1646. {
  1647. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1648. pci_ers_result_t result;
  1649. if (pci_enable_device_mem(pdev)) {
  1650. dev_err(&pdev->dev,
  1651. "Cannot re-enable PCI device after reset.\n");
  1652. result = PCI_ERS_RESULT_DISCONNECT;
  1653. } else {
  1654. pci_set_master(pdev);
  1655. pci_restore_state(pdev);
  1656. /* After second error pci->state_saved is false, this
  1657. * resets it so EEH doesn't break.
  1658. */
  1659. pci_save_state(pdev);
  1660. pci_wake_from_d3(pdev, false);
  1661. /* refresh hw_addr in case it was dropped */
  1662. interface->hw.hw_addr = interface->uc_addr;
  1663. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1664. fm10k_service_event_schedule(interface);
  1665. result = PCI_ERS_RESULT_RECOVERED;
  1666. }
  1667. pci_cleanup_aer_uncorrect_error_status(pdev);
  1668. return result;
  1669. }
  1670. /**
  1671. * fm10k_io_resume - called when traffic can start flowing again.
  1672. * @pdev: Pointer to PCI device
  1673. *
  1674. * This callback is called when the error recovery driver tells us that
  1675. * its OK to resume normal operation.
  1676. */
  1677. static void fm10k_io_resume(struct pci_dev *pdev)
  1678. {
  1679. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1680. struct net_device *netdev = interface->netdev;
  1681. struct fm10k_hw *hw = &interface->hw;
  1682. int err = 0;
  1683. /* reset hardware to known state */
  1684. hw->mac.ops.init_hw(&interface->hw);
  1685. /* reset statistics starting values */
  1686. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1687. /* reassociate interrupts */
  1688. fm10k_mbx_request_irq(interface);
  1689. /* reset clock */
  1690. fm10k_ts_reset(interface);
  1691. if (netif_running(netdev))
  1692. err = fm10k_open(netdev);
  1693. /* final check of hardware state before registering the interface */
  1694. err = err ? : fm10k_hw_ready(interface);
  1695. if (!err)
  1696. netif_device_attach(netdev);
  1697. }
  1698. static const struct pci_error_handlers fm10k_err_handler = {
  1699. .error_detected = fm10k_io_error_detected,
  1700. .slot_reset = fm10k_io_slot_reset,
  1701. .resume = fm10k_io_resume,
  1702. };
  1703. static struct pci_driver fm10k_driver = {
  1704. .name = fm10k_driver_name,
  1705. .id_table = fm10k_pci_tbl,
  1706. .probe = fm10k_probe,
  1707. .remove = fm10k_remove,
  1708. #ifdef CONFIG_PM
  1709. .suspend = fm10k_suspend,
  1710. .resume = fm10k_resume,
  1711. #endif
  1712. .sriov_configure = fm10k_iov_configure,
  1713. .err_handler = &fm10k_err_handler
  1714. };
  1715. /**
  1716. * fm10k_register_pci_driver - register driver interface
  1717. *
  1718. * This funciton is called on module load in order to register the driver.
  1719. **/
  1720. int fm10k_register_pci_driver(void)
  1721. {
  1722. return pci_register_driver(&fm10k_driver);
  1723. }
  1724. /**
  1725. * fm10k_unregister_pci_driver - unregister driver interface
  1726. *
  1727. * This funciton is called on module unload in order to remove the driver.
  1728. **/
  1729. void fm10k_unregister_pci_driver(void)
  1730. {
  1731. pci_unregister_driver(&fm10k_driver);
  1732. }