gfx_v8_0.c 244 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  128. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  129. {
  130. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  131. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  132. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  133. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  134. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  135. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  136. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  137. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  138. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  139. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  140. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  141. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  142. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  143. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  144. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  145. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  146. };
  147. static const u32 golden_settings_tonga_a11[] =
  148. {
  149. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  150. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  151. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  152. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  153. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  154. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  155. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  156. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  157. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  158. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  159. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  160. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  161. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  162. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  163. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  164. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  165. };
  166. static const u32 tonga_golden_common_all[] =
  167. {
  168. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  169. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  170. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  171. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  172. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  175. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  176. };
  177. static const u32 tonga_mgcg_cgcg_init[] =
  178. {
  179. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  180. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  181. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  186. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  188. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  189. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  190. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  200. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  201. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  203. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  204. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  205. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  206. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  208. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  209. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  210. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  211. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  212. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  213. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  214. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  215. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  216. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  217. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  218. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  219. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  220. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  221. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  222. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  223. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  224. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  225. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  226. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  227. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  228. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  229. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  230. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  231. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  232. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  233. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  234. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  235. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  236. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  237. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  238. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  239. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  240. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  241. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  242. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  243. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  244. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  245. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  246. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  247. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  248. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  249. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  250. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  251. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  252. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  253. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  254. };
  255. static const u32 golden_settings_polaris11_a11[] =
  256. {
  257. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  258. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  259. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  260. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  261. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  262. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  263. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  264. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  265. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  266. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  267. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  268. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  269. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  270. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  271. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  272. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  273. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  274. };
  275. static const u32 polaris11_golden_common_all[] =
  276. {
  277. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  278. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  279. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  282. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  283. };
  284. static const u32 golden_settings_polaris10_a11[] =
  285. {
  286. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  287. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  288. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  289. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  290. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  291. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  292. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  293. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  294. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  295. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  296. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  297. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  298. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  299. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  300. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  301. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  302. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  303. };
  304. static const u32 polaris10_golden_common_all[] =
  305. {
  306. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  307. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  308. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  309. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  310. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  314. };
  315. static const u32 fiji_golden_common_all[] =
  316. {
  317. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  318. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  319. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  320. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  321. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  324. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  325. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  326. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  327. };
  328. static const u32 golden_settings_fiji_a10[] =
  329. {
  330. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  331. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  332. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  333. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  334. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  335. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  336. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  337. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  338. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  339. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  340. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  341. };
  342. static const u32 fiji_mgcg_cgcg_init[] =
  343. {
  344. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  345. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  346. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  351. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  353. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  354. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  355. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  365. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  366. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  368. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  369. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  370. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  371. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  373. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  374. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  375. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  376. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  377. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  378. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  379. };
  380. static const u32 golden_settings_iceland_a11[] =
  381. {
  382. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  383. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  384. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  385. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  386. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  387. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  388. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  389. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  390. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  391. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  392. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  393. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  394. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  395. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  396. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  397. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  398. };
  399. static const u32 iceland_golden_common_all[] =
  400. {
  401. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  402. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  403. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  404. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  405. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  408. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  409. };
  410. static const u32 iceland_mgcg_cgcg_init[] =
  411. {
  412. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  413. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  414. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  419. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  421. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  423. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  433. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  434. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  435. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  436. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  437. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  438. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  439. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  441. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  442. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  443. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  444. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  445. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  446. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  447. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  448. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  449. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  450. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  451. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  452. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  453. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  454. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  455. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  456. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  457. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  458. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  459. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  460. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  461. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  462. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  463. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  464. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  465. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  466. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  467. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  468. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  469. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  470. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  471. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  472. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  473. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  474. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  475. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  476. };
  477. static const u32 cz_golden_settings_a11[] =
  478. {
  479. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  480. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  481. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  482. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  483. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  484. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  485. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  486. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  487. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  488. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  489. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  490. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  491. };
  492. static const u32 cz_golden_common_all[] =
  493. {
  494. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  495. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  496. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  497. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  498. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  501. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  502. };
  503. static const u32 cz_mgcg_cgcg_init[] =
  504. {
  505. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  506. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  507. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  514. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  515. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  516. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  526. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  527. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  529. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  530. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  531. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  532. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  534. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  535. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  536. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  537. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  538. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  539. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  540. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  541. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  542. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  543. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  544. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  545. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  546. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  547. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  548. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  549. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  550. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  551. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  557. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  558. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  559. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  560. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  561. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  562. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  563. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  564. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  565. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  566. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  567. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  568. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  569. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  570. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  571. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  572. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  573. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  574. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  575. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  576. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  577. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  578. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  579. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  580. };
  581. static const u32 stoney_golden_settings_a11[] =
  582. {
  583. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  584. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  585. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  586. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  587. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  588. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  589. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  590. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  591. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  592. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  593. };
  594. static const u32 stoney_golden_common_all[] =
  595. {
  596. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  597. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  598. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  599. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  600. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  603. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  604. };
  605. static const u32 stoney_mgcg_cgcg_init[] =
  606. {
  607. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  608. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  609. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  611. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  612. };
  613. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  616. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  617. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  618. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  619. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  620. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  621. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev);
  622. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev);
  623. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  624. {
  625. switch (adev->asic_type) {
  626. case CHIP_TOPAZ:
  627. amdgpu_program_register_sequence(adev,
  628. iceland_mgcg_cgcg_init,
  629. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  630. amdgpu_program_register_sequence(adev,
  631. golden_settings_iceland_a11,
  632. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  633. amdgpu_program_register_sequence(adev,
  634. iceland_golden_common_all,
  635. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  636. break;
  637. case CHIP_FIJI:
  638. amdgpu_program_register_sequence(adev,
  639. fiji_mgcg_cgcg_init,
  640. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  641. amdgpu_program_register_sequence(adev,
  642. golden_settings_fiji_a10,
  643. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  644. amdgpu_program_register_sequence(adev,
  645. fiji_golden_common_all,
  646. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  647. break;
  648. case CHIP_TONGA:
  649. amdgpu_program_register_sequence(adev,
  650. tonga_mgcg_cgcg_init,
  651. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  652. amdgpu_program_register_sequence(adev,
  653. golden_settings_tonga_a11,
  654. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  655. amdgpu_program_register_sequence(adev,
  656. tonga_golden_common_all,
  657. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  658. break;
  659. case CHIP_POLARIS11:
  660. case CHIP_POLARIS12:
  661. amdgpu_program_register_sequence(adev,
  662. golden_settings_polaris11_a11,
  663. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  664. amdgpu_program_register_sequence(adev,
  665. polaris11_golden_common_all,
  666. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  667. break;
  668. case CHIP_POLARIS10:
  669. amdgpu_program_register_sequence(adev,
  670. golden_settings_polaris10_a11,
  671. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  672. amdgpu_program_register_sequence(adev,
  673. polaris10_golden_common_all,
  674. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  675. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  676. if (adev->pdev->revision == 0xc7 &&
  677. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  678. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  679. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  681. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  682. }
  683. break;
  684. case CHIP_CARRIZO:
  685. amdgpu_program_register_sequence(adev,
  686. cz_mgcg_cgcg_init,
  687. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  688. amdgpu_program_register_sequence(adev,
  689. cz_golden_settings_a11,
  690. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  691. amdgpu_program_register_sequence(adev,
  692. cz_golden_common_all,
  693. (const u32)ARRAY_SIZE(cz_golden_common_all));
  694. break;
  695. case CHIP_STONEY:
  696. amdgpu_program_register_sequence(adev,
  697. stoney_mgcg_cgcg_init,
  698. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  699. amdgpu_program_register_sequence(adev,
  700. stoney_golden_settings_a11,
  701. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  702. amdgpu_program_register_sequence(adev,
  703. stoney_golden_common_all,
  704. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  705. break;
  706. default:
  707. break;
  708. }
  709. }
  710. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  711. {
  712. adev->gfx.scratch.num_reg = 7;
  713. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  714. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  715. }
  716. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  717. {
  718. struct amdgpu_device *adev = ring->adev;
  719. uint32_t scratch;
  720. uint32_t tmp = 0;
  721. unsigned i;
  722. int r;
  723. r = amdgpu_gfx_scratch_get(adev, &scratch);
  724. if (r) {
  725. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  726. return r;
  727. }
  728. WREG32(scratch, 0xCAFEDEAD);
  729. r = amdgpu_ring_alloc(ring, 3);
  730. if (r) {
  731. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  732. ring->idx, r);
  733. amdgpu_gfx_scratch_free(adev, scratch);
  734. return r;
  735. }
  736. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  737. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  738. amdgpu_ring_write(ring, 0xDEADBEEF);
  739. amdgpu_ring_commit(ring);
  740. for (i = 0; i < adev->usec_timeout; i++) {
  741. tmp = RREG32(scratch);
  742. if (tmp == 0xDEADBEEF)
  743. break;
  744. DRM_UDELAY(1);
  745. }
  746. if (i < adev->usec_timeout) {
  747. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  748. ring->idx, i);
  749. } else {
  750. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  751. ring->idx, scratch, tmp);
  752. r = -EINVAL;
  753. }
  754. amdgpu_gfx_scratch_free(adev, scratch);
  755. return r;
  756. }
  757. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  758. {
  759. struct amdgpu_device *adev = ring->adev;
  760. struct amdgpu_ib ib;
  761. struct dma_fence *f = NULL;
  762. uint32_t scratch;
  763. uint32_t tmp = 0;
  764. long r;
  765. r = amdgpu_gfx_scratch_get(adev, &scratch);
  766. if (r) {
  767. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  768. return r;
  769. }
  770. WREG32(scratch, 0xCAFEDEAD);
  771. memset(&ib, 0, sizeof(ib));
  772. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  773. if (r) {
  774. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  775. goto err1;
  776. }
  777. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  778. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  779. ib.ptr[2] = 0xDEADBEEF;
  780. ib.length_dw = 3;
  781. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  782. if (r)
  783. goto err2;
  784. r = dma_fence_wait_timeout(f, false, timeout);
  785. if (r == 0) {
  786. DRM_ERROR("amdgpu: IB test timed out.\n");
  787. r = -ETIMEDOUT;
  788. goto err2;
  789. } else if (r < 0) {
  790. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  791. goto err2;
  792. }
  793. tmp = RREG32(scratch);
  794. if (tmp == 0xDEADBEEF) {
  795. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  796. r = 0;
  797. } else {
  798. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  799. scratch, tmp);
  800. r = -EINVAL;
  801. }
  802. err2:
  803. amdgpu_ib_free(adev, &ib, NULL);
  804. dma_fence_put(f);
  805. err1:
  806. amdgpu_gfx_scratch_free(adev, scratch);
  807. return r;
  808. }
  809. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  810. release_firmware(adev->gfx.pfp_fw);
  811. adev->gfx.pfp_fw = NULL;
  812. release_firmware(adev->gfx.me_fw);
  813. adev->gfx.me_fw = NULL;
  814. release_firmware(adev->gfx.ce_fw);
  815. adev->gfx.ce_fw = NULL;
  816. release_firmware(adev->gfx.rlc_fw);
  817. adev->gfx.rlc_fw = NULL;
  818. release_firmware(adev->gfx.mec_fw);
  819. adev->gfx.mec_fw = NULL;
  820. if ((adev->asic_type != CHIP_STONEY) &&
  821. (adev->asic_type != CHIP_TOPAZ))
  822. release_firmware(adev->gfx.mec2_fw);
  823. adev->gfx.mec2_fw = NULL;
  824. kfree(adev->gfx.rlc.register_list_format);
  825. }
  826. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  827. {
  828. const char *chip_name;
  829. char fw_name[30];
  830. int err;
  831. struct amdgpu_firmware_info *info = NULL;
  832. const struct common_firmware_header *header = NULL;
  833. const struct gfx_firmware_header_v1_0 *cp_hdr;
  834. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  835. unsigned int *tmp = NULL, i;
  836. DRM_DEBUG("\n");
  837. switch (adev->asic_type) {
  838. case CHIP_TOPAZ:
  839. chip_name = "topaz";
  840. break;
  841. case CHIP_TONGA:
  842. chip_name = "tonga";
  843. break;
  844. case CHIP_CARRIZO:
  845. chip_name = "carrizo";
  846. break;
  847. case CHIP_FIJI:
  848. chip_name = "fiji";
  849. break;
  850. case CHIP_POLARIS11:
  851. chip_name = "polaris11";
  852. break;
  853. case CHIP_POLARIS10:
  854. chip_name = "polaris10";
  855. break;
  856. case CHIP_POLARIS12:
  857. chip_name = "polaris12";
  858. break;
  859. case CHIP_STONEY:
  860. chip_name = "stoney";
  861. break;
  862. default:
  863. BUG();
  864. }
  865. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  866. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  867. if (err)
  868. goto out;
  869. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  870. if (err)
  871. goto out;
  872. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  873. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  874. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  875. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  876. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  877. if (err)
  878. goto out;
  879. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  880. if (err)
  881. goto out;
  882. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  883. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  884. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  885. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  886. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  887. if (err)
  888. goto out;
  889. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  890. if (err)
  891. goto out;
  892. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  893. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  894. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  895. /*
  896. * Support for MCBP/Virtualization in combination with chained IBs is
  897. * formal released on feature version #46
  898. */
  899. if (adev->gfx.ce_feature_version >= 46 &&
  900. adev->gfx.pfp_feature_version >= 46) {
  901. adev->virt.chained_ib_support = true;
  902. DRM_INFO("Chained IB support enabled!\n");
  903. } else
  904. adev->virt.chained_ib_support = false;
  905. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  906. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  907. if (err)
  908. goto out;
  909. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  910. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  911. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  912. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  913. adev->gfx.rlc.save_and_restore_offset =
  914. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  915. adev->gfx.rlc.clear_state_descriptor_offset =
  916. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  917. adev->gfx.rlc.avail_scratch_ram_locations =
  918. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  919. adev->gfx.rlc.reg_restore_list_size =
  920. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  921. adev->gfx.rlc.reg_list_format_start =
  922. le32_to_cpu(rlc_hdr->reg_list_format_start);
  923. adev->gfx.rlc.reg_list_format_separate_start =
  924. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  925. adev->gfx.rlc.starting_offsets_start =
  926. le32_to_cpu(rlc_hdr->starting_offsets_start);
  927. adev->gfx.rlc.reg_list_format_size_bytes =
  928. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  929. adev->gfx.rlc.reg_list_size_bytes =
  930. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  931. adev->gfx.rlc.register_list_format =
  932. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  933. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  934. if (!adev->gfx.rlc.register_list_format) {
  935. err = -ENOMEM;
  936. goto out;
  937. }
  938. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  939. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  940. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  941. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  942. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  943. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  944. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  945. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  946. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  947. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  948. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  949. if (err)
  950. goto out;
  951. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  952. if (err)
  953. goto out;
  954. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  955. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  956. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  957. if ((adev->asic_type != CHIP_STONEY) &&
  958. (adev->asic_type != CHIP_TOPAZ)) {
  959. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  960. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  961. if (!err) {
  962. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  963. if (err)
  964. goto out;
  965. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  966. adev->gfx.mec2_fw->data;
  967. adev->gfx.mec2_fw_version =
  968. le32_to_cpu(cp_hdr->header.ucode_version);
  969. adev->gfx.mec2_feature_version =
  970. le32_to_cpu(cp_hdr->ucode_feature_version);
  971. } else {
  972. err = 0;
  973. adev->gfx.mec2_fw = NULL;
  974. }
  975. }
  976. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  977. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  978. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  979. info->fw = adev->gfx.pfp_fw;
  980. header = (const struct common_firmware_header *)info->fw->data;
  981. adev->firmware.fw_size +=
  982. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  983. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  984. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  985. info->fw = adev->gfx.me_fw;
  986. header = (const struct common_firmware_header *)info->fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  989. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  990. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  991. info->fw = adev->gfx.ce_fw;
  992. header = (const struct common_firmware_header *)info->fw->data;
  993. adev->firmware.fw_size +=
  994. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  995. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  996. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  997. info->fw = adev->gfx.rlc_fw;
  998. header = (const struct common_firmware_header *)info->fw->data;
  999. adev->firmware.fw_size +=
  1000. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1001. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1002. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1003. info->fw = adev->gfx.mec_fw;
  1004. header = (const struct common_firmware_header *)info->fw->data;
  1005. adev->firmware.fw_size +=
  1006. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1007. /* we need account JT in */
  1008. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1009. adev->firmware.fw_size +=
  1010. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1011. if (amdgpu_sriov_vf(adev)) {
  1012. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1013. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1014. info->fw = adev->gfx.mec_fw;
  1015. adev->firmware.fw_size +=
  1016. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1017. }
  1018. if (adev->gfx.mec2_fw) {
  1019. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1020. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1021. info->fw = adev->gfx.mec2_fw;
  1022. header = (const struct common_firmware_header *)info->fw->data;
  1023. adev->firmware.fw_size +=
  1024. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1025. }
  1026. }
  1027. out:
  1028. if (err) {
  1029. dev_err(adev->dev,
  1030. "gfx8: Failed to load firmware \"%s\"\n",
  1031. fw_name);
  1032. release_firmware(adev->gfx.pfp_fw);
  1033. adev->gfx.pfp_fw = NULL;
  1034. release_firmware(adev->gfx.me_fw);
  1035. adev->gfx.me_fw = NULL;
  1036. release_firmware(adev->gfx.ce_fw);
  1037. adev->gfx.ce_fw = NULL;
  1038. release_firmware(adev->gfx.rlc_fw);
  1039. adev->gfx.rlc_fw = NULL;
  1040. release_firmware(adev->gfx.mec_fw);
  1041. adev->gfx.mec_fw = NULL;
  1042. release_firmware(adev->gfx.mec2_fw);
  1043. adev->gfx.mec2_fw = NULL;
  1044. }
  1045. return err;
  1046. }
  1047. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1048. volatile u32 *buffer)
  1049. {
  1050. u32 count = 0, i;
  1051. const struct cs_section_def *sect = NULL;
  1052. const struct cs_extent_def *ext = NULL;
  1053. if (adev->gfx.rlc.cs_data == NULL)
  1054. return;
  1055. if (buffer == NULL)
  1056. return;
  1057. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1058. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1059. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1060. buffer[count++] = cpu_to_le32(0x80000000);
  1061. buffer[count++] = cpu_to_le32(0x80000000);
  1062. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1063. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1064. if (sect->id == SECT_CONTEXT) {
  1065. buffer[count++] =
  1066. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1067. buffer[count++] = cpu_to_le32(ext->reg_index -
  1068. PACKET3_SET_CONTEXT_REG_START);
  1069. for (i = 0; i < ext->reg_count; i++)
  1070. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1071. } else {
  1072. return;
  1073. }
  1074. }
  1075. }
  1076. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1077. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1078. PACKET3_SET_CONTEXT_REG_START);
  1079. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1080. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1081. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1082. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1083. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1084. buffer[count++] = cpu_to_le32(0);
  1085. }
  1086. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1087. {
  1088. const __le32 *fw_data;
  1089. volatile u32 *dst_ptr;
  1090. int me, i, max_me = 4;
  1091. u32 bo_offset = 0;
  1092. u32 table_offset, table_size;
  1093. if (adev->asic_type == CHIP_CARRIZO)
  1094. max_me = 5;
  1095. /* write the cp table buffer */
  1096. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1097. for (me = 0; me < max_me; me++) {
  1098. if (me == 0) {
  1099. const struct gfx_firmware_header_v1_0 *hdr =
  1100. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1101. fw_data = (const __le32 *)
  1102. (adev->gfx.ce_fw->data +
  1103. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1104. table_offset = le32_to_cpu(hdr->jt_offset);
  1105. table_size = le32_to_cpu(hdr->jt_size);
  1106. } else if (me == 1) {
  1107. const struct gfx_firmware_header_v1_0 *hdr =
  1108. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1109. fw_data = (const __le32 *)
  1110. (adev->gfx.pfp_fw->data +
  1111. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1112. table_offset = le32_to_cpu(hdr->jt_offset);
  1113. table_size = le32_to_cpu(hdr->jt_size);
  1114. } else if (me == 2) {
  1115. const struct gfx_firmware_header_v1_0 *hdr =
  1116. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1117. fw_data = (const __le32 *)
  1118. (adev->gfx.me_fw->data +
  1119. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1120. table_offset = le32_to_cpu(hdr->jt_offset);
  1121. table_size = le32_to_cpu(hdr->jt_size);
  1122. } else if (me == 3) {
  1123. const struct gfx_firmware_header_v1_0 *hdr =
  1124. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1125. fw_data = (const __le32 *)
  1126. (adev->gfx.mec_fw->data +
  1127. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1128. table_offset = le32_to_cpu(hdr->jt_offset);
  1129. table_size = le32_to_cpu(hdr->jt_size);
  1130. } else if (me == 4) {
  1131. const struct gfx_firmware_header_v1_0 *hdr =
  1132. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1133. fw_data = (const __le32 *)
  1134. (adev->gfx.mec2_fw->data +
  1135. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1136. table_offset = le32_to_cpu(hdr->jt_offset);
  1137. table_size = le32_to_cpu(hdr->jt_size);
  1138. }
  1139. for (i = 0; i < table_size; i ++) {
  1140. dst_ptr[bo_offset + i] =
  1141. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1142. }
  1143. bo_offset += table_size;
  1144. }
  1145. }
  1146. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1147. {
  1148. int r;
  1149. /* clear state block */
  1150. if (adev->gfx.rlc.clear_state_obj) {
  1151. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1152. if (unlikely(r != 0))
  1153. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1154. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1155. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1156. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1157. adev->gfx.rlc.clear_state_obj = NULL;
  1158. }
  1159. /* jump table block */
  1160. if (adev->gfx.rlc.cp_table_obj) {
  1161. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1162. if (unlikely(r != 0))
  1163. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1164. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1165. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1166. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1167. adev->gfx.rlc.cp_table_obj = NULL;
  1168. }
  1169. }
  1170. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1171. {
  1172. volatile u32 *dst_ptr;
  1173. u32 dws;
  1174. const struct cs_section_def *cs_data;
  1175. int r;
  1176. adev->gfx.rlc.cs_data = vi_cs_data;
  1177. cs_data = adev->gfx.rlc.cs_data;
  1178. if (cs_data) {
  1179. /* clear state block */
  1180. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1181. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1182. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1183. AMDGPU_GEM_DOMAIN_VRAM,
  1184. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1185. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1186. NULL, NULL,
  1187. &adev->gfx.rlc.clear_state_obj);
  1188. if (r) {
  1189. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1190. gfx_v8_0_rlc_fini(adev);
  1191. return r;
  1192. }
  1193. }
  1194. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1195. if (unlikely(r != 0)) {
  1196. gfx_v8_0_rlc_fini(adev);
  1197. return r;
  1198. }
  1199. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1200. &adev->gfx.rlc.clear_state_gpu_addr);
  1201. if (r) {
  1202. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1203. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1204. gfx_v8_0_rlc_fini(adev);
  1205. return r;
  1206. }
  1207. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1208. if (r) {
  1209. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1210. gfx_v8_0_rlc_fini(adev);
  1211. return r;
  1212. }
  1213. /* set up the cs buffer */
  1214. dst_ptr = adev->gfx.rlc.cs_ptr;
  1215. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1216. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1217. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1218. }
  1219. if ((adev->asic_type == CHIP_CARRIZO) ||
  1220. (adev->asic_type == CHIP_STONEY)) {
  1221. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1222. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1223. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1224. AMDGPU_GEM_DOMAIN_VRAM,
  1225. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1226. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1227. NULL, NULL,
  1228. &adev->gfx.rlc.cp_table_obj);
  1229. if (r) {
  1230. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. }
  1234. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1235. if (unlikely(r != 0)) {
  1236. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1237. return r;
  1238. }
  1239. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1240. &adev->gfx.rlc.cp_table_gpu_addr);
  1241. if (r) {
  1242. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1243. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1244. return r;
  1245. }
  1246. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1247. if (r) {
  1248. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1249. return r;
  1250. }
  1251. cz_init_cp_jump_table(adev);
  1252. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1253. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1254. }
  1255. return 0;
  1256. }
  1257. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1258. {
  1259. int r;
  1260. if (adev->gfx.mec.hpd_eop_obj) {
  1261. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1262. if (unlikely(r != 0))
  1263. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1264. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1265. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1266. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1267. adev->gfx.mec.hpd_eop_obj = NULL;
  1268. }
  1269. }
  1270. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1271. struct amdgpu_ring *ring,
  1272. struct amdgpu_irq_src *irq)
  1273. {
  1274. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1275. int r = 0;
  1276. mutex_init(&kiq->ring_mutex);
  1277. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1278. if (r)
  1279. return r;
  1280. ring->adev = NULL;
  1281. ring->ring_obj = NULL;
  1282. ring->use_doorbell = true;
  1283. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1284. if (adev->gfx.mec2_fw) {
  1285. ring->me = 2;
  1286. ring->pipe = 0;
  1287. } else {
  1288. ring->me = 1;
  1289. ring->pipe = 1;
  1290. }
  1291. ring->queue = 0;
  1292. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  1293. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1294. r = amdgpu_ring_init(adev, ring, 1024,
  1295. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1296. if (r)
  1297. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1298. return r;
  1299. }
  1300. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1301. struct amdgpu_irq_src *irq)
  1302. {
  1303. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1304. amdgpu_ring_fini(ring);
  1305. }
  1306. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1307. {
  1308. int r;
  1309. u32 *hpd;
  1310. /*
  1311. * we assign only 1 pipe because all other pipes will
  1312. * be handled by KFD
  1313. */
  1314. adev->gfx.mec.num_mec = 1;
  1315. adev->gfx.mec.num_pipe = 1;
  1316. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1317. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1318. r = amdgpu_bo_create(adev,
  1319. adev->gfx.mec.num_queue * GFX8_MEC_HPD_SIZE,
  1320. PAGE_SIZE, true,
  1321. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1322. &adev->gfx.mec.hpd_eop_obj);
  1323. if (r) {
  1324. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1325. return r;
  1326. }
  1327. }
  1328. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1329. if (unlikely(r != 0)) {
  1330. gfx_v8_0_mec_fini(adev);
  1331. return r;
  1332. }
  1333. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1334. &adev->gfx.mec.hpd_eop_gpu_addr);
  1335. if (r) {
  1336. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1337. gfx_v8_0_mec_fini(adev);
  1338. return r;
  1339. }
  1340. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1341. if (r) {
  1342. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1343. gfx_v8_0_mec_fini(adev);
  1344. return r;
  1345. }
  1346. memset(hpd, 0, adev->gfx.mec.num_queue * GFX8_MEC_HPD_SIZE);
  1347. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1348. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1349. return 0;
  1350. }
  1351. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1352. {
  1353. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1354. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1355. }
  1356. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1357. {
  1358. int r;
  1359. u32 *hpd;
  1360. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1361. r = amdgpu_bo_create_kernel(adev, GFX8_MEC_HPD_SIZE, PAGE_SIZE,
  1362. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1363. &kiq->eop_gpu_addr, (void **)&hpd);
  1364. if (r) {
  1365. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1366. return r;
  1367. }
  1368. memset(hpd, 0, GFX8_MEC_HPD_SIZE);
  1369. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  1370. if (unlikely(r != 0))
  1371. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  1372. amdgpu_bo_kunmap(kiq->eop_obj);
  1373. amdgpu_bo_unreserve(kiq->eop_obj);
  1374. return 0;
  1375. }
  1376. static const u32 vgpr_init_compute_shader[] =
  1377. {
  1378. 0x7e000209, 0x7e020208,
  1379. 0x7e040207, 0x7e060206,
  1380. 0x7e080205, 0x7e0a0204,
  1381. 0x7e0c0203, 0x7e0e0202,
  1382. 0x7e100201, 0x7e120200,
  1383. 0x7e140209, 0x7e160208,
  1384. 0x7e180207, 0x7e1a0206,
  1385. 0x7e1c0205, 0x7e1e0204,
  1386. 0x7e200203, 0x7e220202,
  1387. 0x7e240201, 0x7e260200,
  1388. 0x7e280209, 0x7e2a0208,
  1389. 0x7e2c0207, 0x7e2e0206,
  1390. 0x7e300205, 0x7e320204,
  1391. 0x7e340203, 0x7e360202,
  1392. 0x7e380201, 0x7e3a0200,
  1393. 0x7e3c0209, 0x7e3e0208,
  1394. 0x7e400207, 0x7e420206,
  1395. 0x7e440205, 0x7e460204,
  1396. 0x7e480203, 0x7e4a0202,
  1397. 0x7e4c0201, 0x7e4e0200,
  1398. 0x7e500209, 0x7e520208,
  1399. 0x7e540207, 0x7e560206,
  1400. 0x7e580205, 0x7e5a0204,
  1401. 0x7e5c0203, 0x7e5e0202,
  1402. 0x7e600201, 0x7e620200,
  1403. 0x7e640209, 0x7e660208,
  1404. 0x7e680207, 0x7e6a0206,
  1405. 0x7e6c0205, 0x7e6e0204,
  1406. 0x7e700203, 0x7e720202,
  1407. 0x7e740201, 0x7e760200,
  1408. 0x7e780209, 0x7e7a0208,
  1409. 0x7e7c0207, 0x7e7e0206,
  1410. 0xbf8a0000, 0xbf810000,
  1411. };
  1412. static const u32 sgpr_init_compute_shader[] =
  1413. {
  1414. 0xbe8a0100, 0xbe8c0102,
  1415. 0xbe8e0104, 0xbe900106,
  1416. 0xbe920108, 0xbe940100,
  1417. 0xbe960102, 0xbe980104,
  1418. 0xbe9a0106, 0xbe9c0108,
  1419. 0xbe9e0100, 0xbea00102,
  1420. 0xbea20104, 0xbea40106,
  1421. 0xbea60108, 0xbea80100,
  1422. 0xbeaa0102, 0xbeac0104,
  1423. 0xbeae0106, 0xbeb00108,
  1424. 0xbeb20100, 0xbeb40102,
  1425. 0xbeb60104, 0xbeb80106,
  1426. 0xbeba0108, 0xbebc0100,
  1427. 0xbebe0102, 0xbec00104,
  1428. 0xbec20106, 0xbec40108,
  1429. 0xbec60100, 0xbec80102,
  1430. 0xbee60004, 0xbee70005,
  1431. 0xbeea0006, 0xbeeb0007,
  1432. 0xbee80008, 0xbee90009,
  1433. 0xbefc0000, 0xbf8a0000,
  1434. 0xbf810000, 0x00000000,
  1435. };
  1436. static const u32 vgpr_init_regs[] =
  1437. {
  1438. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1439. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1440. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1441. mmCOMPUTE_NUM_THREAD_Y, 1,
  1442. mmCOMPUTE_NUM_THREAD_Z, 1,
  1443. mmCOMPUTE_PGM_RSRC2, 20,
  1444. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1445. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1446. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1447. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1448. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1449. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1450. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1451. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1452. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1453. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1454. };
  1455. static const u32 sgpr1_init_regs[] =
  1456. {
  1457. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1458. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1459. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1460. mmCOMPUTE_NUM_THREAD_Y, 1,
  1461. mmCOMPUTE_NUM_THREAD_Z, 1,
  1462. mmCOMPUTE_PGM_RSRC2, 20,
  1463. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1464. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1465. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1466. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1467. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1468. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1469. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1470. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1471. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1472. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1473. };
  1474. static const u32 sgpr2_init_regs[] =
  1475. {
  1476. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1477. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1478. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1479. mmCOMPUTE_NUM_THREAD_Y, 1,
  1480. mmCOMPUTE_NUM_THREAD_Z, 1,
  1481. mmCOMPUTE_PGM_RSRC2, 20,
  1482. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1483. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1484. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1485. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1486. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1487. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1488. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1489. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1490. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1491. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1492. };
  1493. static const u32 sec_ded_counter_registers[] =
  1494. {
  1495. mmCPC_EDC_ATC_CNT,
  1496. mmCPC_EDC_SCRATCH_CNT,
  1497. mmCPC_EDC_UCODE_CNT,
  1498. mmCPF_EDC_ATC_CNT,
  1499. mmCPF_EDC_ROQ_CNT,
  1500. mmCPF_EDC_TAG_CNT,
  1501. mmCPG_EDC_ATC_CNT,
  1502. mmCPG_EDC_DMA_CNT,
  1503. mmCPG_EDC_TAG_CNT,
  1504. mmDC_EDC_CSINVOC_CNT,
  1505. mmDC_EDC_RESTORE_CNT,
  1506. mmDC_EDC_STATE_CNT,
  1507. mmGDS_EDC_CNT,
  1508. mmGDS_EDC_GRBM_CNT,
  1509. mmGDS_EDC_OA_DED,
  1510. mmSPI_EDC_CNT,
  1511. mmSQC_ATC_EDC_GATCL1_CNT,
  1512. mmSQC_EDC_CNT,
  1513. mmSQ_EDC_DED_CNT,
  1514. mmSQ_EDC_INFO,
  1515. mmSQ_EDC_SEC_CNT,
  1516. mmTCC_EDC_CNT,
  1517. mmTCP_ATC_EDC_GATCL1_CNT,
  1518. mmTCP_EDC_CNT,
  1519. mmTD_EDC_CNT
  1520. };
  1521. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1522. {
  1523. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1524. struct amdgpu_ib ib;
  1525. struct dma_fence *f = NULL;
  1526. int r, i;
  1527. u32 tmp;
  1528. unsigned total_size, vgpr_offset, sgpr_offset;
  1529. u64 gpu_addr;
  1530. /* only supported on CZ */
  1531. if (adev->asic_type != CHIP_CARRIZO)
  1532. return 0;
  1533. /* bail if the compute ring is not ready */
  1534. if (!ring->ready)
  1535. return 0;
  1536. tmp = RREG32(mmGB_EDC_MODE);
  1537. WREG32(mmGB_EDC_MODE, 0);
  1538. total_size =
  1539. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1540. total_size +=
  1541. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1542. total_size +=
  1543. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1544. total_size = ALIGN(total_size, 256);
  1545. vgpr_offset = total_size;
  1546. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1547. sgpr_offset = total_size;
  1548. total_size += sizeof(sgpr_init_compute_shader);
  1549. /* allocate an indirect buffer to put the commands in */
  1550. memset(&ib, 0, sizeof(ib));
  1551. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1552. if (r) {
  1553. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1554. return r;
  1555. }
  1556. /* load the compute shaders */
  1557. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1558. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1559. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1560. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1561. /* init the ib length to 0 */
  1562. ib.length_dw = 0;
  1563. /* VGPR */
  1564. /* write the register state for the compute dispatch */
  1565. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1566. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1567. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1568. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1569. }
  1570. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1571. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1572. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1573. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1574. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1575. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1576. /* write dispatch packet */
  1577. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1578. ib.ptr[ib.length_dw++] = 8; /* x */
  1579. ib.ptr[ib.length_dw++] = 1; /* y */
  1580. ib.ptr[ib.length_dw++] = 1; /* z */
  1581. ib.ptr[ib.length_dw++] =
  1582. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1583. /* write CS partial flush packet */
  1584. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1585. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1586. /* SGPR1 */
  1587. /* write the register state for the compute dispatch */
  1588. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1589. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1590. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1591. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1592. }
  1593. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1594. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1595. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1596. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1597. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1598. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1599. /* write dispatch packet */
  1600. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1601. ib.ptr[ib.length_dw++] = 8; /* x */
  1602. ib.ptr[ib.length_dw++] = 1; /* y */
  1603. ib.ptr[ib.length_dw++] = 1; /* z */
  1604. ib.ptr[ib.length_dw++] =
  1605. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1606. /* write CS partial flush packet */
  1607. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1608. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1609. /* SGPR2 */
  1610. /* write the register state for the compute dispatch */
  1611. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1612. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1613. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1614. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1615. }
  1616. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1617. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1618. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1619. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1620. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1621. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1622. /* write dispatch packet */
  1623. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1624. ib.ptr[ib.length_dw++] = 8; /* x */
  1625. ib.ptr[ib.length_dw++] = 1; /* y */
  1626. ib.ptr[ib.length_dw++] = 1; /* z */
  1627. ib.ptr[ib.length_dw++] =
  1628. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1629. /* write CS partial flush packet */
  1630. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1631. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1632. /* shedule the ib on the ring */
  1633. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1634. if (r) {
  1635. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1636. goto fail;
  1637. }
  1638. /* wait for the GPU to finish processing the IB */
  1639. r = dma_fence_wait(f, false);
  1640. if (r) {
  1641. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1642. goto fail;
  1643. }
  1644. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1645. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1646. WREG32(mmGB_EDC_MODE, tmp);
  1647. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1648. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1649. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1650. /* read back registers to clear the counters */
  1651. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1652. RREG32(sec_ded_counter_registers[i]);
  1653. fail:
  1654. amdgpu_ib_free(adev, &ib, NULL);
  1655. dma_fence_put(f);
  1656. return r;
  1657. }
  1658. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1659. {
  1660. u32 gb_addr_config;
  1661. u32 mc_shared_chmap, mc_arb_ramcfg;
  1662. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1663. u32 tmp;
  1664. int ret;
  1665. switch (adev->asic_type) {
  1666. case CHIP_TOPAZ:
  1667. adev->gfx.config.max_shader_engines = 1;
  1668. adev->gfx.config.max_tile_pipes = 2;
  1669. adev->gfx.config.max_cu_per_sh = 6;
  1670. adev->gfx.config.max_sh_per_se = 1;
  1671. adev->gfx.config.max_backends_per_se = 2;
  1672. adev->gfx.config.max_texture_channel_caches = 2;
  1673. adev->gfx.config.max_gprs = 256;
  1674. adev->gfx.config.max_gs_threads = 32;
  1675. adev->gfx.config.max_hw_contexts = 8;
  1676. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1677. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1678. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1679. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1680. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1681. break;
  1682. case CHIP_FIJI:
  1683. adev->gfx.config.max_shader_engines = 4;
  1684. adev->gfx.config.max_tile_pipes = 16;
  1685. adev->gfx.config.max_cu_per_sh = 16;
  1686. adev->gfx.config.max_sh_per_se = 1;
  1687. adev->gfx.config.max_backends_per_se = 4;
  1688. adev->gfx.config.max_texture_channel_caches = 16;
  1689. adev->gfx.config.max_gprs = 256;
  1690. adev->gfx.config.max_gs_threads = 32;
  1691. adev->gfx.config.max_hw_contexts = 8;
  1692. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1693. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1694. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1695. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1696. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1697. break;
  1698. case CHIP_POLARIS11:
  1699. case CHIP_POLARIS12:
  1700. ret = amdgpu_atombios_get_gfx_info(adev);
  1701. if (ret)
  1702. return ret;
  1703. adev->gfx.config.max_gprs = 256;
  1704. adev->gfx.config.max_gs_threads = 32;
  1705. adev->gfx.config.max_hw_contexts = 8;
  1706. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1707. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1708. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1709. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1710. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1711. break;
  1712. case CHIP_POLARIS10:
  1713. ret = amdgpu_atombios_get_gfx_info(adev);
  1714. if (ret)
  1715. return ret;
  1716. adev->gfx.config.max_gprs = 256;
  1717. adev->gfx.config.max_gs_threads = 32;
  1718. adev->gfx.config.max_hw_contexts = 8;
  1719. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1720. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1721. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1722. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1723. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1724. break;
  1725. case CHIP_TONGA:
  1726. adev->gfx.config.max_shader_engines = 4;
  1727. adev->gfx.config.max_tile_pipes = 8;
  1728. adev->gfx.config.max_cu_per_sh = 8;
  1729. adev->gfx.config.max_sh_per_se = 1;
  1730. adev->gfx.config.max_backends_per_se = 2;
  1731. adev->gfx.config.max_texture_channel_caches = 8;
  1732. adev->gfx.config.max_gprs = 256;
  1733. adev->gfx.config.max_gs_threads = 32;
  1734. adev->gfx.config.max_hw_contexts = 8;
  1735. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1736. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1737. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1738. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1739. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1740. break;
  1741. case CHIP_CARRIZO:
  1742. adev->gfx.config.max_shader_engines = 1;
  1743. adev->gfx.config.max_tile_pipes = 2;
  1744. adev->gfx.config.max_sh_per_se = 1;
  1745. adev->gfx.config.max_backends_per_se = 2;
  1746. switch (adev->pdev->revision) {
  1747. case 0xc4:
  1748. case 0x84:
  1749. case 0xc8:
  1750. case 0xcc:
  1751. case 0xe1:
  1752. case 0xe3:
  1753. /* B10 */
  1754. adev->gfx.config.max_cu_per_sh = 8;
  1755. break;
  1756. case 0xc5:
  1757. case 0x81:
  1758. case 0x85:
  1759. case 0xc9:
  1760. case 0xcd:
  1761. case 0xe2:
  1762. case 0xe4:
  1763. /* B8 */
  1764. adev->gfx.config.max_cu_per_sh = 6;
  1765. break;
  1766. case 0xc6:
  1767. case 0xca:
  1768. case 0xce:
  1769. case 0x88:
  1770. case 0xe6:
  1771. /* B6 */
  1772. adev->gfx.config.max_cu_per_sh = 6;
  1773. break;
  1774. case 0xc7:
  1775. case 0x87:
  1776. case 0xcb:
  1777. case 0xe5:
  1778. case 0x89:
  1779. default:
  1780. /* B4 */
  1781. adev->gfx.config.max_cu_per_sh = 4;
  1782. break;
  1783. }
  1784. adev->gfx.config.max_texture_channel_caches = 2;
  1785. adev->gfx.config.max_gprs = 256;
  1786. adev->gfx.config.max_gs_threads = 32;
  1787. adev->gfx.config.max_hw_contexts = 8;
  1788. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1789. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1790. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1791. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1792. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1793. break;
  1794. case CHIP_STONEY:
  1795. adev->gfx.config.max_shader_engines = 1;
  1796. adev->gfx.config.max_tile_pipes = 2;
  1797. adev->gfx.config.max_sh_per_se = 1;
  1798. adev->gfx.config.max_backends_per_se = 1;
  1799. switch (adev->pdev->revision) {
  1800. case 0x80:
  1801. case 0x81:
  1802. case 0xc0:
  1803. case 0xc1:
  1804. case 0xc2:
  1805. case 0xc4:
  1806. case 0xc8:
  1807. case 0xc9:
  1808. case 0xd6:
  1809. case 0xda:
  1810. case 0xe9:
  1811. case 0xea:
  1812. adev->gfx.config.max_cu_per_sh = 3;
  1813. break;
  1814. case 0x83:
  1815. case 0xd0:
  1816. case 0xd1:
  1817. case 0xd2:
  1818. case 0xd4:
  1819. case 0xdb:
  1820. case 0xe1:
  1821. case 0xe2:
  1822. default:
  1823. adev->gfx.config.max_cu_per_sh = 2;
  1824. break;
  1825. }
  1826. adev->gfx.config.max_texture_channel_caches = 2;
  1827. adev->gfx.config.max_gprs = 256;
  1828. adev->gfx.config.max_gs_threads = 16;
  1829. adev->gfx.config.max_hw_contexts = 8;
  1830. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1831. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1832. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1833. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1834. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1835. break;
  1836. default:
  1837. adev->gfx.config.max_shader_engines = 2;
  1838. adev->gfx.config.max_tile_pipes = 4;
  1839. adev->gfx.config.max_cu_per_sh = 2;
  1840. adev->gfx.config.max_sh_per_se = 1;
  1841. adev->gfx.config.max_backends_per_se = 2;
  1842. adev->gfx.config.max_texture_channel_caches = 4;
  1843. adev->gfx.config.max_gprs = 256;
  1844. adev->gfx.config.max_gs_threads = 32;
  1845. adev->gfx.config.max_hw_contexts = 8;
  1846. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1847. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1848. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1849. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1850. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1851. break;
  1852. }
  1853. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1854. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1855. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1856. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1857. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1858. if (adev->flags & AMD_IS_APU) {
  1859. /* Get memory bank mapping mode. */
  1860. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1861. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1862. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1863. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1864. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1865. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1866. /* Validate settings in case only one DIMM installed. */
  1867. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1868. dimm00_addr_map = 0;
  1869. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1870. dimm01_addr_map = 0;
  1871. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1872. dimm10_addr_map = 0;
  1873. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1874. dimm11_addr_map = 0;
  1875. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1876. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1877. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1878. adev->gfx.config.mem_row_size_in_kb = 2;
  1879. else
  1880. adev->gfx.config.mem_row_size_in_kb = 1;
  1881. } else {
  1882. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1883. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1884. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1885. adev->gfx.config.mem_row_size_in_kb = 4;
  1886. }
  1887. adev->gfx.config.shader_engine_tile_size = 32;
  1888. adev->gfx.config.num_gpus = 1;
  1889. adev->gfx.config.multi_gpu_tile_size = 64;
  1890. /* fix up row size */
  1891. switch (adev->gfx.config.mem_row_size_in_kb) {
  1892. case 1:
  1893. default:
  1894. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1895. break;
  1896. case 2:
  1897. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1898. break;
  1899. case 4:
  1900. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1901. break;
  1902. }
  1903. adev->gfx.config.gb_addr_config = gb_addr_config;
  1904. return 0;
  1905. }
  1906. static int gfx_v8_0_sw_init(void *handle)
  1907. {
  1908. int i, r;
  1909. struct amdgpu_ring *ring;
  1910. struct amdgpu_kiq *kiq;
  1911. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1912. /* KIQ event */
  1913. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1914. if (r)
  1915. return r;
  1916. /* EOP Event */
  1917. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1918. if (r)
  1919. return r;
  1920. /* Privileged reg */
  1921. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1922. &adev->gfx.priv_reg_irq);
  1923. if (r)
  1924. return r;
  1925. /* Privileged inst */
  1926. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1927. &adev->gfx.priv_inst_irq);
  1928. if (r)
  1929. return r;
  1930. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1931. gfx_v8_0_scratch_init(adev);
  1932. r = gfx_v8_0_init_microcode(adev);
  1933. if (r) {
  1934. DRM_ERROR("Failed to load gfx firmware!\n");
  1935. return r;
  1936. }
  1937. r = gfx_v8_0_rlc_init(adev);
  1938. if (r) {
  1939. DRM_ERROR("Failed to init rlc BOs!\n");
  1940. return r;
  1941. }
  1942. r = gfx_v8_0_mec_init(adev);
  1943. if (r) {
  1944. DRM_ERROR("Failed to init MEC BOs!\n");
  1945. return r;
  1946. }
  1947. /* set up the gfx ring */
  1948. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1949. ring = &adev->gfx.gfx_ring[i];
  1950. ring->ring_obj = NULL;
  1951. sprintf(ring->name, "gfx");
  1952. /* no gfx doorbells on iceland */
  1953. if (adev->asic_type != CHIP_TOPAZ) {
  1954. ring->use_doorbell = true;
  1955. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1956. }
  1957. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1958. AMDGPU_CP_IRQ_GFX_EOP);
  1959. if (r)
  1960. return r;
  1961. }
  1962. /* set up the compute queues */
  1963. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1964. unsigned irq_type;
  1965. /* max 32 queues per MEC */
  1966. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1967. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1968. break;
  1969. }
  1970. ring = &adev->gfx.compute_ring[i];
  1971. ring->ring_obj = NULL;
  1972. ring->use_doorbell = true;
  1973. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1974. ring->me = 1; /* first MEC */
  1975. ring->pipe = i / 8;
  1976. ring->queue = i % 8;
  1977. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * GFX8_MEC_HPD_SIZE);
  1978. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1979. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1980. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1981. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1982. irq_type);
  1983. if (r)
  1984. return r;
  1985. }
  1986. r = gfx_v8_0_kiq_init(adev);
  1987. if (r) {
  1988. DRM_ERROR("Failed to init KIQ BOs!\n");
  1989. return r;
  1990. }
  1991. kiq = &adev->gfx.kiq;
  1992. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1993. if (r)
  1994. return r;
  1995. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1996. r = gfx_v8_0_compute_mqd_sw_init(adev);
  1997. if (r)
  1998. return r;
  1999. /* reserve GDS, GWS and OA resource for gfx */
  2000. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  2001. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  2002. &adev->gds.gds_gfx_bo, NULL, NULL);
  2003. if (r)
  2004. return r;
  2005. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  2006. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  2007. &adev->gds.gws_gfx_bo, NULL, NULL);
  2008. if (r)
  2009. return r;
  2010. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  2011. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  2012. &adev->gds.oa_gfx_bo, NULL, NULL);
  2013. if (r)
  2014. return r;
  2015. adev->gfx.ce_ram_size = 0x8000;
  2016. r = gfx_v8_0_gpu_early_init(adev);
  2017. if (r)
  2018. return r;
  2019. return 0;
  2020. }
  2021. static int gfx_v8_0_sw_fini(void *handle)
  2022. {
  2023. int i;
  2024. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2025. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2026. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2027. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2028. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2029. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2030. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2031. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2032. gfx_v8_0_compute_mqd_sw_fini(adev);
  2033. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2034. gfx_v8_0_kiq_fini(adev);
  2035. gfx_v8_0_mec_fini(adev);
  2036. gfx_v8_0_rlc_fini(adev);
  2037. gfx_v8_0_free_microcode(adev);
  2038. return 0;
  2039. }
  2040. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2041. {
  2042. uint32_t *modearray, *mod2array;
  2043. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2044. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2045. u32 reg_offset;
  2046. modearray = adev->gfx.config.tile_mode_array;
  2047. mod2array = adev->gfx.config.macrotile_mode_array;
  2048. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2049. modearray[reg_offset] = 0;
  2050. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2051. mod2array[reg_offset] = 0;
  2052. switch (adev->asic_type) {
  2053. case CHIP_TOPAZ:
  2054. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2055. PIPE_CONFIG(ADDR_SURF_P2) |
  2056. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2057. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2058. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. PIPE_CONFIG(ADDR_SURF_P2) |
  2060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2061. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2062. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2063. PIPE_CONFIG(ADDR_SURF_P2) |
  2064. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2066. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2067. PIPE_CONFIG(ADDR_SURF_P2) |
  2068. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2069. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2070. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P2) |
  2072. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2074. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2075. PIPE_CONFIG(ADDR_SURF_P2) |
  2076. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2077. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2078. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2079. PIPE_CONFIG(ADDR_SURF_P2) |
  2080. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2082. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2083. PIPE_CONFIG(ADDR_SURF_P2));
  2084. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2085. PIPE_CONFIG(ADDR_SURF_P2) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2088. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2089. PIPE_CONFIG(ADDR_SURF_P2) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2092. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2093. PIPE_CONFIG(ADDR_SURF_P2) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2096. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2097. PIPE_CONFIG(ADDR_SURF_P2) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2100. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2101. PIPE_CONFIG(ADDR_SURF_P2) |
  2102. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2104. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2105. PIPE_CONFIG(ADDR_SURF_P2) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2108. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2109. PIPE_CONFIG(ADDR_SURF_P2) |
  2110. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2112. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2113. PIPE_CONFIG(ADDR_SURF_P2) |
  2114. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2116. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2117. PIPE_CONFIG(ADDR_SURF_P2) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2120. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2121. PIPE_CONFIG(ADDR_SURF_P2) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2124. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2125. PIPE_CONFIG(ADDR_SURF_P2) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2128. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2129. PIPE_CONFIG(ADDR_SURF_P2) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2132. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2133. PIPE_CONFIG(ADDR_SURF_P2) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2135. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2136. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2137. PIPE_CONFIG(ADDR_SURF_P2) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2139. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2140. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2141. PIPE_CONFIG(ADDR_SURF_P2) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2143. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2144. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2145. PIPE_CONFIG(ADDR_SURF_P2) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2148. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2149. PIPE_CONFIG(ADDR_SURF_P2) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2151. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2152. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2153. PIPE_CONFIG(ADDR_SURF_P2) |
  2154. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2156. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2159. NUM_BANKS(ADDR_SURF_8_BANK));
  2160. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2163. NUM_BANKS(ADDR_SURF_8_BANK));
  2164. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2167. NUM_BANKS(ADDR_SURF_8_BANK));
  2168. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2171. NUM_BANKS(ADDR_SURF_8_BANK));
  2172. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2175. NUM_BANKS(ADDR_SURF_8_BANK));
  2176. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2179. NUM_BANKS(ADDR_SURF_8_BANK));
  2180. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2183. NUM_BANKS(ADDR_SURF_8_BANK));
  2184. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2187. NUM_BANKS(ADDR_SURF_16_BANK));
  2188. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2191. NUM_BANKS(ADDR_SURF_16_BANK));
  2192. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2195. NUM_BANKS(ADDR_SURF_16_BANK));
  2196. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2199. NUM_BANKS(ADDR_SURF_16_BANK));
  2200. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2201. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2202. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2203. NUM_BANKS(ADDR_SURF_16_BANK));
  2204. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2205. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2206. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2207. NUM_BANKS(ADDR_SURF_16_BANK));
  2208. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2211. NUM_BANKS(ADDR_SURF_8_BANK));
  2212. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2213. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2214. reg_offset != 23)
  2215. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2216. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2217. if (reg_offset != 7)
  2218. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2219. break;
  2220. case CHIP_FIJI:
  2221. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2224. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2225. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2228. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2229. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2233. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2235. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2237. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2241. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2242. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2243. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2245. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2246. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2248. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2249. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2250. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2251. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2252. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2253. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2254. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2255. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2256. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2257. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2258. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2259. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2260. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2261. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2263. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2264. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2265. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2267. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2268. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2269. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2271. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2272. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2273. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2275. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2276. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2279. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2280. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2281. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2283. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2284. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2285. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2286. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2287. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2288. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2291. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2292. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2295. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2296. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2298. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2299. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2300. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2303. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2304. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2307. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2308. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2311. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2312. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2315. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2316. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2319. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2320. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2322. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2323. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2324. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2327. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2328. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2331. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2332. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2334. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2335. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2336. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2339. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2340. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2343. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2344. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2345. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2346. NUM_BANKS(ADDR_SURF_8_BANK));
  2347. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2350. NUM_BANKS(ADDR_SURF_8_BANK));
  2351. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2352. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2353. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2354. NUM_BANKS(ADDR_SURF_8_BANK));
  2355. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2356. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2357. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2358. NUM_BANKS(ADDR_SURF_8_BANK));
  2359. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2362. NUM_BANKS(ADDR_SURF_8_BANK));
  2363. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2364. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2365. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2366. NUM_BANKS(ADDR_SURF_8_BANK));
  2367. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2368. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2369. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2370. NUM_BANKS(ADDR_SURF_8_BANK));
  2371. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2372. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2373. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2374. NUM_BANKS(ADDR_SURF_8_BANK));
  2375. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2376. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2377. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2378. NUM_BANKS(ADDR_SURF_8_BANK));
  2379. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2380. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2381. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2382. NUM_BANKS(ADDR_SURF_8_BANK));
  2383. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2386. NUM_BANKS(ADDR_SURF_8_BANK));
  2387. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2388. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2389. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2390. NUM_BANKS(ADDR_SURF_8_BANK));
  2391. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2392. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2393. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2394. NUM_BANKS(ADDR_SURF_8_BANK));
  2395. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2396. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2397. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2398. NUM_BANKS(ADDR_SURF_4_BANK));
  2399. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2400. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2401. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2402. if (reg_offset != 7)
  2403. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2404. break;
  2405. case CHIP_TONGA:
  2406. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2409. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2410. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2413. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2414. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2417. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2418. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2420. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2422. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2424. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2426. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2427. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2428. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2430. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2431. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2432. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2434. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2436. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2438. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2439. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2440. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2441. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2442. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2443. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2444. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2445. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2446. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2447. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2448. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2449. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2450. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2452. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2453. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2456. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2457. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2458. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2460. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2461. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2463. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2464. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2465. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2467. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2468. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2469. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2470. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2471. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2472. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2473. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2476. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2477. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2479. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2480. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2481. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2484. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2485. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2488. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2489. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2491. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2492. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2493. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2496. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2500. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2501. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2503. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2504. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2505. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2506. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2508. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2509. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2512. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2513. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2515. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2516. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2517. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2518. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2519. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2520. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2521. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2522. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2523. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2524. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2525. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2526. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2527. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2528. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2531. NUM_BANKS(ADDR_SURF_16_BANK));
  2532. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2533. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2534. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2535. NUM_BANKS(ADDR_SURF_16_BANK));
  2536. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2539. NUM_BANKS(ADDR_SURF_16_BANK));
  2540. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2543. NUM_BANKS(ADDR_SURF_16_BANK));
  2544. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2545. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2546. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2547. NUM_BANKS(ADDR_SURF_16_BANK));
  2548. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2551. NUM_BANKS(ADDR_SURF_16_BANK));
  2552. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2553. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2554. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2555. NUM_BANKS(ADDR_SURF_16_BANK));
  2556. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2557. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2558. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2559. NUM_BANKS(ADDR_SURF_16_BANK));
  2560. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2561. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2562. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2563. NUM_BANKS(ADDR_SURF_16_BANK));
  2564. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2567. NUM_BANKS(ADDR_SURF_16_BANK));
  2568. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2569. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2570. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2571. NUM_BANKS(ADDR_SURF_16_BANK));
  2572. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2573. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2574. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2575. NUM_BANKS(ADDR_SURF_8_BANK));
  2576. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2577. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2578. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2579. NUM_BANKS(ADDR_SURF_4_BANK));
  2580. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2581. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2582. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2583. NUM_BANKS(ADDR_SURF_4_BANK));
  2584. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2585. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2586. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2587. if (reg_offset != 7)
  2588. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2589. break;
  2590. case CHIP_POLARIS11:
  2591. case CHIP_POLARIS12:
  2592. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2593. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2594. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2595. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2596. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2597. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2598. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2600. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2601. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2602. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2603. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2604. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2605. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2606. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2608. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2609. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2610. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2612. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2613. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2614. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2615. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2616. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2618. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2619. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2620. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2621. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2622. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2623. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2624. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2625. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2626. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2627. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2628. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2629. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2630. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2631. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2632. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2633. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2634. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2635. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2636. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2637. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2638. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2639. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2640. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2641. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2642. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2643. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2644. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2645. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2646. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2647. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2648. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2649. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2650. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2651. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2652. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2653. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2654. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2655. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2656. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2657. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2658. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2659. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2660. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2661. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2662. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2663. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2664. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2665. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2666. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2667. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2668. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2669. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2670. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2671. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2672. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2673. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2674. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2675. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2676. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2677. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2678. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2679. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2681. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2682. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2683. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2685. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2686. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2687. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2689. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2690. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2691. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2693. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2694. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2695. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2698. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2701. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2702. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2705. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2706. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2707. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2709. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2710. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2711. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2714. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2715. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2716. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2717. NUM_BANKS(ADDR_SURF_16_BANK));
  2718. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2719. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2720. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2721. NUM_BANKS(ADDR_SURF_16_BANK));
  2722. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2723. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2724. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2725. NUM_BANKS(ADDR_SURF_16_BANK));
  2726. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2727. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2728. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2729. NUM_BANKS(ADDR_SURF_16_BANK));
  2730. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2731. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2732. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2733. NUM_BANKS(ADDR_SURF_16_BANK));
  2734. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2735. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2736. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2737. NUM_BANKS(ADDR_SURF_16_BANK));
  2738. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2739. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2740. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2741. NUM_BANKS(ADDR_SURF_16_BANK));
  2742. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2743. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2744. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2745. NUM_BANKS(ADDR_SURF_16_BANK));
  2746. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2747. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2748. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2749. NUM_BANKS(ADDR_SURF_16_BANK));
  2750. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2751. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2752. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2753. NUM_BANKS(ADDR_SURF_16_BANK));
  2754. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2755. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2756. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2757. NUM_BANKS(ADDR_SURF_16_BANK));
  2758. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2759. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2760. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2761. NUM_BANKS(ADDR_SURF_16_BANK));
  2762. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2763. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2764. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2765. NUM_BANKS(ADDR_SURF_8_BANK));
  2766. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2767. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2768. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2769. NUM_BANKS(ADDR_SURF_4_BANK));
  2770. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2771. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2772. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2773. if (reg_offset != 7)
  2774. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2775. break;
  2776. case CHIP_POLARIS10:
  2777. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2778. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2779. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2781. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2782. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2783. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2785. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2786. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2787. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2789. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2790. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2791. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2793. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2794. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2795. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2797. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2798. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2799. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2800. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2801. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2802. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2803. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2804. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2805. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2806. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2807. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2809. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2810. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2811. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2812. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2813. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2814. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2815. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2816. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2817. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2818. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2819. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2820. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2821. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2822. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2823. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2824. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2825. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2826. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2827. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2828. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2829. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2830. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2831. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2832. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2833. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2834. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2835. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2836. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2837. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2838. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2839. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2840. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2841. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2842. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2843. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2844. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2845. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2846. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2847. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2848. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2849. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2850. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2851. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2852. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2853. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2854. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2855. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2856. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2857. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2858. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2859. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2860. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2861. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2862. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2863. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2864. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2865. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2866. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2867. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2868. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2869. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2870. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2871. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2872. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2874. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2875. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2876. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2879. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2880. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2882. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2883. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2884. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2886. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2887. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2888. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2891. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2892. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2895. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2896. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2899. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2900. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2901. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2902. NUM_BANKS(ADDR_SURF_16_BANK));
  2903. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2904. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2905. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2906. NUM_BANKS(ADDR_SURF_16_BANK));
  2907. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2908. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2909. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2910. NUM_BANKS(ADDR_SURF_16_BANK));
  2911. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2912. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2913. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2914. NUM_BANKS(ADDR_SURF_16_BANK));
  2915. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2916. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2917. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2918. NUM_BANKS(ADDR_SURF_16_BANK));
  2919. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2920. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2921. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2922. NUM_BANKS(ADDR_SURF_16_BANK));
  2923. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2924. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2925. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2926. NUM_BANKS(ADDR_SURF_16_BANK));
  2927. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2928. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2929. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2930. NUM_BANKS(ADDR_SURF_16_BANK));
  2931. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2932. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2933. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2934. NUM_BANKS(ADDR_SURF_16_BANK));
  2935. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2936. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2937. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2938. NUM_BANKS(ADDR_SURF_16_BANK));
  2939. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2940. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2941. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2942. NUM_BANKS(ADDR_SURF_16_BANK));
  2943. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2944. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2945. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2946. NUM_BANKS(ADDR_SURF_8_BANK));
  2947. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2948. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2949. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2950. NUM_BANKS(ADDR_SURF_4_BANK));
  2951. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2952. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2953. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2954. NUM_BANKS(ADDR_SURF_4_BANK));
  2955. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2956. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2957. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2958. if (reg_offset != 7)
  2959. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2960. break;
  2961. case CHIP_STONEY:
  2962. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2963. PIPE_CONFIG(ADDR_SURF_P2) |
  2964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2965. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2966. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2967. PIPE_CONFIG(ADDR_SURF_P2) |
  2968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2970. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2971. PIPE_CONFIG(ADDR_SURF_P2) |
  2972. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2974. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2975. PIPE_CONFIG(ADDR_SURF_P2) |
  2976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2977. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2978. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2979. PIPE_CONFIG(ADDR_SURF_P2) |
  2980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2981. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2982. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2983. PIPE_CONFIG(ADDR_SURF_P2) |
  2984. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2985. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2986. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2987. PIPE_CONFIG(ADDR_SURF_P2) |
  2988. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2989. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2990. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2991. PIPE_CONFIG(ADDR_SURF_P2));
  2992. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2993. PIPE_CONFIG(ADDR_SURF_P2) |
  2994. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2996. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2997. PIPE_CONFIG(ADDR_SURF_P2) |
  2998. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3000. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3001. PIPE_CONFIG(ADDR_SURF_P2) |
  3002. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3004. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3005. PIPE_CONFIG(ADDR_SURF_P2) |
  3006. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3008. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3009. PIPE_CONFIG(ADDR_SURF_P2) |
  3010. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3012. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3013. PIPE_CONFIG(ADDR_SURF_P2) |
  3014. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3016. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3017. PIPE_CONFIG(ADDR_SURF_P2) |
  3018. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3020. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3021. PIPE_CONFIG(ADDR_SURF_P2) |
  3022. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3024. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3025. PIPE_CONFIG(ADDR_SURF_P2) |
  3026. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3028. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3029. PIPE_CONFIG(ADDR_SURF_P2) |
  3030. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3032. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3033. PIPE_CONFIG(ADDR_SURF_P2) |
  3034. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3036. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3037. PIPE_CONFIG(ADDR_SURF_P2) |
  3038. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3040. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3041. PIPE_CONFIG(ADDR_SURF_P2) |
  3042. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3044. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3045. PIPE_CONFIG(ADDR_SURF_P2) |
  3046. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3048. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3049. PIPE_CONFIG(ADDR_SURF_P2) |
  3050. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3052. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3053. PIPE_CONFIG(ADDR_SURF_P2) |
  3054. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3056. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3064. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3067. NUM_BANKS(ADDR_SURF_8_BANK));
  3068. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3071. NUM_BANKS(ADDR_SURF_8_BANK));
  3072. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3075. NUM_BANKS(ADDR_SURF_8_BANK));
  3076. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3079. NUM_BANKS(ADDR_SURF_8_BANK));
  3080. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3083. NUM_BANKS(ADDR_SURF_8_BANK));
  3084. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3087. NUM_BANKS(ADDR_SURF_8_BANK));
  3088. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3091. NUM_BANKS(ADDR_SURF_8_BANK));
  3092. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3095. NUM_BANKS(ADDR_SURF_16_BANK));
  3096. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3099. NUM_BANKS(ADDR_SURF_16_BANK));
  3100. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3103. NUM_BANKS(ADDR_SURF_16_BANK));
  3104. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3107. NUM_BANKS(ADDR_SURF_16_BANK));
  3108. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3111. NUM_BANKS(ADDR_SURF_16_BANK));
  3112. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3115. NUM_BANKS(ADDR_SURF_16_BANK));
  3116. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3119. NUM_BANKS(ADDR_SURF_8_BANK));
  3120. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3121. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3122. reg_offset != 23)
  3123. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3124. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3125. if (reg_offset != 7)
  3126. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3127. break;
  3128. default:
  3129. dev_warn(adev->dev,
  3130. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3131. adev->asic_type);
  3132. case CHIP_CARRIZO:
  3133. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3134. PIPE_CONFIG(ADDR_SURF_P2) |
  3135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3136. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3137. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3138. PIPE_CONFIG(ADDR_SURF_P2) |
  3139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3141. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3142. PIPE_CONFIG(ADDR_SURF_P2) |
  3143. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3144. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3145. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3146. PIPE_CONFIG(ADDR_SURF_P2) |
  3147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3148. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3149. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3150. PIPE_CONFIG(ADDR_SURF_P2) |
  3151. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3152. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3153. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3154. PIPE_CONFIG(ADDR_SURF_P2) |
  3155. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3156. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3157. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3158. PIPE_CONFIG(ADDR_SURF_P2) |
  3159. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3160. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3161. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3162. PIPE_CONFIG(ADDR_SURF_P2));
  3163. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3164. PIPE_CONFIG(ADDR_SURF_P2) |
  3165. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3167. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3168. PIPE_CONFIG(ADDR_SURF_P2) |
  3169. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3171. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3172. PIPE_CONFIG(ADDR_SURF_P2) |
  3173. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3175. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3176. PIPE_CONFIG(ADDR_SURF_P2) |
  3177. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3179. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3180. PIPE_CONFIG(ADDR_SURF_P2) |
  3181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3183. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3184. PIPE_CONFIG(ADDR_SURF_P2) |
  3185. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3187. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3188. PIPE_CONFIG(ADDR_SURF_P2) |
  3189. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3191. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3192. PIPE_CONFIG(ADDR_SURF_P2) |
  3193. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3195. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3196. PIPE_CONFIG(ADDR_SURF_P2) |
  3197. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3199. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3200. PIPE_CONFIG(ADDR_SURF_P2) |
  3201. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3203. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3204. PIPE_CONFIG(ADDR_SURF_P2) |
  3205. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3207. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3208. PIPE_CONFIG(ADDR_SURF_P2) |
  3209. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3211. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3212. PIPE_CONFIG(ADDR_SURF_P2) |
  3213. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3215. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3216. PIPE_CONFIG(ADDR_SURF_P2) |
  3217. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3219. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3220. PIPE_CONFIG(ADDR_SURF_P2) |
  3221. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3223. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3224. PIPE_CONFIG(ADDR_SURF_P2) |
  3225. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3227. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3228. PIPE_CONFIG(ADDR_SURF_P2) |
  3229. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3231. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3232. PIPE_CONFIG(ADDR_SURF_P2) |
  3233. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3235. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3236. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3237. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3238. NUM_BANKS(ADDR_SURF_8_BANK));
  3239. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3242. NUM_BANKS(ADDR_SURF_8_BANK));
  3243. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3246. NUM_BANKS(ADDR_SURF_8_BANK));
  3247. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3250. NUM_BANKS(ADDR_SURF_8_BANK));
  3251. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3254. NUM_BANKS(ADDR_SURF_8_BANK));
  3255. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3258. NUM_BANKS(ADDR_SURF_8_BANK));
  3259. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3262. NUM_BANKS(ADDR_SURF_8_BANK));
  3263. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3266. NUM_BANKS(ADDR_SURF_16_BANK));
  3267. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3270. NUM_BANKS(ADDR_SURF_16_BANK));
  3271. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3274. NUM_BANKS(ADDR_SURF_16_BANK));
  3275. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3278. NUM_BANKS(ADDR_SURF_16_BANK));
  3279. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3280. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3281. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3282. NUM_BANKS(ADDR_SURF_16_BANK));
  3283. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3284. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3285. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3286. NUM_BANKS(ADDR_SURF_16_BANK));
  3287. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3290. NUM_BANKS(ADDR_SURF_8_BANK));
  3291. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3292. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3293. reg_offset != 23)
  3294. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3295. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3296. if (reg_offset != 7)
  3297. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3298. break;
  3299. }
  3300. }
  3301. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3302. u32 se_num, u32 sh_num, u32 instance)
  3303. {
  3304. u32 data;
  3305. if (instance == 0xffffffff)
  3306. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3307. else
  3308. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3309. if (se_num == 0xffffffff)
  3310. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3311. else
  3312. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3313. if (sh_num == 0xffffffff)
  3314. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3315. else
  3316. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3317. WREG32(mmGRBM_GFX_INDEX, data);
  3318. }
  3319. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3320. {
  3321. return (u32)((1ULL << bit_width) - 1);
  3322. }
  3323. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3324. {
  3325. u32 data, mask;
  3326. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3327. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3328. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3329. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3330. adev->gfx.config.max_sh_per_se);
  3331. return (~data) & mask;
  3332. }
  3333. static void
  3334. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3335. {
  3336. switch (adev->asic_type) {
  3337. case CHIP_FIJI:
  3338. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3339. RB_XSEL2(1) | PKR_MAP(2) |
  3340. PKR_XSEL(1) | PKR_YSEL(1) |
  3341. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3342. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3343. SE_PAIR_YSEL(2);
  3344. break;
  3345. case CHIP_TONGA:
  3346. case CHIP_POLARIS10:
  3347. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3348. SE_XSEL(1) | SE_YSEL(1);
  3349. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3350. SE_PAIR_YSEL(2);
  3351. break;
  3352. case CHIP_TOPAZ:
  3353. case CHIP_CARRIZO:
  3354. *rconf |= RB_MAP_PKR0(2);
  3355. *rconf1 |= 0x0;
  3356. break;
  3357. case CHIP_POLARIS11:
  3358. case CHIP_POLARIS12:
  3359. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3360. SE_XSEL(1) | SE_YSEL(1);
  3361. *rconf1 |= 0x0;
  3362. break;
  3363. case CHIP_STONEY:
  3364. *rconf |= 0x0;
  3365. *rconf1 |= 0x0;
  3366. break;
  3367. default:
  3368. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3369. break;
  3370. }
  3371. }
  3372. static void
  3373. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3374. u32 raster_config, u32 raster_config_1,
  3375. unsigned rb_mask, unsigned num_rb)
  3376. {
  3377. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3378. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3379. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3380. unsigned rb_per_se = num_rb / num_se;
  3381. unsigned se_mask[4];
  3382. unsigned se;
  3383. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3384. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3385. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3386. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3387. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3388. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3389. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3390. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3391. (!se_mask[2] && !se_mask[3]))) {
  3392. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3393. if (!se_mask[0] && !se_mask[1]) {
  3394. raster_config_1 |=
  3395. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3396. } else {
  3397. raster_config_1 |=
  3398. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3399. }
  3400. }
  3401. for (se = 0; se < num_se; se++) {
  3402. unsigned raster_config_se = raster_config;
  3403. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3404. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3405. int idx = (se / 2) * 2;
  3406. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3407. raster_config_se &= ~SE_MAP_MASK;
  3408. if (!se_mask[idx]) {
  3409. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3410. } else {
  3411. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3412. }
  3413. }
  3414. pkr0_mask &= rb_mask;
  3415. pkr1_mask &= rb_mask;
  3416. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3417. raster_config_se &= ~PKR_MAP_MASK;
  3418. if (!pkr0_mask) {
  3419. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3420. } else {
  3421. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3422. }
  3423. }
  3424. if (rb_per_se >= 2) {
  3425. unsigned rb0_mask = 1 << (se * rb_per_se);
  3426. unsigned rb1_mask = rb0_mask << 1;
  3427. rb0_mask &= rb_mask;
  3428. rb1_mask &= rb_mask;
  3429. if (!rb0_mask || !rb1_mask) {
  3430. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3431. if (!rb0_mask) {
  3432. raster_config_se |=
  3433. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3434. } else {
  3435. raster_config_se |=
  3436. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3437. }
  3438. }
  3439. if (rb_per_se > 2) {
  3440. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3441. rb1_mask = rb0_mask << 1;
  3442. rb0_mask &= rb_mask;
  3443. rb1_mask &= rb_mask;
  3444. if (!rb0_mask || !rb1_mask) {
  3445. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3446. if (!rb0_mask) {
  3447. raster_config_se |=
  3448. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3449. } else {
  3450. raster_config_se |=
  3451. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3452. }
  3453. }
  3454. }
  3455. }
  3456. /* GRBM_GFX_INDEX has a different offset on VI */
  3457. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3458. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3459. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3460. }
  3461. /* GRBM_GFX_INDEX has a different offset on VI */
  3462. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3463. }
  3464. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3465. {
  3466. int i, j;
  3467. u32 data;
  3468. u32 raster_config = 0, raster_config_1 = 0;
  3469. u32 active_rbs = 0;
  3470. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3471. adev->gfx.config.max_sh_per_se;
  3472. unsigned num_rb_pipes;
  3473. mutex_lock(&adev->grbm_idx_mutex);
  3474. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3475. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3476. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3477. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3478. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3479. rb_bitmap_width_per_sh);
  3480. }
  3481. }
  3482. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3483. adev->gfx.config.backend_enable_mask = active_rbs;
  3484. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3485. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3486. adev->gfx.config.max_shader_engines, 16);
  3487. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3488. if (!adev->gfx.config.backend_enable_mask ||
  3489. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3490. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3491. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3492. } else {
  3493. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3494. adev->gfx.config.backend_enable_mask,
  3495. num_rb_pipes);
  3496. }
  3497. /* cache the values for userspace */
  3498. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3499. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3500. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3501. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3502. RREG32(mmCC_RB_BACKEND_DISABLE);
  3503. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3504. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3505. adev->gfx.config.rb_config[i][j].raster_config =
  3506. RREG32(mmPA_SC_RASTER_CONFIG);
  3507. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3508. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3509. }
  3510. }
  3511. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3512. mutex_unlock(&adev->grbm_idx_mutex);
  3513. }
  3514. /**
  3515. * gfx_v8_0_init_compute_vmid - gart enable
  3516. *
  3517. * @rdev: amdgpu_device pointer
  3518. *
  3519. * Initialize compute vmid sh_mem registers
  3520. *
  3521. */
  3522. #define DEFAULT_SH_MEM_BASES (0x6000)
  3523. #define FIRST_COMPUTE_VMID (8)
  3524. #define LAST_COMPUTE_VMID (16)
  3525. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3526. {
  3527. int i;
  3528. uint32_t sh_mem_config;
  3529. uint32_t sh_mem_bases;
  3530. /*
  3531. * Configure apertures:
  3532. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3533. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3534. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3535. */
  3536. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3537. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3538. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3539. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3540. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3541. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3542. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3543. mutex_lock(&adev->srbm_mutex);
  3544. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3545. vi_srbm_select(adev, 0, 0, 0, i);
  3546. /* CP and shaders */
  3547. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3548. WREG32(mmSH_MEM_APE1_BASE, 1);
  3549. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3550. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3551. }
  3552. vi_srbm_select(adev, 0, 0, 0, 0);
  3553. mutex_unlock(&adev->srbm_mutex);
  3554. }
  3555. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3556. {
  3557. switch (adev->asic_type) {
  3558. default:
  3559. adev->gfx.config.double_offchip_lds_buf = 1;
  3560. break;
  3561. case CHIP_CARRIZO:
  3562. case CHIP_STONEY:
  3563. adev->gfx.config.double_offchip_lds_buf = 0;
  3564. break;
  3565. }
  3566. }
  3567. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3568. {
  3569. u32 tmp, sh_static_mem_cfg;
  3570. int i;
  3571. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3572. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3573. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3574. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3575. gfx_v8_0_tiling_mode_table_init(adev);
  3576. gfx_v8_0_setup_rb(adev);
  3577. gfx_v8_0_get_cu_info(adev);
  3578. gfx_v8_0_config_init(adev);
  3579. /* XXX SH_MEM regs */
  3580. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3581. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3582. SWIZZLE_ENABLE, 1);
  3583. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3584. ELEMENT_SIZE, 1);
  3585. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3586. INDEX_STRIDE, 3);
  3587. mutex_lock(&adev->srbm_mutex);
  3588. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3589. vi_srbm_select(adev, 0, 0, 0, i);
  3590. /* CP and shaders */
  3591. if (i == 0) {
  3592. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3593. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3594. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3595. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3596. WREG32(mmSH_MEM_CONFIG, tmp);
  3597. WREG32(mmSH_MEM_BASES, 0);
  3598. } else {
  3599. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3600. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3601. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3602. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3603. WREG32(mmSH_MEM_CONFIG, tmp);
  3604. tmp = adev->mc.shared_aperture_start >> 48;
  3605. WREG32(mmSH_MEM_BASES, tmp);
  3606. }
  3607. WREG32(mmSH_MEM_APE1_BASE, 1);
  3608. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3609. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3610. }
  3611. vi_srbm_select(adev, 0, 0, 0, 0);
  3612. mutex_unlock(&adev->srbm_mutex);
  3613. gfx_v8_0_init_compute_vmid(adev);
  3614. mutex_lock(&adev->grbm_idx_mutex);
  3615. /*
  3616. * making sure that the following register writes will be broadcasted
  3617. * to all the shaders
  3618. */
  3619. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3620. WREG32(mmPA_SC_FIFO_SIZE,
  3621. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3622. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3623. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3624. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3625. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3626. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3627. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3628. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3629. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3630. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3631. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3632. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3633. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3634. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3635. mutex_unlock(&adev->grbm_idx_mutex);
  3636. }
  3637. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3638. {
  3639. u32 i, j, k;
  3640. u32 mask;
  3641. mutex_lock(&adev->grbm_idx_mutex);
  3642. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3643. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3644. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3645. for (k = 0; k < adev->usec_timeout; k++) {
  3646. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3647. break;
  3648. udelay(1);
  3649. }
  3650. }
  3651. }
  3652. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3653. mutex_unlock(&adev->grbm_idx_mutex);
  3654. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3655. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3656. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3657. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3658. for (k = 0; k < adev->usec_timeout; k++) {
  3659. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3660. break;
  3661. udelay(1);
  3662. }
  3663. }
  3664. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3665. bool enable)
  3666. {
  3667. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3668. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3669. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3670. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3671. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3672. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3673. }
  3674. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3675. {
  3676. /* csib */
  3677. WREG32(mmRLC_CSIB_ADDR_HI,
  3678. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3679. WREG32(mmRLC_CSIB_ADDR_LO,
  3680. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3681. WREG32(mmRLC_CSIB_LENGTH,
  3682. adev->gfx.rlc.clear_state_size);
  3683. }
  3684. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3685. int ind_offset,
  3686. int list_size,
  3687. int *unique_indices,
  3688. int *indices_count,
  3689. int max_indices,
  3690. int *ind_start_offsets,
  3691. int *offset_count,
  3692. int max_offset)
  3693. {
  3694. int indices;
  3695. bool new_entry = true;
  3696. for (; ind_offset < list_size; ind_offset++) {
  3697. if (new_entry) {
  3698. new_entry = false;
  3699. ind_start_offsets[*offset_count] = ind_offset;
  3700. *offset_count = *offset_count + 1;
  3701. BUG_ON(*offset_count >= max_offset);
  3702. }
  3703. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3704. new_entry = true;
  3705. continue;
  3706. }
  3707. ind_offset += 2;
  3708. /* look for the matching indice */
  3709. for (indices = 0;
  3710. indices < *indices_count;
  3711. indices++) {
  3712. if (unique_indices[indices] ==
  3713. register_list_format[ind_offset])
  3714. break;
  3715. }
  3716. if (indices >= *indices_count) {
  3717. unique_indices[*indices_count] =
  3718. register_list_format[ind_offset];
  3719. indices = *indices_count;
  3720. *indices_count = *indices_count + 1;
  3721. BUG_ON(*indices_count >= max_indices);
  3722. }
  3723. register_list_format[ind_offset] = indices;
  3724. }
  3725. }
  3726. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3727. {
  3728. int i, temp, data;
  3729. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3730. int indices_count = 0;
  3731. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3732. int offset_count = 0;
  3733. int list_size;
  3734. unsigned int *register_list_format =
  3735. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3736. if (!register_list_format)
  3737. return -ENOMEM;
  3738. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3739. adev->gfx.rlc.reg_list_format_size_bytes);
  3740. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3741. RLC_FormatDirectRegListLength,
  3742. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3743. unique_indices,
  3744. &indices_count,
  3745. sizeof(unique_indices) / sizeof(int),
  3746. indirect_start_offsets,
  3747. &offset_count,
  3748. sizeof(indirect_start_offsets)/sizeof(int));
  3749. /* save and restore list */
  3750. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3751. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3752. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3753. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3754. /* indirect list */
  3755. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3756. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3757. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3758. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3759. list_size = list_size >> 1;
  3760. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3761. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3762. /* starting offsets starts */
  3763. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3764. adev->gfx.rlc.starting_offsets_start);
  3765. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3766. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3767. indirect_start_offsets[i]);
  3768. /* unique indices */
  3769. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3770. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3771. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3772. if (unique_indices[i] != 0) {
  3773. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3774. WREG32(data + i, unique_indices[i] >> 20);
  3775. }
  3776. }
  3777. kfree(register_list_format);
  3778. return 0;
  3779. }
  3780. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3781. {
  3782. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3783. }
  3784. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3785. {
  3786. uint32_t data;
  3787. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3788. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3789. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3790. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3791. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3792. WREG32(mmRLC_PG_DELAY, data);
  3793. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3794. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3795. }
  3796. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3797. bool enable)
  3798. {
  3799. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3800. }
  3801. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3802. bool enable)
  3803. {
  3804. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3805. }
  3806. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3807. {
  3808. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3809. }
  3810. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3811. {
  3812. if ((adev->asic_type == CHIP_CARRIZO) ||
  3813. (adev->asic_type == CHIP_STONEY)) {
  3814. gfx_v8_0_init_csb(adev);
  3815. gfx_v8_0_init_save_restore_list(adev);
  3816. gfx_v8_0_enable_save_restore_machine(adev);
  3817. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3818. gfx_v8_0_init_power_gating(adev);
  3819. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3820. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3821. (adev->asic_type == CHIP_POLARIS12)) {
  3822. gfx_v8_0_init_csb(adev);
  3823. gfx_v8_0_init_save_restore_list(adev);
  3824. gfx_v8_0_enable_save_restore_machine(adev);
  3825. gfx_v8_0_init_power_gating(adev);
  3826. }
  3827. }
  3828. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3829. {
  3830. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3831. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3832. gfx_v8_0_wait_for_rlc_serdes(adev);
  3833. }
  3834. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3835. {
  3836. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3837. udelay(50);
  3838. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3839. udelay(50);
  3840. }
  3841. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3842. {
  3843. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3844. /* carrizo do enable cp interrupt after cp inited */
  3845. if (!(adev->flags & AMD_IS_APU))
  3846. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3847. udelay(50);
  3848. }
  3849. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3850. {
  3851. const struct rlc_firmware_header_v2_0 *hdr;
  3852. const __le32 *fw_data;
  3853. unsigned i, fw_size;
  3854. if (!adev->gfx.rlc_fw)
  3855. return -EINVAL;
  3856. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3857. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3858. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3859. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3860. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3861. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3862. for (i = 0; i < fw_size; i++)
  3863. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3864. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3865. return 0;
  3866. }
  3867. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3868. {
  3869. int r;
  3870. u32 tmp;
  3871. gfx_v8_0_rlc_stop(adev);
  3872. /* disable CG */
  3873. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3874. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3875. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3876. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3877. if (adev->asic_type == CHIP_POLARIS11 ||
  3878. adev->asic_type == CHIP_POLARIS10 ||
  3879. adev->asic_type == CHIP_POLARIS12) {
  3880. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3881. tmp &= ~0x3;
  3882. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3883. }
  3884. /* disable PG */
  3885. WREG32(mmRLC_PG_CNTL, 0);
  3886. gfx_v8_0_rlc_reset(adev);
  3887. gfx_v8_0_init_pg(adev);
  3888. if (!adev->pp_enabled) {
  3889. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3890. /* legacy rlc firmware loading */
  3891. r = gfx_v8_0_rlc_load_microcode(adev);
  3892. if (r)
  3893. return r;
  3894. } else {
  3895. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3896. AMDGPU_UCODE_ID_RLC_G);
  3897. if (r)
  3898. return -EINVAL;
  3899. }
  3900. }
  3901. gfx_v8_0_rlc_start(adev);
  3902. return 0;
  3903. }
  3904. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3905. {
  3906. int i;
  3907. u32 tmp = RREG32(mmCP_ME_CNTL);
  3908. if (enable) {
  3909. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3910. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3911. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3912. } else {
  3913. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3914. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3915. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3916. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3917. adev->gfx.gfx_ring[i].ready = false;
  3918. }
  3919. WREG32(mmCP_ME_CNTL, tmp);
  3920. udelay(50);
  3921. }
  3922. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3923. {
  3924. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3925. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3926. const struct gfx_firmware_header_v1_0 *me_hdr;
  3927. const __le32 *fw_data;
  3928. unsigned i, fw_size;
  3929. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3930. return -EINVAL;
  3931. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3932. adev->gfx.pfp_fw->data;
  3933. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3934. adev->gfx.ce_fw->data;
  3935. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3936. adev->gfx.me_fw->data;
  3937. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3938. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3939. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3940. gfx_v8_0_cp_gfx_enable(adev, false);
  3941. /* PFP */
  3942. fw_data = (const __le32 *)
  3943. (adev->gfx.pfp_fw->data +
  3944. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3945. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3946. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3947. for (i = 0; i < fw_size; i++)
  3948. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3949. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3950. /* CE */
  3951. fw_data = (const __le32 *)
  3952. (adev->gfx.ce_fw->data +
  3953. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3954. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3955. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3956. for (i = 0; i < fw_size; i++)
  3957. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3958. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3959. /* ME */
  3960. fw_data = (const __le32 *)
  3961. (adev->gfx.me_fw->data +
  3962. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3963. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3964. WREG32(mmCP_ME_RAM_WADDR, 0);
  3965. for (i = 0; i < fw_size; i++)
  3966. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3967. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3968. return 0;
  3969. }
  3970. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3971. {
  3972. u32 count = 0;
  3973. const struct cs_section_def *sect = NULL;
  3974. const struct cs_extent_def *ext = NULL;
  3975. /* begin clear state */
  3976. count += 2;
  3977. /* context control state */
  3978. count += 3;
  3979. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3980. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3981. if (sect->id == SECT_CONTEXT)
  3982. count += 2 + ext->reg_count;
  3983. else
  3984. return 0;
  3985. }
  3986. }
  3987. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3988. count += 4;
  3989. /* end clear state */
  3990. count += 2;
  3991. /* clear state */
  3992. count += 2;
  3993. return count;
  3994. }
  3995. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3996. {
  3997. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3998. const struct cs_section_def *sect = NULL;
  3999. const struct cs_extent_def *ext = NULL;
  4000. int r, i;
  4001. /* init the CP */
  4002. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  4003. WREG32(mmCP_ENDIAN_SWAP, 0);
  4004. WREG32(mmCP_DEVICE_ID, 1);
  4005. gfx_v8_0_cp_gfx_enable(adev, true);
  4006. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  4007. if (r) {
  4008. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  4009. return r;
  4010. }
  4011. /* clear state buffer */
  4012. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4013. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4014. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4015. amdgpu_ring_write(ring, 0x80000000);
  4016. amdgpu_ring_write(ring, 0x80000000);
  4017. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4018. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4019. if (sect->id == SECT_CONTEXT) {
  4020. amdgpu_ring_write(ring,
  4021. PACKET3(PACKET3_SET_CONTEXT_REG,
  4022. ext->reg_count));
  4023. amdgpu_ring_write(ring,
  4024. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4025. for (i = 0; i < ext->reg_count; i++)
  4026. amdgpu_ring_write(ring, ext->extent[i]);
  4027. }
  4028. }
  4029. }
  4030. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4031. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4032. switch (adev->asic_type) {
  4033. case CHIP_TONGA:
  4034. case CHIP_POLARIS10:
  4035. amdgpu_ring_write(ring, 0x16000012);
  4036. amdgpu_ring_write(ring, 0x0000002A);
  4037. break;
  4038. case CHIP_POLARIS11:
  4039. case CHIP_POLARIS12:
  4040. amdgpu_ring_write(ring, 0x16000012);
  4041. amdgpu_ring_write(ring, 0x00000000);
  4042. break;
  4043. case CHIP_FIJI:
  4044. amdgpu_ring_write(ring, 0x3a00161a);
  4045. amdgpu_ring_write(ring, 0x0000002e);
  4046. break;
  4047. case CHIP_CARRIZO:
  4048. amdgpu_ring_write(ring, 0x00000002);
  4049. amdgpu_ring_write(ring, 0x00000000);
  4050. break;
  4051. case CHIP_TOPAZ:
  4052. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4053. 0x00000000 : 0x00000002);
  4054. amdgpu_ring_write(ring, 0x00000000);
  4055. break;
  4056. case CHIP_STONEY:
  4057. amdgpu_ring_write(ring, 0x00000000);
  4058. amdgpu_ring_write(ring, 0x00000000);
  4059. break;
  4060. default:
  4061. BUG();
  4062. }
  4063. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4064. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4065. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4066. amdgpu_ring_write(ring, 0);
  4067. /* init the CE partitions */
  4068. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4069. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4070. amdgpu_ring_write(ring, 0x8000);
  4071. amdgpu_ring_write(ring, 0x8000);
  4072. amdgpu_ring_commit(ring);
  4073. return 0;
  4074. }
  4075. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  4076. {
  4077. u32 tmp;
  4078. /* no gfx doorbells on iceland */
  4079. if (adev->asic_type == CHIP_TOPAZ)
  4080. return;
  4081. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4082. if (ring->use_doorbell) {
  4083. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4084. DOORBELL_OFFSET, ring->doorbell_index);
  4085. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4086. DOORBELL_HIT, 0);
  4087. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4088. DOORBELL_EN, 1);
  4089. } else {
  4090. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4091. }
  4092. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4093. if (adev->flags & AMD_IS_APU)
  4094. return;
  4095. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4096. DOORBELL_RANGE_LOWER,
  4097. AMDGPU_DOORBELL_GFX_RING0);
  4098. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4099. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4100. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4101. }
  4102. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4103. {
  4104. struct amdgpu_ring *ring;
  4105. u32 tmp;
  4106. u32 rb_bufsz;
  4107. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4108. int r;
  4109. /* Set the write pointer delay */
  4110. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4111. /* set the RB to use vmid 0 */
  4112. WREG32(mmCP_RB_VMID, 0);
  4113. /* Set ring buffer size */
  4114. ring = &adev->gfx.gfx_ring[0];
  4115. rb_bufsz = order_base_2(ring->ring_size / 8);
  4116. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4117. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4118. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4119. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4120. #ifdef __BIG_ENDIAN
  4121. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4122. #endif
  4123. WREG32(mmCP_RB0_CNTL, tmp);
  4124. /* Initialize the ring buffer's read and write pointers */
  4125. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4126. ring->wptr = 0;
  4127. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4128. /* set the wb address wether it's enabled or not */
  4129. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4130. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4131. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4132. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4133. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4134. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4135. mdelay(1);
  4136. WREG32(mmCP_RB0_CNTL, tmp);
  4137. rb_addr = ring->gpu_addr >> 8;
  4138. WREG32(mmCP_RB0_BASE, rb_addr);
  4139. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4140. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4141. /* start the ring */
  4142. amdgpu_ring_clear_ring(ring);
  4143. gfx_v8_0_cp_gfx_start(adev);
  4144. ring->ready = true;
  4145. r = amdgpu_ring_test_ring(ring);
  4146. if (r)
  4147. ring->ready = false;
  4148. return r;
  4149. }
  4150. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4151. {
  4152. int i;
  4153. if (enable) {
  4154. WREG32(mmCP_MEC_CNTL, 0);
  4155. } else {
  4156. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4157. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4158. adev->gfx.compute_ring[i].ready = false;
  4159. adev->gfx.kiq.ring.ready = false;
  4160. }
  4161. udelay(50);
  4162. }
  4163. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4164. {
  4165. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4166. const __le32 *fw_data;
  4167. unsigned i, fw_size;
  4168. if (!adev->gfx.mec_fw)
  4169. return -EINVAL;
  4170. gfx_v8_0_cp_compute_enable(adev, false);
  4171. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4172. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4173. fw_data = (const __le32 *)
  4174. (adev->gfx.mec_fw->data +
  4175. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4176. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4177. /* MEC1 */
  4178. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4179. for (i = 0; i < fw_size; i++)
  4180. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4181. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4182. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4183. if (adev->gfx.mec2_fw) {
  4184. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4185. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4186. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4187. fw_data = (const __le32 *)
  4188. (adev->gfx.mec2_fw->data +
  4189. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4190. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4191. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4192. for (i = 0; i < fw_size; i++)
  4193. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4194. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4195. }
  4196. return 0;
  4197. }
  4198. /* KIQ functions */
  4199. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4200. {
  4201. uint32_t tmp;
  4202. struct amdgpu_device *adev = ring->adev;
  4203. /* tell RLC which is KIQ queue */
  4204. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4205. tmp &= 0xffffff00;
  4206. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4207. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4208. tmp |= 0x80;
  4209. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4210. }
  4211. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4212. {
  4213. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4214. uint32_t scratch, tmp = 0;
  4215. int r, i;
  4216. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4217. if (r) {
  4218. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4219. return r;
  4220. }
  4221. WREG32(scratch, 0xCAFEDEAD);
  4222. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4223. if (r) {
  4224. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4225. amdgpu_gfx_scratch_free(adev, scratch);
  4226. return r;
  4227. }
  4228. /* set resources */
  4229. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4230. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4231. amdgpu_ring_write(kiq_ring, 0x000000FF); /* queue mask lo */
  4232. amdgpu_ring_write(kiq_ring, 0); /* queue mask hi */
  4233. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4234. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4235. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4236. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4237. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4238. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4239. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4240. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4241. /* map queues */
  4242. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4243. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4244. amdgpu_ring_write(kiq_ring,
  4245. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4246. amdgpu_ring_write(kiq_ring,
  4247. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4248. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4249. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4250. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4251. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4252. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4253. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4254. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4255. }
  4256. /* write to scratch for completion */
  4257. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4258. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4259. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4260. amdgpu_ring_commit(kiq_ring);
  4261. for (i = 0; i < adev->usec_timeout; i++) {
  4262. tmp = RREG32(scratch);
  4263. if (tmp == 0xDEADBEEF)
  4264. break;
  4265. DRM_UDELAY(1);
  4266. }
  4267. if (i >= adev->usec_timeout) {
  4268. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4269. scratch, tmp);
  4270. r = -EINVAL;
  4271. }
  4272. amdgpu_gfx_scratch_free(adev, scratch);
  4273. return r;
  4274. }
  4275. static int gfx_v8_0_kiq_kcq_disable(struct amdgpu_device *adev)
  4276. {
  4277. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4278. uint32_t scratch, tmp = 0;
  4279. int r, i;
  4280. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4281. if (r) {
  4282. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4283. return r;
  4284. }
  4285. WREG32(scratch, 0xCAFEDEAD);
  4286. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  4287. if (r) {
  4288. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4289. amdgpu_gfx_scratch_free(adev, scratch);
  4290. return r;
  4291. }
  4292. /* unmap queues */
  4293. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4294. amdgpu_ring_write(kiq_ring,
  4295. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  4296. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  4297. amdgpu_ring_write(kiq_ring, 0);
  4298. amdgpu_ring_write(kiq_ring, 0);
  4299. amdgpu_ring_write(kiq_ring, 0);
  4300. amdgpu_ring_write(kiq_ring, 0);
  4301. /* write to scratch for completion */
  4302. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4303. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4304. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4305. amdgpu_ring_commit(kiq_ring);
  4306. for (i = 0; i < adev->usec_timeout; i++) {
  4307. tmp = RREG32(scratch);
  4308. if (tmp == 0xDEADBEEF)
  4309. break;
  4310. DRM_UDELAY(1);
  4311. }
  4312. if (i >= adev->usec_timeout) {
  4313. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n",
  4314. scratch, tmp);
  4315. r = -EINVAL;
  4316. }
  4317. amdgpu_gfx_scratch_free(adev, scratch);
  4318. return r;
  4319. }
  4320. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4321. {
  4322. int i, r = 0;
  4323. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4324. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4325. for (i = 0; i < adev->usec_timeout; i++) {
  4326. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4327. break;
  4328. udelay(1);
  4329. }
  4330. if (i == adev->usec_timeout)
  4331. r = -ETIMEDOUT;
  4332. }
  4333. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4334. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4335. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4336. return r;
  4337. }
  4338. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4339. {
  4340. struct amdgpu_device *adev = ring->adev;
  4341. struct vi_mqd *mqd = ring->mqd_ptr;
  4342. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4343. uint32_t tmp;
  4344. /* init the mqd struct */
  4345. memset(mqd, 0, sizeof(struct vi_mqd));
  4346. mqd->header = 0xC0310800;
  4347. mqd->compute_pipelinestat_enable = 0x00000001;
  4348. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4349. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4350. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4351. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4352. mqd->compute_misc_reserved = 0x00000003;
  4353. eop_base_addr = ring->eop_gpu_addr >> 8;
  4354. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4355. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4356. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4357. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4358. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4359. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4360. mqd->cp_hqd_eop_control = tmp;
  4361. /* enable doorbell? */
  4362. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4363. CP_HQD_PQ_DOORBELL_CONTROL,
  4364. DOORBELL_EN,
  4365. ring->use_doorbell ? 1 : 0);
  4366. mqd->cp_hqd_pq_doorbell_control = tmp;
  4367. /* set the pointer to the MQD */
  4368. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4369. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4370. /* set MQD vmid to 0 */
  4371. tmp = RREG32(mmCP_MQD_CONTROL);
  4372. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4373. mqd->cp_mqd_control = tmp;
  4374. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4375. hqd_gpu_addr = ring->gpu_addr >> 8;
  4376. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4377. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4378. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4379. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4380. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4381. (order_base_2(ring->ring_size / 4) - 1));
  4382. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4383. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4384. #ifdef __BIG_ENDIAN
  4385. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4386. #endif
  4387. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4388. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4389. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4390. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4391. mqd->cp_hqd_pq_control = tmp;
  4392. /* set the wb address whether it's enabled or not */
  4393. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4394. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4395. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4396. upper_32_bits(wb_gpu_addr) & 0xffff;
  4397. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4398. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4399. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4400. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4401. tmp = 0;
  4402. /* enable the doorbell if requested */
  4403. if (ring->use_doorbell) {
  4404. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4405. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4406. DOORBELL_OFFSET, ring->doorbell_index);
  4407. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4408. DOORBELL_EN, 1);
  4409. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4410. DOORBELL_SOURCE, 0);
  4411. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4412. DOORBELL_HIT, 0);
  4413. }
  4414. mqd->cp_hqd_pq_doorbell_control = tmp;
  4415. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4416. ring->wptr = 0;
  4417. mqd->cp_hqd_pq_wptr = ring->wptr;
  4418. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4419. /* set the vmid for the queue */
  4420. mqd->cp_hqd_vmid = 0;
  4421. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4422. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4423. mqd->cp_hqd_persistent_state = tmp;
  4424. /* set MTYPE */
  4425. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4426. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4427. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4428. mqd->cp_hqd_ib_control = tmp;
  4429. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4430. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4431. mqd->cp_hqd_iq_timer = tmp;
  4432. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4433. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4434. mqd->cp_hqd_ctx_save_control = tmp;
  4435. /* defaults */
  4436. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4437. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4438. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4439. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4440. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4441. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4442. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4443. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4444. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4445. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4446. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4447. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4448. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4449. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4450. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4451. /* activate the queue */
  4452. mqd->cp_hqd_active = 1;
  4453. return 0;
  4454. }
  4455. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4456. struct vi_mqd *mqd)
  4457. {
  4458. /* disable wptr polling */
  4459. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4460. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4461. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4462. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4463. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4464. /* enable doorbell? */
  4465. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4466. /* set pq read/write pointers */
  4467. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4468. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4469. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4470. /* set the pointer to the MQD */
  4471. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4472. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4473. /* set MQD vmid to 0 */
  4474. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4475. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4476. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4477. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4478. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4479. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4480. /* set the wb address whether it's enabled or not */
  4481. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4482. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4483. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4484. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4485. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4486. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4487. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4488. /* enable the doorbell if requested */
  4489. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4490. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4491. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4492. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4493. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4494. /* set the HQD priority */
  4495. WREG32(mmCP_HQD_PIPE_PRIORITY, mqd->cp_hqd_pipe_priority);
  4496. WREG32(mmCP_HQD_QUEUE_PRIORITY, mqd->cp_hqd_queue_priority);
  4497. WREG32(mmCP_HQD_QUANTUM, mqd->cp_hqd_quantum);
  4498. /* set cwsr save area */
  4499. WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO, mqd->cp_hqd_ctx_save_base_addr_lo);
  4500. WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI, mqd->cp_hqd_ctx_save_base_addr_hi);
  4501. WREG32(mmCP_HQD_CTX_SAVE_CONTROL, mqd->cp_hqd_ctx_save_control);
  4502. WREG32(mmCP_HQD_CNTL_STACK_OFFSET, mqd->cp_hqd_cntl_stack_offset);
  4503. WREG32(mmCP_HQD_CNTL_STACK_SIZE, mqd->cp_hqd_cntl_stack_size);
  4504. WREG32(mmCP_HQD_WG_STATE_OFFSET, mqd->cp_hqd_wg_state_offset);
  4505. WREG32(mmCP_HQD_CTX_SAVE_SIZE, mqd->cp_hqd_ctx_save_size);
  4506. WREG32(mmCP_HQD_IB_CONTROL, mqd->cp_hqd_ib_control);
  4507. WREG32(mmCP_HQD_EOP_EVENTS, mqd->cp_hqd_eop_done_events);
  4508. WREG32(mmCP_HQD_ERROR, mqd->cp_hqd_error);
  4509. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4510. WREG32(mmCP_HQD_EOP_DONES, mqd->cp_hqd_eop_dones);
  4511. /* set the vmid for the queue */
  4512. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4513. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4514. /* activate the queue */
  4515. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4516. return 0;
  4517. }
  4518. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4519. {
  4520. int r = 0;
  4521. struct amdgpu_device *adev = ring->adev;
  4522. struct vi_mqd *mqd = ring->mqd_ptr;
  4523. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4524. gfx_v8_0_kiq_setting(ring);
  4525. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4526. /* reset MQD to a clean status */
  4527. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4528. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4529. /* reset ring buffer */
  4530. ring->wptr = 0;
  4531. amdgpu_ring_clear_ring(ring);
  4532. mutex_lock(&adev->srbm_mutex);
  4533. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4534. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4535. if (r) {
  4536. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4537. goto out_unlock;
  4538. }
  4539. gfx_v8_0_mqd_commit(adev, mqd);
  4540. vi_srbm_select(adev, 0, 0, 0, 0);
  4541. mutex_unlock(&adev->srbm_mutex);
  4542. } else {
  4543. mutex_lock(&adev->srbm_mutex);
  4544. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4545. gfx_v8_0_mqd_init(ring);
  4546. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4547. if (r) {
  4548. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4549. goto out_unlock;
  4550. }
  4551. gfx_v8_0_mqd_commit(adev, mqd);
  4552. vi_srbm_select(adev, 0, 0, 0, 0);
  4553. mutex_unlock(&adev->srbm_mutex);
  4554. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4555. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4556. }
  4557. return r;
  4558. out_unlock:
  4559. vi_srbm_select(adev, 0, 0, 0, 0);
  4560. mutex_unlock(&adev->srbm_mutex);
  4561. return r;
  4562. }
  4563. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4564. {
  4565. struct amdgpu_device *adev = ring->adev;
  4566. struct vi_mqd *mqd = ring->mqd_ptr;
  4567. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4568. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4569. mutex_lock(&adev->srbm_mutex);
  4570. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4571. gfx_v8_0_mqd_init(ring);
  4572. vi_srbm_select(adev, 0, 0, 0, 0);
  4573. mutex_unlock(&adev->srbm_mutex);
  4574. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4575. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4576. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4577. /* reset MQD to a clean status */
  4578. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4579. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4580. /* reset ring buffer */
  4581. ring->wptr = 0;
  4582. amdgpu_ring_clear_ring(ring);
  4583. } else {
  4584. amdgpu_ring_clear_ring(ring);
  4585. }
  4586. return 0;
  4587. }
  4588. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4589. {
  4590. if (adev->asic_type > CHIP_TONGA) {
  4591. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4592. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4593. }
  4594. /* enable doorbells */
  4595. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4596. }
  4597. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4598. {
  4599. struct amdgpu_ring *ring = NULL;
  4600. int r = 0, i;
  4601. gfx_v8_0_cp_compute_enable(adev, true);
  4602. ring = &adev->gfx.kiq.ring;
  4603. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4604. if (unlikely(r != 0))
  4605. goto done;
  4606. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4607. if (!r) {
  4608. r = gfx_v8_0_kiq_init_queue(ring);
  4609. amdgpu_bo_kunmap(ring->mqd_obj);
  4610. ring->mqd_ptr = NULL;
  4611. }
  4612. amdgpu_bo_unreserve(ring->mqd_obj);
  4613. if (r)
  4614. goto done;
  4615. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4616. ring = &adev->gfx.compute_ring[i];
  4617. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4618. if (unlikely(r != 0))
  4619. goto done;
  4620. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4621. if (!r) {
  4622. r = gfx_v8_0_kcq_init_queue(ring);
  4623. amdgpu_bo_kunmap(ring->mqd_obj);
  4624. ring->mqd_ptr = NULL;
  4625. }
  4626. amdgpu_bo_unreserve(ring->mqd_obj);
  4627. if (r)
  4628. goto done;
  4629. }
  4630. gfx_v8_0_set_mec_doorbell_range(adev);
  4631. r = gfx_v8_0_kiq_kcq_enable(adev);
  4632. if (r)
  4633. goto done;
  4634. /* Test KIQ */
  4635. ring = &adev->gfx.kiq.ring;
  4636. ring->ready = true;
  4637. r = amdgpu_ring_test_ring(ring);
  4638. if (r) {
  4639. ring->ready = false;
  4640. goto done;
  4641. }
  4642. /* Test KCQs */
  4643. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4644. ring = &adev->gfx.compute_ring[i];
  4645. ring->ready = true;
  4646. r = amdgpu_ring_test_ring(ring);
  4647. if (r)
  4648. ring->ready = false;
  4649. }
  4650. done:
  4651. return r;
  4652. }
  4653. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4654. {
  4655. int r;
  4656. if (!(adev->flags & AMD_IS_APU))
  4657. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4658. if (!adev->pp_enabled) {
  4659. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4660. /* legacy firmware loading */
  4661. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4662. if (r)
  4663. return r;
  4664. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4665. if (r)
  4666. return r;
  4667. } else {
  4668. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4669. AMDGPU_UCODE_ID_CP_CE);
  4670. if (r)
  4671. return -EINVAL;
  4672. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4673. AMDGPU_UCODE_ID_CP_PFP);
  4674. if (r)
  4675. return -EINVAL;
  4676. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4677. AMDGPU_UCODE_ID_CP_ME);
  4678. if (r)
  4679. return -EINVAL;
  4680. if (adev->asic_type == CHIP_TOPAZ) {
  4681. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4682. if (r)
  4683. return r;
  4684. } else {
  4685. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4686. AMDGPU_UCODE_ID_CP_MEC1);
  4687. if (r)
  4688. return -EINVAL;
  4689. }
  4690. }
  4691. }
  4692. r = gfx_v8_0_cp_gfx_resume(adev);
  4693. if (r)
  4694. return r;
  4695. r = gfx_v8_0_kiq_resume(adev);
  4696. if (r)
  4697. return r;
  4698. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4699. return 0;
  4700. }
  4701. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4702. {
  4703. gfx_v8_0_cp_gfx_enable(adev, enable);
  4704. gfx_v8_0_cp_compute_enable(adev, enable);
  4705. }
  4706. static int gfx_v8_0_hw_init(void *handle)
  4707. {
  4708. int r;
  4709. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4710. gfx_v8_0_init_golden_registers(adev);
  4711. gfx_v8_0_gpu_init(adev);
  4712. r = gfx_v8_0_rlc_resume(adev);
  4713. if (r)
  4714. return r;
  4715. r = gfx_v8_0_cp_resume(adev);
  4716. return r;
  4717. }
  4718. static int gfx_v8_0_hw_fini(void *handle)
  4719. {
  4720. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4721. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4722. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4723. if (amdgpu_sriov_vf(adev)) {
  4724. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4725. return 0;
  4726. }
  4727. gfx_v8_0_kiq_kcq_disable(adev);
  4728. gfx_v8_0_cp_enable(adev, false);
  4729. gfx_v8_0_rlc_stop(adev);
  4730. amdgpu_set_powergating_state(adev,
  4731. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4732. return 0;
  4733. }
  4734. static int gfx_v8_0_suspend(void *handle)
  4735. {
  4736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4737. adev->gfx.in_suspend = true;
  4738. return gfx_v8_0_hw_fini(adev);
  4739. }
  4740. static int gfx_v8_0_resume(void *handle)
  4741. {
  4742. int r;
  4743. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4744. r = gfx_v8_0_hw_init(adev);
  4745. adev->gfx.in_suspend = false;
  4746. return r;
  4747. }
  4748. static bool gfx_v8_0_is_idle(void *handle)
  4749. {
  4750. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4751. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4752. return false;
  4753. else
  4754. return true;
  4755. }
  4756. static int gfx_v8_0_wait_for_idle(void *handle)
  4757. {
  4758. unsigned i;
  4759. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4760. for (i = 0; i < adev->usec_timeout; i++) {
  4761. if (gfx_v8_0_is_idle(handle))
  4762. return 0;
  4763. udelay(1);
  4764. }
  4765. return -ETIMEDOUT;
  4766. }
  4767. static bool gfx_v8_0_check_soft_reset(void *handle)
  4768. {
  4769. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4770. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4771. u32 tmp;
  4772. /* GRBM_STATUS */
  4773. tmp = RREG32(mmGRBM_STATUS);
  4774. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4775. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4776. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4777. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4778. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4779. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4780. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4781. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4782. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4783. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4784. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4785. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4786. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4787. }
  4788. /* GRBM_STATUS2 */
  4789. tmp = RREG32(mmGRBM_STATUS2);
  4790. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4791. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4792. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4793. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4794. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4795. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4796. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4797. SOFT_RESET_CPF, 1);
  4798. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4799. SOFT_RESET_CPC, 1);
  4800. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4801. SOFT_RESET_CPG, 1);
  4802. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4803. SOFT_RESET_GRBM, 1);
  4804. }
  4805. /* SRBM_STATUS */
  4806. tmp = RREG32(mmSRBM_STATUS);
  4807. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4808. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4809. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4810. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4811. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4812. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4813. if (grbm_soft_reset || srbm_soft_reset) {
  4814. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4815. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4816. return true;
  4817. } else {
  4818. adev->gfx.grbm_soft_reset = 0;
  4819. adev->gfx.srbm_soft_reset = 0;
  4820. return false;
  4821. }
  4822. }
  4823. static int gfx_v8_0_pre_soft_reset(void *handle)
  4824. {
  4825. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4826. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4827. if ((!adev->gfx.grbm_soft_reset) &&
  4828. (!adev->gfx.srbm_soft_reset))
  4829. return 0;
  4830. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4831. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4832. /* stop the rlc */
  4833. gfx_v8_0_rlc_stop(adev);
  4834. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4835. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4836. /* Disable GFX parsing/prefetching */
  4837. gfx_v8_0_cp_gfx_enable(adev, false);
  4838. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4839. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4840. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4841. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4842. int i;
  4843. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4844. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4845. mutex_lock(&adev->srbm_mutex);
  4846. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4847. gfx_v8_0_deactivate_hqd(adev, 2);
  4848. vi_srbm_select(adev, 0, 0, 0, 0);
  4849. mutex_unlock(&adev->srbm_mutex);
  4850. }
  4851. /* Disable MEC parsing/prefetching */
  4852. gfx_v8_0_cp_compute_enable(adev, false);
  4853. }
  4854. return 0;
  4855. }
  4856. static int gfx_v8_0_soft_reset(void *handle)
  4857. {
  4858. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4859. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4860. u32 tmp;
  4861. if ((!adev->gfx.grbm_soft_reset) &&
  4862. (!adev->gfx.srbm_soft_reset))
  4863. return 0;
  4864. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4865. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4866. if (grbm_soft_reset || srbm_soft_reset) {
  4867. tmp = RREG32(mmGMCON_DEBUG);
  4868. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4869. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4870. WREG32(mmGMCON_DEBUG, tmp);
  4871. udelay(50);
  4872. }
  4873. if (grbm_soft_reset) {
  4874. tmp = RREG32(mmGRBM_SOFT_RESET);
  4875. tmp |= grbm_soft_reset;
  4876. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4877. WREG32(mmGRBM_SOFT_RESET, tmp);
  4878. tmp = RREG32(mmGRBM_SOFT_RESET);
  4879. udelay(50);
  4880. tmp &= ~grbm_soft_reset;
  4881. WREG32(mmGRBM_SOFT_RESET, tmp);
  4882. tmp = RREG32(mmGRBM_SOFT_RESET);
  4883. }
  4884. if (srbm_soft_reset) {
  4885. tmp = RREG32(mmSRBM_SOFT_RESET);
  4886. tmp |= srbm_soft_reset;
  4887. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4888. WREG32(mmSRBM_SOFT_RESET, tmp);
  4889. tmp = RREG32(mmSRBM_SOFT_RESET);
  4890. udelay(50);
  4891. tmp &= ~srbm_soft_reset;
  4892. WREG32(mmSRBM_SOFT_RESET, tmp);
  4893. tmp = RREG32(mmSRBM_SOFT_RESET);
  4894. }
  4895. if (grbm_soft_reset || srbm_soft_reset) {
  4896. tmp = RREG32(mmGMCON_DEBUG);
  4897. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4898. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4899. WREG32(mmGMCON_DEBUG, tmp);
  4900. }
  4901. /* Wait a little for things to settle down */
  4902. udelay(50);
  4903. return 0;
  4904. }
  4905. static int gfx_v8_0_post_soft_reset(void *handle)
  4906. {
  4907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4908. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4909. if ((!adev->gfx.grbm_soft_reset) &&
  4910. (!adev->gfx.srbm_soft_reset))
  4911. return 0;
  4912. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4913. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4914. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4915. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4916. gfx_v8_0_cp_gfx_resume(adev);
  4917. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4918. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4919. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4920. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4921. int i;
  4922. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4923. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4924. mutex_lock(&adev->srbm_mutex);
  4925. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4926. gfx_v8_0_deactivate_hqd(adev, 2);
  4927. vi_srbm_select(adev, 0, 0, 0, 0);
  4928. mutex_unlock(&adev->srbm_mutex);
  4929. }
  4930. gfx_v8_0_kiq_resume(adev);
  4931. }
  4932. gfx_v8_0_rlc_start(adev);
  4933. return 0;
  4934. }
  4935. /**
  4936. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4937. *
  4938. * @adev: amdgpu_device pointer
  4939. *
  4940. * Fetches a GPU clock counter snapshot.
  4941. * Returns the 64 bit clock counter snapshot.
  4942. */
  4943. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4944. {
  4945. uint64_t clock;
  4946. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4947. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4948. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4949. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4950. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4951. return clock;
  4952. }
  4953. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4954. uint32_t vmid,
  4955. uint32_t gds_base, uint32_t gds_size,
  4956. uint32_t gws_base, uint32_t gws_size,
  4957. uint32_t oa_base, uint32_t oa_size)
  4958. {
  4959. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4960. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4961. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4962. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4963. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4964. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4965. /* GDS Base */
  4966. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4967. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4968. WRITE_DATA_DST_SEL(0)));
  4969. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4970. amdgpu_ring_write(ring, 0);
  4971. amdgpu_ring_write(ring, gds_base);
  4972. /* GDS Size */
  4973. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4974. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4975. WRITE_DATA_DST_SEL(0)));
  4976. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4977. amdgpu_ring_write(ring, 0);
  4978. amdgpu_ring_write(ring, gds_size);
  4979. /* GWS */
  4980. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4981. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4982. WRITE_DATA_DST_SEL(0)));
  4983. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4984. amdgpu_ring_write(ring, 0);
  4985. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4986. /* OA */
  4987. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4988. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4989. WRITE_DATA_DST_SEL(0)));
  4990. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4991. amdgpu_ring_write(ring, 0);
  4992. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4993. }
  4994. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4995. {
  4996. WREG32(mmSQ_IND_INDEX,
  4997. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4998. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4999. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  5000. (SQ_IND_INDEX__FORCE_READ_MASK));
  5001. return RREG32(mmSQ_IND_DATA);
  5002. }
  5003. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  5004. uint32_t wave, uint32_t thread,
  5005. uint32_t regno, uint32_t num, uint32_t *out)
  5006. {
  5007. WREG32(mmSQ_IND_INDEX,
  5008. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5009. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5010. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5011. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5012. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5013. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5014. while (num--)
  5015. *(out++) = RREG32(mmSQ_IND_DATA);
  5016. }
  5017. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5018. {
  5019. /* type 0 wave data */
  5020. dst[(*no_fields)++] = 0;
  5021. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5022. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5023. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5024. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5025. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5026. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5027. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5028. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5029. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5030. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5031. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5032. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5033. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5034. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5035. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5036. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5037. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5038. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5039. }
  5040. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5041. uint32_t wave, uint32_t start,
  5042. uint32_t size, uint32_t *dst)
  5043. {
  5044. wave_read_regs(
  5045. adev, simd, wave, 0,
  5046. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5047. }
  5048. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5049. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5050. .select_se_sh = &gfx_v8_0_select_se_sh,
  5051. .read_wave_data = &gfx_v8_0_read_wave_data,
  5052. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5053. };
  5054. static int gfx_v8_0_early_init(void *handle)
  5055. {
  5056. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5057. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5058. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  5059. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5060. gfx_v8_0_set_ring_funcs(adev);
  5061. gfx_v8_0_set_irq_funcs(adev);
  5062. gfx_v8_0_set_gds_init(adev);
  5063. gfx_v8_0_set_rlc_funcs(adev);
  5064. return 0;
  5065. }
  5066. static int gfx_v8_0_late_init(void *handle)
  5067. {
  5068. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5069. int r;
  5070. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5071. if (r)
  5072. return r;
  5073. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5074. if (r)
  5075. return r;
  5076. /* requires IBs so do in late init after IB pool is initialized */
  5077. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5078. if (r)
  5079. return r;
  5080. amdgpu_set_powergating_state(adev,
  5081. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5082. return 0;
  5083. }
  5084. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5085. bool enable)
  5086. {
  5087. if ((adev->asic_type == CHIP_POLARIS11) ||
  5088. (adev->asic_type == CHIP_POLARIS12))
  5089. /* Send msg to SMU via Powerplay */
  5090. amdgpu_set_powergating_state(adev,
  5091. AMD_IP_BLOCK_TYPE_SMC,
  5092. enable ?
  5093. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5094. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5095. }
  5096. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5097. bool enable)
  5098. {
  5099. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5100. }
  5101. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5102. bool enable)
  5103. {
  5104. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5105. }
  5106. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5107. bool enable)
  5108. {
  5109. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5110. }
  5111. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5112. bool enable)
  5113. {
  5114. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5115. /* Read any GFX register to wake up GFX. */
  5116. if (!enable)
  5117. RREG32(mmDB_RENDER_CONTROL);
  5118. }
  5119. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5120. bool enable)
  5121. {
  5122. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5123. cz_enable_gfx_cg_power_gating(adev, true);
  5124. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5125. cz_enable_gfx_pipeline_power_gating(adev, true);
  5126. } else {
  5127. cz_enable_gfx_cg_power_gating(adev, false);
  5128. cz_enable_gfx_pipeline_power_gating(adev, false);
  5129. }
  5130. }
  5131. static int gfx_v8_0_set_powergating_state(void *handle,
  5132. enum amd_powergating_state state)
  5133. {
  5134. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5135. bool enable = (state == AMD_PG_STATE_GATE);
  5136. if (amdgpu_sriov_vf(adev))
  5137. return 0;
  5138. switch (adev->asic_type) {
  5139. case CHIP_CARRIZO:
  5140. case CHIP_STONEY:
  5141. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5142. cz_enable_sck_slow_down_on_power_up(adev, true);
  5143. cz_enable_sck_slow_down_on_power_down(adev, true);
  5144. } else {
  5145. cz_enable_sck_slow_down_on_power_up(adev, false);
  5146. cz_enable_sck_slow_down_on_power_down(adev, false);
  5147. }
  5148. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5149. cz_enable_cp_power_gating(adev, true);
  5150. else
  5151. cz_enable_cp_power_gating(adev, false);
  5152. cz_update_gfx_cg_power_gating(adev, enable);
  5153. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5154. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5155. else
  5156. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5157. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5158. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5159. else
  5160. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5161. break;
  5162. case CHIP_POLARIS11:
  5163. case CHIP_POLARIS12:
  5164. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5165. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5166. else
  5167. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5168. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5169. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5170. else
  5171. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5172. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5173. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5174. else
  5175. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5176. break;
  5177. default:
  5178. break;
  5179. }
  5180. return 0;
  5181. }
  5182. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5183. {
  5184. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5185. int data;
  5186. if (amdgpu_sriov_vf(adev))
  5187. *flags = 0;
  5188. /* AMD_CG_SUPPORT_GFX_MGCG */
  5189. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5190. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5191. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5192. /* AMD_CG_SUPPORT_GFX_CGLG */
  5193. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5194. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5195. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5196. /* AMD_CG_SUPPORT_GFX_CGLS */
  5197. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5198. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5199. /* AMD_CG_SUPPORT_GFX_CGTS */
  5200. data = RREG32(mmCGTS_SM_CTRL_REG);
  5201. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5202. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5203. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5204. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5205. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5206. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5207. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5208. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5209. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5210. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5211. data = RREG32(mmCP_MEM_SLP_CNTL);
  5212. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5213. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5214. }
  5215. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5216. uint32_t reg_addr, uint32_t cmd)
  5217. {
  5218. uint32_t data;
  5219. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5220. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5221. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5222. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5223. if (adev->asic_type == CHIP_STONEY)
  5224. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5225. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5226. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5227. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5228. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5229. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5230. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5231. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5232. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5233. else
  5234. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5235. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5236. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5237. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5238. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5239. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5240. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5241. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5242. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5243. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5244. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5245. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5246. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5247. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5248. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5249. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5250. }
  5251. #define MSG_ENTER_RLC_SAFE_MODE 1
  5252. #define MSG_EXIT_RLC_SAFE_MODE 0
  5253. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5254. #define RLC_GPR_REG2__REQ__SHIFT 0
  5255. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5256. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5257. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5258. {
  5259. u32 data;
  5260. unsigned i;
  5261. data = RREG32(mmRLC_CNTL);
  5262. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5263. return;
  5264. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5265. data |= RLC_SAFE_MODE__CMD_MASK;
  5266. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5267. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5268. WREG32(mmRLC_SAFE_MODE, data);
  5269. for (i = 0; i < adev->usec_timeout; i++) {
  5270. if ((RREG32(mmRLC_GPM_STAT) &
  5271. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5272. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5273. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5274. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5275. break;
  5276. udelay(1);
  5277. }
  5278. for (i = 0; i < adev->usec_timeout; i++) {
  5279. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5280. break;
  5281. udelay(1);
  5282. }
  5283. adev->gfx.rlc.in_safe_mode = true;
  5284. }
  5285. }
  5286. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5287. {
  5288. u32 data = 0;
  5289. unsigned i;
  5290. data = RREG32(mmRLC_CNTL);
  5291. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5292. return;
  5293. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5294. if (adev->gfx.rlc.in_safe_mode) {
  5295. data |= RLC_SAFE_MODE__CMD_MASK;
  5296. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5297. WREG32(mmRLC_SAFE_MODE, data);
  5298. adev->gfx.rlc.in_safe_mode = false;
  5299. }
  5300. }
  5301. for (i = 0; i < adev->usec_timeout; i++) {
  5302. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5303. break;
  5304. udelay(1);
  5305. }
  5306. }
  5307. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5308. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5309. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5310. };
  5311. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5312. bool enable)
  5313. {
  5314. uint32_t temp, data;
  5315. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5316. /* It is disabled by HW by default */
  5317. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5318. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5319. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5320. /* 1 - RLC memory Light sleep */
  5321. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5322. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5323. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5324. }
  5325. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5326. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5327. if (adev->flags & AMD_IS_APU)
  5328. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5329. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5330. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5331. else
  5332. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5333. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5334. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5335. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5336. if (temp != data)
  5337. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5338. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5339. gfx_v8_0_wait_for_rlc_serdes(adev);
  5340. /* 5 - clear mgcg override */
  5341. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5342. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5343. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5344. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5345. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5346. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5347. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5348. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5349. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5350. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5351. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5352. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5353. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5354. if (temp != data)
  5355. WREG32(mmCGTS_SM_CTRL_REG, data);
  5356. }
  5357. udelay(50);
  5358. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5359. gfx_v8_0_wait_for_rlc_serdes(adev);
  5360. } else {
  5361. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5362. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5363. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5364. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5365. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5366. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5367. if (temp != data)
  5368. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5369. /* 2 - disable MGLS in RLC */
  5370. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5371. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5372. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5373. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5374. }
  5375. /* 3 - disable MGLS in CP */
  5376. data = RREG32(mmCP_MEM_SLP_CNTL);
  5377. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5378. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5379. WREG32(mmCP_MEM_SLP_CNTL, data);
  5380. }
  5381. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5382. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5383. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5384. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5385. if (temp != data)
  5386. WREG32(mmCGTS_SM_CTRL_REG, data);
  5387. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5388. gfx_v8_0_wait_for_rlc_serdes(adev);
  5389. /* 6 - set mgcg override */
  5390. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5391. udelay(50);
  5392. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5393. gfx_v8_0_wait_for_rlc_serdes(adev);
  5394. }
  5395. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5396. }
  5397. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5398. bool enable)
  5399. {
  5400. uint32_t temp, temp1, data, data1;
  5401. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5402. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5403. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5404. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5405. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5406. if (temp1 != data1)
  5407. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5408. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5409. gfx_v8_0_wait_for_rlc_serdes(adev);
  5410. /* 2 - clear cgcg override */
  5411. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5412. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5413. gfx_v8_0_wait_for_rlc_serdes(adev);
  5414. /* 3 - write cmd to set CGLS */
  5415. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5416. /* 4 - enable cgcg */
  5417. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5418. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5419. /* enable cgls*/
  5420. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5421. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5422. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5423. if (temp1 != data1)
  5424. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5425. } else {
  5426. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5427. }
  5428. if (temp != data)
  5429. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5430. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5431. * Cmp_busy/GFX_Idle interrupts
  5432. */
  5433. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5434. } else {
  5435. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5436. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5437. /* TEST CGCG */
  5438. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5439. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5440. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5441. if (temp1 != data1)
  5442. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5443. /* read gfx register to wake up cgcg */
  5444. RREG32(mmCB_CGTT_SCLK_CTRL);
  5445. RREG32(mmCB_CGTT_SCLK_CTRL);
  5446. RREG32(mmCB_CGTT_SCLK_CTRL);
  5447. RREG32(mmCB_CGTT_SCLK_CTRL);
  5448. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5449. gfx_v8_0_wait_for_rlc_serdes(adev);
  5450. /* write cmd to Set CGCG Overrride */
  5451. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5452. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5453. gfx_v8_0_wait_for_rlc_serdes(adev);
  5454. /* write cmd to Clear CGLS */
  5455. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5456. /* disable cgcg, cgls should be disabled too. */
  5457. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5458. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5459. if (temp != data)
  5460. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5461. /* enable interrupts again for PG */
  5462. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5463. }
  5464. gfx_v8_0_wait_for_rlc_serdes(adev);
  5465. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5466. }
  5467. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5468. bool enable)
  5469. {
  5470. if (enable) {
  5471. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5472. * === MGCG + MGLS + TS(CG/LS) ===
  5473. */
  5474. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5475. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5476. } else {
  5477. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5478. * === CGCG + CGLS ===
  5479. */
  5480. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5481. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5482. }
  5483. return 0;
  5484. }
  5485. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5486. enum amd_clockgating_state state)
  5487. {
  5488. uint32_t msg_id, pp_state = 0;
  5489. uint32_t pp_support_state = 0;
  5490. void *pp_handle = adev->powerplay.pp_handle;
  5491. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5492. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5493. pp_support_state = PP_STATE_SUPPORT_LS;
  5494. pp_state = PP_STATE_LS;
  5495. }
  5496. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5497. pp_support_state |= PP_STATE_SUPPORT_CG;
  5498. pp_state |= PP_STATE_CG;
  5499. }
  5500. if (state == AMD_CG_STATE_UNGATE)
  5501. pp_state = 0;
  5502. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5503. PP_BLOCK_GFX_CG,
  5504. pp_support_state,
  5505. pp_state);
  5506. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5507. }
  5508. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5509. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5510. pp_support_state = PP_STATE_SUPPORT_LS;
  5511. pp_state = PP_STATE_LS;
  5512. }
  5513. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5514. pp_support_state |= PP_STATE_SUPPORT_CG;
  5515. pp_state |= PP_STATE_CG;
  5516. }
  5517. if (state == AMD_CG_STATE_UNGATE)
  5518. pp_state = 0;
  5519. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5520. PP_BLOCK_GFX_MG,
  5521. pp_support_state,
  5522. pp_state);
  5523. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5524. }
  5525. return 0;
  5526. }
  5527. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5528. enum amd_clockgating_state state)
  5529. {
  5530. uint32_t msg_id, pp_state = 0;
  5531. uint32_t pp_support_state = 0;
  5532. void *pp_handle = adev->powerplay.pp_handle;
  5533. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5534. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5535. pp_support_state = PP_STATE_SUPPORT_LS;
  5536. pp_state = PP_STATE_LS;
  5537. }
  5538. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5539. pp_support_state |= PP_STATE_SUPPORT_CG;
  5540. pp_state |= PP_STATE_CG;
  5541. }
  5542. if (state == AMD_CG_STATE_UNGATE)
  5543. pp_state = 0;
  5544. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5545. PP_BLOCK_GFX_CG,
  5546. pp_support_state,
  5547. pp_state);
  5548. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5549. }
  5550. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5551. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5552. pp_support_state = PP_STATE_SUPPORT_LS;
  5553. pp_state = PP_STATE_LS;
  5554. }
  5555. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5556. pp_support_state |= PP_STATE_SUPPORT_CG;
  5557. pp_state |= PP_STATE_CG;
  5558. }
  5559. if (state == AMD_CG_STATE_UNGATE)
  5560. pp_state = 0;
  5561. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5562. PP_BLOCK_GFX_3D,
  5563. pp_support_state,
  5564. pp_state);
  5565. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5566. }
  5567. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5568. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5569. pp_support_state = PP_STATE_SUPPORT_LS;
  5570. pp_state = PP_STATE_LS;
  5571. }
  5572. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5573. pp_support_state |= PP_STATE_SUPPORT_CG;
  5574. pp_state |= PP_STATE_CG;
  5575. }
  5576. if (state == AMD_CG_STATE_UNGATE)
  5577. pp_state = 0;
  5578. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5579. PP_BLOCK_GFX_MG,
  5580. pp_support_state,
  5581. pp_state);
  5582. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5583. }
  5584. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5585. pp_support_state = PP_STATE_SUPPORT_LS;
  5586. if (state == AMD_CG_STATE_UNGATE)
  5587. pp_state = 0;
  5588. else
  5589. pp_state = PP_STATE_LS;
  5590. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5591. PP_BLOCK_GFX_RLC,
  5592. pp_support_state,
  5593. pp_state);
  5594. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5595. }
  5596. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5597. pp_support_state = PP_STATE_SUPPORT_LS;
  5598. if (state == AMD_CG_STATE_UNGATE)
  5599. pp_state = 0;
  5600. else
  5601. pp_state = PP_STATE_LS;
  5602. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5603. PP_BLOCK_GFX_CP,
  5604. pp_support_state,
  5605. pp_state);
  5606. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5607. }
  5608. return 0;
  5609. }
  5610. static int gfx_v8_0_set_clockgating_state(void *handle,
  5611. enum amd_clockgating_state state)
  5612. {
  5613. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5614. if (amdgpu_sriov_vf(adev))
  5615. return 0;
  5616. switch (adev->asic_type) {
  5617. case CHIP_FIJI:
  5618. case CHIP_CARRIZO:
  5619. case CHIP_STONEY:
  5620. gfx_v8_0_update_gfx_clock_gating(adev,
  5621. state == AMD_CG_STATE_GATE);
  5622. break;
  5623. case CHIP_TONGA:
  5624. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5625. break;
  5626. case CHIP_POLARIS10:
  5627. case CHIP_POLARIS11:
  5628. case CHIP_POLARIS12:
  5629. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5630. break;
  5631. default:
  5632. break;
  5633. }
  5634. return 0;
  5635. }
  5636. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5637. {
  5638. return ring->adev->wb.wb[ring->rptr_offs];
  5639. }
  5640. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5641. {
  5642. struct amdgpu_device *adev = ring->adev;
  5643. if (ring->use_doorbell)
  5644. /* XXX check if swapping is necessary on BE */
  5645. return ring->adev->wb.wb[ring->wptr_offs];
  5646. else
  5647. return RREG32(mmCP_RB0_WPTR);
  5648. }
  5649. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5650. {
  5651. struct amdgpu_device *adev = ring->adev;
  5652. if (ring->use_doorbell) {
  5653. /* XXX check if swapping is necessary on BE */
  5654. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5655. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5656. } else {
  5657. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5658. (void)RREG32(mmCP_RB0_WPTR);
  5659. }
  5660. }
  5661. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5662. {
  5663. u32 ref_and_mask, reg_mem_engine;
  5664. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5665. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5666. switch (ring->me) {
  5667. case 1:
  5668. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5669. break;
  5670. case 2:
  5671. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5672. break;
  5673. default:
  5674. return;
  5675. }
  5676. reg_mem_engine = 0;
  5677. } else {
  5678. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5679. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5680. }
  5681. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5682. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5683. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5684. reg_mem_engine));
  5685. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5686. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5687. amdgpu_ring_write(ring, ref_and_mask);
  5688. amdgpu_ring_write(ring, ref_and_mask);
  5689. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5690. }
  5691. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5692. {
  5693. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5694. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5695. EVENT_INDEX(4));
  5696. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5697. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5698. EVENT_INDEX(0));
  5699. }
  5700. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5701. {
  5702. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5703. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5704. WRITE_DATA_DST_SEL(0) |
  5705. WR_CONFIRM));
  5706. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5707. amdgpu_ring_write(ring, 0);
  5708. amdgpu_ring_write(ring, 1);
  5709. }
  5710. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5711. struct amdgpu_ib *ib,
  5712. unsigned vm_id, bool ctx_switch)
  5713. {
  5714. u32 header, control = 0;
  5715. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5716. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5717. else
  5718. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5719. control |= ib->length_dw | (vm_id << 24);
  5720. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5721. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5722. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5723. gfx_v8_0_ring_emit_de_meta(ring);
  5724. }
  5725. amdgpu_ring_write(ring, header);
  5726. amdgpu_ring_write(ring,
  5727. #ifdef __BIG_ENDIAN
  5728. (2 << 0) |
  5729. #endif
  5730. (ib->gpu_addr & 0xFFFFFFFC));
  5731. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5732. amdgpu_ring_write(ring, control);
  5733. }
  5734. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5735. struct amdgpu_ib *ib,
  5736. unsigned vm_id, bool ctx_switch)
  5737. {
  5738. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5739. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5740. amdgpu_ring_write(ring,
  5741. #ifdef __BIG_ENDIAN
  5742. (2 << 0) |
  5743. #endif
  5744. (ib->gpu_addr & 0xFFFFFFFC));
  5745. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5746. amdgpu_ring_write(ring, control);
  5747. }
  5748. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5749. u64 seq, unsigned flags)
  5750. {
  5751. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5752. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5753. /* EVENT_WRITE_EOP - flush caches, send int */
  5754. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5755. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5756. EOP_TC_ACTION_EN |
  5757. EOP_TC_WB_ACTION_EN |
  5758. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5759. EVENT_INDEX(5)));
  5760. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5761. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5762. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5763. amdgpu_ring_write(ring, lower_32_bits(seq));
  5764. amdgpu_ring_write(ring, upper_32_bits(seq));
  5765. }
  5766. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5767. {
  5768. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5769. uint32_t seq = ring->fence_drv.sync_seq;
  5770. uint64_t addr = ring->fence_drv.gpu_addr;
  5771. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5772. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5773. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5774. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5775. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5776. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5777. amdgpu_ring_write(ring, seq);
  5778. amdgpu_ring_write(ring, 0xffffffff);
  5779. amdgpu_ring_write(ring, 4); /* poll interval */
  5780. }
  5781. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5782. unsigned vm_id, uint64_t pd_addr)
  5783. {
  5784. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5785. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5786. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5787. WRITE_DATA_DST_SEL(0)) |
  5788. WR_CONFIRM);
  5789. if (vm_id < 8) {
  5790. amdgpu_ring_write(ring,
  5791. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5792. } else {
  5793. amdgpu_ring_write(ring,
  5794. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5795. }
  5796. amdgpu_ring_write(ring, 0);
  5797. amdgpu_ring_write(ring, pd_addr >> 12);
  5798. /* bits 0-15 are the VM contexts0-15 */
  5799. /* invalidate the cache */
  5800. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5801. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5802. WRITE_DATA_DST_SEL(0)));
  5803. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5804. amdgpu_ring_write(ring, 0);
  5805. amdgpu_ring_write(ring, 1 << vm_id);
  5806. /* wait for the invalidate to complete */
  5807. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5808. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5809. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5810. WAIT_REG_MEM_ENGINE(0))); /* me */
  5811. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5812. amdgpu_ring_write(ring, 0);
  5813. amdgpu_ring_write(ring, 0); /* ref */
  5814. amdgpu_ring_write(ring, 0); /* mask */
  5815. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5816. /* compute doesn't have PFP */
  5817. if (usepfp) {
  5818. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5819. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5820. amdgpu_ring_write(ring, 0x0);
  5821. }
  5822. }
  5823. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5824. {
  5825. return ring->adev->wb.wb[ring->wptr_offs];
  5826. }
  5827. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5828. {
  5829. struct amdgpu_device *adev = ring->adev;
  5830. /* XXX check if swapping is necessary on BE */
  5831. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5832. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5833. }
  5834. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5835. u64 addr, u64 seq,
  5836. unsigned flags)
  5837. {
  5838. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5839. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5840. /* RELEASE_MEM - flush caches, send int */
  5841. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5842. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5843. EOP_TC_ACTION_EN |
  5844. EOP_TC_WB_ACTION_EN |
  5845. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5846. EVENT_INDEX(5)));
  5847. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5848. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5849. amdgpu_ring_write(ring, upper_32_bits(addr));
  5850. amdgpu_ring_write(ring, lower_32_bits(seq));
  5851. amdgpu_ring_write(ring, upper_32_bits(seq));
  5852. }
  5853. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5854. u64 seq, unsigned int flags)
  5855. {
  5856. /* we only allocate 32bit for each seq wb address */
  5857. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5858. /* write fence seq to the "addr" */
  5859. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5860. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5861. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5862. amdgpu_ring_write(ring, lower_32_bits(addr));
  5863. amdgpu_ring_write(ring, upper_32_bits(addr));
  5864. amdgpu_ring_write(ring, lower_32_bits(seq));
  5865. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5866. /* set register to trigger INT */
  5867. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5868. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5869. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5870. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5871. amdgpu_ring_write(ring, 0);
  5872. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5873. }
  5874. }
  5875. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5876. {
  5877. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5878. amdgpu_ring_write(ring, 0);
  5879. }
  5880. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5881. {
  5882. uint32_t dw2 = 0;
  5883. if (amdgpu_sriov_vf(ring->adev))
  5884. gfx_v8_0_ring_emit_ce_meta(ring);
  5885. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5886. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5887. gfx_v8_0_ring_emit_vgt_flush(ring);
  5888. /* set load_global_config & load_global_uconfig */
  5889. dw2 |= 0x8001;
  5890. /* set load_cs_sh_regs */
  5891. dw2 |= 0x01000000;
  5892. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5893. dw2 |= 0x10002;
  5894. /* set load_ce_ram if preamble presented */
  5895. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5896. dw2 |= 0x10000000;
  5897. } else {
  5898. /* still load_ce_ram if this is the first time preamble presented
  5899. * although there is no context switch happens.
  5900. */
  5901. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5902. dw2 |= 0x10000000;
  5903. }
  5904. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5905. amdgpu_ring_write(ring, dw2);
  5906. amdgpu_ring_write(ring, 0);
  5907. }
  5908. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5909. {
  5910. unsigned ret;
  5911. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5912. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5913. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5914. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5915. ret = ring->wptr & ring->buf_mask;
  5916. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5917. return ret;
  5918. }
  5919. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5920. {
  5921. unsigned cur;
  5922. BUG_ON(offset > ring->buf_mask);
  5923. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5924. cur = (ring->wptr & ring->buf_mask) - 1;
  5925. if (likely(cur > offset))
  5926. ring->ring[offset] = cur - offset;
  5927. else
  5928. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5929. }
  5930. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5931. {
  5932. struct amdgpu_device *adev = ring->adev;
  5933. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5934. amdgpu_ring_write(ring, 0 | /* src: register*/
  5935. (5 << 8) | /* dst: memory */
  5936. (1 << 20)); /* write confirm */
  5937. amdgpu_ring_write(ring, reg);
  5938. amdgpu_ring_write(ring, 0);
  5939. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5940. adev->virt.reg_val_offs * 4));
  5941. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5942. adev->virt.reg_val_offs * 4));
  5943. }
  5944. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5945. uint32_t val)
  5946. {
  5947. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5948. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5949. amdgpu_ring_write(ring, reg);
  5950. amdgpu_ring_write(ring, 0);
  5951. amdgpu_ring_write(ring, val);
  5952. }
  5953. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5954. enum amdgpu_interrupt_state state)
  5955. {
  5956. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5957. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5958. }
  5959. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5960. int me, int pipe,
  5961. enum amdgpu_interrupt_state state)
  5962. {
  5963. /*
  5964. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5965. * handles the setting of interrupts for this specific pipe. All other
  5966. * pipes' interrupts are set by amdkfd.
  5967. */
  5968. if (me == 1) {
  5969. switch (pipe) {
  5970. case 0:
  5971. break;
  5972. default:
  5973. DRM_DEBUG("invalid pipe %d\n", pipe);
  5974. return;
  5975. }
  5976. } else {
  5977. DRM_DEBUG("invalid me %d\n", me);
  5978. return;
  5979. }
  5980. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5981. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5982. }
  5983. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5984. struct amdgpu_irq_src *source,
  5985. unsigned type,
  5986. enum amdgpu_interrupt_state state)
  5987. {
  5988. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5989. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5990. return 0;
  5991. }
  5992. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5993. struct amdgpu_irq_src *source,
  5994. unsigned type,
  5995. enum amdgpu_interrupt_state state)
  5996. {
  5997. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5998. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5999. return 0;
  6000. }
  6001. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  6002. struct amdgpu_irq_src *src,
  6003. unsigned type,
  6004. enum amdgpu_interrupt_state state)
  6005. {
  6006. switch (type) {
  6007. case AMDGPU_CP_IRQ_GFX_EOP:
  6008. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6009. break;
  6010. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6011. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6012. break;
  6013. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6014. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6015. break;
  6016. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6017. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6018. break;
  6019. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6020. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6021. break;
  6022. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6023. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6024. break;
  6025. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6026. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6027. break;
  6028. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6029. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6030. break;
  6031. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6032. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6033. break;
  6034. default:
  6035. break;
  6036. }
  6037. return 0;
  6038. }
  6039. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6040. struct amdgpu_irq_src *source,
  6041. struct amdgpu_iv_entry *entry)
  6042. {
  6043. int i;
  6044. u8 me_id, pipe_id, queue_id;
  6045. struct amdgpu_ring *ring;
  6046. DRM_DEBUG("IH: CP EOP\n");
  6047. me_id = (entry->ring_id & 0x0c) >> 2;
  6048. pipe_id = (entry->ring_id & 0x03) >> 0;
  6049. queue_id = (entry->ring_id & 0x70) >> 4;
  6050. switch (me_id) {
  6051. case 0:
  6052. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6053. break;
  6054. case 1:
  6055. case 2:
  6056. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6057. ring = &adev->gfx.compute_ring[i];
  6058. /* Per-queue interrupt is supported for MEC starting from VI.
  6059. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6060. */
  6061. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6062. amdgpu_fence_process(ring);
  6063. }
  6064. break;
  6065. }
  6066. return 0;
  6067. }
  6068. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6069. struct amdgpu_irq_src *source,
  6070. struct amdgpu_iv_entry *entry)
  6071. {
  6072. DRM_ERROR("Illegal register access in command stream\n");
  6073. schedule_work(&adev->reset_work);
  6074. return 0;
  6075. }
  6076. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6077. struct amdgpu_irq_src *source,
  6078. struct amdgpu_iv_entry *entry)
  6079. {
  6080. DRM_ERROR("Illegal instruction in command stream\n");
  6081. schedule_work(&adev->reset_work);
  6082. return 0;
  6083. }
  6084. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6085. struct amdgpu_irq_src *src,
  6086. unsigned int type,
  6087. enum amdgpu_interrupt_state state)
  6088. {
  6089. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6090. switch (type) {
  6091. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6092. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6093. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6094. if (ring->me == 1)
  6095. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6096. ring->pipe,
  6097. GENERIC2_INT_ENABLE,
  6098. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6099. else
  6100. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6101. ring->pipe,
  6102. GENERIC2_INT_ENABLE,
  6103. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6104. break;
  6105. default:
  6106. BUG(); /* kiq only support GENERIC2_INT now */
  6107. break;
  6108. }
  6109. return 0;
  6110. }
  6111. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6112. struct amdgpu_irq_src *source,
  6113. struct amdgpu_iv_entry *entry)
  6114. {
  6115. u8 me_id, pipe_id, queue_id;
  6116. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6117. me_id = (entry->ring_id & 0x0c) >> 2;
  6118. pipe_id = (entry->ring_id & 0x03) >> 0;
  6119. queue_id = (entry->ring_id & 0x70) >> 4;
  6120. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6121. me_id, pipe_id, queue_id);
  6122. amdgpu_fence_process(ring);
  6123. return 0;
  6124. }
  6125. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6126. .name = "gfx_v8_0",
  6127. .early_init = gfx_v8_0_early_init,
  6128. .late_init = gfx_v8_0_late_init,
  6129. .sw_init = gfx_v8_0_sw_init,
  6130. .sw_fini = gfx_v8_0_sw_fini,
  6131. .hw_init = gfx_v8_0_hw_init,
  6132. .hw_fini = gfx_v8_0_hw_fini,
  6133. .suspend = gfx_v8_0_suspend,
  6134. .resume = gfx_v8_0_resume,
  6135. .is_idle = gfx_v8_0_is_idle,
  6136. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6137. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6138. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6139. .soft_reset = gfx_v8_0_soft_reset,
  6140. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6141. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6142. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6143. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6144. };
  6145. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6146. .type = AMDGPU_RING_TYPE_GFX,
  6147. .align_mask = 0xff,
  6148. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6149. .support_64bit_ptrs = false,
  6150. .get_rptr = gfx_v8_0_ring_get_rptr,
  6151. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6152. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6153. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6154. 5 + /* COND_EXEC */
  6155. 7 + /* PIPELINE_SYNC */
  6156. 19 + /* VM_FLUSH */
  6157. 8 + /* FENCE for VM_FLUSH */
  6158. 20 + /* GDS switch */
  6159. 4 + /* double SWITCH_BUFFER,
  6160. the first COND_EXEC jump to the place just
  6161. prior to this double SWITCH_BUFFER */
  6162. 5 + /* COND_EXEC */
  6163. 7 + /* HDP_flush */
  6164. 4 + /* VGT_flush */
  6165. 14 + /* CE_META */
  6166. 31 + /* DE_META */
  6167. 3 + /* CNTX_CTRL */
  6168. 5 + /* HDP_INVL */
  6169. 8 + 8 + /* FENCE x2 */
  6170. 2, /* SWITCH_BUFFER */
  6171. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6172. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6173. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6174. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6175. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6176. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6177. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6178. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6179. .test_ring = gfx_v8_0_ring_test_ring,
  6180. .test_ib = gfx_v8_0_ring_test_ib,
  6181. .insert_nop = amdgpu_ring_insert_nop,
  6182. .pad_ib = amdgpu_ring_generic_pad_ib,
  6183. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6184. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6185. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6186. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6187. };
  6188. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6189. .type = AMDGPU_RING_TYPE_COMPUTE,
  6190. .align_mask = 0xff,
  6191. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6192. .support_64bit_ptrs = false,
  6193. .get_rptr = gfx_v8_0_ring_get_rptr,
  6194. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6195. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6196. .emit_frame_size =
  6197. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6198. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6199. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6200. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6201. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6202. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6203. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6204. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6205. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6206. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6207. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6208. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6209. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6210. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6211. .test_ring = gfx_v8_0_ring_test_ring,
  6212. .test_ib = gfx_v8_0_ring_test_ib,
  6213. .insert_nop = amdgpu_ring_insert_nop,
  6214. .pad_ib = amdgpu_ring_generic_pad_ib,
  6215. };
  6216. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6217. .type = AMDGPU_RING_TYPE_KIQ,
  6218. .align_mask = 0xff,
  6219. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6220. .support_64bit_ptrs = false,
  6221. .get_rptr = gfx_v8_0_ring_get_rptr,
  6222. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6223. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6224. .emit_frame_size =
  6225. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6226. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6227. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6228. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6229. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6230. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6231. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6232. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6233. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6234. .test_ring = gfx_v8_0_ring_test_ring,
  6235. .test_ib = gfx_v8_0_ring_test_ib,
  6236. .insert_nop = amdgpu_ring_insert_nop,
  6237. .pad_ib = amdgpu_ring_generic_pad_ib,
  6238. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6239. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6240. };
  6241. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6242. {
  6243. int i;
  6244. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6245. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6246. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6247. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6248. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6249. }
  6250. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6251. .set = gfx_v8_0_set_eop_interrupt_state,
  6252. .process = gfx_v8_0_eop_irq,
  6253. };
  6254. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6255. .set = gfx_v8_0_set_priv_reg_fault_state,
  6256. .process = gfx_v8_0_priv_reg_irq,
  6257. };
  6258. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6259. .set = gfx_v8_0_set_priv_inst_fault_state,
  6260. .process = gfx_v8_0_priv_inst_irq,
  6261. };
  6262. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6263. .set = gfx_v8_0_kiq_set_interrupt_state,
  6264. .process = gfx_v8_0_kiq_irq,
  6265. };
  6266. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6267. {
  6268. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6269. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6270. adev->gfx.priv_reg_irq.num_types = 1;
  6271. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6272. adev->gfx.priv_inst_irq.num_types = 1;
  6273. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6274. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6275. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6276. }
  6277. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6278. {
  6279. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6280. }
  6281. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6282. {
  6283. /* init asci gds info */
  6284. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6285. adev->gds.gws.total_size = 64;
  6286. adev->gds.oa.total_size = 16;
  6287. if (adev->gds.mem.total_size == 64 * 1024) {
  6288. adev->gds.mem.gfx_partition_size = 4096;
  6289. adev->gds.mem.cs_partition_size = 4096;
  6290. adev->gds.gws.gfx_partition_size = 4;
  6291. adev->gds.gws.cs_partition_size = 4;
  6292. adev->gds.oa.gfx_partition_size = 4;
  6293. adev->gds.oa.cs_partition_size = 1;
  6294. } else {
  6295. adev->gds.mem.gfx_partition_size = 1024;
  6296. adev->gds.mem.cs_partition_size = 1024;
  6297. adev->gds.gws.gfx_partition_size = 16;
  6298. adev->gds.gws.cs_partition_size = 16;
  6299. adev->gds.oa.gfx_partition_size = 4;
  6300. adev->gds.oa.cs_partition_size = 4;
  6301. }
  6302. }
  6303. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6304. u32 bitmap)
  6305. {
  6306. u32 data;
  6307. if (!bitmap)
  6308. return;
  6309. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6310. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6311. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6312. }
  6313. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6314. {
  6315. u32 data, mask;
  6316. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6317. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6318. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6319. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6320. }
  6321. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6322. {
  6323. int i, j, k, counter, active_cu_number = 0;
  6324. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6325. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6326. unsigned disable_masks[4 * 2];
  6327. u32 ao_cu_num;
  6328. memset(cu_info, 0, sizeof(*cu_info));
  6329. if (adev->flags & AMD_IS_APU)
  6330. ao_cu_num = 2;
  6331. else
  6332. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6333. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6334. mutex_lock(&adev->grbm_idx_mutex);
  6335. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6336. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6337. mask = 1;
  6338. ao_bitmap = 0;
  6339. counter = 0;
  6340. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6341. if (i < 4 && j < 2)
  6342. gfx_v8_0_set_user_cu_inactive_bitmap(
  6343. adev, disable_masks[i * 2 + j]);
  6344. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6345. cu_info->bitmap[i][j] = bitmap;
  6346. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6347. if (bitmap & mask) {
  6348. if (counter < ao_cu_num)
  6349. ao_bitmap |= mask;
  6350. counter ++;
  6351. }
  6352. mask <<= 1;
  6353. }
  6354. active_cu_number += counter;
  6355. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6356. }
  6357. }
  6358. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6359. mutex_unlock(&adev->grbm_idx_mutex);
  6360. cu_info->number = active_cu_number;
  6361. cu_info->ao_cu_mask = ao_cu_mask;
  6362. }
  6363. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6364. {
  6365. .type = AMD_IP_BLOCK_TYPE_GFX,
  6366. .major = 8,
  6367. .minor = 0,
  6368. .rev = 0,
  6369. .funcs = &gfx_v8_0_ip_funcs,
  6370. };
  6371. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6372. {
  6373. .type = AMD_IP_BLOCK_TYPE_GFX,
  6374. .major = 8,
  6375. .minor = 1,
  6376. .rev = 0,
  6377. .funcs = &gfx_v8_0_ip_funcs,
  6378. };
  6379. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6380. {
  6381. uint64_t ce_payload_addr;
  6382. int cnt_ce;
  6383. static union {
  6384. struct vi_ce_ib_state regular;
  6385. struct vi_ce_ib_state_chained_ib chained;
  6386. } ce_payload = {};
  6387. if (ring->adev->virt.chained_ib_support) {
  6388. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6389. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6390. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6391. } else {
  6392. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6393. offsetof(struct vi_gfx_meta_data, ce_payload);
  6394. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6395. }
  6396. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6397. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6398. WRITE_DATA_DST_SEL(8) |
  6399. WR_CONFIRM) |
  6400. WRITE_DATA_CACHE_POLICY(0));
  6401. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6402. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6403. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6404. }
  6405. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6406. {
  6407. uint64_t de_payload_addr, gds_addr, csa_addr;
  6408. int cnt_de;
  6409. static union {
  6410. struct vi_de_ib_state regular;
  6411. struct vi_de_ib_state_chained_ib chained;
  6412. } de_payload = {};
  6413. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6414. gds_addr = csa_addr + 4096;
  6415. if (ring->adev->virt.chained_ib_support) {
  6416. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6417. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6418. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6419. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6420. } else {
  6421. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6422. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6423. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6424. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6425. }
  6426. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6427. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6428. WRITE_DATA_DST_SEL(8) |
  6429. WR_CONFIRM) |
  6430. WRITE_DATA_CACHE_POLICY(0));
  6431. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6432. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6433. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6434. }
  6435. /* create MQD for each compute queue */
  6436. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  6437. {
  6438. struct amdgpu_ring *ring = NULL;
  6439. int r, i;
  6440. /* create MQD for KIQ */
  6441. ring = &adev->gfx.kiq.ring;
  6442. if (!ring->mqd_obj) {
  6443. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6444. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6445. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6446. if (r) {
  6447. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6448. return r;
  6449. }
  6450. /* prepare MQD backup */
  6451. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6452. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6453. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6454. }
  6455. /* create MQD for each KCQ */
  6456. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6457. ring = &adev->gfx.compute_ring[i];
  6458. if (!ring->mqd_obj) {
  6459. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6460. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6461. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6462. if (r) {
  6463. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6464. return r;
  6465. }
  6466. /* prepare MQD backup */
  6467. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6468. if (!adev->gfx.mec.mqd_backup[i])
  6469. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6470. }
  6471. }
  6472. return 0;
  6473. }
  6474. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  6475. {
  6476. struct amdgpu_ring *ring = NULL;
  6477. int i;
  6478. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6479. ring = &adev->gfx.compute_ring[i];
  6480. kfree(adev->gfx.mec.mqd_backup[i]);
  6481. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6482. &ring->mqd_gpu_addr,
  6483. &ring->mqd_ptr);
  6484. }
  6485. ring = &adev->gfx.kiq.ring;
  6486. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6487. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6488. &ring->mqd_gpu_addr,
  6489. &ring->mqd_ptr);
  6490. }