gpio-omap.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. #define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. int irq;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 level_mask;
  55. u32 toggle_mask;
  56. raw_spinlock_t lock;
  57. raw_spinlock_t wa_lock;
  58. struct gpio_chip chip;
  59. struct clk *dbck;
  60. u32 mod_usage;
  61. u32 irq_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool loses_context;
  67. bool context_valid;
  68. int stride;
  69. u32 width;
  70. int context_loss_count;
  71. int power_mode;
  72. bool workaround_enabled;
  73. void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
  74. int (*get_context_loss_count)(struct device *dev);
  75. struct omap_gpio_reg_offs *regs;
  76. };
  77. #define GPIO_MOD_CTRL_BIT BIT(0)
  78. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  79. #define LINE_USED(line, offset) (line & (BIT(offset)))
  80. static void omap_gpio_unmask_irq(struct irq_data *d);
  81. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  82. {
  83. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  84. return gpiochip_get_data(chip);
  85. }
  86. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  87. int is_input)
  88. {
  89. void __iomem *reg = bank->base;
  90. u32 l;
  91. reg += bank->regs->direction;
  92. l = readl_relaxed(reg);
  93. if (is_input)
  94. l |= BIT(gpio);
  95. else
  96. l &= ~(BIT(gpio));
  97. writel_relaxed(l, reg);
  98. bank->context.oe = l;
  99. }
  100. /* set data out value using dedicate set/clear register */
  101. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
  102. int enable)
  103. {
  104. void __iomem *reg = bank->base;
  105. u32 l = BIT(offset);
  106. if (enable) {
  107. reg += bank->regs->set_dataout;
  108. bank->context.dataout |= l;
  109. } else {
  110. reg += bank->regs->clr_dataout;
  111. bank->context.dataout &= ~l;
  112. }
  113. writel_relaxed(l, reg);
  114. }
  115. /* set data out value using mask register */
  116. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
  117. int enable)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->dataout;
  120. u32 gpio_bit = BIT(offset);
  121. u32 l;
  122. l = readl_relaxed(reg);
  123. if (enable)
  124. l |= gpio_bit;
  125. else
  126. l &= ~gpio_bit;
  127. writel_relaxed(l, reg);
  128. bank->context.dataout = l;
  129. }
  130. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  131. {
  132. void __iomem *reg = bank->base + bank->regs->datain;
  133. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  134. }
  135. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  136. {
  137. void __iomem *reg = bank->base + bank->regs->dataout;
  138. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  139. }
  140. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  141. {
  142. int l = readl_relaxed(base + reg);
  143. if (set)
  144. l |= mask;
  145. else
  146. l &= ~mask;
  147. writel_relaxed(l, base + reg);
  148. }
  149. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  150. {
  151. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  152. clk_enable(bank->dbck);
  153. bank->dbck_enabled = true;
  154. writel_relaxed(bank->dbck_enable_mask,
  155. bank->base + bank->regs->debounce_en);
  156. }
  157. }
  158. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  159. {
  160. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  161. /*
  162. * Disable debounce before cutting it's clock. If debounce is
  163. * enabled but the clock is not, GPIO module seems to be unable
  164. * to detect events and generate interrupts at least on OMAP3.
  165. */
  166. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  167. clk_disable(bank->dbck);
  168. bank->dbck_enabled = false;
  169. }
  170. }
  171. /**
  172. * omap2_set_gpio_debounce - low level gpio debounce time
  173. * @bank: the gpio bank we're acting upon
  174. * @offset: the gpio number on this @bank
  175. * @debounce: debounce time to use
  176. *
  177. * OMAP's debounce time is in 31us steps
  178. * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
  179. * so we need to convert and round up to the closest unit.
  180. *
  181. * Return: 0 on success, negative error otherwise.
  182. */
  183. static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
  184. unsigned debounce)
  185. {
  186. void __iomem *reg;
  187. u32 val;
  188. u32 l;
  189. bool enable = !!debounce;
  190. if (!bank->dbck_flag)
  191. return -ENOTSUPP;
  192. if (enable) {
  193. debounce = DIV_ROUND_UP(debounce, 31) - 1;
  194. if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
  195. return -EINVAL;
  196. }
  197. l = BIT(offset);
  198. clk_enable(bank->dbck);
  199. reg = bank->base + bank->regs->debounce;
  200. writel_relaxed(debounce, reg);
  201. reg = bank->base + bank->regs->debounce_en;
  202. val = readl_relaxed(reg);
  203. if (enable)
  204. val |= l;
  205. else
  206. val &= ~l;
  207. bank->dbck_enable_mask = val;
  208. writel_relaxed(val, reg);
  209. clk_disable(bank->dbck);
  210. /*
  211. * Enable debounce clock per module.
  212. * This call is mandatory because in omap_gpio_request() when
  213. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  214. * runtime callbck fails to turn on dbck because dbck_enable_mask
  215. * used within _gpio_dbck_enable() is still not initialized at
  216. * that point. Therefore we have to enable dbck here.
  217. */
  218. omap_gpio_dbck_enable(bank);
  219. if (bank->dbck_enable_mask) {
  220. bank->context.debounce = debounce;
  221. bank->context.debounce_en = val;
  222. }
  223. return 0;
  224. }
  225. /**
  226. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  227. * @bank: the gpio bank we're acting upon
  228. * @offset: the gpio number on this @bank
  229. *
  230. * If a gpio is using debounce, then clear the debounce enable bit and if
  231. * this is the only gpio in this bank using debounce, then clear the debounce
  232. * time too. The debounce clock will also be disabled when calling this function
  233. * if this is the only gpio in the bank using debounce.
  234. */
  235. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
  236. {
  237. u32 gpio_bit = BIT(offset);
  238. if (!bank->dbck_flag)
  239. return;
  240. if (!(bank->dbck_enable_mask & gpio_bit))
  241. return;
  242. bank->dbck_enable_mask &= ~gpio_bit;
  243. bank->context.debounce_en &= ~gpio_bit;
  244. writel_relaxed(bank->context.debounce_en,
  245. bank->base + bank->regs->debounce_en);
  246. if (!bank->dbck_enable_mask) {
  247. bank->context.debounce = 0;
  248. writel_relaxed(bank->context.debounce, bank->base +
  249. bank->regs->debounce);
  250. clk_disable(bank->dbck);
  251. bank->dbck_enabled = false;
  252. }
  253. }
  254. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  255. unsigned trigger)
  256. {
  257. void __iomem *base = bank->base;
  258. u32 gpio_bit = BIT(gpio);
  259. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  260. trigger & IRQ_TYPE_LEVEL_LOW);
  261. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  262. trigger & IRQ_TYPE_LEVEL_HIGH);
  263. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  264. trigger & IRQ_TYPE_EDGE_RISING);
  265. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  266. trigger & IRQ_TYPE_EDGE_FALLING);
  267. bank->context.leveldetect0 =
  268. readl_relaxed(bank->base + bank->regs->leveldetect0);
  269. bank->context.leveldetect1 =
  270. readl_relaxed(bank->base + bank->regs->leveldetect1);
  271. bank->context.risingdetect =
  272. readl_relaxed(bank->base + bank->regs->risingdetect);
  273. bank->context.fallingdetect =
  274. readl_relaxed(bank->base + bank->regs->fallingdetect);
  275. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  276. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  277. bank->context.wake_en =
  278. readl_relaxed(bank->base + bank->regs->wkup_en);
  279. }
  280. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  281. if (!bank->regs->irqctrl) {
  282. /* On omap24xx proceed only when valid GPIO bit is set */
  283. if (bank->non_wakeup_gpios) {
  284. if (!(bank->non_wakeup_gpios & gpio_bit))
  285. goto exit;
  286. }
  287. /*
  288. * Log the edge gpio and manually trigger the IRQ
  289. * after resume if the input level changes
  290. * to avoid irq lost during PER RET/OFF mode
  291. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  292. */
  293. if (trigger & IRQ_TYPE_EDGE_BOTH)
  294. bank->enabled_non_wakeup_gpios |= gpio_bit;
  295. else
  296. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  297. }
  298. exit:
  299. bank->level_mask =
  300. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  301. readl_relaxed(bank->base + bank->regs->leveldetect1);
  302. }
  303. #ifdef CONFIG_ARCH_OMAP1
  304. /*
  305. * This only applies to chips that can't do both rising and falling edge
  306. * detection at once. For all other chips, this function is a noop.
  307. */
  308. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  309. {
  310. void __iomem *reg = bank->base;
  311. u32 l = 0;
  312. if (!bank->regs->irqctrl)
  313. return;
  314. reg += bank->regs->irqctrl;
  315. l = readl_relaxed(reg);
  316. if ((l >> gpio) & 1)
  317. l &= ~(BIT(gpio));
  318. else
  319. l |= BIT(gpio);
  320. writel_relaxed(l, reg);
  321. }
  322. #else
  323. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  324. #endif
  325. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  326. unsigned trigger)
  327. {
  328. void __iomem *reg = bank->base;
  329. void __iomem *base = bank->base;
  330. u32 l = 0;
  331. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  332. omap_set_gpio_trigger(bank, gpio, trigger);
  333. } else if (bank->regs->irqctrl) {
  334. reg += bank->regs->irqctrl;
  335. l = readl_relaxed(reg);
  336. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  337. bank->toggle_mask |= BIT(gpio);
  338. if (trigger & IRQ_TYPE_EDGE_RISING)
  339. l |= BIT(gpio);
  340. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  341. l &= ~(BIT(gpio));
  342. else
  343. return -EINVAL;
  344. writel_relaxed(l, reg);
  345. } else if (bank->regs->edgectrl1) {
  346. if (gpio & 0x08)
  347. reg += bank->regs->edgectrl2;
  348. else
  349. reg += bank->regs->edgectrl1;
  350. gpio &= 0x07;
  351. l = readl_relaxed(reg);
  352. l &= ~(3 << (gpio << 1));
  353. if (trigger & IRQ_TYPE_EDGE_RISING)
  354. l |= 2 << (gpio << 1);
  355. if (trigger & IRQ_TYPE_EDGE_FALLING)
  356. l |= BIT(gpio << 1);
  357. /* Enable wake-up during idle for dynamic tick */
  358. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  359. bank->context.wake_en =
  360. readl_relaxed(bank->base + bank->regs->wkup_en);
  361. writel_relaxed(l, reg);
  362. }
  363. return 0;
  364. }
  365. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  366. {
  367. if (bank->regs->pinctrl) {
  368. void __iomem *reg = bank->base + bank->regs->pinctrl;
  369. /* Claim the pin for MPU */
  370. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  371. }
  372. if (bank->regs->ctrl && !BANK_USED(bank)) {
  373. void __iomem *reg = bank->base + bank->regs->ctrl;
  374. u32 ctrl;
  375. ctrl = readl_relaxed(reg);
  376. /* Module is enabled, clocks are not gated */
  377. ctrl &= ~GPIO_MOD_CTRL_BIT;
  378. writel_relaxed(ctrl, reg);
  379. bank->context.ctrl = ctrl;
  380. }
  381. }
  382. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  383. {
  384. void __iomem *base = bank->base;
  385. if (bank->regs->wkup_en &&
  386. !LINE_USED(bank->mod_usage, offset) &&
  387. !LINE_USED(bank->irq_usage, offset)) {
  388. /* Disable wake-up during idle for dynamic tick */
  389. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  390. bank->context.wake_en =
  391. readl_relaxed(bank->base + bank->regs->wkup_en);
  392. }
  393. if (bank->regs->ctrl && !BANK_USED(bank)) {
  394. void __iomem *reg = bank->base + bank->regs->ctrl;
  395. u32 ctrl;
  396. ctrl = readl_relaxed(reg);
  397. /* Module is disabled, clocks are gated */
  398. ctrl |= GPIO_MOD_CTRL_BIT;
  399. writel_relaxed(ctrl, reg);
  400. bank->context.ctrl = ctrl;
  401. }
  402. }
  403. static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
  404. {
  405. void __iomem *reg = bank->base + bank->regs->direction;
  406. return readl_relaxed(reg) & BIT(offset);
  407. }
  408. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
  409. {
  410. if (!LINE_USED(bank->mod_usage, offset)) {
  411. omap_enable_gpio_module(bank, offset);
  412. omap_set_gpio_direction(bank, offset, 1);
  413. }
  414. bank->irq_usage |= BIT(offset);
  415. }
  416. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  417. {
  418. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  419. int retval;
  420. unsigned long flags;
  421. unsigned offset = d->hwirq;
  422. if (type & ~IRQ_TYPE_SENSE_MASK)
  423. return -EINVAL;
  424. if (!bank->regs->leveldetect0 &&
  425. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  426. return -EINVAL;
  427. raw_spin_lock_irqsave(&bank->lock, flags);
  428. retval = omap_set_gpio_triggering(bank, offset, type);
  429. if (retval) {
  430. raw_spin_unlock_irqrestore(&bank->lock, flags);
  431. goto error;
  432. }
  433. omap_gpio_init_irq(bank, offset);
  434. if (!omap_gpio_is_input(bank, offset)) {
  435. raw_spin_unlock_irqrestore(&bank->lock, flags);
  436. retval = -EINVAL;
  437. goto error;
  438. }
  439. raw_spin_unlock_irqrestore(&bank->lock, flags);
  440. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  441. irq_set_handler_locked(d, handle_level_irq);
  442. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  443. /*
  444. * Edge IRQs are already cleared/acked in irq_handler and
  445. * not need to be masked, as result handle_edge_irq()
  446. * logic is excessed here and may cause lose of interrupts.
  447. * So just use handle_simple_irq.
  448. */
  449. irq_set_handler_locked(d, handle_simple_irq);
  450. return 0;
  451. error:
  452. return retval;
  453. }
  454. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  455. {
  456. void __iomem *reg = bank->base;
  457. reg += bank->regs->irqstatus;
  458. writel_relaxed(gpio_mask, reg);
  459. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  460. if (bank->regs->irqstatus2) {
  461. reg = bank->base + bank->regs->irqstatus2;
  462. writel_relaxed(gpio_mask, reg);
  463. }
  464. /* Flush posted write for the irq status to avoid spurious interrupts */
  465. readl_relaxed(reg);
  466. }
  467. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
  468. unsigned offset)
  469. {
  470. omap_clear_gpio_irqbank(bank, BIT(offset));
  471. }
  472. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  473. {
  474. void __iomem *reg = bank->base;
  475. u32 l;
  476. u32 mask = (BIT(bank->width)) - 1;
  477. reg += bank->regs->irqenable;
  478. l = readl_relaxed(reg);
  479. if (bank->regs->irqenable_inv)
  480. l = ~l;
  481. l &= mask;
  482. return l;
  483. }
  484. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  485. {
  486. void __iomem *reg = bank->base;
  487. u32 l;
  488. if (bank->regs->set_irqenable) {
  489. reg += bank->regs->set_irqenable;
  490. l = gpio_mask;
  491. bank->context.irqenable1 |= gpio_mask;
  492. } else {
  493. reg += bank->regs->irqenable;
  494. l = readl_relaxed(reg);
  495. if (bank->regs->irqenable_inv)
  496. l &= ~gpio_mask;
  497. else
  498. l |= gpio_mask;
  499. bank->context.irqenable1 = l;
  500. }
  501. writel_relaxed(l, reg);
  502. }
  503. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  504. {
  505. void __iomem *reg = bank->base;
  506. u32 l;
  507. if (bank->regs->clr_irqenable) {
  508. reg += bank->regs->clr_irqenable;
  509. l = gpio_mask;
  510. bank->context.irqenable1 &= ~gpio_mask;
  511. } else {
  512. reg += bank->regs->irqenable;
  513. l = readl_relaxed(reg);
  514. if (bank->regs->irqenable_inv)
  515. l |= gpio_mask;
  516. else
  517. l &= ~gpio_mask;
  518. bank->context.irqenable1 = l;
  519. }
  520. writel_relaxed(l, reg);
  521. }
  522. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
  523. unsigned offset, int enable)
  524. {
  525. if (enable)
  526. omap_enable_gpio_irqbank(bank, BIT(offset));
  527. else
  528. omap_disable_gpio_irqbank(bank, BIT(offset));
  529. }
  530. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  531. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  532. {
  533. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  534. return irq_set_irq_wake(bank->irq, enable);
  535. }
  536. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  537. {
  538. struct gpio_bank *bank = gpiochip_get_data(chip);
  539. unsigned long flags;
  540. /*
  541. * If this is the first gpio_request for the bank,
  542. * enable the bank module.
  543. */
  544. if (!BANK_USED(bank))
  545. pm_runtime_get_sync(chip->parent);
  546. raw_spin_lock_irqsave(&bank->lock, flags);
  547. omap_enable_gpio_module(bank, offset);
  548. bank->mod_usage |= BIT(offset);
  549. raw_spin_unlock_irqrestore(&bank->lock, flags);
  550. return 0;
  551. }
  552. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  553. {
  554. struct gpio_bank *bank = gpiochip_get_data(chip);
  555. unsigned long flags;
  556. raw_spin_lock_irqsave(&bank->lock, flags);
  557. bank->mod_usage &= ~(BIT(offset));
  558. if (!LINE_USED(bank->irq_usage, offset)) {
  559. omap_set_gpio_direction(bank, offset, 1);
  560. omap_clear_gpio_debounce(bank, offset);
  561. }
  562. omap_disable_gpio_module(bank, offset);
  563. raw_spin_unlock_irqrestore(&bank->lock, flags);
  564. /*
  565. * If this is the last gpio to be freed in the bank,
  566. * disable the bank module.
  567. */
  568. if (!BANK_USED(bank))
  569. pm_runtime_put(chip->parent);
  570. }
  571. /*
  572. * We need to unmask the GPIO bank interrupt as soon as possible to
  573. * avoid missing GPIO interrupts for other lines in the bank.
  574. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  575. * in the bank to avoid missing nested interrupts for a GPIO line.
  576. * If we wait to unmask individual GPIO lines in the bank after the
  577. * line's interrupt handler has been run, we may miss some nested
  578. * interrupts.
  579. */
  580. static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
  581. {
  582. void __iomem *isr_reg = NULL;
  583. u32 enabled, isr, level_mask;
  584. unsigned int bit;
  585. struct gpio_bank *bank = gpiobank;
  586. unsigned long wa_lock_flags;
  587. unsigned long lock_flags;
  588. isr_reg = bank->base + bank->regs->irqstatus;
  589. if (WARN_ON(!isr_reg))
  590. goto exit;
  591. pm_runtime_get_sync(bank->chip.parent);
  592. while (1) {
  593. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  594. enabled = omap_get_gpio_irqbank_mask(bank);
  595. isr = readl_relaxed(isr_reg) & enabled;
  596. if (bank->level_mask)
  597. level_mask = bank->level_mask & enabled;
  598. else
  599. level_mask = 0;
  600. /* clear edge sensitive interrupts before handler(s) are
  601. called so that we don't miss any interrupt occurred while
  602. executing them */
  603. if (isr & ~level_mask)
  604. omap_clear_gpio_irqbank(bank, isr & ~level_mask);
  605. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  606. if (!isr)
  607. break;
  608. while (isr) {
  609. bit = __ffs(isr);
  610. isr &= ~(BIT(bit));
  611. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  612. /*
  613. * Some chips can't respond to both rising and falling
  614. * at the same time. If this irq was requested with
  615. * both flags, we need to flip the ICR data for the IRQ
  616. * to respond to the IRQ for the opposite direction.
  617. * This will be indicated in the bank toggle_mask.
  618. */
  619. if (bank->toggle_mask & (BIT(bit)))
  620. omap_toggle_gpio_edge_triggering(bank, bit);
  621. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  622. raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
  623. generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
  624. bit));
  625. raw_spin_unlock_irqrestore(&bank->wa_lock,
  626. wa_lock_flags);
  627. }
  628. }
  629. exit:
  630. pm_runtime_put(bank->chip.parent);
  631. return IRQ_HANDLED;
  632. }
  633. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  634. {
  635. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  636. unsigned long flags;
  637. unsigned offset = d->hwirq;
  638. raw_spin_lock_irqsave(&bank->lock, flags);
  639. if (!LINE_USED(bank->mod_usage, offset))
  640. omap_set_gpio_direction(bank, offset, 1);
  641. else if (!omap_gpio_is_input(bank, offset))
  642. goto err;
  643. omap_enable_gpio_module(bank, offset);
  644. bank->irq_usage |= BIT(offset);
  645. raw_spin_unlock_irqrestore(&bank->lock, flags);
  646. omap_gpio_unmask_irq(d);
  647. return 0;
  648. err:
  649. raw_spin_unlock_irqrestore(&bank->lock, flags);
  650. return -EINVAL;
  651. }
  652. static void omap_gpio_irq_shutdown(struct irq_data *d)
  653. {
  654. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  655. unsigned long flags;
  656. unsigned offset = d->hwirq;
  657. raw_spin_lock_irqsave(&bank->lock, flags);
  658. bank->irq_usage &= ~(BIT(offset));
  659. omap_set_gpio_irqenable(bank, offset, 0);
  660. omap_clear_gpio_irqstatus(bank, offset);
  661. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  662. if (!LINE_USED(bank->mod_usage, offset))
  663. omap_clear_gpio_debounce(bank, offset);
  664. omap_disable_gpio_module(bank, offset);
  665. raw_spin_unlock_irqrestore(&bank->lock, flags);
  666. }
  667. static void omap_gpio_irq_bus_lock(struct irq_data *data)
  668. {
  669. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  670. if (!BANK_USED(bank))
  671. pm_runtime_get_sync(bank->chip.parent);
  672. }
  673. static void gpio_irq_bus_sync_unlock(struct irq_data *data)
  674. {
  675. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  676. /*
  677. * If this is the last IRQ to be freed in the bank,
  678. * disable the bank module.
  679. */
  680. if (!BANK_USED(bank))
  681. pm_runtime_put(bank->chip.parent);
  682. }
  683. static void omap_gpio_ack_irq(struct irq_data *d)
  684. {
  685. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  686. unsigned offset = d->hwirq;
  687. omap_clear_gpio_irqstatus(bank, offset);
  688. }
  689. static void omap_gpio_mask_irq(struct irq_data *d)
  690. {
  691. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  692. unsigned offset = d->hwirq;
  693. unsigned long flags;
  694. raw_spin_lock_irqsave(&bank->lock, flags);
  695. omap_set_gpio_irqenable(bank, offset, 0);
  696. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  697. raw_spin_unlock_irqrestore(&bank->lock, flags);
  698. }
  699. static void omap_gpio_unmask_irq(struct irq_data *d)
  700. {
  701. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  702. unsigned offset = d->hwirq;
  703. u32 trigger = irqd_get_trigger_type(d);
  704. unsigned long flags;
  705. raw_spin_lock_irqsave(&bank->lock, flags);
  706. if (trigger)
  707. omap_set_gpio_triggering(bank, offset, trigger);
  708. /* For level-triggered GPIOs, the clearing must be done after
  709. * the HW source is cleared, thus after the handler has run */
  710. if (bank->level_mask & BIT(offset)) {
  711. omap_set_gpio_irqenable(bank, offset, 0);
  712. omap_clear_gpio_irqstatus(bank, offset);
  713. }
  714. omap_set_gpio_irqenable(bank, offset, 1);
  715. raw_spin_unlock_irqrestore(&bank->lock, flags);
  716. }
  717. /*---------------------------------------------------------------------*/
  718. static int omap_mpuio_suspend_noirq(struct device *dev)
  719. {
  720. struct platform_device *pdev = to_platform_device(dev);
  721. struct gpio_bank *bank = platform_get_drvdata(pdev);
  722. void __iomem *mask_reg = bank->base +
  723. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  724. unsigned long flags;
  725. raw_spin_lock_irqsave(&bank->lock, flags);
  726. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  727. raw_spin_unlock_irqrestore(&bank->lock, flags);
  728. return 0;
  729. }
  730. static int omap_mpuio_resume_noirq(struct device *dev)
  731. {
  732. struct platform_device *pdev = to_platform_device(dev);
  733. struct gpio_bank *bank = platform_get_drvdata(pdev);
  734. void __iomem *mask_reg = bank->base +
  735. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  736. unsigned long flags;
  737. raw_spin_lock_irqsave(&bank->lock, flags);
  738. writel_relaxed(bank->context.wake_en, mask_reg);
  739. raw_spin_unlock_irqrestore(&bank->lock, flags);
  740. return 0;
  741. }
  742. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  743. .suspend_noirq = omap_mpuio_suspend_noirq,
  744. .resume_noirq = omap_mpuio_resume_noirq,
  745. };
  746. /* use platform_driver for this. */
  747. static struct platform_driver omap_mpuio_driver = {
  748. .driver = {
  749. .name = "mpuio",
  750. .pm = &omap_mpuio_dev_pm_ops,
  751. },
  752. };
  753. static struct platform_device omap_mpuio_device = {
  754. .name = "mpuio",
  755. .id = -1,
  756. .dev = {
  757. .driver = &omap_mpuio_driver.driver,
  758. }
  759. /* could list the /proc/iomem resources */
  760. };
  761. static inline void omap_mpuio_init(struct gpio_bank *bank)
  762. {
  763. platform_set_drvdata(&omap_mpuio_device, bank);
  764. if (platform_driver_register(&omap_mpuio_driver) == 0)
  765. (void) platform_device_register(&omap_mpuio_device);
  766. }
  767. /*---------------------------------------------------------------------*/
  768. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  769. {
  770. struct gpio_bank *bank;
  771. unsigned long flags;
  772. void __iomem *reg;
  773. int dir;
  774. bank = gpiochip_get_data(chip);
  775. reg = bank->base + bank->regs->direction;
  776. raw_spin_lock_irqsave(&bank->lock, flags);
  777. dir = !!(readl_relaxed(reg) & BIT(offset));
  778. raw_spin_unlock_irqrestore(&bank->lock, flags);
  779. return dir;
  780. }
  781. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  782. {
  783. struct gpio_bank *bank;
  784. unsigned long flags;
  785. bank = gpiochip_get_data(chip);
  786. raw_spin_lock_irqsave(&bank->lock, flags);
  787. omap_set_gpio_direction(bank, offset, 1);
  788. raw_spin_unlock_irqrestore(&bank->lock, flags);
  789. return 0;
  790. }
  791. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  792. {
  793. struct gpio_bank *bank;
  794. bank = gpiochip_get_data(chip);
  795. if (omap_gpio_is_input(bank, offset))
  796. return omap_get_gpio_datain(bank, offset);
  797. else
  798. return omap_get_gpio_dataout(bank, offset);
  799. }
  800. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  801. {
  802. struct gpio_bank *bank;
  803. unsigned long flags;
  804. bank = gpiochip_get_data(chip);
  805. raw_spin_lock_irqsave(&bank->lock, flags);
  806. bank->set_dataout(bank, offset, value);
  807. omap_set_gpio_direction(bank, offset, 0);
  808. raw_spin_unlock_irqrestore(&bank->lock, flags);
  809. return 0;
  810. }
  811. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  812. unsigned debounce)
  813. {
  814. struct gpio_bank *bank;
  815. unsigned long flags;
  816. int ret;
  817. bank = gpiochip_get_data(chip);
  818. raw_spin_lock_irqsave(&bank->lock, flags);
  819. ret = omap2_set_gpio_debounce(bank, offset, debounce);
  820. raw_spin_unlock_irqrestore(&bank->lock, flags);
  821. if (ret)
  822. dev_info(chip->parent,
  823. "Could not set line %u debounce to %u microseconds (%d)",
  824. offset, debounce, ret);
  825. return ret;
  826. }
  827. static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
  828. unsigned long config)
  829. {
  830. u32 debounce;
  831. if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
  832. return -ENOTSUPP;
  833. debounce = pinconf_to_config_argument(config);
  834. return omap_gpio_debounce(chip, offset, debounce);
  835. }
  836. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  837. {
  838. struct gpio_bank *bank;
  839. unsigned long flags;
  840. bank = gpiochip_get_data(chip);
  841. raw_spin_lock_irqsave(&bank->lock, flags);
  842. bank->set_dataout(bank, offset, value);
  843. raw_spin_unlock_irqrestore(&bank->lock, flags);
  844. }
  845. /*---------------------------------------------------------------------*/
  846. static void omap_gpio_show_rev(struct gpio_bank *bank)
  847. {
  848. static bool called;
  849. u32 rev;
  850. if (called || bank->regs->revision == USHRT_MAX)
  851. return;
  852. rev = readw_relaxed(bank->base + bank->regs->revision);
  853. pr_info("OMAP GPIO hardware version %d.%d\n",
  854. (rev >> 4) & 0x0f, rev & 0x0f);
  855. called = true;
  856. }
  857. static void omap_gpio_mod_init(struct gpio_bank *bank)
  858. {
  859. void __iomem *base = bank->base;
  860. u32 l = 0xffffffff;
  861. if (bank->width == 16)
  862. l = 0xffff;
  863. if (bank->is_mpuio) {
  864. writel_relaxed(l, bank->base + bank->regs->irqenable);
  865. return;
  866. }
  867. omap_gpio_rmw(base, bank->regs->irqenable, l,
  868. bank->regs->irqenable_inv);
  869. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  870. !bank->regs->irqenable_inv);
  871. if (bank->regs->debounce_en)
  872. writel_relaxed(0, base + bank->regs->debounce_en);
  873. /* Save OE default value (0xffffffff) in the context */
  874. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  875. /* Initialize interface clk ungated, module enabled */
  876. if (bank->regs->ctrl)
  877. writel_relaxed(0, base + bank->regs->ctrl);
  878. }
  879. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  880. {
  881. struct gpio_irq_chip *irq;
  882. static int gpio;
  883. const char *label;
  884. int irq_base = 0;
  885. int ret;
  886. /*
  887. * REVISIT eventually switch from OMAP-specific gpio structs
  888. * over to the generic ones
  889. */
  890. bank->chip.request = omap_gpio_request;
  891. bank->chip.free = omap_gpio_free;
  892. bank->chip.get_direction = omap_gpio_get_direction;
  893. bank->chip.direction_input = omap_gpio_input;
  894. bank->chip.get = omap_gpio_get;
  895. bank->chip.direction_output = omap_gpio_output;
  896. bank->chip.set_config = omap_gpio_set_config;
  897. bank->chip.set = omap_gpio_set;
  898. if (bank->is_mpuio) {
  899. bank->chip.label = "mpuio";
  900. if (bank->regs->wkup_en)
  901. bank->chip.parent = &omap_mpuio_device.dev;
  902. bank->chip.base = OMAP_MPUIO(0);
  903. } else {
  904. label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
  905. gpio, gpio + bank->width - 1);
  906. if (!label)
  907. return -ENOMEM;
  908. bank->chip.label = label;
  909. bank->chip.base = gpio;
  910. }
  911. bank->chip.ngpio = bank->width;
  912. #ifdef CONFIG_ARCH_OMAP1
  913. /*
  914. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  915. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  916. */
  917. irq_base = devm_irq_alloc_descs(bank->chip.parent,
  918. -1, 0, bank->width, 0);
  919. if (irq_base < 0) {
  920. dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
  921. return -ENODEV;
  922. }
  923. #endif
  924. /* MPUIO is a bit different, reading IRQ status clears it */
  925. if (bank->is_mpuio) {
  926. irqc->irq_ack = dummy_irq_chip.irq_ack;
  927. if (!bank->regs->wkup_en)
  928. irqc->irq_set_wake = NULL;
  929. }
  930. irq = &bank->chip.irq;
  931. irq->chip = irqc;
  932. irq->handler = handle_bad_irq;
  933. irq->default_type = IRQ_TYPE_NONE;
  934. irq->num_parents = 1;
  935. irq->parents = &bank->irq;
  936. irq->first = irq_base;
  937. ret = gpiochip_add_data(&bank->chip, bank);
  938. if (ret) {
  939. dev_err(bank->chip.parent,
  940. "Could not register gpio chip %d\n", ret);
  941. return ret;
  942. }
  943. ret = devm_request_irq(bank->chip.parent, bank->irq,
  944. omap_gpio_irq_handler,
  945. 0, dev_name(bank->chip.parent), bank);
  946. if (ret)
  947. gpiochip_remove(&bank->chip);
  948. if (!bank->is_mpuio)
  949. gpio += bank->width;
  950. return ret;
  951. }
  952. static const struct of_device_id omap_gpio_match[];
  953. static int omap_gpio_probe(struct platform_device *pdev)
  954. {
  955. struct device *dev = &pdev->dev;
  956. struct device_node *node = dev->of_node;
  957. const struct of_device_id *match;
  958. const struct omap_gpio_platform_data *pdata;
  959. struct resource *res;
  960. struct gpio_bank *bank;
  961. struct irq_chip *irqc;
  962. int ret;
  963. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  964. pdata = match ? match->data : dev_get_platdata(dev);
  965. if (!pdata)
  966. return -EINVAL;
  967. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  968. if (!bank) {
  969. dev_err(dev, "Memory alloc failed\n");
  970. return -ENOMEM;
  971. }
  972. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  973. if (!irqc)
  974. return -ENOMEM;
  975. irqc->irq_startup = omap_gpio_irq_startup,
  976. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  977. irqc->irq_ack = omap_gpio_ack_irq,
  978. irqc->irq_mask = omap_gpio_mask_irq,
  979. irqc->irq_unmask = omap_gpio_unmask_irq,
  980. irqc->irq_set_type = omap_gpio_irq_type,
  981. irqc->irq_set_wake = omap_gpio_wake_enable,
  982. irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
  983. irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
  984. irqc->name = dev_name(&pdev->dev);
  985. irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
  986. bank->irq = platform_get_irq(pdev, 0);
  987. if (bank->irq <= 0) {
  988. if (!bank->irq)
  989. bank->irq = -ENXIO;
  990. if (bank->irq != -EPROBE_DEFER)
  991. dev_err(dev,
  992. "can't get irq resource ret=%d\n", bank->irq);
  993. return bank->irq;
  994. }
  995. bank->chip.parent = dev;
  996. bank->chip.owner = THIS_MODULE;
  997. bank->dbck_flag = pdata->dbck_flag;
  998. bank->stride = pdata->bank_stride;
  999. bank->width = pdata->bank_width;
  1000. bank->is_mpuio = pdata->is_mpuio;
  1001. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  1002. bank->regs = pdata->regs;
  1003. #ifdef CONFIG_OF_GPIO
  1004. bank->chip.of_node = of_node_get(node);
  1005. #endif
  1006. if (node) {
  1007. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  1008. bank->loses_context = true;
  1009. } else {
  1010. bank->loses_context = pdata->loses_context;
  1011. if (bank->loses_context)
  1012. bank->get_context_loss_count =
  1013. pdata->get_context_loss_count;
  1014. }
  1015. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1016. bank->set_dataout = omap_set_gpio_dataout_reg;
  1017. else
  1018. bank->set_dataout = omap_set_gpio_dataout_mask;
  1019. raw_spin_lock_init(&bank->lock);
  1020. raw_spin_lock_init(&bank->wa_lock);
  1021. /* Static mapping, never released */
  1022. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1023. bank->base = devm_ioremap_resource(dev, res);
  1024. if (IS_ERR(bank->base)) {
  1025. return PTR_ERR(bank->base);
  1026. }
  1027. if (bank->dbck_flag) {
  1028. bank->dbck = devm_clk_get(dev, "dbclk");
  1029. if (IS_ERR(bank->dbck)) {
  1030. dev_err(dev,
  1031. "Could not get gpio dbck. Disable debounce\n");
  1032. bank->dbck_flag = false;
  1033. } else {
  1034. clk_prepare(bank->dbck);
  1035. }
  1036. }
  1037. platform_set_drvdata(pdev, bank);
  1038. pm_runtime_enable(dev);
  1039. pm_runtime_irq_safe(dev);
  1040. pm_runtime_get_sync(dev);
  1041. if (bank->is_mpuio)
  1042. omap_mpuio_init(bank);
  1043. omap_gpio_mod_init(bank);
  1044. ret = omap_gpio_chip_init(bank, irqc);
  1045. if (ret) {
  1046. pm_runtime_put_sync(dev);
  1047. pm_runtime_disable(dev);
  1048. if (bank->dbck_flag)
  1049. clk_unprepare(bank->dbck);
  1050. return ret;
  1051. }
  1052. omap_gpio_show_rev(bank);
  1053. pm_runtime_put(dev);
  1054. list_add_tail(&bank->node, &omap_gpio_list);
  1055. return 0;
  1056. }
  1057. static int omap_gpio_remove(struct platform_device *pdev)
  1058. {
  1059. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1060. list_del(&bank->node);
  1061. gpiochip_remove(&bank->chip);
  1062. pm_runtime_disable(&pdev->dev);
  1063. if (bank->dbck_flag)
  1064. clk_unprepare(bank->dbck);
  1065. return 0;
  1066. }
  1067. #ifdef CONFIG_ARCH_OMAP2PLUS
  1068. #if defined(CONFIG_PM)
  1069. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1070. static int omap_gpio_runtime_suspend(struct device *dev)
  1071. {
  1072. struct platform_device *pdev = to_platform_device(dev);
  1073. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1074. u32 l1 = 0, l2 = 0;
  1075. unsigned long flags;
  1076. u32 wake_low, wake_hi;
  1077. raw_spin_lock_irqsave(&bank->lock, flags);
  1078. /*
  1079. * Only edges can generate a wakeup event to the PRCM.
  1080. *
  1081. * Therefore, ensure any wake-up capable GPIOs have
  1082. * edge-detection enabled before going idle to ensure a wakeup
  1083. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1084. * NDA TRM 25.5.3.1)
  1085. *
  1086. * The normal values will be restored upon ->runtime_resume()
  1087. * by writing back the values saved in bank->context.
  1088. */
  1089. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1090. if (wake_low)
  1091. writel_relaxed(wake_low | bank->context.fallingdetect,
  1092. bank->base + bank->regs->fallingdetect);
  1093. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1094. if (wake_hi)
  1095. writel_relaxed(wake_hi | bank->context.risingdetect,
  1096. bank->base + bank->regs->risingdetect);
  1097. if (!bank->enabled_non_wakeup_gpios)
  1098. goto update_gpio_context_count;
  1099. if (bank->power_mode != OFF_MODE) {
  1100. bank->power_mode = 0;
  1101. goto update_gpio_context_count;
  1102. }
  1103. /*
  1104. * If going to OFF, remove triggering for all
  1105. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1106. * generated. See OMAP2420 Errata item 1.101.
  1107. */
  1108. bank->saved_datain = readl_relaxed(bank->base +
  1109. bank->regs->datain);
  1110. l1 = bank->context.fallingdetect;
  1111. l2 = bank->context.risingdetect;
  1112. l1 &= ~bank->enabled_non_wakeup_gpios;
  1113. l2 &= ~bank->enabled_non_wakeup_gpios;
  1114. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1115. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1116. bank->workaround_enabled = true;
  1117. update_gpio_context_count:
  1118. if (bank->get_context_loss_count)
  1119. bank->context_loss_count =
  1120. bank->get_context_loss_count(dev);
  1121. omap_gpio_dbck_disable(bank);
  1122. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1123. return 0;
  1124. }
  1125. static void omap_gpio_init_context(struct gpio_bank *p);
  1126. static int omap_gpio_runtime_resume(struct device *dev)
  1127. {
  1128. struct platform_device *pdev = to_platform_device(dev);
  1129. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1130. u32 l = 0, gen, gen0, gen1;
  1131. unsigned long flags;
  1132. int c;
  1133. raw_spin_lock_irqsave(&bank->lock, flags);
  1134. /*
  1135. * On the first resume during the probe, the context has not
  1136. * been initialised and so initialise it now. Also initialise
  1137. * the context loss count.
  1138. */
  1139. if (bank->loses_context && !bank->context_valid) {
  1140. omap_gpio_init_context(bank);
  1141. if (bank->get_context_loss_count)
  1142. bank->context_loss_count =
  1143. bank->get_context_loss_count(dev);
  1144. }
  1145. omap_gpio_dbck_enable(bank);
  1146. /*
  1147. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1148. * GPIOs were set to edge trigger also in order to be able to
  1149. * generate a PRCM wakeup. Here we restore the
  1150. * pre-runtime_suspend() values for edge triggering.
  1151. */
  1152. writel_relaxed(bank->context.fallingdetect,
  1153. bank->base + bank->regs->fallingdetect);
  1154. writel_relaxed(bank->context.risingdetect,
  1155. bank->base + bank->regs->risingdetect);
  1156. if (bank->loses_context) {
  1157. if (!bank->get_context_loss_count) {
  1158. omap_gpio_restore_context(bank);
  1159. } else {
  1160. c = bank->get_context_loss_count(dev);
  1161. if (c != bank->context_loss_count) {
  1162. omap_gpio_restore_context(bank);
  1163. } else {
  1164. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1165. return 0;
  1166. }
  1167. }
  1168. }
  1169. if (!bank->workaround_enabled) {
  1170. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1171. return 0;
  1172. }
  1173. l = readl_relaxed(bank->base + bank->regs->datain);
  1174. /*
  1175. * Check if any of the non-wakeup interrupt GPIOs have changed
  1176. * state. If so, generate an IRQ by software. This is
  1177. * horribly racy, but it's the best we can do to work around
  1178. * this silicon bug.
  1179. */
  1180. l ^= bank->saved_datain;
  1181. l &= bank->enabled_non_wakeup_gpios;
  1182. /*
  1183. * No need to generate IRQs for the rising edge for gpio IRQs
  1184. * configured with falling edge only; and vice versa.
  1185. */
  1186. gen0 = l & bank->context.fallingdetect;
  1187. gen0 &= bank->saved_datain;
  1188. gen1 = l & bank->context.risingdetect;
  1189. gen1 &= ~(bank->saved_datain);
  1190. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1191. gen = l & (~(bank->context.fallingdetect) &
  1192. ~(bank->context.risingdetect));
  1193. /* Consider all GPIO IRQs needed to be updated */
  1194. gen |= gen0 | gen1;
  1195. if (gen) {
  1196. u32 old0, old1;
  1197. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1198. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1199. if (!bank->regs->irqstatus_raw0) {
  1200. writel_relaxed(old0 | gen, bank->base +
  1201. bank->regs->leveldetect0);
  1202. writel_relaxed(old1 | gen, bank->base +
  1203. bank->regs->leveldetect1);
  1204. }
  1205. if (bank->regs->irqstatus_raw0) {
  1206. writel_relaxed(old0 | l, bank->base +
  1207. bank->regs->leveldetect0);
  1208. writel_relaxed(old1 | l, bank->base +
  1209. bank->regs->leveldetect1);
  1210. }
  1211. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1212. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1213. }
  1214. bank->workaround_enabled = false;
  1215. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1216. return 0;
  1217. }
  1218. #endif /* CONFIG_PM */
  1219. #if IS_BUILTIN(CONFIG_GPIO_OMAP)
  1220. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1221. {
  1222. struct gpio_bank *bank;
  1223. list_for_each_entry(bank, &omap_gpio_list, node) {
  1224. if (!BANK_USED(bank) || !bank->loses_context)
  1225. continue;
  1226. bank->power_mode = pwr_mode;
  1227. pm_runtime_put_sync_suspend(bank->chip.parent);
  1228. }
  1229. }
  1230. void omap2_gpio_resume_after_idle(void)
  1231. {
  1232. struct gpio_bank *bank;
  1233. list_for_each_entry(bank, &omap_gpio_list, node) {
  1234. if (!BANK_USED(bank) || !bank->loses_context)
  1235. continue;
  1236. pm_runtime_get_sync(bank->chip.parent);
  1237. }
  1238. }
  1239. #endif
  1240. #if defined(CONFIG_PM)
  1241. static void omap_gpio_init_context(struct gpio_bank *p)
  1242. {
  1243. struct omap_gpio_reg_offs *regs = p->regs;
  1244. void __iomem *base = p->base;
  1245. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1246. p->context.oe = readl_relaxed(base + regs->direction);
  1247. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1248. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1249. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1250. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1251. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1252. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1253. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1254. if (regs->set_dataout && p->regs->clr_dataout)
  1255. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1256. else
  1257. p->context.dataout = readl_relaxed(base + regs->dataout);
  1258. p->context_valid = true;
  1259. }
  1260. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1261. {
  1262. writel_relaxed(bank->context.wake_en,
  1263. bank->base + bank->regs->wkup_en);
  1264. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1265. writel_relaxed(bank->context.leveldetect0,
  1266. bank->base + bank->regs->leveldetect0);
  1267. writel_relaxed(bank->context.leveldetect1,
  1268. bank->base + bank->regs->leveldetect1);
  1269. writel_relaxed(bank->context.risingdetect,
  1270. bank->base + bank->regs->risingdetect);
  1271. writel_relaxed(bank->context.fallingdetect,
  1272. bank->base + bank->regs->fallingdetect);
  1273. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1274. writel_relaxed(bank->context.dataout,
  1275. bank->base + bank->regs->set_dataout);
  1276. else
  1277. writel_relaxed(bank->context.dataout,
  1278. bank->base + bank->regs->dataout);
  1279. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1280. if (bank->dbck_enable_mask) {
  1281. writel_relaxed(bank->context.debounce, bank->base +
  1282. bank->regs->debounce);
  1283. writel_relaxed(bank->context.debounce_en,
  1284. bank->base + bank->regs->debounce_en);
  1285. }
  1286. writel_relaxed(bank->context.irqenable1,
  1287. bank->base + bank->regs->irqenable);
  1288. writel_relaxed(bank->context.irqenable2,
  1289. bank->base + bank->regs->irqenable2);
  1290. }
  1291. #endif /* CONFIG_PM */
  1292. #else
  1293. #define omap_gpio_runtime_suspend NULL
  1294. #define omap_gpio_runtime_resume NULL
  1295. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1296. #endif
  1297. static const struct dev_pm_ops gpio_pm_ops = {
  1298. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1299. NULL)
  1300. };
  1301. #if defined(CONFIG_OF)
  1302. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1303. .revision = OMAP24XX_GPIO_REVISION,
  1304. .direction = OMAP24XX_GPIO_OE,
  1305. .datain = OMAP24XX_GPIO_DATAIN,
  1306. .dataout = OMAP24XX_GPIO_DATAOUT,
  1307. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1308. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1309. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1310. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1311. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1312. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1313. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1314. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1315. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1316. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1317. .ctrl = OMAP24XX_GPIO_CTRL,
  1318. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1319. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1320. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1321. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1322. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1323. };
  1324. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1325. .revision = OMAP4_GPIO_REVISION,
  1326. .direction = OMAP4_GPIO_OE,
  1327. .datain = OMAP4_GPIO_DATAIN,
  1328. .dataout = OMAP4_GPIO_DATAOUT,
  1329. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1330. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1331. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1332. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1333. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1334. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1335. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1336. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1337. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1338. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1339. .ctrl = OMAP4_GPIO_CTRL,
  1340. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1341. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1342. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1343. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1344. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1345. };
  1346. static const struct omap_gpio_platform_data omap2_pdata = {
  1347. .regs = &omap2_gpio_regs,
  1348. .bank_width = 32,
  1349. .dbck_flag = false,
  1350. };
  1351. static const struct omap_gpio_platform_data omap3_pdata = {
  1352. .regs = &omap2_gpio_regs,
  1353. .bank_width = 32,
  1354. .dbck_flag = true,
  1355. };
  1356. static const struct omap_gpio_platform_data omap4_pdata = {
  1357. .regs = &omap4_gpio_regs,
  1358. .bank_width = 32,
  1359. .dbck_flag = true,
  1360. };
  1361. static const struct of_device_id omap_gpio_match[] = {
  1362. {
  1363. .compatible = "ti,omap4-gpio",
  1364. .data = &omap4_pdata,
  1365. },
  1366. {
  1367. .compatible = "ti,omap3-gpio",
  1368. .data = &omap3_pdata,
  1369. },
  1370. {
  1371. .compatible = "ti,omap2-gpio",
  1372. .data = &omap2_pdata,
  1373. },
  1374. { },
  1375. };
  1376. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1377. #endif
  1378. static struct platform_driver omap_gpio_driver = {
  1379. .probe = omap_gpio_probe,
  1380. .remove = omap_gpio_remove,
  1381. .driver = {
  1382. .name = "omap_gpio",
  1383. .pm = &gpio_pm_ops,
  1384. .of_match_table = of_match_ptr(omap_gpio_match),
  1385. },
  1386. };
  1387. /*
  1388. * gpio driver register needs to be done before
  1389. * machine_init functions access gpio APIs.
  1390. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1391. */
  1392. static int __init omap_gpio_drv_reg(void)
  1393. {
  1394. return platform_driver_register(&omap_gpio_driver);
  1395. }
  1396. postcore_initcall(omap_gpio_drv_reg);
  1397. static void __exit omap_gpio_exit(void)
  1398. {
  1399. platform_driver_unregister(&omap_gpio_driver);
  1400. }
  1401. module_exit(omap_gpio_exit);
  1402. MODULE_DESCRIPTION("omap gpio driver");
  1403. MODULE_ALIAS("platform:gpio-omap");
  1404. MODULE_LICENSE("GPL v2");