intel_ringbuffer.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. static void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct drm_i915_gem_request *req,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. struct intel_engine_cs *ring = req->ring;
  87. u32 cmd;
  88. int ret;
  89. cmd = MI_FLUSH;
  90. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  91. cmd |= MI_NO_WRITE_FLUSH;
  92. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  93. cmd |= MI_READ_FLUSH;
  94. ret = intel_ring_begin(req, 2);
  95. if (ret)
  96. return ret;
  97. intel_ring_emit(ring, cmd);
  98. intel_ring_emit(ring, MI_NOOP);
  99. intel_ring_advance(ring);
  100. return 0;
  101. }
  102. static int
  103. gen4_render_ring_flush(struct drm_i915_gem_request *req,
  104. u32 invalidate_domains,
  105. u32 flush_domains)
  106. {
  107. struct intel_engine_cs *ring = req->ring;
  108. struct drm_device *dev = ring->dev;
  109. u32 cmd;
  110. int ret;
  111. /*
  112. * read/write caches:
  113. *
  114. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  115. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  116. * also flushed at 2d versus 3d pipeline switches.
  117. *
  118. * read-only caches:
  119. *
  120. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  121. * MI_READ_FLUSH is set, and is always flushed on 965.
  122. *
  123. * I915_GEM_DOMAIN_COMMAND may not exist?
  124. *
  125. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  126. * invalidated when MI_EXE_FLUSH is set.
  127. *
  128. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  129. * invalidated with every MI_FLUSH.
  130. *
  131. * TLBs:
  132. *
  133. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  134. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  135. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  136. * are flushed at any MI_FLUSH.
  137. */
  138. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  139. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  140. cmd &= ~MI_NO_WRITE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  142. cmd |= MI_EXE_FLUSH;
  143. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  144. (IS_G4X(dev) || IS_GEN5(dev)))
  145. cmd |= MI_INVALIDATE_ISP;
  146. ret = intel_ring_begin(req, 2);
  147. if (ret)
  148. return ret;
  149. intel_ring_emit(ring, cmd);
  150. intel_ring_emit(ring, MI_NOOP);
  151. intel_ring_advance(ring);
  152. return 0;
  153. }
  154. /**
  155. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  156. * implementing two workarounds on gen6. From section 1.4.7.1
  157. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  158. *
  159. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  160. * produced by non-pipelined state commands), software needs to first
  161. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  162. * 0.
  163. *
  164. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  165. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  166. *
  167. * And the workaround for these two requires this workaround first:
  168. *
  169. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  170. * BEFORE the pipe-control with a post-sync op and no write-cache
  171. * flushes.
  172. *
  173. * And this last workaround is tricky because of the requirements on
  174. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  175. * volume 2 part 1:
  176. *
  177. * "1 of the following must also be set:
  178. * - Render Target Cache Flush Enable ([12] of DW1)
  179. * - Depth Cache Flush Enable ([0] of DW1)
  180. * - Stall at Pixel Scoreboard ([1] of DW1)
  181. * - Depth Stall ([13] of DW1)
  182. * - Post-Sync Operation ([13] of DW1)
  183. * - Notify Enable ([8] of DW1)"
  184. *
  185. * The cache flushes require the workaround flush that triggered this
  186. * one, so we can't use it. Depth stall would trigger the same.
  187. * Post-sync nonzero is what triggered this second workaround, so we
  188. * can't use that one either. Notify enable is IRQs, which aren't
  189. * really our business. That leaves only stall at scoreboard.
  190. */
  191. static int
  192. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  193. {
  194. struct intel_engine_cs *ring = req->ring;
  195. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  196. int ret;
  197. ret = intel_ring_begin(req, 6);
  198. if (ret)
  199. return ret;
  200. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  201. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  202. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  204. intel_ring_emit(ring, 0); /* low dword */
  205. intel_ring_emit(ring, 0); /* high dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. ret = intel_ring_begin(req, 6);
  209. if (ret)
  210. return ret;
  211. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  212. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  213. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  214. intel_ring_emit(ring, 0);
  215. intel_ring_emit(ring, 0);
  216. intel_ring_emit(ring, MI_NOOP);
  217. intel_ring_advance(ring);
  218. return 0;
  219. }
  220. static int
  221. gen6_render_ring_flush(struct drm_i915_gem_request *req,
  222. u32 invalidate_domains, u32 flush_domains)
  223. {
  224. struct intel_engine_cs *ring = req->ring;
  225. u32 flags = 0;
  226. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  227. int ret;
  228. /* Force SNB workarounds for PIPE_CONTROL flushes */
  229. ret = intel_emit_post_sync_nonzero_flush(req);
  230. if (ret)
  231. return ret;
  232. /* Just flush everything. Experiments have shown that reducing the
  233. * number of bits based on the write domains has little performance
  234. * impact.
  235. */
  236. if (flush_domains) {
  237. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  238. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  239. /*
  240. * Ensure that any following seqno writes only happen
  241. * when the render cache is indeed flushed.
  242. */
  243. flags |= PIPE_CONTROL_CS_STALL;
  244. }
  245. if (invalidate_domains) {
  246. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  247. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  248. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  249. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  250. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  251. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  252. /*
  253. * TLB invalidate requires a post-sync write.
  254. */
  255. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  256. }
  257. ret = intel_ring_begin(req, 4);
  258. if (ret)
  259. return ret;
  260. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  261. intel_ring_emit(ring, flags);
  262. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  263. intel_ring_emit(ring, 0);
  264. intel_ring_advance(ring);
  265. return 0;
  266. }
  267. static int
  268. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  269. {
  270. struct intel_engine_cs *ring = req->ring;
  271. int ret;
  272. ret = intel_ring_begin(req, 4);
  273. if (ret)
  274. return ret;
  275. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  276. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  277. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  278. intel_ring_emit(ring, 0);
  279. intel_ring_emit(ring, 0);
  280. intel_ring_advance(ring);
  281. return 0;
  282. }
  283. static int
  284. gen7_render_ring_flush(struct drm_i915_gem_request *req,
  285. u32 invalidate_domains, u32 flush_domains)
  286. {
  287. struct intel_engine_cs *ring = req->ring;
  288. u32 flags = 0;
  289. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  290. int ret;
  291. /*
  292. * Ensure that any following seqno writes only happen when the render
  293. * cache is indeed flushed.
  294. *
  295. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  296. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  297. * don't try to be clever and just set it unconditionally.
  298. */
  299. flags |= PIPE_CONTROL_CS_STALL;
  300. /* Just flush everything. Experiments have shown that reducing the
  301. * number of bits based on the write domains has little performance
  302. * impact.
  303. */
  304. if (flush_domains) {
  305. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  306. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  307. }
  308. if (invalidate_domains) {
  309. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  310. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  311. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  312. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  313. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  314. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  315. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  316. /*
  317. * TLB invalidate requires a post-sync write.
  318. */
  319. flags |= PIPE_CONTROL_QW_WRITE;
  320. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  321. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  322. /* Workaround: we must issue a pipe_control with CS-stall bit
  323. * set before a pipe_control command that has the state cache
  324. * invalidate bit set. */
  325. gen7_render_ring_cs_stall_wa(req);
  326. }
  327. ret = intel_ring_begin(req, 4);
  328. if (ret)
  329. return ret;
  330. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  331. intel_ring_emit(ring, flags);
  332. intel_ring_emit(ring, scratch_addr);
  333. intel_ring_emit(ring, 0);
  334. intel_ring_advance(ring);
  335. return 0;
  336. }
  337. static int
  338. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  339. u32 flags, u32 scratch_addr)
  340. {
  341. struct intel_engine_cs *ring = req->ring;
  342. int ret;
  343. ret = intel_ring_begin(req, 6);
  344. if (ret)
  345. return ret;
  346. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  347. intel_ring_emit(ring, flags);
  348. intel_ring_emit(ring, scratch_addr);
  349. intel_ring_emit(ring, 0);
  350. intel_ring_emit(ring, 0);
  351. intel_ring_emit(ring, 0);
  352. intel_ring_advance(ring);
  353. return 0;
  354. }
  355. static int
  356. gen8_render_ring_flush(struct drm_i915_gem_request *req,
  357. u32 invalidate_domains, u32 flush_domains)
  358. {
  359. u32 flags = 0;
  360. u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  361. int ret;
  362. flags |= PIPE_CONTROL_CS_STALL;
  363. if (flush_domains) {
  364. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  365. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  366. }
  367. if (invalidate_domains) {
  368. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  369. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  370. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  371. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  372. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  373. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  374. flags |= PIPE_CONTROL_QW_WRITE;
  375. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  376. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  377. ret = gen8_emit_pipe_control(req,
  378. PIPE_CONTROL_CS_STALL |
  379. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  380. 0);
  381. if (ret)
  382. return ret;
  383. }
  384. return gen8_emit_pipe_control(req, flags, scratch_addr);
  385. }
  386. static void ring_write_tail(struct intel_engine_cs *ring,
  387. u32 value)
  388. {
  389. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  390. I915_WRITE_TAIL(ring, value);
  391. }
  392. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  393. {
  394. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  395. u64 acthd;
  396. if (INTEL_INFO(ring->dev)->gen >= 8)
  397. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  398. RING_ACTHD_UDW(ring->mmio_base));
  399. else if (INTEL_INFO(ring->dev)->gen >= 4)
  400. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  401. else
  402. acthd = I915_READ(ACTHD);
  403. return acthd;
  404. }
  405. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  406. {
  407. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  408. u32 addr;
  409. addr = dev_priv->status_page_dmah->busaddr;
  410. if (INTEL_INFO(ring->dev)->gen >= 4)
  411. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  412. I915_WRITE(HWS_PGA, addr);
  413. }
  414. static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  415. {
  416. struct drm_device *dev = ring->dev;
  417. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  418. u32 mmio = 0;
  419. /* The ring status page addresses are no longer next to the rest of
  420. * the ring registers as of gen7.
  421. */
  422. if (IS_GEN7(dev)) {
  423. switch (ring->id) {
  424. case RCS:
  425. mmio = RENDER_HWS_PGA_GEN7;
  426. break;
  427. case BCS:
  428. mmio = BLT_HWS_PGA_GEN7;
  429. break;
  430. /*
  431. * VCS2 actually doesn't exist on Gen7. Only shut up
  432. * gcc switch check warning
  433. */
  434. case VCS2:
  435. case VCS:
  436. mmio = BSD_HWS_PGA_GEN7;
  437. break;
  438. case VECS:
  439. mmio = VEBOX_HWS_PGA_GEN7;
  440. break;
  441. }
  442. } else if (IS_GEN6(ring->dev)) {
  443. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  444. } else {
  445. /* XXX: gen8 returns to sanity */
  446. mmio = RING_HWS_PGA(ring->mmio_base);
  447. }
  448. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  449. POSTING_READ(mmio);
  450. /*
  451. * Flush the TLB for this page
  452. *
  453. * FIXME: These two bits have disappeared on gen8, so a question
  454. * arises: do we still need this and if so how should we go about
  455. * invalidating the TLB?
  456. */
  457. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  458. u32 reg = RING_INSTPM(ring->mmio_base);
  459. /* ring should be idle before issuing a sync flush*/
  460. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  461. I915_WRITE(reg,
  462. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  463. INSTPM_SYNC_FLUSH));
  464. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  465. 1000))
  466. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  467. ring->name);
  468. }
  469. }
  470. static bool stop_ring(struct intel_engine_cs *ring)
  471. {
  472. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  473. if (!IS_GEN2(ring->dev)) {
  474. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  475. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  476. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  477. /* Sometimes we observe that the idle flag is not
  478. * set even though the ring is empty. So double
  479. * check before giving up.
  480. */
  481. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  482. return false;
  483. }
  484. }
  485. I915_WRITE_CTL(ring, 0);
  486. I915_WRITE_HEAD(ring, 0);
  487. ring->write_tail(ring, 0);
  488. if (!IS_GEN2(ring->dev)) {
  489. (void)I915_READ_CTL(ring);
  490. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  491. }
  492. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  493. }
  494. static int init_ring_common(struct intel_engine_cs *ring)
  495. {
  496. struct drm_device *dev = ring->dev;
  497. struct drm_i915_private *dev_priv = dev->dev_private;
  498. struct intel_ringbuffer *ringbuf = ring->buffer;
  499. struct drm_i915_gem_object *obj = ringbuf->obj;
  500. int ret = 0;
  501. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  502. if (!stop_ring(ring)) {
  503. /* G45 ring initialization often fails to reset head to zero */
  504. DRM_DEBUG_KMS("%s head not reset to zero "
  505. "ctl %08x head %08x tail %08x start %08x\n",
  506. ring->name,
  507. I915_READ_CTL(ring),
  508. I915_READ_HEAD(ring),
  509. I915_READ_TAIL(ring),
  510. I915_READ_START(ring));
  511. if (!stop_ring(ring)) {
  512. DRM_ERROR("failed to set %s head to zero "
  513. "ctl %08x head %08x tail %08x start %08x\n",
  514. ring->name,
  515. I915_READ_CTL(ring),
  516. I915_READ_HEAD(ring),
  517. I915_READ_TAIL(ring),
  518. I915_READ_START(ring));
  519. ret = -EIO;
  520. goto out;
  521. }
  522. }
  523. if (I915_NEED_GFX_HWS(dev))
  524. intel_ring_setup_status_page(ring);
  525. else
  526. ring_setup_phys_status_page(ring);
  527. /* Enforce ordering by reading HEAD register back */
  528. I915_READ_HEAD(ring);
  529. /* Initialize the ring. This must happen _after_ we've cleared the ring
  530. * registers with the above sequence (the readback of the HEAD registers
  531. * also enforces ordering), otherwise the hw might lose the new ring
  532. * register values. */
  533. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  534. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  535. if (I915_READ_HEAD(ring))
  536. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  537. ring->name, I915_READ_HEAD(ring));
  538. I915_WRITE_HEAD(ring, 0);
  539. (void)I915_READ_HEAD(ring);
  540. I915_WRITE_CTL(ring,
  541. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  542. | RING_VALID);
  543. /* If the head is still not zero, the ring is dead */
  544. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  545. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  546. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  547. DRM_ERROR("%s initialization failed "
  548. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  549. ring->name,
  550. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  551. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  552. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  553. ret = -EIO;
  554. goto out;
  555. }
  556. ringbuf->last_retired_head = -1;
  557. ringbuf->head = I915_READ_HEAD(ring);
  558. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  559. intel_ring_update_space(ringbuf);
  560. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  561. out:
  562. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  563. return ret;
  564. }
  565. void
  566. intel_fini_pipe_control(struct intel_engine_cs *ring)
  567. {
  568. struct drm_device *dev = ring->dev;
  569. if (ring->scratch.obj == NULL)
  570. return;
  571. if (INTEL_INFO(dev)->gen >= 5) {
  572. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  573. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  574. }
  575. drm_gem_object_unreference(&ring->scratch.obj->base);
  576. ring->scratch.obj = NULL;
  577. }
  578. int
  579. intel_init_pipe_control(struct intel_engine_cs *ring)
  580. {
  581. int ret;
  582. WARN_ON(ring->scratch.obj);
  583. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  584. if (ring->scratch.obj == NULL) {
  585. DRM_ERROR("Failed to allocate seqno page\n");
  586. ret = -ENOMEM;
  587. goto err;
  588. }
  589. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  590. if (ret)
  591. goto err_unref;
  592. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  593. if (ret)
  594. goto err_unref;
  595. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  596. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  597. if (ring->scratch.cpu_page == NULL) {
  598. ret = -ENOMEM;
  599. goto err_unpin;
  600. }
  601. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  602. ring->name, ring->scratch.gtt_offset);
  603. return 0;
  604. err_unpin:
  605. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  606. err_unref:
  607. drm_gem_object_unreference(&ring->scratch.obj->base);
  608. err:
  609. return ret;
  610. }
  611. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  612. {
  613. int ret, i;
  614. struct intel_engine_cs *ring = req->ring;
  615. struct drm_device *dev = ring->dev;
  616. struct drm_i915_private *dev_priv = dev->dev_private;
  617. struct i915_workarounds *w = &dev_priv->workarounds;
  618. if (w->count == 0)
  619. return 0;
  620. ring->gpu_caches_dirty = true;
  621. ret = intel_ring_flush_all_caches(req);
  622. if (ret)
  623. return ret;
  624. ret = intel_ring_begin(req, (w->count * 2 + 2));
  625. if (ret)
  626. return ret;
  627. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  628. for (i = 0; i < w->count; i++) {
  629. intel_ring_emit(ring, w->reg[i].addr);
  630. intel_ring_emit(ring, w->reg[i].value);
  631. }
  632. intel_ring_emit(ring, MI_NOOP);
  633. intel_ring_advance(ring);
  634. ring->gpu_caches_dirty = true;
  635. ret = intel_ring_flush_all_caches(req);
  636. if (ret)
  637. return ret;
  638. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  639. return 0;
  640. }
  641. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  642. {
  643. int ret;
  644. ret = intel_ring_workarounds_emit(req);
  645. if (ret != 0)
  646. return ret;
  647. ret = i915_gem_render_state_init(req);
  648. if (ret)
  649. DRM_ERROR("init render state: %d\n", ret);
  650. return ret;
  651. }
  652. static int wa_add(struct drm_i915_private *dev_priv,
  653. const u32 addr, const u32 mask, const u32 val)
  654. {
  655. const u32 idx = dev_priv->workarounds.count;
  656. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  657. return -ENOSPC;
  658. dev_priv->workarounds.reg[idx].addr = addr;
  659. dev_priv->workarounds.reg[idx].value = val;
  660. dev_priv->workarounds.reg[idx].mask = mask;
  661. dev_priv->workarounds.count++;
  662. return 0;
  663. }
  664. #define WA_REG(addr, mask, val) do { \
  665. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  666. if (r) \
  667. return r; \
  668. } while (0)
  669. #define WA_SET_BIT_MASKED(addr, mask) \
  670. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  671. #define WA_CLR_BIT_MASKED(addr, mask) \
  672. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  673. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  674. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  675. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  676. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  677. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  678. static int gen8_init_workarounds(struct intel_engine_cs *ring)
  679. {
  680. struct drm_device *dev = ring->dev;
  681. struct drm_i915_private *dev_priv = dev->dev_private;
  682. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  683. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  684. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  685. /* WaDisablePartialInstShootdown:bdw,chv */
  686. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  687. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  688. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  689. * workaround for for a possible hang in the unlikely event a TLB
  690. * invalidation occurs during a PSD flush.
  691. */
  692. /* WaForceEnableNonCoherent:bdw,chv */
  693. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  694. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  695. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  696. HDC_FORCE_NON_COHERENT);
  697. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  698. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  699. * polygons in the same 8x4 pixel/sample area to be processed without
  700. * stalling waiting for the earlier ones to write to Hierarchical Z
  701. * buffer."
  702. *
  703. * This optimization is off by default for BDW and CHV; turn it on.
  704. */
  705. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  706. /* Wa4x4STCOptimizationDisable:bdw,chv */
  707. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  708. /*
  709. * BSpec recommends 8x4 when MSAA is used,
  710. * however in practice 16x4 seems fastest.
  711. *
  712. * Note that PS/WM thread counts depend on the WIZ hashing
  713. * disable bit, which we don't touch here, but it's good
  714. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  715. */
  716. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  717. GEN6_WIZ_HASHING_MASK,
  718. GEN6_WIZ_HASHING_16x4);
  719. return 0;
  720. }
  721. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  722. {
  723. int ret;
  724. struct drm_device *dev = ring->dev;
  725. struct drm_i915_private *dev_priv = dev->dev_private;
  726. ret = gen8_init_workarounds(ring);
  727. if (ret)
  728. return ret;
  729. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  730. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  731. /* WaDisableDopClockGating:bdw */
  732. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  733. DOP_CLOCK_GATING_DISABLE);
  734. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  735. GEN8_SAMPLER_POWER_BYPASS_DIS);
  736. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  737. /* WaForceContextSaveRestoreNonCoherent:bdw */
  738. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  739. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  740. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  741. return 0;
  742. }
  743. static int chv_init_workarounds(struct intel_engine_cs *ring)
  744. {
  745. int ret;
  746. struct drm_device *dev = ring->dev;
  747. struct drm_i915_private *dev_priv = dev->dev_private;
  748. ret = gen8_init_workarounds(ring);
  749. if (ret)
  750. return ret;
  751. /* WaDisableThreadStallDopClockGating:chv */
  752. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  753. /* Improve HiZ throughput on CHV. */
  754. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  755. return 0;
  756. }
  757. static int gen9_init_workarounds(struct intel_engine_cs *ring)
  758. {
  759. struct drm_device *dev = ring->dev;
  760. struct drm_i915_private *dev_priv = dev->dev_private;
  761. uint32_t tmp;
  762. /* WaEnableLbsSlaRetryTimerDecrement:skl */
  763. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  764. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  765. /* WaDisableKillLogic:bxt,skl */
  766. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  767. ECOCHK_DIS_TLB);
  768. /* WaDisablePartialInstShootdown:skl,bxt */
  769. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  770. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  771. /* Syncing dependencies between camera and graphics:skl,bxt */
  772. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  773. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  774. if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
  775. INTEL_REVID(dev) == SKL_REVID_B0)) ||
  776. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  777. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  778. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  779. GEN9_DG_MIRROR_FIX_ENABLE);
  780. }
  781. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
  782. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  783. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  784. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  785. GEN9_RHWO_OPTIMIZATION_DISABLE);
  786. /*
  787. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  788. * but we do that in per ctx batchbuffer as there is an issue
  789. * with this register not getting restored on ctx restore
  790. */
  791. }
  792. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
  793. IS_BROXTON(dev)) {
  794. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
  795. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  796. GEN9_ENABLE_YV12_BUGFIX);
  797. }
  798. /* Wa4x4STCOptimizationDisable:skl,bxt */
  799. /* WaDisablePartialResolveInVc:skl,bxt */
  800. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  801. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  802. /* WaCcsTlbPrefetchDisable:skl,bxt */
  803. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  804. GEN9_CCS_TLB_PREFETCH_ENABLE);
  805. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  806. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
  807. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
  808. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  809. PIXEL_MASK_CAMMING_DISABLE);
  810. /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
  811. tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
  812. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
  813. (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
  814. tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
  815. WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
  816. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
  817. if (IS_SKYLAKE(dev) ||
  818. (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
  819. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  820. GEN8_SAMPLER_POWER_BYPASS_DIS);
  821. }
  822. /* WaDisableSTUnitPowerOptimization:skl,bxt */
  823. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  824. return 0;
  825. }
  826. static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
  827. {
  828. struct drm_device *dev = ring->dev;
  829. struct drm_i915_private *dev_priv = dev->dev_private;
  830. u8 vals[3] = { 0, 0, 0 };
  831. unsigned int i;
  832. for (i = 0; i < 3; i++) {
  833. u8 ss;
  834. /*
  835. * Only consider slices where one, and only one, subslice has 7
  836. * EUs
  837. */
  838. if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
  839. continue;
  840. /*
  841. * subslice_7eu[i] != 0 (because of the check above) and
  842. * ss_max == 4 (maximum number of subslices possible per slice)
  843. *
  844. * -> 0 <= ss <= 3;
  845. */
  846. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  847. vals[i] = 3 - ss;
  848. }
  849. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  850. return 0;
  851. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  852. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  853. GEN9_IZ_HASHING_MASK(2) |
  854. GEN9_IZ_HASHING_MASK(1) |
  855. GEN9_IZ_HASHING_MASK(0),
  856. GEN9_IZ_HASHING(2, vals[2]) |
  857. GEN9_IZ_HASHING(1, vals[1]) |
  858. GEN9_IZ_HASHING(0, vals[0]));
  859. return 0;
  860. }
  861. static int skl_init_workarounds(struct intel_engine_cs *ring)
  862. {
  863. int ret;
  864. struct drm_device *dev = ring->dev;
  865. struct drm_i915_private *dev_priv = dev->dev_private;
  866. ret = gen9_init_workarounds(ring);
  867. if (ret)
  868. return ret;
  869. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  870. /* WaDisableHDCInvalidation:skl */
  871. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  872. BDW_DISABLE_HDC_INVALIDATION);
  873. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  874. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  875. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  876. }
  877. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  878. * involving this register should also be added to WA batch as required.
  879. */
  880. if (INTEL_REVID(dev) <= SKL_REVID_E0)
  881. /* WaDisableLSQCROPERFforOCL:skl */
  882. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  883. GEN8_LQSC_RO_PERF_DIS);
  884. /* WaEnableGapsTsvCreditFix:skl */
  885. if (IS_SKYLAKE(dev) && (INTEL_REVID(dev) >= SKL_REVID_C0)) {
  886. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  887. GEN9_GAPS_TSV_CREDIT_DISABLE));
  888. }
  889. /* WaDisablePowerCompilerClockGating:skl */
  890. if (INTEL_REVID(dev) == SKL_REVID_B0)
  891. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  892. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  893. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  894. /*
  895. *Use Force Non-Coherent whenever executing a 3D context. This
  896. * is a workaround for a possible hang in the unlikely event
  897. * a TLB invalidation occurs during a PSD flush.
  898. */
  899. /* WaForceEnableNonCoherent:skl */
  900. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  901. HDC_FORCE_NON_COHERENT);
  902. }
  903. if (INTEL_REVID(dev) == SKL_REVID_C0 ||
  904. INTEL_REVID(dev) == SKL_REVID_D0)
  905. /* WaBarrierPerformanceFixDisable:skl */
  906. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  907. HDC_FENCE_DEST_SLM_DISABLE |
  908. HDC_BARRIER_PERFORMANCE_DISABLE);
  909. /* WaDisableSbeCacheDispatchPortSharing:skl */
  910. if (INTEL_REVID(dev) <= SKL_REVID_F0) {
  911. WA_SET_BIT_MASKED(
  912. GEN7_HALF_SLICE_CHICKEN1,
  913. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  914. }
  915. return skl_tune_iz_hashing(ring);
  916. }
  917. static int bxt_init_workarounds(struct intel_engine_cs *ring)
  918. {
  919. int ret;
  920. struct drm_device *dev = ring->dev;
  921. struct drm_i915_private *dev_priv = dev->dev_private;
  922. ret = gen9_init_workarounds(ring);
  923. if (ret)
  924. return ret;
  925. /* WaStoreMultiplePTEenable:bxt */
  926. /* This is a requirement according to Hardware specification */
  927. if (INTEL_REVID(dev) == BXT_REVID_A0)
  928. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  929. /* WaSetClckGatingDisableMedia:bxt */
  930. if (INTEL_REVID(dev) == BXT_REVID_A0) {
  931. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  932. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  933. }
  934. /* WaDisableThreadStallDopClockGating:bxt */
  935. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  936. STALL_DOP_GATING_DISABLE);
  937. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  938. if (INTEL_REVID(dev) <= BXT_REVID_B0) {
  939. WA_SET_BIT_MASKED(
  940. GEN7_HALF_SLICE_CHICKEN1,
  941. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  942. }
  943. return 0;
  944. }
  945. int init_workarounds_ring(struct intel_engine_cs *ring)
  946. {
  947. struct drm_device *dev = ring->dev;
  948. struct drm_i915_private *dev_priv = dev->dev_private;
  949. WARN_ON(ring->id != RCS);
  950. dev_priv->workarounds.count = 0;
  951. if (IS_BROADWELL(dev))
  952. return bdw_init_workarounds(ring);
  953. if (IS_CHERRYVIEW(dev))
  954. return chv_init_workarounds(ring);
  955. if (IS_SKYLAKE(dev))
  956. return skl_init_workarounds(ring);
  957. if (IS_BROXTON(dev))
  958. return bxt_init_workarounds(ring);
  959. return 0;
  960. }
  961. static int init_render_ring(struct intel_engine_cs *ring)
  962. {
  963. struct drm_device *dev = ring->dev;
  964. struct drm_i915_private *dev_priv = dev->dev_private;
  965. int ret = init_ring_common(ring);
  966. if (ret)
  967. return ret;
  968. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  969. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  970. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  971. /* We need to disable the AsyncFlip performance optimisations in order
  972. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  973. * programmed to '1' on all products.
  974. *
  975. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  976. */
  977. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  978. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  979. /* Required for the hardware to program scanline values for waiting */
  980. /* WaEnableFlushTlbInvalidationMode:snb */
  981. if (INTEL_INFO(dev)->gen == 6)
  982. I915_WRITE(GFX_MODE,
  983. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  984. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  985. if (IS_GEN7(dev))
  986. I915_WRITE(GFX_MODE_GEN7,
  987. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  988. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  989. if (IS_GEN6(dev)) {
  990. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  991. * "If this bit is set, STCunit will have LRA as replacement
  992. * policy. [...] This bit must be reset. LRA replacement
  993. * policy is not supported."
  994. */
  995. I915_WRITE(CACHE_MODE_0,
  996. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  997. }
  998. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  999. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  1000. if (HAS_L3_DPF(dev))
  1001. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1002. return init_workarounds_ring(ring);
  1003. }
  1004. static void render_ring_cleanup(struct intel_engine_cs *ring)
  1005. {
  1006. struct drm_device *dev = ring->dev;
  1007. struct drm_i915_private *dev_priv = dev->dev_private;
  1008. if (dev_priv->semaphore_obj) {
  1009. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  1010. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  1011. dev_priv->semaphore_obj = NULL;
  1012. }
  1013. intel_fini_pipe_control(ring);
  1014. }
  1015. static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
  1016. unsigned int num_dwords)
  1017. {
  1018. #define MBOX_UPDATE_DWORDS 8
  1019. struct intel_engine_cs *signaller = signaller_req->ring;
  1020. struct drm_device *dev = signaller->dev;
  1021. struct drm_i915_private *dev_priv = dev->dev_private;
  1022. struct intel_engine_cs *waiter;
  1023. int i, ret, num_rings;
  1024. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1025. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1026. #undef MBOX_UPDATE_DWORDS
  1027. ret = intel_ring_begin(signaller_req, num_dwords);
  1028. if (ret)
  1029. return ret;
  1030. for_each_ring(waiter, dev_priv, i) {
  1031. u32 seqno;
  1032. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1033. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1034. continue;
  1035. seqno = i915_gem_request_get_seqno(signaller_req);
  1036. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  1037. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  1038. PIPE_CONTROL_QW_WRITE |
  1039. PIPE_CONTROL_FLUSH_ENABLE);
  1040. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  1041. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1042. intel_ring_emit(signaller, seqno);
  1043. intel_ring_emit(signaller, 0);
  1044. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1045. MI_SEMAPHORE_TARGET(waiter->id));
  1046. intel_ring_emit(signaller, 0);
  1047. }
  1048. return 0;
  1049. }
  1050. static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
  1051. unsigned int num_dwords)
  1052. {
  1053. #define MBOX_UPDATE_DWORDS 6
  1054. struct intel_engine_cs *signaller = signaller_req->ring;
  1055. struct drm_device *dev = signaller->dev;
  1056. struct drm_i915_private *dev_priv = dev->dev_private;
  1057. struct intel_engine_cs *waiter;
  1058. int i, ret, num_rings;
  1059. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1060. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1061. #undef MBOX_UPDATE_DWORDS
  1062. ret = intel_ring_begin(signaller_req, num_dwords);
  1063. if (ret)
  1064. return ret;
  1065. for_each_ring(waiter, dev_priv, i) {
  1066. u32 seqno;
  1067. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1068. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1069. continue;
  1070. seqno = i915_gem_request_get_seqno(signaller_req);
  1071. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1072. MI_FLUSH_DW_OP_STOREDW);
  1073. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1074. MI_FLUSH_DW_USE_GTT);
  1075. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1076. intel_ring_emit(signaller, seqno);
  1077. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1078. MI_SEMAPHORE_TARGET(waiter->id));
  1079. intel_ring_emit(signaller, 0);
  1080. }
  1081. return 0;
  1082. }
  1083. static int gen6_signal(struct drm_i915_gem_request *signaller_req,
  1084. unsigned int num_dwords)
  1085. {
  1086. struct intel_engine_cs *signaller = signaller_req->ring;
  1087. struct drm_device *dev = signaller->dev;
  1088. struct drm_i915_private *dev_priv = dev->dev_private;
  1089. struct intel_engine_cs *useless;
  1090. int i, ret, num_rings;
  1091. #define MBOX_UPDATE_DWORDS 3
  1092. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1093. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1094. #undef MBOX_UPDATE_DWORDS
  1095. ret = intel_ring_begin(signaller_req, num_dwords);
  1096. if (ret)
  1097. return ret;
  1098. for_each_ring(useless, dev_priv, i) {
  1099. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  1100. if (mbox_reg != GEN6_NOSYNC) {
  1101. u32 seqno = i915_gem_request_get_seqno(signaller_req);
  1102. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1103. intel_ring_emit(signaller, mbox_reg);
  1104. intel_ring_emit(signaller, seqno);
  1105. }
  1106. }
  1107. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1108. if (num_rings % 2 == 0)
  1109. intel_ring_emit(signaller, MI_NOOP);
  1110. return 0;
  1111. }
  1112. /**
  1113. * gen6_add_request - Update the semaphore mailbox registers
  1114. *
  1115. * @request - request to write to the ring
  1116. *
  1117. * Update the mailbox registers in the *other* rings with the current seqno.
  1118. * This acts like a signal in the canonical semaphore.
  1119. */
  1120. static int
  1121. gen6_add_request(struct drm_i915_gem_request *req)
  1122. {
  1123. struct intel_engine_cs *ring = req->ring;
  1124. int ret;
  1125. if (ring->semaphore.signal)
  1126. ret = ring->semaphore.signal(req, 4);
  1127. else
  1128. ret = intel_ring_begin(req, 4);
  1129. if (ret)
  1130. return ret;
  1131. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1132. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1133. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1134. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1135. __intel_ring_advance(ring);
  1136. return 0;
  1137. }
  1138. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1139. u32 seqno)
  1140. {
  1141. struct drm_i915_private *dev_priv = dev->dev_private;
  1142. return dev_priv->last_seqno < seqno;
  1143. }
  1144. /**
  1145. * intel_ring_sync - sync the waiter to the signaller on seqno
  1146. *
  1147. * @waiter - ring that is waiting
  1148. * @signaller - ring which has, or will signal
  1149. * @seqno - seqno which the waiter will block on
  1150. */
  1151. static int
  1152. gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
  1153. struct intel_engine_cs *signaller,
  1154. u32 seqno)
  1155. {
  1156. struct intel_engine_cs *waiter = waiter_req->ring;
  1157. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1158. int ret;
  1159. ret = intel_ring_begin(waiter_req, 4);
  1160. if (ret)
  1161. return ret;
  1162. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1163. MI_SEMAPHORE_GLOBAL_GTT |
  1164. MI_SEMAPHORE_POLL |
  1165. MI_SEMAPHORE_SAD_GTE_SDD);
  1166. intel_ring_emit(waiter, seqno);
  1167. intel_ring_emit(waiter,
  1168. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1169. intel_ring_emit(waiter,
  1170. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1171. intel_ring_advance(waiter);
  1172. return 0;
  1173. }
  1174. static int
  1175. gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
  1176. struct intel_engine_cs *signaller,
  1177. u32 seqno)
  1178. {
  1179. struct intel_engine_cs *waiter = waiter_req->ring;
  1180. u32 dw1 = MI_SEMAPHORE_MBOX |
  1181. MI_SEMAPHORE_COMPARE |
  1182. MI_SEMAPHORE_REGISTER;
  1183. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1184. int ret;
  1185. /* Throughout all of the GEM code, seqno passed implies our current
  1186. * seqno is >= the last seqno executed. However for hardware the
  1187. * comparison is strictly greater than.
  1188. */
  1189. seqno -= 1;
  1190. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1191. ret = intel_ring_begin(waiter_req, 4);
  1192. if (ret)
  1193. return ret;
  1194. /* If seqno wrap happened, omit the wait with no-ops */
  1195. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1196. intel_ring_emit(waiter, dw1 | wait_mbox);
  1197. intel_ring_emit(waiter, seqno);
  1198. intel_ring_emit(waiter, 0);
  1199. intel_ring_emit(waiter, MI_NOOP);
  1200. } else {
  1201. intel_ring_emit(waiter, MI_NOOP);
  1202. intel_ring_emit(waiter, MI_NOOP);
  1203. intel_ring_emit(waiter, MI_NOOP);
  1204. intel_ring_emit(waiter, MI_NOOP);
  1205. }
  1206. intel_ring_advance(waiter);
  1207. return 0;
  1208. }
  1209. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1210. do { \
  1211. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1212. PIPE_CONTROL_DEPTH_STALL); \
  1213. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1214. intel_ring_emit(ring__, 0); \
  1215. intel_ring_emit(ring__, 0); \
  1216. } while (0)
  1217. static int
  1218. pc_render_add_request(struct drm_i915_gem_request *req)
  1219. {
  1220. struct intel_engine_cs *ring = req->ring;
  1221. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1222. int ret;
  1223. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1224. * incoherent with writes to memory, i.e. completely fubar,
  1225. * so we need to use PIPE_NOTIFY instead.
  1226. *
  1227. * However, we also need to workaround the qword write
  1228. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1229. * memory before requesting an interrupt.
  1230. */
  1231. ret = intel_ring_begin(req, 32);
  1232. if (ret)
  1233. return ret;
  1234. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1235. PIPE_CONTROL_WRITE_FLUSH |
  1236. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1237. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1238. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1239. intel_ring_emit(ring, 0);
  1240. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1241. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1242. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1243. scratch_addr += 2 * CACHELINE_BYTES;
  1244. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1245. scratch_addr += 2 * CACHELINE_BYTES;
  1246. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1247. scratch_addr += 2 * CACHELINE_BYTES;
  1248. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1249. scratch_addr += 2 * CACHELINE_BYTES;
  1250. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1251. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1252. PIPE_CONTROL_WRITE_FLUSH |
  1253. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1254. PIPE_CONTROL_NOTIFY);
  1255. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1256. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1257. intel_ring_emit(ring, 0);
  1258. __intel_ring_advance(ring);
  1259. return 0;
  1260. }
  1261. static u32
  1262. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1263. {
  1264. /* Workaround to force correct ordering between irq and seqno writes on
  1265. * ivb (and maybe also on snb) by reading from a CS register (like
  1266. * ACTHD) before reading the status page. */
  1267. if (!lazy_coherency) {
  1268. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1269. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1270. }
  1271. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1272. }
  1273. static u32
  1274. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1275. {
  1276. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1277. }
  1278. static void
  1279. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1280. {
  1281. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1282. }
  1283. static u32
  1284. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1285. {
  1286. return ring->scratch.cpu_page[0];
  1287. }
  1288. static void
  1289. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1290. {
  1291. ring->scratch.cpu_page[0] = seqno;
  1292. }
  1293. static bool
  1294. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1295. {
  1296. struct drm_device *dev = ring->dev;
  1297. struct drm_i915_private *dev_priv = dev->dev_private;
  1298. unsigned long flags;
  1299. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1300. return false;
  1301. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1302. if (ring->irq_refcount++ == 0)
  1303. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1304. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1305. return true;
  1306. }
  1307. static void
  1308. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1309. {
  1310. struct drm_device *dev = ring->dev;
  1311. struct drm_i915_private *dev_priv = dev->dev_private;
  1312. unsigned long flags;
  1313. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1314. if (--ring->irq_refcount == 0)
  1315. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1316. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1317. }
  1318. static bool
  1319. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1320. {
  1321. struct drm_device *dev = ring->dev;
  1322. struct drm_i915_private *dev_priv = dev->dev_private;
  1323. unsigned long flags;
  1324. if (!intel_irqs_enabled(dev_priv))
  1325. return false;
  1326. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1327. if (ring->irq_refcount++ == 0) {
  1328. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1329. I915_WRITE(IMR, dev_priv->irq_mask);
  1330. POSTING_READ(IMR);
  1331. }
  1332. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1333. return true;
  1334. }
  1335. static void
  1336. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1337. {
  1338. struct drm_device *dev = ring->dev;
  1339. struct drm_i915_private *dev_priv = dev->dev_private;
  1340. unsigned long flags;
  1341. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1342. if (--ring->irq_refcount == 0) {
  1343. dev_priv->irq_mask |= ring->irq_enable_mask;
  1344. I915_WRITE(IMR, dev_priv->irq_mask);
  1345. POSTING_READ(IMR);
  1346. }
  1347. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1348. }
  1349. static bool
  1350. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1351. {
  1352. struct drm_device *dev = ring->dev;
  1353. struct drm_i915_private *dev_priv = dev->dev_private;
  1354. unsigned long flags;
  1355. if (!intel_irqs_enabled(dev_priv))
  1356. return false;
  1357. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1358. if (ring->irq_refcount++ == 0) {
  1359. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1360. I915_WRITE16(IMR, dev_priv->irq_mask);
  1361. POSTING_READ16(IMR);
  1362. }
  1363. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1364. return true;
  1365. }
  1366. static void
  1367. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1368. {
  1369. struct drm_device *dev = ring->dev;
  1370. struct drm_i915_private *dev_priv = dev->dev_private;
  1371. unsigned long flags;
  1372. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1373. if (--ring->irq_refcount == 0) {
  1374. dev_priv->irq_mask |= ring->irq_enable_mask;
  1375. I915_WRITE16(IMR, dev_priv->irq_mask);
  1376. POSTING_READ16(IMR);
  1377. }
  1378. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1379. }
  1380. static int
  1381. bsd_ring_flush(struct drm_i915_gem_request *req,
  1382. u32 invalidate_domains,
  1383. u32 flush_domains)
  1384. {
  1385. struct intel_engine_cs *ring = req->ring;
  1386. int ret;
  1387. ret = intel_ring_begin(req, 2);
  1388. if (ret)
  1389. return ret;
  1390. intel_ring_emit(ring, MI_FLUSH);
  1391. intel_ring_emit(ring, MI_NOOP);
  1392. intel_ring_advance(ring);
  1393. return 0;
  1394. }
  1395. static int
  1396. i9xx_add_request(struct drm_i915_gem_request *req)
  1397. {
  1398. struct intel_engine_cs *ring = req->ring;
  1399. int ret;
  1400. ret = intel_ring_begin(req, 4);
  1401. if (ret)
  1402. return ret;
  1403. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1404. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1405. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1406. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1407. __intel_ring_advance(ring);
  1408. return 0;
  1409. }
  1410. static bool
  1411. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1412. {
  1413. struct drm_device *dev = ring->dev;
  1414. struct drm_i915_private *dev_priv = dev->dev_private;
  1415. unsigned long flags;
  1416. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1417. return false;
  1418. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1419. if (ring->irq_refcount++ == 0) {
  1420. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1421. I915_WRITE_IMR(ring,
  1422. ~(ring->irq_enable_mask |
  1423. GT_PARITY_ERROR(dev)));
  1424. else
  1425. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1426. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1427. }
  1428. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1429. return true;
  1430. }
  1431. static void
  1432. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1433. {
  1434. struct drm_device *dev = ring->dev;
  1435. struct drm_i915_private *dev_priv = dev->dev_private;
  1436. unsigned long flags;
  1437. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1438. if (--ring->irq_refcount == 0) {
  1439. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1440. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1441. else
  1442. I915_WRITE_IMR(ring, ~0);
  1443. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1444. }
  1445. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1446. }
  1447. static bool
  1448. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1449. {
  1450. struct drm_device *dev = ring->dev;
  1451. struct drm_i915_private *dev_priv = dev->dev_private;
  1452. unsigned long flags;
  1453. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1454. return false;
  1455. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1456. if (ring->irq_refcount++ == 0) {
  1457. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1458. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1459. }
  1460. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1461. return true;
  1462. }
  1463. static void
  1464. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1465. {
  1466. struct drm_device *dev = ring->dev;
  1467. struct drm_i915_private *dev_priv = dev->dev_private;
  1468. unsigned long flags;
  1469. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1470. if (--ring->irq_refcount == 0) {
  1471. I915_WRITE_IMR(ring, ~0);
  1472. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1473. }
  1474. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1475. }
  1476. static bool
  1477. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1478. {
  1479. struct drm_device *dev = ring->dev;
  1480. struct drm_i915_private *dev_priv = dev->dev_private;
  1481. unsigned long flags;
  1482. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1483. return false;
  1484. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1485. if (ring->irq_refcount++ == 0) {
  1486. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1487. I915_WRITE_IMR(ring,
  1488. ~(ring->irq_enable_mask |
  1489. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1490. } else {
  1491. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1492. }
  1493. POSTING_READ(RING_IMR(ring->mmio_base));
  1494. }
  1495. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1496. return true;
  1497. }
  1498. static void
  1499. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1500. {
  1501. struct drm_device *dev = ring->dev;
  1502. struct drm_i915_private *dev_priv = dev->dev_private;
  1503. unsigned long flags;
  1504. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1505. if (--ring->irq_refcount == 0) {
  1506. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1507. I915_WRITE_IMR(ring,
  1508. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1509. } else {
  1510. I915_WRITE_IMR(ring, ~0);
  1511. }
  1512. POSTING_READ(RING_IMR(ring->mmio_base));
  1513. }
  1514. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1515. }
  1516. static int
  1517. i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1518. u64 offset, u32 length,
  1519. unsigned dispatch_flags)
  1520. {
  1521. struct intel_engine_cs *ring = req->ring;
  1522. int ret;
  1523. ret = intel_ring_begin(req, 2);
  1524. if (ret)
  1525. return ret;
  1526. intel_ring_emit(ring,
  1527. MI_BATCH_BUFFER_START |
  1528. MI_BATCH_GTT |
  1529. (dispatch_flags & I915_DISPATCH_SECURE ?
  1530. 0 : MI_BATCH_NON_SECURE_I965));
  1531. intel_ring_emit(ring, offset);
  1532. intel_ring_advance(ring);
  1533. return 0;
  1534. }
  1535. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1536. #define I830_BATCH_LIMIT (256*1024)
  1537. #define I830_TLB_ENTRIES (2)
  1538. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1539. static int
  1540. i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1541. u64 offset, u32 len,
  1542. unsigned dispatch_flags)
  1543. {
  1544. struct intel_engine_cs *ring = req->ring;
  1545. u32 cs_offset = ring->scratch.gtt_offset;
  1546. int ret;
  1547. ret = intel_ring_begin(req, 6);
  1548. if (ret)
  1549. return ret;
  1550. /* Evict the invalid PTE TLBs */
  1551. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1552. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1553. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1554. intel_ring_emit(ring, cs_offset);
  1555. intel_ring_emit(ring, 0xdeadbeef);
  1556. intel_ring_emit(ring, MI_NOOP);
  1557. intel_ring_advance(ring);
  1558. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1559. if (len > I830_BATCH_LIMIT)
  1560. return -ENOSPC;
  1561. ret = intel_ring_begin(req, 6 + 2);
  1562. if (ret)
  1563. return ret;
  1564. /* Blit the batch (which has now all relocs applied) to the
  1565. * stable batch scratch bo area (so that the CS never
  1566. * stumbles over its tlb invalidation bug) ...
  1567. */
  1568. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1569. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1570. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1571. intel_ring_emit(ring, cs_offset);
  1572. intel_ring_emit(ring, 4096);
  1573. intel_ring_emit(ring, offset);
  1574. intel_ring_emit(ring, MI_FLUSH);
  1575. intel_ring_emit(ring, MI_NOOP);
  1576. intel_ring_advance(ring);
  1577. /* ... and execute it. */
  1578. offset = cs_offset;
  1579. }
  1580. ret = intel_ring_begin(req, 4);
  1581. if (ret)
  1582. return ret;
  1583. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1584. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1585. 0 : MI_BATCH_NON_SECURE));
  1586. intel_ring_emit(ring, offset + len - 8);
  1587. intel_ring_emit(ring, MI_NOOP);
  1588. intel_ring_advance(ring);
  1589. return 0;
  1590. }
  1591. static int
  1592. i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
  1593. u64 offset, u32 len,
  1594. unsigned dispatch_flags)
  1595. {
  1596. struct intel_engine_cs *ring = req->ring;
  1597. int ret;
  1598. ret = intel_ring_begin(req, 2);
  1599. if (ret)
  1600. return ret;
  1601. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1602. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1603. 0 : MI_BATCH_NON_SECURE));
  1604. intel_ring_advance(ring);
  1605. return 0;
  1606. }
  1607. static void cleanup_status_page(struct intel_engine_cs *ring)
  1608. {
  1609. struct drm_i915_gem_object *obj;
  1610. obj = ring->status_page.obj;
  1611. if (obj == NULL)
  1612. return;
  1613. kunmap(sg_page(obj->pages->sgl));
  1614. i915_gem_object_ggtt_unpin(obj);
  1615. drm_gem_object_unreference(&obj->base);
  1616. ring->status_page.obj = NULL;
  1617. }
  1618. static int init_status_page(struct intel_engine_cs *ring)
  1619. {
  1620. struct drm_i915_gem_object *obj;
  1621. if ((obj = ring->status_page.obj) == NULL) {
  1622. unsigned flags;
  1623. int ret;
  1624. obj = i915_gem_alloc_object(ring->dev, 4096);
  1625. if (obj == NULL) {
  1626. DRM_ERROR("Failed to allocate status page\n");
  1627. return -ENOMEM;
  1628. }
  1629. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1630. if (ret)
  1631. goto err_unref;
  1632. flags = 0;
  1633. if (!HAS_LLC(ring->dev))
  1634. /* On g33, we cannot place HWS above 256MiB, so
  1635. * restrict its pinning to the low mappable arena.
  1636. * Though this restriction is not documented for
  1637. * gen4, gen5, or byt, they also behave similarly
  1638. * and hang if the HWS is placed at the top of the
  1639. * GTT. To generalise, it appears that all !llc
  1640. * platforms have issues with us placing the HWS
  1641. * above the mappable region (even though we never
  1642. * actualy map it).
  1643. */
  1644. flags |= PIN_MAPPABLE;
  1645. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1646. if (ret) {
  1647. err_unref:
  1648. drm_gem_object_unreference(&obj->base);
  1649. return ret;
  1650. }
  1651. ring->status_page.obj = obj;
  1652. }
  1653. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1654. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1655. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1656. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1657. ring->name, ring->status_page.gfx_addr);
  1658. return 0;
  1659. }
  1660. static int init_phys_status_page(struct intel_engine_cs *ring)
  1661. {
  1662. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1663. if (!dev_priv->status_page_dmah) {
  1664. dev_priv->status_page_dmah =
  1665. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1666. if (!dev_priv->status_page_dmah)
  1667. return -ENOMEM;
  1668. }
  1669. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1670. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1671. return 0;
  1672. }
  1673. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1674. {
  1675. iounmap(ringbuf->virtual_start);
  1676. ringbuf->virtual_start = NULL;
  1677. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1678. }
  1679. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1680. struct intel_ringbuffer *ringbuf)
  1681. {
  1682. struct drm_i915_private *dev_priv = to_i915(dev);
  1683. struct drm_i915_gem_object *obj = ringbuf->obj;
  1684. int ret;
  1685. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1686. if (ret)
  1687. return ret;
  1688. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1689. if (ret) {
  1690. i915_gem_object_ggtt_unpin(obj);
  1691. return ret;
  1692. }
  1693. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1694. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1695. if (ringbuf->virtual_start == NULL) {
  1696. i915_gem_object_ggtt_unpin(obj);
  1697. return -EINVAL;
  1698. }
  1699. return 0;
  1700. }
  1701. static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1702. {
  1703. drm_gem_object_unreference(&ringbuf->obj->base);
  1704. ringbuf->obj = NULL;
  1705. }
  1706. static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1707. struct intel_ringbuffer *ringbuf)
  1708. {
  1709. struct drm_i915_gem_object *obj;
  1710. obj = NULL;
  1711. if (!HAS_LLC(dev))
  1712. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1713. if (obj == NULL)
  1714. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1715. if (obj == NULL)
  1716. return -ENOMEM;
  1717. /* mark ring buffers as read-only from GPU side by default */
  1718. obj->gt_ro = 1;
  1719. ringbuf->obj = obj;
  1720. return 0;
  1721. }
  1722. struct intel_ringbuffer *
  1723. intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
  1724. {
  1725. struct intel_ringbuffer *ring;
  1726. int ret;
  1727. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1728. if (ring == NULL)
  1729. return ERR_PTR(-ENOMEM);
  1730. ring->ring = engine;
  1731. ring->size = size;
  1732. /* Workaround an erratum on the i830 which causes a hang if
  1733. * the TAIL pointer points to within the last 2 cachelines
  1734. * of the buffer.
  1735. */
  1736. ring->effective_size = size;
  1737. if (IS_I830(engine->dev) || IS_845G(engine->dev))
  1738. ring->effective_size -= 2 * CACHELINE_BYTES;
  1739. ring->last_retired_head = -1;
  1740. intel_ring_update_space(ring);
  1741. ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
  1742. if (ret) {
  1743. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1744. engine->name, ret);
  1745. kfree(ring);
  1746. return ERR_PTR(ret);
  1747. }
  1748. return ring;
  1749. }
  1750. void
  1751. intel_ringbuffer_free(struct intel_ringbuffer *ring)
  1752. {
  1753. intel_destroy_ringbuffer_obj(ring);
  1754. kfree(ring);
  1755. }
  1756. static int intel_init_ring_buffer(struct drm_device *dev,
  1757. struct intel_engine_cs *ring)
  1758. {
  1759. struct intel_ringbuffer *ringbuf;
  1760. int ret;
  1761. WARN_ON(ring->buffer);
  1762. ring->dev = dev;
  1763. INIT_LIST_HEAD(&ring->active_list);
  1764. INIT_LIST_HEAD(&ring->request_list);
  1765. INIT_LIST_HEAD(&ring->execlist_queue);
  1766. i915_gem_batch_pool_init(dev, &ring->batch_pool);
  1767. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1768. init_waitqueue_head(&ring->irq_queue);
  1769. ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
  1770. if (IS_ERR(ringbuf))
  1771. return PTR_ERR(ringbuf);
  1772. ring->buffer = ringbuf;
  1773. if (I915_NEED_GFX_HWS(dev)) {
  1774. ret = init_status_page(ring);
  1775. if (ret)
  1776. goto error;
  1777. } else {
  1778. BUG_ON(ring->id != RCS);
  1779. ret = init_phys_status_page(ring);
  1780. if (ret)
  1781. goto error;
  1782. }
  1783. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1784. if (ret) {
  1785. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1786. ring->name, ret);
  1787. intel_destroy_ringbuffer_obj(ringbuf);
  1788. goto error;
  1789. }
  1790. ret = i915_cmd_parser_init_ring(ring);
  1791. if (ret)
  1792. goto error;
  1793. return 0;
  1794. error:
  1795. intel_ringbuffer_free(ringbuf);
  1796. ring->buffer = NULL;
  1797. return ret;
  1798. }
  1799. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1800. {
  1801. struct drm_i915_private *dev_priv;
  1802. if (!intel_ring_initialized(ring))
  1803. return;
  1804. dev_priv = to_i915(ring->dev);
  1805. intel_stop_ring_buffer(ring);
  1806. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1807. intel_unpin_ringbuffer_obj(ring->buffer);
  1808. intel_ringbuffer_free(ring->buffer);
  1809. ring->buffer = NULL;
  1810. if (ring->cleanup)
  1811. ring->cleanup(ring);
  1812. cleanup_status_page(ring);
  1813. i915_cmd_parser_fini_ring(ring);
  1814. i915_gem_batch_pool_fini(&ring->batch_pool);
  1815. }
  1816. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1817. {
  1818. struct intel_ringbuffer *ringbuf = ring->buffer;
  1819. struct drm_i915_gem_request *request;
  1820. unsigned space;
  1821. int ret;
  1822. if (intel_ring_space(ringbuf) >= n)
  1823. return 0;
  1824. /* The whole point of reserving space is to not wait! */
  1825. WARN_ON(ringbuf->reserved_in_use);
  1826. list_for_each_entry(request, &ring->request_list, list) {
  1827. space = __intel_ring_space(request->postfix, ringbuf->tail,
  1828. ringbuf->size);
  1829. if (space >= n)
  1830. break;
  1831. }
  1832. if (WARN_ON(&request->list == &ring->request_list))
  1833. return -ENOSPC;
  1834. ret = i915_wait_request(request);
  1835. if (ret)
  1836. return ret;
  1837. ringbuf->space = space;
  1838. return 0;
  1839. }
  1840. static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
  1841. {
  1842. uint32_t __iomem *virt;
  1843. int rem = ringbuf->size - ringbuf->tail;
  1844. virt = ringbuf->virtual_start + ringbuf->tail;
  1845. rem /= 4;
  1846. while (rem--)
  1847. iowrite32(MI_NOOP, virt++);
  1848. ringbuf->tail = 0;
  1849. intel_ring_update_space(ringbuf);
  1850. }
  1851. int intel_ring_idle(struct intel_engine_cs *ring)
  1852. {
  1853. struct drm_i915_gem_request *req;
  1854. /* Wait upon the last request to be completed */
  1855. if (list_empty(&ring->request_list))
  1856. return 0;
  1857. req = list_entry(ring->request_list.prev,
  1858. struct drm_i915_gem_request,
  1859. list);
  1860. /* Make sure we do not trigger any retires */
  1861. return __i915_wait_request(req,
  1862. atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
  1863. to_i915(ring->dev)->mm.interruptible,
  1864. NULL, NULL);
  1865. }
  1866. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1867. {
  1868. request->ringbuf = request->ring->buffer;
  1869. return 0;
  1870. }
  1871. int intel_ring_reserve_space(struct drm_i915_gem_request *request)
  1872. {
  1873. /*
  1874. * The first call merely notes the reserve request and is common for
  1875. * all back ends. The subsequent localised _begin() call actually
  1876. * ensures that the reservation is available. Without the begin, if
  1877. * the request creator immediately submitted the request without
  1878. * adding any commands to it then there might not actually be
  1879. * sufficient room for the submission commands.
  1880. */
  1881. intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
  1882. return intel_ring_begin(request, 0);
  1883. }
  1884. void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
  1885. {
  1886. WARN_ON(ringbuf->reserved_size);
  1887. WARN_ON(ringbuf->reserved_in_use);
  1888. ringbuf->reserved_size = size;
  1889. }
  1890. void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
  1891. {
  1892. WARN_ON(ringbuf->reserved_in_use);
  1893. ringbuf->reserved_size = 0;
  1894. ringbuf->reserved_in_use = false;
  1895. }
  1896. void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
  1897. {
  1898. WARN_ON(ringbuf->reserved_in_use);
  1899. ringbuf->reserved_in_use = true;
  1900. ringbuf->reserved_tail = ringbuf->tail;
  1901. }
  1902. void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
  1903. {
  1904. WARN_ON(!ringbuf->reserved_in_use);
  1905. if (ringbuf->tail > ringbuf->reserved_tail) {
  1906. WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
  1907. "request reserved size too small: %d vs %d!\n",
  1908. ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
  1909. } else {
  1910. /*
  1911. * The ring was wrapped while the reserved space was in use.
  1912. * That means that some unknown amount of the ring tail was
  1913. * no-op filled and skipped. Thus simply adding the ring size
  1914. * to the tail and doing the above space check will not work.
  1915. * Rather than attempt to track how much tail was skipped,
  1916. * it is much simpler to say that also skipping the sanity
  1917. * check every once in a while is not a big issue.
  1918. */
  1919. }
  1920. ringbuf->reserved_size = 0;
  1921. ringbuf->reserved_in_use = false;
  1922. }
  1923. static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
  1924. {
  1925. struct intel_ringbuffer *ringbuf = ring->buffer;
  1926. int remain_usable = ringbuf->effective_size - ringbuf->tail;
  1927. int remain_actual = ringbuf->size - ringbuf->tail;
  1928. int ret, total_bytes, wait_bytes = 0;
  1929. bool need_wrap = false;
  1930. if (ringbuf->reserved_in_use)
  1931. total_bytes = bytes;
  1932. else
  1933. total_bytes = bytes + ringbuf->reserved_size;
  1934. if (unlikely(bytes > remain_usable)) {
  1935. /*
  1936. * Not enough space for the basic request. So need to flush
  1937. * out the remainder and then wait for base + reserved.
  1938. */
  1939. wait_bytes = remain_actual + total_bytes;
  1940. need_wrap = true;
  1941. } else {
  1942. if (unlikely(total_bytes > remain_usable)) {
  1943. /*
  1944. * The base request will fit but the reserved space
  1945. * falls off the end. So only need to to wait for the
  1946. * reserved size after flushing out the remainder.
  1947. */
  1948. wait_bytes = remain_actual + ringbuf->reserved_size;
  1949. need_wrap = true;
  1950. } else if (total_bytes > ringbuf->space) {
  1951. /* No wrapping required, just waiting. */
  1952. wait_bytes = total_bytes;
  1953. }
  1954. }
  1955. if (wait_bytes) {
  1956. ret = ring_wait_for_space(ring, wait_bytes);
  1957. if (unlikely(ret))
  1958. return ret;
  1959. if (need_wrap)
  1960. __wrap_ring_buffer(ringbuf);
  1961. }
  1962. return 0;
  1963. }
  1964. int intel_ring_begin(struct drm_i915_gem_request *req,
  1965. int num_dwords)
  1966. {
  1967. struct intel_engine_cs *ring;
  1968. struct drm_i915_private *dev_priv;
  1969. int ret;
  1970. WARN_ON(req == NULL);
  1971. ring = req->ring;
  1972. dev_priv = ring->dev->dev_private;
  1973. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1974. dev_priv->mm.interruptible);
  1975. if (ret)
  1976. return ret;
  1977. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1978. if (ret)
  1979. return ret;
  1980. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1981. return 0;
  1982. }
  1983. /* Align the ring tail to a cacheline boundary */
  1984. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1985. {
  1986. struct intel_engine_cs *ring = req->ring;
  1987. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1988. int ret;
  1989. if (num_dwords == 0)
  1990. return 0;
  1991. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1992. ret = intel_ring_begin(req, num_dwords);
  1993. if (ret)
  1994. return ret;
  1995. while (num_dwords--)
  1996. intel_ring_emit(ring, MI_NOOP);
  1997. intel_ring_advance(ring);
  1998. return 0;
  1999. }
  2000. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  2001. {
  2002. struct drm_device *dev = ring->dev;
  2003. struct drm_i915_private *dev_priv = dev->dev_private;
  2004. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  2005. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  2006. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  2007. if (HAS_VEBOX(dev))
  2008. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  2009. }
  2010. ring->set_seqno(ring, seqno);
  2011. ring->hangcheck.seqno = seqno;
  2012. }
  2013. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  2014. u32 value)
  2015. {
  2016. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  2017. /* Every tail move must follow the sequence below */
  2018. /* Disable notification that the ring is IDLE. The GT
  2019. * will then assume that it is busy and bring it out of rc6.
  2020. */
  2021. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2022. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2023. /* Clear the context id. Here be magic! */
  2024. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  2025. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  2026. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  2027. GEN6_BSD_SLEEP_INDICATOR) == 0,
  2028. 50))
  2029. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  2030. /* Now that the ring is fully powered up, update the tail */
  2031. I915_WRITE_TAIL(ring, value);
  2032. POSTING_READ(RING_TAIL(ring->mmio_base));
  2033. /* Let the ring send IDLE messages to the GT again,
  2034. * and so let it sleep to conserve power when idle.
  2035. */
  2036. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  2037. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  2038. }
  2039. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
  2040. u32 invalidate, u32 flush)
  2041. {
  2042. struct intel_engine_cs *ring = req->ring;
  2043. uint32_t cmd;
  2044. int ret;
  2045. ret = intel_ring_begin(req, 4);
  2046. if (ret)
  2047. return ret;
  2048. cmd = MI_FLUSH_DW;
  2049. if (INTEL_INFO(ring->dev)->gen >= 8)
  2050. cmd += 1;
  2051. /* We always require a command barrier so that subsequent
  2052. * commands, such as breadcrumb interrupts, are strictly ordered
  2053. * wrt the contents of the write cache being flushed to memory
  2054. * (and thus being coherent from the CPU).
  2055. */
  2056. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2057. /*
  2058. * Bspec vol 1c.5 - video engine command streamer:
  2059. * "If ENABLED, all TLBs will be invalidated once the flush
  2060. * operation is complete. This bit is only valid when the
  2061. * Post-Sync Operation field is a value of 1h or 3h."
  2062. */
  2063. if (invalidate & I915_GEM_GPU_DOMAINS)
  2064. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  2065. intel_ring_emit(ring, cmd);
  2066. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2067. if (INTEL_INFO(ring->dev)->gen >= 8) {
  2068. intel_ring_emit(ring, 0); /* upper addr */
  2069. intel_ring_emit(ring, 0); /* value */
  2070. } else {
  2071. intel_ring_emit(ring, 0);
  2072. intel_ring_emit(ring, MI_NOOP);
  2073. }
  2074. intel_ring_advance(ring);
  2075. return 0;
  2076. }
  2077. static int
  2078. gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2079. u64 offset, u32 len,
  2080. unsigned dispatch_flags)
  2081. {
  2082. struct intel_engine_cs *ring = req->ring;
  2083. bool ppgtt = USES_PPGTT(ring->dev) &&
  2084. !(dispatch_flags & I915_DISPATCH_SECURE);
  2085. int ret;
  2086. ret = intel_ring_begin(req, 4);
  2087. if (ret)
  2088. return ret;
  2089. /* FIXME(BDW): Address space and security selectors. */
  2090. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2091. (dispatch_flags & I915_DISPATCH_RS ?
  2092. MI_BATCH_RESOURCE_STREAMER : 0));
  2093. intel_ring_emit(ring, lower_32_bits(offset));
  2094. intel_ring_emit(ring, upper_32_bits(offset));
  2095. intel_ring_emit(ring, MI_NOOP);
  2096. intel_ring_advance(ring);
  2097. return 0;
  2098. }
  2099. static int
  2100. hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2101. u64 offset, u32 len,
  2102. unsigned dispatch_flags)
  2103. {
  2104. struct intel_engine_cs *ring = req->ring;
  2105. int ret;
  2106. ret = intel_ring_begin(req, 2);
  2107. if (ret)
  2108. return ret;
  2109. intel_ring_emit(ring,
  2110. MI_BATCH_BUFFER_START |
  2111. (dispatch_flags & I915_DISPATCH_SECURE ?
  2112. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2113. (dispatch_flags & I915_DISPATCH_RS ?
  2114. MI_BATCH_RESOURCE_STREAMER : 0));
  2115. /* bit0-7 is the length on GEN6+ */
  2116. intel_ring_emit(ring, offset);
  2117. intel_ring_advance(ring);
  2118. return 0;
  2119. }
  2120. static int
  2121. gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
  2122. u64 offset, u32 len,
  2123. unsigned dispatch_flags)
  2124. {
  2125. struct intel_engine_cs *ring = req->ring;
  2126. int ret;
  2127. ret = intel_ring_begin(req, 2);
  2128. if (ret)
  2129. return ret;
  2130. intel_ring_emit(ring,
  2131. MI_BATCH_BUFFER_START |
  2132. (dispatch_flags & I915_DISPATCH_SECURE ?
  2133. 0 : MI_BATCH_NON_SECURE_I965));
  2134. /* bit0-7 is the length on GEN6+ */
  2135. intel_ring_emit(ring, offset);
  2136. intel_ring_advance(ring);
  2137. return 0;
  2138. }
  2139. /* Blitter support (SandyBridge+) */
  2140. static int gen6_ring_flush(struct drm_i915_gem_request *req,
  2141. u32 invalidate, u32 flush)
  2142. {
  2143. struct intel_engine_cs *ring = req->ring;
  2144. struct drm_device *dev = ring->dev;
  2145. uint32_t cmd;
  2146. int ret;
  2147. ret = intel_ring_begin(req, 4);
  2148. if (ret)
  2149. return ret;
  2150. cmd = MI_FLUSH_DW;
  2151. if (INTEL_INFO(dev)->gen >= 8)
  2152. cmd += 1;
  2153. /* We always require a command barrier so that subsequent
  2154. * commands, such as breadcrumb interrupts, are strictly ordered
  2155. * wrt the contents of the write cache being flushed to memory
  2156. * (and thus being coherent from the CPU).
  2157. */
  2158. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2159. /*
  2160. * Bspec vol 1c.3 - blitter engine command streamer:
  2161. * "If ENABLED, all TLBs will be invalidated once the flush
  2162. * operation is complete. This bit is only valid when the
  2163. * Post-Sync Operation field is a value of 1h or 3h."
  2164. */
  2165. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2166. cmd |= MI_INVALIDATE_TLB;
  2167. intel_ring_emit(ring, cmd);
  2168. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2169. if (INTEL_INFO(dev)->gen >= 8) {
  2170. intel_ring_emit(ring, 0); /* upper addr */
  2171. intel_ring_emit(ring, 0); /* value */
  2172. } else {
  2173. intel_ring_emit(ring, 0);
  2174. intel_ring_emit(ring, MI_NOOP);
  2175. }
  2176. intel_ring_advance(ring);
  2177. return 0;
  2178. }
  2179. int intel_init_render_ring_buffer(struct drm_device *dev)
  2180. {
  2181. struct drm_i915_private *dev_priv = dev->dev_private;
  2182. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2183. struct drm_i915_gem_object *obj;
  2184. int ret;
  2185. ring->name = "render ring";
  2186. ring->id = RCS;
  2187. ring->mmio_base = RENDER_RING_BASE;
  2188. if (INTEL_INFO(dev)->gen >= 8) {
  2189. if (i915_semaphore_is_enabled(dev)) {
  2190. obj = i915_gem_alloc_object(dev, 4096);
  2191. if (obj == NULL) {
  2192. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2193. i915.semaphores = 0;
  2194. } else {
  2195. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2196. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2197. if (ret != 0) {
  2198. drm_gem_object_unreference(&obj->base);
  2199. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2200. i915.semaphores = 0;
  2201. } else
  2202. dev_priv->semaphore_obj = obj;
  2203. }
  2204. }
  2205. ring->init_context = intel_rcs_ctx_init;
  2206. ring->add_request = gen6_add_request;
  2207. ring->flush = gen8_render_ring_flush;
  2208. ring->irq_get = gen8_ring_get_irq;
  2209. ring->irq_put = gen8_ring_put_irq;
  2210. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2211. ring->get_seqno = gen6_ring_get_seqno;
  2212. ring->set_seqno = ring_set_seqno;
  2213. if (i915_semaphore_is_enabled(dev)) {
  2214. WARN_ON(!dev_priv->semaphore_obj);
  2215. ring->semaphore.sync_to = gen8_ring_sync;
  2216. ring->semaphore.signal = gen8_rcs_signal;
  2217. GEN8_RING_SEMAPHORE_INIT;
  2218. }
  2219. } else if (INTEL_INFO(dev)->gen >= 6) {
  2220. ring->init_context = intel_rcs_ctx_init;
  2221. ring->add_request = gen6_add_request;
  2222. ring->flush = gen7_render_ring_flush;
  2223. if (INTEL_INFO(dev)->gen == 6)
  2224. ring->flush = gen6_render_ring_flush;
  2225. ring->irq_get = gen6_ring_get_irq;
  2226. ring->irq_put = gen6_ring_put_irq;
  2227. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2228. ring->get_seqno = gen6_ring_get_seqno;
  2229. ring->set_seqno = ring_set_seqno;
  2230. if (i915_semaphore_is_enabled(dev)) {
  2231. ring->semaphore.sync_to = gen6_ring_sync;
  2232. ring->semaphore.signal = gen6_signal;
  2233. /*
  2234. * The current semaphore is only applied on pre-gen8
  2235. * platform. And there is no VCS2 ring on the pre-gen8
  2236. * platform. So the semaphore between RCS and VCS2 is
  2237. * initialized as INVALID. Gen8 will initialize the
  2238. * sema between VCS2 and RCS later.
  2239. */
  2240. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2241. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2242. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2243. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2244. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2245. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2246. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2247. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2248. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2249. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2250. }
  2251. } else if (IS_GEN5(dev)) {
  2252. ring->add_request = pc_render_add_request;
  2253. ring->flush = gen4_render_ring_flush;
  2254. ring->get_seqno = pc_render_get_seqno;
  2255. ring->set_seqno = pc_render_set_seqno;
  2256. ring->irq_get = gen5_ring_get_irq;
  2257. ring->irq_put = gen5_ring_put_irq;
  2258. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2259. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2260. } else {
  2261. ring->add_request = i9xx_add_request;
  2262. if (INTEL_INFO(dev)->gen < 4)
  2263. ring->flush = gen2_render_ring_flush;
  2264. else
  2265. ring->flush = gen4_render_ring_flush;
  2266. ring->get_seqno = ring_get_seqno;
  2267. ring->set_seqno = ring_set_seqno;
  2268. if (IS_GEN2(dev)) {
  2269. ring->irq_get = i8xx_ring_get_irq;
  2270. ring->irq_put = i8xx_ring_put_irq;
  2271. } else {
  2272. ring->irq_get = i9xx_ring_get_irq;
  2273. ring->irq_put = i9xx_ring_put_irq;
  2274. }
  2275. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2276. }
  2277. ring->write_tail = ring_write_tail;
  2278. if (IS_HASWELL(dev))
  2279. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2280. else if (IS_GEN8(dev))
  2281. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2282. else if (INTEL_INFO(dev)->gen >= 6)
  2283. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2284. else if (INTEL_INFO(dev)->gen >= 4)
  2285. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2286. else if (IS_I830(dev) || IS_845G(dev))
  2287. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2288. else
  2289. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2290. ring->init_hw = init_render_ring;
  2291. ring->cleanup = render_ring_cleanup;
  2292. /* Workaround batchbuffer to combat CS tlb bug. */
  2293. if (HAS_BROKEN_CS_TLB(dev)) {
  2294. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2295. if (obj == NULL) {
  2296. DRM_ERROR("Failed to allocate batch bo\n");
  2297. return -ENOMEM;
  2298. }
  2299. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2300. if (ret != 0) {
  2301. drm_gem_object_unreference(&obj->base);
  2302. DRM_ERROR("Failed to ping batch bo\n");
  2303. return ret;
  2304. }
  2305. ring->scratch.obj = obj;
  2306. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2307. }
  2308. ret = intel_init_ring_buffer(dev, ring);
  2309. if (ret)
  2310. return ret;
  2311. if (INTEL_INFO(dev)->gen >= 5) {
  2312. ret = intel_init_pipe_control(ring);
  2313. if (ret)
  2314. return ret;
  2315. }
  2316. return 0;
  2317. }
  2318. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2319. {
  2320. struct drm_i915_private *dev_priv = dev->dev_private;
  2321. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2322. ring->name = "bsd ring";
  2323. ring->id = VCS;
  2324. ring->write_tail = ring_write_tail;
  2325. if (INTEL_INFO(dev)->gen >= 6) {
  2326. ring->mmio_base = GEN6_BSD_RING_BASE;
  2327. /* gen6 bsd needs a special wa for tail updates */
  2328. if (IS_GEN6(dev))
  2329. ring->write_tail = gen6_bsd_ring_write_tail;
  2330. ring->flush = gen6_bsd_ring_flush;
  2331. ring->add_request = gen6_add_request;
  2332. ring->get_seqno = gen6_ring_get_seqno;
  2333. ring->set_seqno = ring_set_seqno;
  2334. if (INTEL_INFO(dev)->gen >= 8) {
  2335. ring->irq_enable_mask =
  2336. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2337. ring->irq_get = gen8_ring_get_irq;
  2338. ring->irq_put = gen8_ring_put_irq;
  2339. ring->dispatch_execbuffer =
  2340. gen8_ring_dispatch_execbuffer;
  2341. if (i915_semaphore_is_enabled(dev)) {
  2342. ring->semaphore.sync_to = gen8_ring_sync;
  2343. ring->semaphore.signal = gen8_xcs_signal;
  2344. GEN8_RING_SEMAPHORE_INIT;
  2345. }
  2346. } else {
  2347. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2348. ring->irq_get = gen6_ring_get_irq;
  2349. ring->irq_put = gen6_ring_put_irq;
  2350. ring->dispatch_execbuffer =
  2351. gen6_ring_dispatch_execbuffer;
  2352. if (i915_semaphore_is_enabled(dev)) {
  2353. ring->semaphore.sync_to = gen6_ring_sync;
  2354. ring->semaphore.signal = gen6_signal;
  2355. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2356. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2357. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2358. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2359. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2360. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2361. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2362. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2363. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2364. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2365. }
  2366. }
  2367. } else {
  2368. ring->mmio_base = BSD_RING_BASE;
  2369. ring->flush = bsd_ring_flush;
  2370. ring->add_request = i9xx_add_request;
  2371. ring->get_seqno = ring_get_seqno;
  2372. ring->set_seqno = ring_set_seqno;
  2373. if (IS_GEN5(dev)) {
  2374. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2375. ring->irq_get = gen5_ring_get_irq;
  2376. ring->irq_put = gen5_ring_put_irq;
  2377. } else {
  2378. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2379. ring->irq_get = i9xx_ring_get_irq;
  2380. ring->irq_put = i9xx_ring_put_irq;
  2381. }
  2382. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2383. }
  2384. ring->init_hw = init_ring_common;
  2385. return intel_init_ring_buffer(dev, ring);
  2386. }
  2387. /**
  2388. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2389. */
  2390. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2391. {
  2392. struct drm_i915_private *dev_priv = dev->dev_private;
  2393. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2394. ring->name = "bsd2 ring";
  2395. ring->id = VCS2;
  2396. ring->write_tail = ring_write_tail;
  2397. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2398. ring->flush = gen6_bsd_ring_flush;
  2399. ring->add_request = gen6_add_request;
  2400. ring->get_seqno = gen6_ring_get_seqno;
  2401. ring->set_seqno = ring_set_seqno;
  2402. ring->irq_enable_mask =
  2403. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2404. ring->irq_get = gen8_ring_get_irq;
  2405. ring->irq_put = gen8_ring_put_irq;
  2406. ring->dispatch_execbuffer =
  2407. gen8_ring_dispatch_execbuffer;
  2408. if (i915_semaphore_is_enabled(dev)) {
  2409. ring->semaphore.sync_to = gen8_ring_sync;
  2410. ring->semaphore.signal = gen8_xcs_signal;
  2411. GEN8_RING_SEMAPHORE_INIT;
  2412. }
  2413. ring->init_hw = init_ring_common;
  2414. return intel_init_ring_buffer(dev, ring);
  2415. }
  2416. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2417. {
  2418. struct drm_i915_private *dev_priv = dev->dev_private;
  2419. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2420. ring->name = "blitter ring";
  2421. ring->id = BCS;
  2422. ring->mmio_base = BLT_RING_BASE;
  2423. ring->write_tail = ring_write_tail;
  2424. ring->flush = gen6_ring_flush;
  2425. ring->add_request = gen6_add_request;
  2426. ring->get_seqno = gen6_ring_get_seqno;
  2427. ring->set_seqno = ring_set_seqno;
  2428. if (INTEL_INFO(dev)->gen >= 8) {
  2429. ring->irq_enable_mask =
  2430. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2431. ring->irq_get = gen8_ring_get_irq;
  2432. ring->irq_put = gen8_ring_put_irq;
  2433. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2434. if (i915_semaphore_is_enabled(dev)) {
  2435. ring->semaphore.sync_to = gen8_ring_sync;
  2436. ring->semaphore.signal = gen8_xcs_signal;
  2437. GEN8_RING_SEMAPHORE_INIT;
  2438. }
  2439. } else {
  2440. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2441. ring->irq_get = gen6_ring_get_irq;
  2442. ring->irq_put = gen6_ring_put_irq;
  2443. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2444. if (i915_semaphore_is_enabled(dev)) {
  2445. ring->semaphore.signal = gen6_signal;
  2446. ring->semaphore.sync_to = gen6_ring_sync;
  2447. /*
  2448. * The current semaphore is only applied on pre-gen8
  2449. * platform. And there is no VCS2 ring on the pre-gen8
  2450. * platform. So the semaphore between BCS and VCS2 is
  2451. * initialized as INVALID. Gen8 will initialize the
  2452. * sema between BCS and VCS2 later.
  2453. */
  2454. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2455. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2456. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2457. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2458. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2459. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2460. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2461. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2462. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2463. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2464. }
  2465. }
  2466. ring->init_hw = init_ring_common;
  2467. return intel_init_ring_buffer(dev, ring);
  2468. }
  2469. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2470. {
  2471. struct drm_i915_private *dev_priv = dev->dev_private;
  2472. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2473. ring->name = "video enhancement ring";
  2474. ring->id = VECS;
  2475. ring->mmio_base = VEBOX_RING_BASE;
  2476. ring->write_tail = ring_write_tail;
  2477. ring->flush = gen6_ring_flush;
  2478. ring->add_request = gen6_add_request;
  2479. ring->get_seqno = gen6_ring_get_seqno;
  2480. ring->set_seqno = ring_set_seqno;
  2481. if (INTEL_INFO(dev)->gen >= 8) {
  2482. ring->irq_enable_mask =
  2483. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2484. ring->irq_get = gen8_ring_get_irq;
  2485. ring->irq_put = gen8_ring_put_irq;
  2486. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2487. if (i915_semaphore_is_enabled(dev)) {
  2488. ring->semaphore.sync_to = gen8_ring_sync;
  2489. ring->semaphore.signal = gen8_xcs_signal;
  2490. GEN8_RING_SEMAPHORE_INIT;
  2491. }
  2492. } else {
  2493. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2494. ring->irq_get = hsw_vebox_get_irq;
  2495. ring->irq_put = hsw_vebox_put_irq;
  2496. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2497. if (i915_semaphore_is_enabled(dev)) {
  2498. ring->semaphore.sync_to = gen6_ring_sync;
  2499. ring->semaphore.signal = gen6_signal;
  2500. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2501. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2502. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2503. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2504. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2505. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2506. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2507. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2508. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2509. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2510. }
  2511. }
  2512. ring->init_hw = init_ring_common;
  2513. return intel_init_ring_buffer(dev, ring);
  2514. }
  2515. int
  2516. intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
  2517. {
  2518. struct intel_engine_cs *ring = req->ring;
  2519. int ret;
  2520. if (!ring->gpu_caches_dirty)
  2521. return 0;
  2522. ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
  2523. if (ret)
  2524. return ret;
  2525. trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
  2526. ring->gpu_caches_dirty = false;
  2527. return 0;
  2528. }
  2529. int
  2530. intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
  2531. {
  2532. struct intel_engine_cs *ring = req->ring;
  2533. uint32_t flush_domains;
  2534. int ret;
  2535. flush_domains = 0;
  2536. if (ring->gpu_caches_dirty)
  2537. flush_domains = I915_GEM_GPU_DOMAINS;
  2538. ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2539. if (ret)
  2540. return ret;
  2541. trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
  2542. ring->gpu_caches_dirty = false;
  2543. return 0;
  2544. }
  2545. void
  2546. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2547. {
  2548. int ret;
  2549. if (!intel_ring_initialized(ring))
  2550. return;
  2551. ret = intel_ring_idle(ring);
  2552. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2553. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2554. ring->name, ret);
  2555. stop_ring(ring);
  2556. }