amdgpu_ttm.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  49. struct ttm_mem_reg *mem, unsigned num_pages,
  50. uint64_t offset, unsigned window,
  51. struct amdgpu_ring *ring,
  52. uint64_t *addr);
  53. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  54. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  55. /*
  56. * Global memory.
  57. */
  58. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  59. {
  60. return ttm_mem_global_init(ref->object);
  61. }
  62. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  63. {
  64. ttm_mem_global_release(ref->object);
  65. }
  66. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  67. {
  68. struct drm_global_reference *global_ref;
  69. struct amdgpu_ring *ring;
  70. struct amd_sched_rq *rq;
  71. int r;
  72. adev->mman.mem_global_referenced = false;
  73. global_ref = &adev->mman.mem_global_ref;
  74. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  75. global_ref->size = sizeof(struct ttm_mem_global);
  76. global_ref->init = &amdgpu_ttm_mem_global_init;
  77. global_ref->release = &amdgpu_ttm_mem_global_release;
  78. r = drm_global_item_ref(global_ref);
  79. if (r) {
  80. DRM_ERROR("Failed setting up TTM memory accounting "
  81. "subsystem.\n");
  82. goto error_mem;
  83. }
  84. adev->mman.bo_global_ref.mem_glob =
  85. adev->mman.mem_global_ref.object;
  86. global_ref = &adev->mman.bo_global_ref.ref;
  87. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  88. global_ref->size = sizeof(struct ttm_bo_global);
  89. global_ref->init = &ttm_bo_global_init;
  90. global_ref->release = &ttm_bo_global_release;
  91. r = drm_global_item_ref(global_ref);
  92. if (r) {
  93. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  94. goto error_bo;
  95. }
  96. mutex_init(&adev->mman.gtt_window_lock);
  97. ring = adev->mman.buffer_funcs_ring;
  98. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  99. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  100. rq, amdgpu_sched_jobs);
  101. if (r) {
  102. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  103. goto error_entity;
  104. }
  105. adev->mman.mem_global_referenced = true;
  106. return 0;
  107. error_entity:
  108. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  109. error_bo:
  110. drm_global_item_unref(&adev->mman.mem_global_ref);
  111. error_mem:
  112. return r;
  113. }
  114. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  115. {
  116. if (adev->mman.mem_global_referenced) {
  117. amd_sched_entity_fini(adev->mman.entity.sched,
  118. &adev->mman.entity);
  119. mutex_destroy(&adev->mman.gtt_window_lock);
  120. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  121. drm_global_item_unref(&adev->mman.mem_global_ref);
  122. adev->mman.mem_global_referenced = false;
  123. }
  124. }
  125. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  126. {
  127. return 0;
  128. }
  129. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  130. struct ttm_mem_type_manager *man)
  131. {
  132. struct amdgpu_device *adev;
  133. adev = amdgpu_ttm_adev(bdev);
  134. switch (type) {
  135. case TTM_PL_SYSTEM:
  136. /* System memory */
  137. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  138. man->available_caching = TTM_PL_MASK_CACHING;
  139. man->default_caching = TTM_PL_FLAG_CACHED;
  140. break;
  141. case TTM_PL_TT:
  142. man->func = &amdgpu_gtt_mgr_func;
  143. man->gpu_offset = adev->mc.gart_start;
  144. man->available_caching = TTM_PL_MASK_CACHING;
  145. man->default_caching = TTM_PL_FLAG_CACHED;
  146. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  147. break;
  148. case TTM_PL_VRAM:
  149. /* "On-card" video ram */
  150. man->func = &amdgpu_vram_mgr_func;
  151. man->gpu_offset = adev->mc.vram_start;
  152. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  153. TTM_MEMTYPE_FLAG_MAPPABLE;
  154. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  155. man->default_caching = TTM_PL_FLAG_WC;
  156. break;
  157. case AMDGPU_PL_GDS:
  158. case AMDGPU_PL_GWS:
  159. case AMDGPU_PL_OA:
  160. /* On-chip GDS memory*/
  161. man->func = &ttm_bo_manager_func;
  162. man->gpu_offset = 0;
  163. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  164. man->available_caching = TTM_PL_FLAG_UNCACHED;
  165. man->default_caching = TTM_PL_FLAG_UNCACHED;
  166. break;
  167. default:
  168. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  169. return -EINVAL;
  170. }
  171. return 0;
  172. }
  173. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  174. struct ttm_placement *placement)
  175. {
  176. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  177. struct amdgpu_bo *abo;
  178. static const struct ttm_place placements = {
  179. .fpfn = 0,
  180. .lpfn = 0,
  181. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  182. };
  183. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  184. placement->placement = &placements;
  185. placement->busy_placement = &placements;
  186. placement->num_placement = 1;
  187. placement->num_busy_placement = 1;
  188. return;
  189. }
  190. abo = container_of(bo, struct amdgpu_bo, tbo);
  191. switch (bo->mem.mem_type) {
  192. case TTM_PL_VRAM:
  193. if (adev->mman.buffer_funcs &&
  194. adev->mman.buffer_funcs_ring &&
  195. adev->mman.buffer_funcs_ring->ready == false) {
  196. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  197. } else {
  198. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  199. }
  200. break;
  201. case TTM_PL_TT:
  202. default:
  203. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  204. }
  205. *placement = abo->placement;
  206. }
  207. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  208. {
  209. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  210. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  211. return -EPERM;
  212. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  213. filp->private_data);
  214. }
  215. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  216. struct ttm_mem_reg *new_mem)
  217. {
  218. struct ttm_mem_reg *old_mem = &bo->mem;
  219. BUG_ON(old_mem->mm_node != NULL);
  220. *old_mem = *new_mem;
  221. new_mem->mm_node = NULL;
  222. }
  223. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  224. struct drm_mm_node *mm_node,
  225. struct ttm_mem_reg *mem)
  226. {
  227. uint64_t addr = 0;
  228. if (mem->mem_type != TTM_PL_TT ||
  229. amdgpu_gtt_mgr_is_allocated(mem)) {
  230. addr = mm_node->start << PAGE_SHIFT;
  231. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  232. }
  233. return addr;
  234. }
  235. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  236. bool evict, bool no_wait_gpu,
  237. struct ttm_mem_reg *new_mem,
  238. struct ttm_mem_reg *old_mem)
  239. {
  240. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  241. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  242. struct drm_mm_node *old_mm, *new_mm;
  243. uint64_t old_start, old_size, new_start, new_size;
  244. unsigned long num_pages;
  245. struct dma_fence *fence = NULL;
  246. int r;
  247. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  248. if (!ring->ready) {
  249. DRM_ERROR("Trying to move memory with ring turned off.\n");
  250. return -EINVAL;
  251. }
  252. old_mm = old_mem->mm_node;
  253. old_size = old_mm->size;
  254. old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
  255. new_mm = new_mem->mm_node;
  256. new_size = new_mm->size;
  257. new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
  258. num_pages = new_mem->num_pages;
  259. mutex_lock(&adev->mman.gtt_window_lock);
  260. while (num_pages) {
  261. unsigned long cur_pages = min(min(old_size, new_size),
  262. (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
  263. uint64_t from = old_start, to = new_start;
  264. struct dma_fence *next;
  265. if (old_mem->mem_type == TTM_PL_TT &&
  266. !amdgpu_gtt_mgr_is_allocated(old_mem)) {
  267. r = amdgpu_map_buffer(bo, old_mem, cur_pages,
  268. old_start, 0, ring, &from);
  269. if (r)
  270. goto error;
  271. }
  272. if (new_mem->mem_type == TTM_PL_TT &&
  273. !amdgpu_gtt_mgr_is_allocated(new_mem)) {
  274. r = amdgpu_map_buffer(bo, new_mem, cur_pages,
  275. new_start, 1, ring, &to);
  276. if (r)
  277. goto error;
  278. }
  279. r = amdgpu_copy_buffer(ring, from, to,
  280. cur_pages * PAGE_SIZE,
  281. bo->resv, &next, false, true);
  282. if (r)
  283. goto error;
  284. dma_fence_put(fence);
  285. fence = next;
  286. num_pages -= cur_pages;
  287. if (!num_pages)
  288. break;
  289. old_size -= cur_pages;
  290. if (!old_size) {
  291. old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
  292. old_size = old_mm->size;
  293. } else {
  294. old_start += cur_pages * PAGE_SIZE;
  295. }
  296. new_size -= cur_pages;
  297. if (!new_size) {
  298. new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
  299. new_size = new_mm->size;
  300. } else {
  301. new_start += cur_pages * PAGE_SIZE;
  302. }
  303. }
  304. mutex_unlock(&adev->mman.gtt_window_lock);
  305. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  306. dma_fence_put(fence);
  307. return r;
  308. error:
  309. mutex_unlock(&adev->mman.gtt_window_lock);
  310. if (fence)
  311. dma_fence_wait(fence, false);
  312. dma_fence_put(fence);
  313. return r;
  314. }
  315. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  316. bool evict, bool interruptible,
  317. bool no_wait_gpu,
  318. struct ttm_mem_reg *new_mem)
  319. {
  320. struct amdgpu_device *adev;
  321. struct ttm_mem_reg *old_mem = &bo->mem;
  322. struct ttm_mem_reg tmp_mem;
  323. struct ttm_place placements;
  324. struct ttm_placement placement;
  325. int r;
  326. adev = amdgpu_ttm_adev(bo->bdev);
  327. tmp_mem = *new_mem;
  328. tmp_mem.mm_node = NULL;
  329. placement.num_placement = 1;
  330. placement.placement = &placements;
  331. placement.num_busy_placement = 1;
  332. placement.busy_placement = &placements;
  333. placements.fpfn = 0;
  334. placements.lpfn = 0;
  335. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  336. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  337. interruptible, no_wait_gpu);
  338. if (unlikely(r)) {
  339. return r;
  340. }
  341. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  342. if (unlikely(r)) {
  343. goto out_cleanup;
  344. }
  345. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  346. if (unlikely(r)) {
  347. goto out_cleanup;
  348. }
  349. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  350. if (unlikely(r)) {
  351. goto out_cleanup;
  352. }
  353. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  354. out_cleanup:
  355. ttm_bo_mem_put(bo, &tmp_mem);
  356. return r;
  357. }
  358. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  359. bool evict, bool interruptible,
  360. bool no_wait_gpu,
  361. struct ttm_mem_reg *new_mem)
  362. {
  363. struct amdgpu_device *adev;
  364. struct ttm_mem_reg *old_mem = &bo->mem;
  365. struct ttm_mem_reg tmp_mem;
  366. struct ttm_placement placement;
  367. struct ttm_place placements;
  368. int r;
  369. adev = amdgpu_ttm_adev(bo->bdev);
  370. tmp_mem = *new_mem;
  371. tmp_mem.mm_node = NULL;
  372. placement.num_placement = 1;
  373. placement.placement = &placements;
  374. placement.num_busy_placement = 1;
  375. placement.busy_placement = &placements;
  376. placements.fpfn = 0;
  377. placements.lpfn = 0;
  378. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  379. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  380. interruptible, no_wait_gpu);
  381. if (unlikely(r)) {
  382. return r;
  383. }
  384. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  385. if (unlikely(r)) {
  386. goto out_cleanup;
  387. }
  388. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  389. if (unlikely(r)) {
  390. goto out_cleanup;
  391. }
  392. out_cleanup:
  393. ttm_bo_mem_put(bo, &tmp_mem);
  394. return r;
  395. }
  396. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  397. bool evict, bool interruptible,
  398. bool no_wait_gpu,
  399. struct ttm_mem_reg *new_mem)
  400. {
  401. struct amdgpu_device *adev;
  402. struct amdgpu_bo *abo;
  403. struct ttm_mem_reg *old_mem = &bo->mem;
  404. int r;
  405. /* Can't move a pinned BO */
  406. abo = container_of(bo, struct amdgpu_bo, tbo);
  407. if (WARN_ON_ONCE(abo->pin_count > 0))
  408. return -EINVAL;
  409. adev = amdgpu_ttm_adev(bo->bdev);
  410. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  411. amdgpu_move_null(bo, new_mem);
  412. return 0;
  413. }
  414. if ((old_mem->mem_type == TTM_PL_TT &&
  415. new_mem->mem_type == TTM_PL_SYSTEM) ||
  416. (old_mem->mem_type == TTM_PL_SYSTEM &&
  417. new_mem->mem_type == TTM_PL_TT)) {
  418. /* bind is enough */
  419. amdgpu_move_null(bo, new_mem);
  420. return 0;
  421. }
  422. if (adev->mman.buffer_funcs == NULL ||
  423. adev->mman.buffer_funcs_ring == NULL ||
  424. !adev->mman.buffer_funcs_ring->ready) {
  425. /* use memcpy */
  426. goto memcpy;
  427. }
  428. if (old_mem->mem_type == TTM_PL_VRAM &&
  429. new_mem->mem_type == TTM_PL_SYSTEM) {
  430. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  431. no_wait_gpu, new_mem);
  432. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  433. new_mem->mem_type == TTM_PL_VRAM) {
  434. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  435. no_wait_gpu, new_mem);
  436. } else {
  437. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  438. }
  439. if (r) {
  440. memcpy:
  441. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  442. if (r) {
  443. return r;
  444. }
  445. }
  446. if (bo->type == ttm_bo_type_device &&
  447. new_mem->mem_type == TTM_PL_VRAM &&
  448. old_mem->mem_type != TTM_PL_VRAM) {
  449. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  450. * accesses the BO after it's moved.
  451. */
  452. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  453. }
  454. /* update statistics */
  455. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  456. return 0;
  457. }
  458. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  459. {
  460. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  461. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  462. mem->bus.addr = NULL;
  463. mem->bus.offset = 0;
  464. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  465. mem->bus.base = 0;
  466. mem->bus.is_iomem = false;
  467. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  468. return -EINVAL;
  469. switch (mem->mem_type) {
  470. case TTM_PL_SYSTEM:
  471. /* system memory */
  472. return 0;
  473. case TTM_PL_TT:
  474. break;
  475. case TTM_PL_VRAM:
  476. mem->bus.offset = mem->start << PAGE_SHIFT;
  477. /* check if it's visible */
  478. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  479. return -EINVAL;
  480. mem->bus.base = adev->mc.aper_base;
  481. mem->bus.is_iomem = true;
  482. break;
  483. default:
  484. return -EINVAL;
  485. }
  486. return 0;
  487. }
  488. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  489. {
  490. }
  491. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  492. unsigned long page_offset)
  493. {
  494. struct drm_mm_node *mm = bo->mem.mm_node;
  495. uint64_t size = mm->size;
  496. uint64_t offset = page_offset;
  497. page_offset = do_div(offset, size);
  498. mm += offset;
  499. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  500. }
  501. /*
  502. * TTM backend functions.
  503. */
  504. struct amdgpu_ttm_gup_task_list {
  505. struct list_head list;
  506. struct task_struct *task;
  507. };
  508. struct amdgpu_ttm_tt {
  509. struct ttm_dma_tt ttm;
  510. struct amdgpu_device *adev;
  511. u64 offset;
  512. uint64_t userptr;
  513. struct mm_struct *usermm;
  514. uint32_t userflags;
  515. spinlock_t guptasklock;
  516. struct list_head guptasks;
  517. atomic_t mmu_invalidations;
  518. struct list_head list;
  519. };
  520. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  521. {
  522. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  523. unsigned int flags = 0;
  524. unsigned pinned = 0;
  525. int r;
  526. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  527. flags |= FOLL_WRITE;
  528. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  529. /* check that we only use anonymous memory
  530. to prevent problems with writeback */
  531. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  532. struct vm_area_struct *vma;
  533. vma = find_vma(gtt->usermm, gtt->userptr);
  534. if (!vma || vma->vm_file || vma->vm_end < end)
  535. return -EPERM;
  536. }
  537. do {
  538. unsigned num_pages = ttm->num_pages - pinned;
  539. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  540. struct page **p = pages + pinned;
  541. struct amdgpu_ttm_gup_task_list guptask;
  542. guptask.task = current;
  543. spin_lock(&gtt->guptasklock);
  544. list_add(&guptask.list, &gtt->guptasks);
  545. spin_unlock(&gtt->guptasklock);
  546. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  547. spin_lock(&gtt->guptasklock);
  548. list_del(&guptask.list);
  549. spin_unlock(&gtt->guptasklock);
  550. if (r < 0)
  551. goto release_pages;
  552. pinned += r;
  553. } while (pinned < ttm->num_pages);
  554. return 0;
  555. release_pages:
  556. release_pages(pages, pinned, 0);
  557. return r;
  558. }
  559. /* prepare the sg table with the user pages */
  560. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  561. {
  562. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  563. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  564. unsigned nents;
  565. int r;
  566. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  567. enum dma_data_direction direction = write ?
  568. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  569. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  570. ttm->num_pages << PAGE_SHIFT,
  571. GFP_KERNEL);
  572. if (r)
  573. goto release_sg;
  574. r = -ENOMEM;
  575. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  576. if (nents != ttm->sg->nents)
  577. goto release_sg;
  578. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  579. gtt->ttm.dma_address, ttm->num_pages);
  580. return 0;
  581. release_sg:
  582. kfree(ttm->sg);
  583. return r;
  584. }
  585. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  586. {
  587. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  588. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  589. struct sg_page_iter sg_iter;
  590. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  591. enum dma_data_direction direction = write ?
  592. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  593. /* double check that we don't free the table twice */
  594. if (!ttm->sg->sgl)
  595. return;
  596. /* free the sg table and pages again */
  597. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  598. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  599. struct page *page = sg_page_iter_page(&sg_iter);
  600. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  601. set_page_dirty(page);
  602. mark_page_accessed(page);
  603. put_page(page);
  604. }
  605. sg_free_table(ttm->sg);
  606. }
  607. static int amdgpu_ttm_do_bind(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
  608. {
  609. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  610. uint64_t flags;
  611. int r;
  612. spin_lock(&gtt->adev->gtt_list_lock);
  613. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, mem);
  614. gtt->offset = (u64)mem->start << PAGE_SHIFT;
  615. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  616. ttm->pages, gtt->ttm.dma_address, flags);
  617. if (r) {
  618. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  619. ttm->num_pages, gtt->offset);
  620. goto error_gart_bind;
  621. }
  622. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  623. error_gart_bind:
  624. spin_unlock(&gtt->adev->gtt_list_lock);
  625. return r;
  626. }
  627. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  628. struct ttm_mem_reg *bo_mem)
  629. {
  630. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  631. int r;
  632. if (gtt->userptr) {
  633. r = amdgpu_ttm_tt_pin_userptr(ttm);
  634. if (r) {
  635. DRM_ERROR("failed to pin userptr\n");
  636. return r;
  637. }
  638. }
  639. if (!ttm->num_pages) {
  640. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  641. ttm->num_pages, bo_mem, ttm);
  642. }
  643. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  644. bo_mem->mem_type == AMDGPU_PL_GWS ||
  645. bo_mem->mem_type == AMDGPU_PL_OA)
  646. return -EINVAL;
  647. if (amdgpu_gtt_mgr_is_allocated(bo_mem))
  648. r = amdgpu_ttm_do_bind(ttm, bo_mem);
  649. return r;
  650. }
  651. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  652. {
  653. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  654. return gtt && !list_empty(&gtt->list);
  655. }
  656. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  657. {
  658. struct ttm_tt *ttm = bo->ttm;
  659. int r;
  660. if (!ttm || amdgpu_ttm_is_bound(ttm))
  661. return 0;
  662. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  663. NULL, bo_mem);
  664. if (r) {
  665. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  666. return r;
  667. }
  668. return amdgpu_ttm_do_bind(ttm, bo_mem);
  669. }
  670. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  671. {
  672. struct amdgpu_ttm_tt *gtt, *tmp;
  673. struct ttm_mem_reg bo_mem;
  674. uint64_t flags;
  675. int r;
  676. bo_mem.mem_type = TTM_PL_TT;
  677. spin_lock(&adev->gtt_list_lock);
  678. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  679. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  680. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  681. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  682. flags);
  683. if (r) {
  684. spin_unlock(&adev->gtt_list_lock);
  685. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  686. gtt->ttm.ttm.num_pages, gtt->offset);
  687. return r;
  688. }
  689. }
  690. spin_unlock(&adev->gtt_list_lock);
  691. return 0;
  692. }
  693. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  694. {
  695. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  696. int r;
  697. if (gtt->userptr)
  698. amdgpu_ttm_tt_unpin_userptr(ttm);
  699. if (!amdgpu_ttm_is_bound(ttm))
  700. return 0;
  701. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  702. spin_lock(&gtt->adev->gtt_list_lock);
  703. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  704. if (r) {
  705. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  706. gtt->ttm.ttm.num_pages, gtt->offset);
  707. goto error_unbind;
  708. }
  709. list_del_init(&gtt->list);
  710. error_unbind:
  711. spin_unlock(&gtt->adev->gtt_list_lock);
  712. return r;
  713. }
  714. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  715. {
  716. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  717. ttm_dma_tt_fini(&gtt->ttm);
  718. kfree(gtt);
  719. }
  720. static struct ttm_backend_func amdgpu_backend_func = {
  721. .bind = &amdgpu_ttm_backend_bind,
  722. .unbind = &amdgpu_ttm_backend_unbind,
  723. .destroy = &amdgpu_ttm_backend_destroy,
  724. };
  725. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  726. unsigned long size, uint32_t page_flags,
  727. struct page *dummy_read_page)
  728. {
  729. struct amdgpu_device *adev;
  730. struct amdgpu_ttm_tt *gtt;
  731. adev = amdgpu_ttm_adev(bdev);
  732. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  733. if (gtt == NULL) {
  734. return NULL;
  735. }
  736. gtt->ttm.ttm.func = &amdgpu_backend_func;
  737. gtt->adev = adev;
  738. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  739. kfree(gtt);
  740. return NULL;
  741. }
  742. INIT_LIST_HEAD(&gtt->list);
  743. return &gtt->ttm.ttm;
  744. }
  745. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  746. {
  747. struct amdgpu_device *adev;
  748. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  749. unsigned i;
  750. int r;
  751. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  752. if (ttm->state != tt_unpopulated)
  753. return 0;
  754. if (gtt && gtt->userptr) {
  755. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  756. if (!ttm->sg)
  757. return -ENOMEM;
  758. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  759. ttm->state = tt_unbound;
  760. return 0;
  761. }
  762. if (slave && ttm->sg) {
  763. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  764. gtt->ttm.dma_address, ttm->num_pages);
  765. ttm->state = tt_unbound;
  766. return 0;
  767. }
  768. adev = amdgpu_ttm_adev(ttm->bdev);
  769. #ifdef CONFIG_SWIOTLB
  770. if (swiotlb_nr_tbl()) {
  771. return ttm_dma_populate(&gtt->ttm, adev->dev);
  772. }
  773. #endif
  774. r = ttm_pool_populate(ttm);
  775. if (r) {
  776. return r;
  777. }
  778. for (i = 0; i < ttm->num_pages; i++) {
  779. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  780. 0, PAGE_SIZE,
  781. PCI_DMA_BIDIRECTIONAL);
  782. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  783. while (i--) {
  784. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  785. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  786. gtt->ttm.dma_address[i] = 0;
  787. }
  788. ttm_pool_unpopulate(ttm);
  789. return -EFAULT;
  790. }
  791. }
  792. return 0;
  793. }
  794. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  795. {
  796. struct amdgpu_device *adev;
  797. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  798. unsigned i;
  799. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  800. if (gtt && gtt->userptr) {
  801. kfree(ttm->sg);
  802. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  803. return;
  804. }
  805. if (slave)
  806. return;
  807. adev = amdgpu_ttm_adev(ttm->bdev);
  808. #ifdef CONFIG_SWIOTLB
  809. if (swiotlb_nr_tbl()) {
  810. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  811. return;
  812. }
  813. #endif
  814. for (i = 0; i < ttm->num_pages; i++) {
  815. if (gtt->ttm.dma_address[i]) {
  816. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  817. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  818. }
  819. }
  820. ttm_pool_unpopulate(ttm);
  821. }
  822. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  823. uint32_t flags)
  824. {
  825. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  826. if (gtt == NULL)
  827. return -EINVAL;
  828. gtt->userptr = addr;
  829. gtt->usermm = current->mm;
  830. gtt->userflags = flags;
  831. spin_lock_init(&gtt->guptasklock);
  832. INIT_LIST_HEAD(&gtt->guptasks);
  833. atomic_set(&gtt->mmu_invalidations, 0);
  834. return 0;
  835. }
  836. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  837. {
  838. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  839. if (gtt == NULL)
  840. return NULL;
  841. return gtt->usermm;
  842. }
  843. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  844. unsigned long end)
  845. {
  846. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  847. struct amdgpu_ttm_gup_task_list *entry;
  848. unsigned long size;
  849. if (gtt == NULL || !gtt->userptr)
  850. return false;
  851. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  852. if (gtt->userptr > end || gtt->userptr + size <= start)
  853. return false;
  854. spin_lock(&gtt->guptasklock);
  855. list_for_each_entry(entry, &gtt->guptasks, list) {
  856. if (entry->task == current) {
  857. spin_unlock(&gtt->guptasklock);
  858. return false;
  859. }
  860. }
  861. spin_unlock(&gtt->guptasklock);
  862. atomic_inc(&gtt->mmu_invalidations);
  863. return true;
  864. }
  865. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  866. int *last_invalidated)
  867. {
  868. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  869. int prev_invalidated = *last_invalidated;
  870. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  871. return prev_invalidated != *last_invalidated;
  872. }
  873. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  874. {
  875. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  876. if (gtt == NULL)
  877. return false;
  878. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  879. }
  880. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  881. struct ttm_mem_reg *mem)
  882. {
  883. uint64_t flags = 0;
  884. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  885. flags |= AMDGPU_PTE_VALID;
  886. if (mem && mem->mem_type == TTM_PL_TT) {
  887. flags |= AMDGPU_PTE_SYSTEM;
  888. if (ttm->caching_state == tt_cached)
  889. flags |= AMDGPU_PTE_SNOOPED;
  890. }
  891. flags |= adev->gart.gart_pte_flags;
  892. flags |= AMDGPU_PTE_READABLE;
  893. if (!amdgpu_ttm_tt_is_readonly(ttm))
  894. flags |= AMDGPU_PTE_WRITEABLE;
  895. return flags;
  896. }
  897. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  898. const struct ttm_place *place)
  899. {
  900. unsigned long num_pages = bo->mem.num_pages;
  901. struct drm_mm_node *node = bo->mem.mm_node;
  902. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  903. return ttm_bo_eviction_valuable(bo, place);
  904. switch (bo->mem.mem_type) {
  905. case TTM_PL_TT:
  906. return true;
  907. case TTM_PL_VRAM:
  908. /* Check each drm MM node individually */
  909. while (num_pages) {
  910. if (place->fpfn < (node->start + node->size) &&
  911. !(place->lpfn && place->lpfn <= node->start))
  912. return true;
  913. num_pages -= node->size;
  914. ++node;
  915. }
  916. break;
  917. default:
  918. break;
  919. }
  920. return ttm_bo_eviction_valuable(bo, place);
  921. }
  922. static struct ttm_bo_driver amdgpu_bo_driver = {
  923. .ttm_tt_create = &amdgpu_ttm_tt_create,
  924. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  925. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  926. .invalidate_caches = &amdgpu_invalidate_caches,
  927. .init_mem_type = &amdgpu_init_mem_type,
  928. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  929. .evict_flags = &amdgpu_evict_flags,
  930. .move = &amdgpu_bo_move,
  931. .verify_access = &amdgpu_verify_access,
  932. .move_notify = &amdgpu_bo_move_notify,
  933. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  934. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  935. .io_mem_free = &amdgpu_ttm_io_mem_free,
  936. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  937. };
  938. int amdgpu_ttm_init(struct amdgpu_device *adev)
  939. {
  940. uint64_t gtt_size;
  941. int r;
  942. u64 vis_vram_limit;
  943. r = amdgpu_ttm_global_init(adev);
  944. if (r) {
  945. return r;
  946. }
  947. /* No others user of address space so set it to 0 */
  948. r = ttm_bo_device_init(&adev->mman.bdev,
  949. adev->mman.bo_global_ref.ref.object,
  950. &amdgpu_bo_driver,
  951. adev->ddev->anon_inode->i_mapping,
  952. DRM_FILE_PAGE_OFFSET,
  953. adev->need_dma32);
  954. if (r) {
  955. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  956. return r;
  957. }
  958. adev->mman.initialized = true;
  959. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  960. adev->mc.real_vram_size >> PAGE_SHIFT);
  961. if (r) {
  962. DRM_ERROR("Failed initializing VRAM heap.\n");
  963. return r;
  964. }
  965. /* Reduce size of CPU-visible VRAM if requested */
  966. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  967. if (amdgpu_vis_vram_limit > 0 &&
  968. vis_vram_limit <= adev->mc.visible_vram_size)
  969. adev->mc.visible_vram_size = vis_vram_limit;
  970. /* Change the size here instead of the init above so only lpfn is affected */
  971. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  972. r = amdgpu_bo_create(adev, adev->mc.stolen_size, PAGE_SIZE, true,
  973. AMDGPU_GEM_DOMAIN_VRAM,
  974. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  975. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  976. NULL, NULL, &adev->stollen_vga_memory);
  977. if (r) {
  978. return r;
  979. }
  980. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  981. if (r)
  982. return r;
  983. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  984. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  985. if (r) {
  986. amdgpu_bo_unref(&adev->stollen_vga_memory);
  987. return r;
  988. }
  989. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  990. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  991. if (amdgpu_gtt_size == -1)
  992. gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  993. adev->mc.mc_vram_size);
  994. else
  995. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  996. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  997. if (r) {
  998. DRM_ERROR("Failed initializing GTT heap.\n");
  999. return r;
  1000. }
  1001. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1002. (unsigned)(gtt_size / (1024 * 1024)));
  1003. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1004. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1005. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1006. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1007. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1008. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1009. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1010. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1011. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1012. /* GDS Memory */
  1013. if (adev->gds.mem.total_size) {
  1014. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1015. adev->gds.mem.total_size >> PAGE_SHIFT);
  1016. if (r) {
  1017. DRM_ERROR("Failed initializing GDS heap.\n");
  1018. return r;
  1019. }
  1020. }
  1021. /* GWS */
  1022. if (adev->gds.gws.total_size) {
  1023. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1024. adev->gds.gws.total_size >> PAGE_SHIFT);
  1025. if (r) {
  1026. DRM_ERROR("Failed initializing gws heap.\n");
  1027. return r;
  1028. }
  1029. }
  1030. /* OA */
  1031. if (adev->gds.oa.total_size) {
  1032. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1033. adev->gds.oa.total_size >> PAGE_SHIFT);
  1034. if (r) {
  1035. DRM_ERROR("Failed initializing oa heap.\n");
  1036. return r;
  1037. }
  1038. }
  1039. r = amdgpu_ttm_debugfs_init(adev);
  1040. if (r) {
  1041. DRM_ERROR("Failed to init debugfs\n");
  1042. return r;
  1043. }
  1044. return 0;
  1045. }
  1046. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1047. {
  1048. int r;
  1049. if (!adev->mman.initialized)
  1050. return;
  1051. amdgpu_ttm_debugfs_fini(adev);
  1052. if (adev->stollen_vga_memory) {
  1053. r = amdgpu_bo_reserve(adev->stollen_vga_memory, true);
  1054. if (r == 0) {
  1055. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1056. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1057. }
  1058. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1059. }
  1060. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1061. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1062. if (adev->gds.mem.total_size)
  1063. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1064. if (adev->gds.gws.total_size)
  1065. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1066. if (adev->gds.oa.total_size)
  1067. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1068. ttm_bo_device_release(&adev->mman.bdev);
  1069. amdgpu_gart_fini(adev);
  1070. amdgpu_ttm_global_fini(adev);
  1071. adev->mman.initialized = false;
  1072. DRM_INFO("amdgpu: ttm finalized\n");
  1073. }
  1074. /* this should only be called at bootup or when userspace
  1075. * isn't running */
  1076. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1077. {
  1078. struct ttm_mem_type_manager *man;
  1079. if (!adev->mman.initialized)
  1080. return;
  1081. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1082. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1083. man->size = size >> PAGE_SHIFT;
  1084. }
  1085. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1086. {
  1087. struct drm_file *file_priv;
  1088. struct amdgpu_device *adev;
  1089. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1090. return -EINVAL;
  1091. file_priv = filp->private_data;
  1092. adev = file_priv->minor->dev->dev_private;
  1093. if (adev == NULL)
  1094. return -EINVAL;
  1095. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1096. }
  1097. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1098. struct ttm_mem_reg *mem, unsigned num_pages,
  1099. uint64_t offset, unsigned window,
  1100. struct amdgpu_ring *ring,
  1101. uint64_t *addr)
  1102. {
  1103. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1104. struct amdgpu_device *adev = ring->adev;
  1105. struct ttm_tt *ttm = bo->ttm;
  1106. struct amdgpu_job *job;
  1107. unsigned num_dw, num_bytes;
  1108. dma_addr_t *dma_address;
  1109. struct dma_fence *fence;
  1110. uint64_t src_addr, dst_addr;
  1111. uint64_t flags;
  1112. int r;
  1113. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1114. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1115. *addr = adev->mc.gart_start;
  1116. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1117. AMDGPU_GPU_PAGE_SIZE;
  1118. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1119. while (num_dw & 0x7)
  1120. num_dw++;
  1121. num_bytes = num_pages * 8;
  1122. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1123. if (r)
  1124. return r;
  1125. src_addr = num_dw * 4;
  1126. src_addr += job->ibs[0].gpu_addr;
  1127. dst_addr = adev->gart.table_addr;
  1128. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1129. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1130. dst_addr, num_bytes);
  1131. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1132. WARN_ON(job->ibs[0].length_dw > num_dw);
  1133. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1134. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1135. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1136. &job->ibs[0].ptr[num_dw]);
  1137. if (r)
  1138. goto error_free;
  1139. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1140. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1141. if (r)
  1142. goto error_free;
  1143. dma_fence_put(fence);
  1144. return r;
  1145. error_free:
  1146. amdgpu_job_free(job);
  1147. return r;
  1148. }
  1149. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1150. uint64_t dst_offset, uint32_t byte_count,
  1151. struct reservation_object *resv,
  1152. struct dma_fence **fence, bool direct_submit,
  1153. bool vm_needs_flush)
  1154. {
  1155. struct amdgpu_device *adev = ring->adev;
  1156. struct amdgpu_job *job;
  1157. uint32_t max_bytes;
  1158. unsigned num_loops, num_dw;
  1159. unsigned i;
  1160. int r;
  1161. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1162. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1163. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1164. /* for IB padding */
  1165. while (num_dw & 0x7)
  1166. num_dw++;
  1167. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1168. if (r)
  1169. return r;
  1170. job->vm_needs_flush = vm_needs_flush;
  1171. if (resv) {
  1172. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1173. AMDGPU_FENCE_OWNER_UNDEFINED);
  1174. if (r) {
  1175. DRM_ERROR("sync failed (%d).\n", r);
  1176. goto error_free;
  1177. }
  1178. }
  1179. for (i = 0; i < num_loops; i++) {
  1180. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1181. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1182. dst_offset, cur_size_in_bytes);
  1183. src_offset += cur_size_in_bytes;
  1184. dst_offset += cur_size_in_bytes;
  1185. byte_count -= cur_size_in_bytes;
  1186. }
  1187. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1188. WARN_ON(job->ibs[0].length_dw > num_dw);
  1189. if (direct_submit) {
  1190. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1191. NULL, fence);
  1192. job->fence = dma_fence_get(*fence);
  1193. if (r)
  1194. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1195. amdgpu_job_free(job);
  1196. } else {
  1197. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1198. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1199. if (r)
  1200. goto error_free;
  1201. }
  1202. return r;
  1203. error_free:
  1204. amdgpu_job_free(job);
  1205. return r;
  1206. }
  1207. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1208. uint32_t src_data,
  1209. struct reservation_object *resv,
  1210. struct dma_fence **fence)
  1211. {
  1212. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1213. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1214. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1215. struct drm_mm_node *mm_node;
  1216. unsigned long num_pages;
  1217. unsigned int num_loops, num_dw;
  1218. struct amdgpu_job *job;
  1219. int r;
  1220. if (!ring->ready) {
  1221. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1222. return -EINVAL;
  1223. }
  1224. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1225. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1226. if (r)
  1227. return r;
  1228. }
  1229. num_pages = bo->tbo.num_pages;
  1230. mm_node = bo->tbo.mem.mm_node;
  1231. num_loops = 0;
  1232. while (num_pages) {
  1233. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1234. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1235. num_pages -= mm_node->size;
  1236. ++mm_node;
  1237. }
  1238. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1239. /* for IB padding */
  1240. num_dw += 64;
  1241. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1242. if (r)
  1243. return r;
  1244. if (resv) {
  1245. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1246. AMDGPU_FENCE_OWNER_UNDEFINED);
  1247. if (r) {
  1248. DRM_ERROR("sync failed (%d).\n", r);
  1249. goto error_free;
  1250. }
  1251. }
  1252. num_pages = bo->tbo.num_pages;
  1253. mm_node = bo->tbo.mem.mm_node;
  1254. while (num_pages) {
  1255. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1256. uint64_t dst_addr;
  1257. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1258. while (byte_count) {
  1259. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1260. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1261. dst_addr, cur_size_in_bytes);
  1262. dst_addr += cur_size_in_bytes;
  1263. byte_count -= cur_size_in_bytes;
  1264. }
  1265. num_pages -= mm_node->size;
  1266. ++mm_node;
  1267. }
  1268. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1269. WARN_ON(job->ibs[0].length_dw > num_dw);
  1270. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1271. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1272. if (r)
  1273. goto error_free;
  1274. return 0;
  1275. error_free:
  1276. amdgpu_job_free(job);
  1277. return r;
  1278. }
  1279. #if defined(CONFIG_DEBUG_FS)
  1280. extern void amdgpu_gtt_mgr_print(struct seq_file *m, struct ttm_mem_type_manager
  1281. *man);
  1282. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1283. {
  1284. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1285. unsigned ttm_pl = *(int *)node->info_ent->data;
  1286. struct drm_device *dev = node->minor->dev;
  1287. struct amdgpu_device *adev = dev->dev_private;
  1288. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1289. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1290. struct drm_printer p = drm_seq_file_printer(m);
  1291. spin_lock(&glob->lru_lock);
  1292. drm_mm_print(mm, &p);
  1293. spin_unlock(&glob->lru_lock);
  1294. switch (ttm_pl) {
  1295. case TTM_PL_VRAM:
  1296. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1297. adev->mman.bdev.man[ttm_pl].size,
  1298. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1299. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1300. break;
  1301. case TTM_PL_TT:
  1302. amdgpu_gtt_mgr_print(m, &adev->mman.bdev.man[TTM_PL_TT]);
  1303. break;
  1304. }
  1305. return 0;
  1306. }
  1307. static int ttm_pl_vram = TTM_PL_VRAM;
  1308. static int ttm_pl_tt = TTM_PL_TT;
  1309. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1310. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1311. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1312. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1313. #ifdef CONFIG_SWIOTLB
  1314. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1315. #endif
  1316. };
  1317. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1318. size_t size, loff_t *pos)
  1319. {
  1320. struct amdgpu_device *adev = file_inode(f)->i_private;
  1321. ssize_t result = 0;
  1322. int r;
  1323. if (size & 0x3 || *pos & 0x3)
  1324. return -EINVAL;
  1325. if (*pos >= adev->mc.mc_vram_size)
  1326. return -ENXIO;
  1327. while (size) {
  1328. unsigned long flags;
  1329. uint32_t value;
  1330. if (*pos >= adev->mc.mc_vram_size)
  1331. return result;
  1332. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1333. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1334. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1335. value = RREG32(mmMM_DATA);
  1336. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1337. r = put_user(value, (uint32_t *)buf);
  1338. if (r)
  1339. return r;
  1340. result += 4;
  1341. buf += 4;
  1342. *pos += 4;
  1343. size -= 4;
  1344. }
  1345. return result;
  1346. }
  1347. static const struct file_operations amdgpu_ttm_vram_fops = {
  1348. .owner = THIS_MODULE,
  1349. .read = amdgpu_ttm_vram_read,
  1350. .llseek = default_llseek
  1351. };
  1352. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1353. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1354. size_t size, loff_t *pos)
  1355. {
  1356. struct amdgpu_device *adev = file_inode(f)->i_private;
  1357. ssize_t result = 0;
  1358. int r;
  1359. while (size) {
  1360. loff_t p = *pos / PAGE_SIZE;
  1361. unsigned off = *pos & ~PAGE_MASK;
  1362. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1363. struct page *page;
  1364. void *ptr;
  1365. if (p >= adev->gart.num_cpu_pages)
  1366. return result;
  1367. page = adev->gart.pages[p];
  1368. if (page) {
  1369. ptr = kmap(page);
  1370. ptr += off;
  1371. r = copy_to_user(buf, ptr, cur_size);
  1372. kunmap(adev->gart.pages[p]);
  1373. } else
  1374. r = clear_user(buf, cur_size);
  1375. if (r)
  1376. return -EFAULT;
  1377. result += cur_size;
  1378. buf += cur_size;
  1379. *pos += cur_size;
  1380. size -= cur_size;
  1381. }
  1382. return result;
  1383. }
  1384. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1385. .owner = THIS_MODULE,
  1386. .read = amdgpu_ttm_gtt_read,
  1387. .llseek = default_llseek
  1388. };
  1389. #endif
  1390. #endif
  1391. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1392. {
  1393. #if defined(CONFIG_DEBUG_FS)
  1394. unsigned count;
  1395. struct drm_minor *minor = adev->ddev->primary;
  1396. struct dentry *ent, *root = minor->debugfs_root;
  1397. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1398. adev, &amdgpu_ttm_vram_fops);
  1399. if (IS_ERR(ent))
  1400. return PTR_ERR(ent);
  1401. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1402. adev->mman.vram = ent;
  1403. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1404. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1405. adev, &amdgpu_ttm_gtt_fops);
  1406. if (IS_ERR(ent))
  1407. return PTR_ERR(ent);
  1408. i_size_write(ent->d_inode, adev->mc.gart_size);
  1409. adev->mman.gtt = ent;
  1410. #endif
  1411. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1412. #ifdef CONFIG_SWIOTLB
  1413. if (!swiotlb_nr_tbl())
  1414. --count;
  1415. #endif
  1416. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1417. #else
  1418. return 0;
  1419. #endif
  1420. }
  1421. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1422. {
  1423. #if defined(CONFIG_DEBUG_FS)
  1424. debugfs_remove(adev->mman.vram);
  1425. adev->mman.vram = NULL;
  1426. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1427. debugfs_remove(adev->mman.gtt);
  1428. adev->mman.gtt = NULL;
  1429. #endif
  1430. #endif
  1431. }