amdgpu_drv.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216
  1. /*
  2. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/amdgpu_drm.h>
  26. #include <drm/drm_gem.h>
  27. #include "amdgpu_drv.h"
  28. #include <drm/drm_pciids.h>
  29. #include <linux/console.h>
  30. #include <linux/module.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_irq.h"
  36. #include "amdgpu_amdkfd.h"
  37. /*
  38. * KMS wrapper.
  39. * - 3.0.0 - initial driver
  40. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  41. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  42. * at the end of IBs.
  43. * - 3.3.0 - Add VM support for UVD on supported hardware.
  44. * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
  45. * - 3.5.0 - Add support for new UVD_NO_OP register.
  46. * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
  47. * - 3.7.0 - Add support for VCE clock list packet
  48. * - 3.8.0 - Add support raster config init in the kernel
  49. * - 3.9.0 - Add support for memory query info about VRAM and GTT.
  50. * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
  51. * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
  52. * - 3.12.0 - Add query for double offchip LDS buffers
  53. * - 3.13.0 - Add PRT support
  54. * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
  55. * - 3.15.0 - Export more gpu info for gfx9
  56. * - 3.16.0 - Add reserved vmid support
  57. * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
  58. * - 3.18.0 - Export gpu always on cu bitmap
  59. * - 3.19.0 - Add support for UVD MJPEG decode
  60. * - 3.20.0 - Add support for local BOs
  61. * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
  62. * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
  63. * - 3.23.0 - Add query for VRAM lost counter
  64. * - 3.24.0 - Add high priority compute support for gfx9
  65. * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
  66. * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
  67. * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
  68. */
  69. #define KMS_DRIVER_MAJOR 3
  70. #define KMS_DRIVER_MINOR 27
  71. #define KMS_DRIVER_PATCHLEVEL 0
  72. int amdgpu_vram_limit = 0;
  73. int amdgpu_vis_vram_limit = 0;
  74. int amdgpu_gart_size = -1; /* auto */
  75. int amdgpu_gtt_size = -1; /* auto */
  76. int amdgpu_moverate = -1; /* auto */
  77. int amdgpu_benchmarking = 0;
  78. int amdgpu_testing = 0;
  79. int amdgpu_audio = -1;
  80. int amdgpu_disp_priority = 0;
  81. int amdgpu_hw_i2c = 0;
  82. int amdgpu_pcie_gen2 = -1;
  83. int amdgpu_msi = -1;
  84. int amdgpu_lockup_timeout = 10000;
  85. int amdgpu_dpm = -1;
  86. int amdgpu_fw_load_type = -1;
  87. int amdgpu_aspm = -1;
  88. int amdgpu_runtime_pm = -1;
  89. uint amdgpu_ip_block_mask = 0xffffffff;
  90. int amdgpu_bapm = -1;
  91. int amdgpu_deep_color = 0;
  92. int amdgpu_vm_size = -1;
  93. int amdgpu_vm_fragment_size = -1;
  94. int amdgpu_vm_block_size = -1;
  95. int amdgpu_vm_fault_stop = 0;
  96. int amdgpu_vm_debug = 0;
  97. int amdgpu_vram_page_split = 512;
  98. int amdgpu_vm_update_mode = -1;
  99. int amdgpu_exp_hw_support = 0;
  100. int amdgpu_dc = -1;
  101. int amdgpu_dc_log = 0;
  102. int amdgpu_sched_jobs = 32;
  103. int amdgpu_sched_hw_submission = 2;
  104. int amdgpu_no_evict = 0;
  105. int amdgpu_direct_gma_size = 0;
  106. uint amdgpu_pcie_gen_cap = 0;
  107. uint amdgpu_pcie_lane_cap = 0;
  108. uint amdgpu_cg_mask = 0xffffffff;
  109. uint amdgpu_pg_mask = 0xffffffff;
  110. uint amdgpu_sdma_phase_quantum = 32;
  111. char *amdgpu_disable_cu = NULL;
  112. char *amdgpu_virtual_display = NULL;
  113. /* OverDrive(bit 14),gfxoff(bit 15),stutter mode(bit 17) disabled by default*/
  114. uint amdgpu_pp_feature_mask = 0xfffd3fff;
  115. int amdgpu_ngg = 0;
  116. int amdgpu_prim_buf_per_se = 0;
  117. int amdgpu_pos_buf_per_se = 0;
  118. int amdgpu_cntl_sb_buf_per_se = 0;
  119. int amdgpu_param_buf_per_se = 0;
  120. int amdgpu_job_hang_limit = 0;
  121. int amdgpu_lbpw = -1;
  122. int amdgpu_compute_multipipe = -1;
  123. int amdgpu_gpu_recovery = -1; /* auto */
  124. int amdgpu_emu_mode = 0;
  125. uint amdgpu_smu_memory_pool_size = 0;
  126. /**
  127. * DOC: vramlimit (int)
  128. * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
  129. */
  130. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  131. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  132. /**
  133. * DOC: vis_vramlimit (int)
  134. * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
  135. */
  136. MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
  137. module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
  138. /**
  139. * DOC: gartsize (uint)
  140. * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
  141. */
  142. MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
  143. module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
  144. /**
  145. * DOC: gttsize (int)
  146. * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
  147. * otherwise 3/4 RAM size).
  148. */
  149. MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
  150. module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
  151. /**
  152. * DOC: moverate (int)
  153. * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
  154. */
  155. MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
  156. module_param_named(moverate, amdgpu_moverate, int, 0600);
  157. /**
  158. * DOC: benchmark (int)
  159. * Run benchmarks. The default is 0 (Skip benchmarks).
  160. */
  161. MODULE_PARM_DESC(benchmark, "Run benchmark");
  162. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  163. /**
  164. * DOC: test (int)
  165. * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
  166. */
  167. MODULE_PARM_DESC(test, "Run tests");
  168. module_param_named(test, amdgpu_testing, int, 0444);
  169. /**
  170. * DOC: audio (int)
  171. * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
  172. */
  173. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  174. module_param_named(audio, amdgpu_audio, int, 0444);
  175. /**
  176. * DOC: disp_priority (int)
  177. * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
  178. */
  179. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  180. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  181. /**
  182. * DOC: hw_i2c (int)
  183. * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
  184. */
  185. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  186. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  187. /**
  188. * DOC: pcie_gen2 (int)
  189. * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
  190. */
  191. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  192. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  193. /**
  194. * DOC: msi (int)
  195. * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  196. */
  197. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  198. module_param_named(msi, amdgpu_msi, int, 0444);
  199. /**
  200. * DOC: lockup_timeout (int)
  201. * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
  202. * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
  203. */
  204. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
  205. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  206. /**
  207. * DOC: dpm (int)
  208. * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
  209. */
  210. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  211. module_param_named(dpm, amdgpu_dpm, int, 0444);
  212. /**
  213. * DOC: fw_load_type (int)
  214. * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
  215. */
  216. MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
  217. module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
  218. /**
  219. * DOC: aspm (int)
  220. * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  221. */
  222. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  223. module_param_named(aspm, amdgpu_aspm, int, 0444);
  224. /**
  225. * DOC: runpm (int)
  226. * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
  227. * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
  228. */
  229. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  230. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  231. /**
  232. * DOC: ip_block_mask (uint)
  233. * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
  234. * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
  235. * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
  236. * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
  237. */
  238. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  239. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  240. /**
  241. * DOC: bapm (int)
  242. * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
  243. * The default -1 (auto, enabled)
  244. */
  245. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  246. module_param_named(bapm, amdgpu_bapm, int, 0444);
  247. /**
  248. * DOC: deep_color (int)
  249. * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
  250. */
  251. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  252. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  253. /**
  254. * DOC: vm_size (int)
  255. * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
  256. */
  257. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  258. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  259. /**
  260. * DOC: vm_fragment_size (int)
  261. * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
  262. */
  263. MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
  264. module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
  265. /**
  266. * DOC: vm_block_size (int)
  267. * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
  268. */
  269. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  270. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  271. /**
  272. * DOC: vm_fault_stop (int)
  273. * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
  274. */
  275. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  276. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  277. /**
  278. * DOC: vm_debug (int)
  279. * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
  280. */
  281. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  282. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  283. /**
  284. * DOC: vm_update_mode (int)
  285. * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
  286. * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
  287. */
  288. MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
  289. module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
  290. /**
  291. * DOC: vram_page_split (int)
  292. * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
  293. */
  294. MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
  295. module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
  296. /**
  297. * DOC: exp_hw_support (int)
  298. * Enable experimental hw support (1 = enable). The default is 0 (disabled).
  299. */
  300. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  301. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  302. /**
  303. * DOC: dc (int)
  304. * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
  305. */
  306. MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
  307. module_param_named(dc, amdgpu_dc, int, 0444);
  308. MODULE_PARM_DESC(dc_log, "Display Core Log Level (0 = minimal (default), 1 = chatty");
  309. module_param_named(dc_log, amdgpu_dc_log, int, 0444);
  310. /**
  311. * DOC: sched_jobs (int)
  312. * Override the max number of jobs supported in the sw queue. The default is 32.
  313. */
  314. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  315. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  316. /**
  317. * DOC: sched_hw_submission (int)
  318. * Override the max number of HW submissions. The default is 2.
  319. */
  320. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  321. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  322. /**
  323. * DOC: ppfeaturemask (uint)
  324. * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
  325. * The default is the current set of stable power features.
  326. */
  327. MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
  328. module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
  329. MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
  330. module_param_named(no_evict, amdgpu_no_evict, int, 0444);
  331. MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
  332. module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
  333. /**
  334. * DOC: pcie_gen_cap (uint)
  335. * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  336. * The default is 0 (automatic for each asic).
  337. */
  338. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  339. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  340. /**
  341. * DOC: pcie_lane_cap (uint)
  342. * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  343. * The default is 0 (automatic for each asic).
  344. */
  345. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  346. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  347. /**
  348. * DOC: cg_mask (uint)
  349. * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
  350. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  351. */
  352. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  353. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  354. /**
  355. * DOC: pg_mask (uint)
  356. * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
  357. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  358. */
  359. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  360. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  361. /**
  362. * DOC: sdma_phase_quantum (uint)
  363. * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
  364. */
  365. MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
  366. module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
  367. /**
  368. * DOC: disable_cu (charp)
  369. * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
  370. */
  371. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  372. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  373. /**
  374. * DOC: virtual_display (charp)
  375. * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
  376. * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
  377. * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
  378. * device at 26:00.0. The default is NULL.
  379. */
  380. MODULE_PARM_DESC(virtual_display,
  381. "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
  382. module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
  383. /**
  384. * DOC: ngg (int)
  385. * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
  386. */
  387. MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
  388. module_param_named(ngg, amdgpu_ngg, int, 0444);
  389. /**
  390. * DOC: prim_buf_per_se (int)
  391. * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  392. */
  393. MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
  394. module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
  395. /**
  396. * DOC: pos_buf_per_se (int)
  397. * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  398. */
  399. MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
  400. module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
  401. /**
  402. * DOC: cntl_sb_buf_per_se (int)
  403. * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
  404. */
  405. MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
  406. module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
  407. /**
  408. * DOC: param_buf_per_se (int)
  409. * Override the size of Off-Chip Pramater Cache per Shader Engine in Byte. The default is 0 (depending on gfx).
  410. */
  411. MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
  412. module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
  413. /**
  414. * DOC: job_hang_limit (int)
  415. * Set how much time allow a job hang and not drop it. The default is 0.
  416. */
  417. MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
  418. module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
  419. /**
  420. * DOC: lbpw (int)
  421. * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  422. */
  423. MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
  424. module_param_named(lbpw, amdgpu_lbpw, int, 0444);
  425. MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
  426. module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
  427. /**
  428. * DOC: gpu_recovery (int)
  429. * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
  430. */
  431. MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
  432. module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
  433. /**
  434. * DOC: emu_mode (int)
  435. * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
  436. */
  437. MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
  438. module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
  439. /**
  440. * DOC: si_support (int)
  441. * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
  442. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  443. * otherwise using amdgpu driver.
  444. */
  445. #ifdef CONFIG_DRM_AMDGPU_SI
  446. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  447. int amdgpu_si_support = 0;
  448. MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
  449. #else
  450. int amdgpu_si_support = 1;
  451. MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
  452. #endif
  453. module_param_named(si_support, amdgpu_si_support, int, 0444);
  454. #endif
  455. /**
  456. * DOC: cik_support (int)
  457. * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
  458. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  459. * otherwise using amdgpu driver.
  460. */
  461. #ifdef CONFIG_DRM_AMDGPU_CIK
  462. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  463. int amdgpu_cik_support = 0;
  464. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
  465. #else
  466. int amdgpu_cik_support = 1;
  467. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
  468. #endif
  469. module_param_named(cik_support, amdgpu_cik_support, int, 0444);
  470. #endif
  471. /**
  472. * DOC: smu_memory_pool_size (uint)
  473. * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
  474. * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
  475. */
  476. MODULE_PARM_DESC(smu_memory_pool_size,
  477. "reserve gtt for smu debug usage, 0 = disable,"
  478. "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
  479. module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
  480. static const struct pci_device_id pciidlist[] = {
  481. #ifdef CONFIG_DRM_AMDGPU_SI
  482. {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  483. {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  484. {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  485. {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  486. {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  487. {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  488. {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  489. {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  490. {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  491. {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  492. {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  493. {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  494. {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  495. {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  496. {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  497. {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  498. {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  499. {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  500. {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  501. {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  502. {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  503. {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  504. {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  505. {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  506. {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  507. {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  508. {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  509. {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  510. {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  511. {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  512. {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  513. {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  514. {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  515. {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  516. {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  517. {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  518. {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  519. {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  520. {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  521. {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  522. {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  523. {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  524. {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  525. {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  526. {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  527. {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  528. {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  529. {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  530. {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  531. {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  532. {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  533. {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  534. {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  535. {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  536. {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  537. {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  538. {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  539. {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  540. {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  541. {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  542. {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  543. {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  544. {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  545. {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  546. {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  547. {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  548. {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  549. {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  550. {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  551. {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  552. {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  553. {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  554. #endif
  555. #ifdef CONFIG_DRM_AMDGPU_CIK
  556. /* Kaveri */
  557. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  558. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  559. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  560. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  561. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  562. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  563. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  564. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  565. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  566. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  567. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  568. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  569. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  570. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  571. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  572. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  573. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  574. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  575. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  576. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  577. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  578. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  579. /* Bonaire */
  580. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  581. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  582. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  583. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  584. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  585. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  586. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  587. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  588. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  589. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  590. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  591. /* Hawaii */
  592. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  593. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  594. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  595. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  596. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  597. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  598. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  599. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  600. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  601. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  602. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  603. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  604. /* Kabini */
  605. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  606. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  607. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  608. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  609. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  610. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  611. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  612. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  613. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  614. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  615. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  616. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  617. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  618. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  619. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  620. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  621. /* mullins */
  622. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  623. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  624. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  625. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  626. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  627. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  628. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  629. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  630. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  631. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  632. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  633. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  634. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  635. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  636. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  637. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  638. #endif
  639. /* topaz */
  640. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  641. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  642. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  643. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  644. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  645. /* tonga */
  646. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  647. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  648. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  649. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  650. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  651. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  652. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  653. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  654. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  655. /* fiji */
  656. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  657. {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  658. /* carrizo */
  659. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  660. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  661. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  662. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  663. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  664. /* stoney */
  665. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  666. /* Polaris11 */
  667. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  668. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  669. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  670. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  671. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  672. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  673. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  674. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  675. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  676. /* Polaris10 */
  677. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  678. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  679. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  680. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  681. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  682. {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  683. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  684. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  685. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  686. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  687. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  688. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  689. /* Polaris12 */
  690. {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  691. {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  692. {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  693. {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  694. {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  695. {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  696. {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  697. {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  698. /* VEGAM */
  699. {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  700. {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  701. /* Vega 10 */
  702. {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  703. {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  704. {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  705. {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  706. {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  707. {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  708. {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  709. {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  710. {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  711. /* Vega 12 */
  712. {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  713. {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  714. {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  715. {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  716. {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  717. /* Vega 20 */
  718. {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  719. {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  720. {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  721. {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  722. {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  723. {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  724. /* Raven */
  725. {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  726. {0, 0, 0}
  727. };
  728. MODULE_DEVICE_TABLE(pci, pciidlist);
  729. static struct drm_driver kms_driver;
  730. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  731. {
  732. struct apertures_struct *ap;
  733. bool primary = false;
  734. ap = alloc_apertures(1);
  735. if (!ap)
  736. return -ENOMEM;
  737. ap->ranges[0].base = pci_resource_start(pdev, 0);
  738. ap->ranges[0].size = pci_resource_len(pdev, 0);
  739. #ifdef CONFIG_X86
  740. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  741. #endif
  742. drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  743. kfree(ap);
  744. return 0;
  745. }
  746. static int amdgpu_pci_probe(struct pci_dev *pdev,
  747. const struct pci_device_id *ent)
  748. {
  749. struct drm_device *dev;
  750. unsigned long flags = ent->driver_data;
  751. int ret, retry = 0;
  752. bool supports_atomic = false;
  753. if (!amdgpu_virtual_display &&
  754. amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
  755. supports_atomic = true;
  756. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  757. DRM_INFO("This hardware requires experimental hardware support.\n"
  758. "See modparam exp_hw_support\n");
  759. return -ENODEV;
  760. }
  761. /*
  762. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  763. * defer radeon probing
  764. */
  765. ret = amdgpu_amdkfd_init();
  766. if (ret == -EPROBE_DEFER)
  767. return ret;
  768. /* Get rid of things like offb */
  769. ret = amdgpu_kick_out_firmware_fb(pdev);
  770. if (ret)
  771. return ret;
  772. /* warn the user if they mix atomic and non-atomic capable GPUs */
  773. if ((kms_driver.driver_features & DRIVER_ATOMIC) && !supports_atomic)
  774. DRM_ERROR("Mixing atomic and non-atomic capable GPUs!\n");
  775. /* support atomic early so the atomic debugfs stuff gets created */
  776. if (supports_atomic)
  777. kms_driver.driver_features |= DRIVER_ATOMIC;
  778. dev = drm_dev_alloc(&kms_driver, &pdev->dev);
  779. if (IS_ERR(dev))
  780. return PTR_ERR(dev);
  781. ret = pci_enable_device(pdev);
  782. if (ret)
  783. goto err_free;
  784. dev->pdev = pdev;
  785. pci_set_drvdata(pdev, dev);
  786. retry_init:
  787. ret = drm_dev_register(dev, ent->driver_data);
  788. if (ret == -EAGAIN && ++retry <= 3) {
  789. DRM_INFO("retry init %d\n", retry);
  790. /* Don't request EX mode too frequently which is attacking */
  791. msleep(5000);
  792. goto retry_init;
  793. } else if (ret)
  794. goto err_pci;
  795. return 0;
  796. err_pci:
  797. pci_disable_device(pdev);
  798. err_free:
  799. drm_dev_put(dev);
  800. return ret;
  801. }
  802. static void
  803. amdgpu_pci_remove(struct pci_dev *pdev)
  804. {
  805. struct drm_device *dev = pci_get_drvdata(pdev);
  806. drm_dev_unregister(dev);
  807. drm_dev_put(dev);
  808. pci_disable_device(pdev);
  809. pci_set_drvdata(pdev, NULL);
  810. }
  811. static void
  812. amdgpu_pci_shutdown(struct pci_dev *pdev)
  813. {
  814. struct drm_device *dev = pci_get_drvdata(pdev);
  815. struct amdgpu_device *adev = dev->dev_private;
  816. /* if we are running in a VM, make sure the device
  817. * torn down properly on reboot/shutdown.
  818. * unfortunately we can't detect certain
  819. * hypervisors so just do this all the time.
  820. */
  821. amdgpu_device_ip_suspend(adev);
  822. }
  823. static int amdgpu_pmops_suspend(struct device *dev)
  824. {
  825. struct pci_dev *pdev = to_pci_dev(dev);
  826. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  827. return amdgpu_device_suspend(drm_dev, true, true);
  828. }
  829. static int amdgpu_pmops_resume(struct device *dev)
  830. {
  831. struct pci_dev *pdev = to_pci_dev(dev);
  832. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  833. /* GPU comes up enabled by the bios on resume */
  834. if (amdgpu_device_is_px(drm_dev)) {
  835. pm_runtime_disable(dev);
  836. pm_runtime_set_active(dev);
  837. pm_runtime_enable(dev);
  838. }
  839. return amdgpu_device_resume(drm_dev, true, true);
  840. }
  841. static int amdgpu_pmops_freeze(struct device *dev)
  842. {
  843. struct pci_dev *pdev = to_pci_dev(dev);
  844. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  845. return amdgpu_device_suspend(drm_dev, false, true);
  846. }
  847. static int amdgpu_pmops_thaw(struct device *dev)
  848. {
  849. struct pci_dev *pdev = to_pci_dev(dev);
  850. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  851. return amdgpu_device_resume(drm_dev, false, true);
  852. }
  853. static int amdgpu_pmops_poweroff(struct device *dev)
  854. {
  855. struct pci_dev *pdev = to_pci_dev(dev);
  856. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  857. return amdgpu_device_suspend(drm_dev, true, true);
  858. }
  859. static int amdgpu_pmops_restore(struct device *dev)
  860. {
  861. struct pci_dev *pdev = to_pci_dev(dev);
  862. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  863. return amdgpu_device_resume(drm_dev, false, true);
  864. }
  865. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  866. {
  867. struct pci_dev *pdev = to_pci_dev(dev);
  868. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  869. int ret;
  870. if (!amdgpu_device_is_px(drm_dev)) {
  871. pm_runtime_forbid(dev);
  872. return -EBUSY;
  873. }
  874. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  875. drm_kms_helper_poll_disable(drm_dev);
  876. ret = amdgpu_device_suspend(drm_dev, false, false);
  877. pci_save_state(pdev);
  878. pci_disable_device(pdev);
  879. pci_ignore_hotplug(pdev);
  880. if (amdgpu_is_atpx_hybrid())
  881. pci_set_power_state(pdev, PCI_D3cold);
  882. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  883. pci_set_power_state(pdev, PCI_D3hot);
  884. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  885. return 0;
  886. }
  887. static int amdgpu_pmops_runtime_resume(struct device *dev)
  888. {
  889. struct pci_dev *pdev = to_pci_dev(dev);
  890. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  891. int ret;
  892. if (!amdgpu_device_is_px(drm_dev))
  893. return -EINVAL;
  894. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  895. if (amdgpu_is_atpx_hybrid() ||
  896. !amdgpu_has_atpx_dgpu_power_cntl())
  897. pci_set_power_state(pdev, PCI_D0);
  898. pci_restore_state(pdev);
  899. ret = pci_enable_device(pdev);
  900. if (ret)
  901. return ret;
  902. pci_set_master(pdev);
  903. ret = amdgpu_device_resume(drm_dev, false, false);
  904. drm_kms_helper_poll_enable(drm_dev);
  905. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  906. return 0;
  907. }
  908. static int amdgpu_pmops_runtime_idle(struct device *dev)
  909. {
  910. struct pci_dev *pdev = to_pci_dev(dev);
  911. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  912. struct drm_crtc *crtc;
  913. if (!amdgpu_device_is_px(drm_dev)) {
  914. pm_runtime_forbid(dev);
  915. return -EBUSY;
  916. }
  917. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  918. if (crtc->enabled) {
  919. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  920. return -EBUSY;
  921. }
  922. }
  923. pm_runtime_mark_last_busy(dev);
  924. pm_runtime_autosuspend(dev);
  925. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  926. return 1;
  927. }
  928. long amdgpu_drm_ioctl(struct file *filp,
  929. unsigned int cmd, unsigned long arg)
  930. {
  931. struct drm_file *file_priv = filp->private_data;
  932. struct drm_device *dev;
  933. long ret;
  934. dev = file_priv->minor->dev;
  935. ret = pm_runtime_get_sync(dev->dev);
  936. if (ret < 0)
  937. return ret;
  938. ret = drm_ioctl(filp, cmd, arg);
  939. pm_runtime_mark_last_busy(dev->dev);
  940. pm_runtime_put_autosuspend(dev->dev);
  941. return ret;
  942. }
  943. static const struct dev_pm_ops amdgpu_pm_ops = {
  944. .suspend = amdgpu_pmops_suspend,
  945. .resume = amdgpu_pmops_resume,
  946. .freeze = amdgpu_pmops_freeze,
  947. .thaw = amdgpu_pmops_thaw,
  948. .poweroff = amdgpu_pmops_poweroff,
  949. .restore = amdgpu_pmops_restore,
  950. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  951. .runtime_resume = amdgpu_pmops_runtime_resume,
  952. .runtime_idle = amdgpu_pmops_runtime_idle,
  953. };
  954. static int amdgpu_flush(struct file *f, fl_owner_t id)
  955. {
  956. struct drm_file *file_priv = f->private_data;
  957. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  958. amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
  959. return 0;
  960. }
  961. static const struct file_operations amdgpu_driver_kms_fops = {
  962. .owner = THIS_MODULE,
  963. .open = drm_open,
  964. .flush = amdgpu_flush,
  965. .release = drm_release,
  966. .unlocked_ioctl = amdgpu_drm_ioctl,
  967. .mmap = amdgpu_mmap,
  968. .poll = drm_poll,
  969. .read = drm_read,
  970. #ifdef CONFIG_COMPAT
  971. .compat_ioctl = amdgpu_kms_compat_ioctl,
  972. #endif
  973. };
  974. static bool
  975. amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
  976. bool in_vblank_irq, int *vpos, int *hpos,
  977. ktime_t *stime, ktime_t *etime,
  978. const struct drm_display_mode *mode)
  979. {
  980. return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
  981. stime, etime, mode);
  982. }
  983. static struct drm_driver kms_driver = {
  984. .driver_features =
  985. DRIVER_USE_AGP |
  986. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  987. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
  988. .load = amdgpu_driver_load_kms,
  989. .open = amdgpu_driver_open_kms,
  990. .postclose = amdgpu_driver_postclose_kms,
  991. .lastclose = amdgpu_driver_lastclose_kms,
  992. .unload = amdgpu_driver_unload_kms,
  993. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  994. .enable_vblank = amdgpu_enable_vblank_kms,
  995. .disable_vblank = amdgpu_disable_vblank_kms,
  996. .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
  997. .get_scanout_position = amdgpu_get_crtc_scanout_position,
  998. .irq_handler = amdgpu_irq_handler,
  999. .ioctls = amdgpu_ioctls_kms,
  1000. .gem_free_object_unlocked = amdgpu_gem_object_free,
  1001. .gem_open_object = amdgpu_gem_object_open,
  1002. .gem_close_object = amdgpu_gem_object_close,
  1003. .dumb_create = amdgpu_mode_dumb_create,
  1004. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  1005. .fops = &amdgpu_driver_kms_fops,
  1006. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  1007. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  1008. .gem_prime_export = amdgpu_gem_prime_export,
  1009. .gem_prime_import = amdgpu_gem_prime_import,
  1010. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  1011. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  1012. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  1013. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  1014. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  1015. .gem_prime_mmap = amdgpu_gem_prime_mmap,
  1016. .name = DRIVER_NAME,
  1017. .desc = DRIVER_DESC,
  1018. .date = DRIVER_DATE,
  1019. .major = KMS_DRIVER_MAJOR,
  1020. .minor = KMS_DRIVER_MINOR,
  1021. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  1022. };
  1023. static struct drm_driver *driver;
  1024. static struct pci_driver *pdriver;
  1025. static struct pci_driver amdgpu_kms_pci_driver = {
  1026. .name = DRIVER_NAME,
  1027. .id_table = pciidlist,
  1028. .probe = amdgpu_pci_probe,
  1029. .remove = amdgpu_pci_remove,
  1030. .shutdown = amdgpu_pci_shutdown,
  1031. .driver.pm = &amdgpu_pm_ops,
  1032. };
  1033. static int __init amdgpu_init(void)
  1034. {
  1035. int r;
  1036. if (vgacon_text_force()) {
  1037. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  1038. return -EINVAL;
  1039. }
  1040. r = amdgpu_sync_init();
  1041. if (r)
  1042. goto error_sync;
  1043. r = amdgpu_fence_slab_init();
  1044. if (r)
  1045. goto error_fence;
  1046. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  1047. driver = &kms_driver;
  1048. pdriver = &amdgpu_kms_pci_driver;
  1049. driver->num_ioctls = amdgpu_max_kms_ioctl;
  1050. amdgpu_register_atpx_handler();
  1051. /* let modprobe override vga console setting */
  1052. return pci_register_driver(pdriver);
  1053. error_fence:
  1054. amdgpu_sync_fini();
  1055. error_sync:
  1056. return r;
  1057. }
  1058. static void __exit amdgpu_exit(void)
  1059. {
  1060. amdgpu_amdkfd_fini();
  1061. pci_unregister_driver(pdriver);
  1062. amdgpu_unregister_atpx_handler();
  1063. amdgpu_sync_fini();
  1064. amdgpu_fence_slab_fini();
  1065. }
  1066. module_init(amdgpu_init);
  1067. module_exit(amdgpu_exit);
  1068. MODULE_AUTHOR(DRIVER_AUTHOR);
  1069. MODULE_DESCRIPTION(DRIVER_DESC);
  1070. MODULE_LICENSE("GPL and additional rights");