pci.c 142 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455
  1. /*
  2. * PCI Bus Services, see include/linux/pci.h for further explanation.
  3. *
  4. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  5. * David Mosberger-Tang
  6. *
  7. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/kernel.h>
  11. #include <linux/delay.h>
  12. #include <linux/dmi.h>
  13. #include <linux/init.h>
  14. #include <linux/of.h>
  15. #include <linux/of_pci.h>
  16. #include <linux/pci.h>
  17. #include <linux/pm.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/string.h>
  22. #include <linux/log2.h>
  23. #include <linux/pci-aspm.h>
  24. #include <linux/pm_wakeup.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/pci_hotplug.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/pci-ats.h>
  31. #include <asm/setup.h>
  32. #include <asm/dma.h>
  33. #include <linux/aer.h>
  34. #include "pci.h"
  35. const char *pci_power_names[] = {
  36. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  37. };
  38. EXPORT_SYMBOL_GPL(pci_power_names);
  39. int isa_dma_bridge_buggy;
  40. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  41. int pci_pci_problems;
  42. EXPORT_SYMBOL(pci_pci_problems);
  43. unsigned int pci_pm_d3_delay;
  44. static void pci_pme_list_scan(struct work_struct *work);
  45. static LIST_HEAD(pci_pme_list);
  46. static DEFINE_MUTEX(pci_pme_list_mutex);
  47. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  48. struct pci_pme_device {
  49. struct list_head list;
  50. struct pci_dev *dev;
  51. };
  52. #define PME_TIMEOUT 1000 /* How long between PME checks */
  53. static void pci_dev_d3_sleep(struct pci_dev *dev)
  54. {
  55. unsigned int delay = dev->d3_delay;
  56. if (delay < pci_pm_d3_delay)
  57. delay = pci_pm_d3_delay;
  58. if (delay)
  59. msleep(delay);
  60. }
  61. #ifdef CONFIG_PCI_DOMAINS
  62. int pci_domains_supported = 1;
  63. #endif
  64. #define DEFAULT_CARDBUS_IO_SIZE (256)
  65. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  66. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  67. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  68. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  69. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  70. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  71. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  72. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  73. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  74. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  75. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  76. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  77. /*
  78. * The default CLS is used if arch didn't set CLS explicitly and not
  79. * all pci devices agree on the same value. Arch can override either
  80. * the dfl or actual value as it sees fit. Don't forget this is
  81. * measured in 32-bit words, not bytes.
  82. */
  83. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  84. u8 pci_cache_line_size;
  85. /*
  86. * If we set up a device for bus mastering, we need to check the latency
  87. * timer as certain BIOSes forget to set it properly.
  88. */
  89. unsigned int pcibios_max_latency = 255;
  90. /* If set, the PCIe ARI capability will not be used. */
  91. static bool pcie_ari_disabled;
  92. /* Disable bridge_d3 for all PCIe ports */
  93. static bool pci_bridge_d3_disable;
  94. /* Force bridge_d3 for all PCIe ports */
  95. static bool pci_bridge_d3_force;
  96. static int __init pcie_port_pm_setup(char *str)
  97. {
  98. if (!strcmp(str, "off"))
  99. pci_bridge_d3_disable = true;
  100. else if (!strcmp(str, "force"))
  101. pci_bridge_d3_force = true;
  102. return 1;
  103. }
  104. __setup("pcie_port_pm=", pcie_port_pm_setup);
  105. /**
  106. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  107. * @bus: pointer to PCI bus structure to search
  108. *
  109. * Given a PCI bus, returns the highest PCI bus number present in the set
  110. * including the given PCI bus and its list of child PCI buses.
  111. */
  112. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  113. {
  114. struct pci_bus *tmp;
  115. unsigned char max, n;
  116. max = bus->busn_res.end;
  117. list_for_each_entry(tmp, &bus->children, node) {
  118. n = pci_bus_max_busnr(tmp);
  119. if (n > max)
  120. max = n;
  121. }
  122. return max;
  123. }
  124. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  125. #ifdef CONFIG_HAS_IOMEM
  126. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  127. {
  128. struct resource *res = &pdev->resource[bar];
  129. /*
  130. * Make sure the BAR is actually a memory resource, not an IO resource
  131. */
  132. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  133. dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
  134. return NULL;
  135. }
  136. return ioremap_nocache(res->start, resource_size(res));
  137. }
  138. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  139. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  140. {
  141. /*
  142. * Make sure the BAR is actually a memory resource, not an IO resource
  143. */
  144. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  145. WARN_ON(1);
  146. return NULL;
  147. }
  148. return ioremap_wc(pci_resource_start(pdev, bar),
  149. pci_resource_len(pdev, bar));
  150. }
  151. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  152. #endif
  153. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  154. u8 pos, int cap, int *ttl)
  155. {
  156. u8 id;
  157. u16 ent;
  158. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  159. while ((*ttl)--) {
  160. if (pos < 0x40)
  161. break;
  162. pos &= ~3;
  163. pci_bus_read_config_word(bus, devfn, pos, &ent);
  164. id = ent & 0xff;
  165. if (id == 0xff)
  166. break;
  167. if (id == cap)
  168. return pos;
  169. pos = (ent >> 8);
  170. }
  171. return 0;
  172. }
  173. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  174. u8 pos, int cap)
  175. {
  176. int ttl = PCI_FIND_CAP_TTL;
  177. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  178. }
  179. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  180. {
  181. return __pci_find_next_cap(dev->bus, dev->devfn,
  182. pos + PCI_CAP_LIST_NEXT, cap);
  183. }
  184. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  185. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  186. unsigned int devfn, u8 hdr_type)
  187. {
  188. u16 status;
  189. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  190. if (!(status & PCI_STATUS_CAP_LIST))
  191. return 0;
  192. switch (hdr_type) {
  193. case PCI_HEADER_TYPE_NORMAL:
  194. case PCI_HEADER_TYPE_BRIDGE:
  195. return PCI_CAPABILITY_LIST;
  196. case PCI_HEADER_TYPE_CARDBUS:
  197. return PCI_CB_CAPABILITY_LIST;
  198. }
  199. return 0;
  200. }
  201. /**
  202. * pci_find_capability - query for devices' capabilities
  203. * @dev: PCI device to query
  204. * @cap: capability code
  205. *
  206. * Tell if a device supports a given PCI capability.
  207. * Returns the address of the requested capability structure within the
  208. * device's PCI configuration space or 0 in case the device does not
  209. * support it. Possible values for @cap:
  210. *
  211. * %PCI_CAP_ID_PM Power Management
  212. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  213. * %PCI_CAP_ID_VPD Vital Product Data
  214. * %PCI_CAP_ID_SLOTID Slot Identification
  215. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  216. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  217. * %PCI_CAP_ID_PCIX PCI-X
  218. * %PCI_CAP_ID_EXP PCI Express
  219. */
  220. int pci_find_capability(struct pci_dev *dev, int cap)
  221. {
  222. int pos;
  223. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  224. if (pos)
  225. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  226. return pos;
  227. }
  228. EXPORT_SYMBOL(pci_find_capability);
  229. /**
  230. * pci_bus_find_capability - query for devices' capabilities
  231. * @bus: the PCI bus to query
  232. * @devfn: PCI device to query
  233. * @cap: capability code
  234. *
  235. * Like pci_find_capability() but works for pci devices that do not have a
  236. * pci_dev structure set up yet.
  237. *
  238. * Returns the address of the requested capability structure within the
  239. * device's PCI configuration space or 0 in case the device does not
  240. * support it.
  241. */
  242. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  243. {
  244. int pos;
  245. u8 hdr_type;
  246. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  247. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  248. if (pos)
  249. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  250. return pos;
  251. }
  252. EXPORT_SYMBOL(pci_bus_find_capability);
  253. /**
  254. * pci_find_next_ext_capability - Find an extended capability
  255. * @dev: PCI device to query
  256. * @start: address at which to start looking (0 to start at beginning of list)
  257. * @cap: capability code
  258. *
  259. * Returns the address of the next matching extended capability structure
  260. * within the device's PCI configuration space or 0 if the device does
  261. * not support it. Some capabilities can occur several times, e.g., the
  262. * vendor-specific capability, and this provides a way to find them all.
  263. */
  264. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  265. {
  266. u32 header;
  267. int ttl;
  268. int pos = PCI_CFG_SPACE_SIZE;
  269. /* minimum 8 bytes per capability */
  270. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  271. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  272. return 0;
  273. if (start)
  274. pos = start;
  275. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  276. return 0;
  277. /*
  278. * If we have no capabilities, this is indicated by cap ID,
  279. * cap version and next pointer all being 0.
  280. */
  281. if (header == 0)
  282. return 0;
  283. while (ttl-- > 0) {
  284. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  285. return pos;
  286. pos = PCI_EXT_CAP_NEXT(header);
  287. if (pos < PCI_CFG_SPACE_SIZE)
  288. break;
  289. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  290. break;
  291. }
  292. return 0;
  293. }
  294. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  295. /**
  296. * pci_find_ext_capability - Find an extended capability
  297. * @dev: PCI device to query
  298. * @cap: capability code
  299. *
  300. * Returns the address of the requested extended capability structure
  301. * within the device's PCI configuration space or 0 if the device does
  302. * not support it. Possible values for @cap:
  303. *
  304. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  305. * %PCI_EXT_CAP_ID_VC Virtual Channel
  306. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  307. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  308. */
  309. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  310. {
  311. return pci_find_next_ext_capability(dev, 0, cap);
  312. }
  313. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  314. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  315. {
  316. int rc, ttl = PCI_FIND_CAP_TTL;
  317. u8 cap, mask;
  318. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  319. mask = HT_3BIT_CAP_MASK;
  320. else
  321. mask = HT_5BIT_CAP_MASK;
  322. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  323. PCI_CAP_ID_HT, &ttl);
  324. while (pos) {
  325. rc = pci_read_config_byte(dev, pos + 3, &cap);
  326. if (rc != PCIBIOS_SUCCESSFUL)
  327. return 0;
  328. if ((cap & mask) == ht_cap)
  329. return pos;
  330. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  331. pos + PCI_CAP_LIST_NEXT,
  332. PCI_CAP_ID_HT, &ttl);
  333. }
  334. return 0;
  335. }
  336. /**
  337. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  338. * @dev: PCI device to query
  339. * @pos: Position from which to continue searching
  340. * @ht_cap: Hypertransport capability code
  341. *
  342. * To be used in conjunction with pci_find_ht_capability() to search for
  343. * all capabilities matching @ht_cap. @pos should always be a value returned
  344. * from pci_find_ht_capability().
  345. *
  346. * NB. To be 100% safe against broken PCI devices, the caller should take
  347. * steps to avoid an infinite loop.
  348. */
  349. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  350. {
  351. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  352. }
  353. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  354. /**
  355. * pci_find_ht_capability - query a device's Hypertransport capabilities
  356. * @dev: PCI device to query
  357. * @ht_cap: Hypertransport capability code
  358. *
  359. * Tell if a device supports a given Hypertransport capability.
  360. * Returns an address within the device's PCI configuration space
  361. * or 0 in case the device does not support the request capability.
  362. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  363. * which has a Hypertransport capability matching @ht_cap.
  364. */
  365. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  366. {
  367. int pos;
  368. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  369. if (pos)
  370. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  371. return pos;
  372. }
  373. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  374. /**
  375. * pci_find_parent_resource - return resource region of parent bus of given region
  376. * @dev: PCI device structure contains resources to be searched
  377. * @res: child resource record for which parent is sought
  378. *
  379. * For given resource region of given device, return the resource
  380. * region of parent bus the given region is contained in.
  381. */
  382. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  383. struct resource *res)
  384. {
  385. const struct pci_bus *bus = dev->bus;
  386. struct resource *r;
  387. int i;
  388. pci_bus_for_each_resource(bus, r, i) {
  389. if (!r)
  390. continue;
  391. if (resource_contains(r, res)) {
  392. /*
  393. * If the window is prefetchable but the BAR is
  394. * not, the allocator made a mistake.
  395. */
  396. if (r->flags & IORESOURCE_PREFETCH &&
  397. !(res->flags & IORESOURCE_PREFETCH))
  398. return NULL;
  399. /*
  400. * If we're below a transparent bridge, there may
  401. * be both a positively-decoded aperture and a
  402. * subtractively-decoded region that contain the BAR.
  403. * We want the positively-decoded one, so this depends
  404. * on pci_bus_for_each_resource() giving us those
  405. * first.
  406. */
  407. return r;
  408. }
  409. }
  410. return NULL;
  411. }
  412. EXPORT_SYMBOL(pci_find_parent_resource);
  413. /**
  414. * pci_find_resource - Return matching PCI device resource
  415. * @dev: PCI device to query
  416. * @res: Resource to look for
  417. *
  418. * Goes over standard PCI resources (BARs) and checks if the given resource
  419. * is partially or fully contained in any of them. In that case the
  420. * matching resource is returned, %NULL otherwise.
  421. */
  422. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  423. {
  424. int i;
  425. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  426. struct resource *r = &dev->resource[i];
  427. if (r->start && resource_contains(r, res))
  428. return r;
  429. }
  430. return NULL;
  431. }
  432. EXPORT_SYMBOL(pci_find_resource);
  433. /**
  434. * pci_find_pcie_root_port - return PCIe Root Port
  435. * @dev: PCI device to query
  436. *
  437. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  438. * for a given PCI Device.
  439. */
  440. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  441. {
  442. struct pci_dev *bridge, *highest_pcie_bridge = NULL;
  443. bridge = pci_upstream_bridge(dev);
  444. while (bridge && pci_is_pcie(bridge)) {
  445. highest_pcie_bridge = bridge;
  446. bridge = pci_upstream_bridge(bridge);
  447. }
  448. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  449. return NULL;
  450. return highest_pcie_bridge;
  451. }
  452. EXPORT_SYMBOL(pci_find_pcie_root_port);
  453. /**
  454. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  455. * @dev: the PCI device to operate on
  456. * @pos: config space offset of status word
  457. * @mask: mask of bit(s) to care about in status word
  458. *
  459. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  460. */
  461. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  462. {
  463. int i;
  464. /* Wait for Transaction Pending bit clean */
  465. for (i = 0; i < 4; i++) {
  466. u16 status;
  467. if (i)
  468. msleep((1 << (i - 1)) * 100);
  469. pci_read_config_word(dev, pos, &status);
  470. if (!(status & mask))
  471. return 1;
  472. }
  473. return 0;
  474. }
  475. /**
  476. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  477. * @dev: PCI device to have its BARs restored
  478. *
  479. * Restore the BAR values for a given device, so as to make it
  480. * accessible by its driver.
  481. */
  482. static void pci_restore_bars(struct pci_dev *dev)
  483. {
  484. int i;
  485. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  486. pci_update_resource(dev, i);
  487. }
  488. static const struct pci_platform_pm_ops *pci_platform_pm;
  489. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  490. {
  491. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  492. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  493. return -EINVAL;
  494. pci_platform_pm = ops;
  495. return 0;
  496. }
  497. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  498. {
  499. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  500. }
  501. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  502. pci_power_t t)
  503. {
  504. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  505. }
  506. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  507. {
  508. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  509. }
  510. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  511. {
  512. return pci_platform_pm ?
  513. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  514. }
  515. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  516. {
  517. return pci_platform_pm ?
  518. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  519. }
  520. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  521. {
  522. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  523. }
  524. /**
  525. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  526. * given PCI device
  527. * @dev: PCI device to handle.
  528. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  529. *
  530. * RETURN VALUE:
  531. * -EINVAL if the requested state is invalid.
  532. * -EIO if device does not support PCI PM or its PM capabilities register has a
  533. * wrong version, or device doesn't support the requested state.
  534. * 0 if device already is in the requested state.
  535. * 0 if device's power state has been successfully changed.
  536. */
  537. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  538. {
  539. u16 pmcsr;
  540. bool need_restore = false;
  541. /* Check if we're already there */
  542. if (dev->current_state == state)
  543. return 0;
  544. if (!dev->pm_cap)
  545. return -EIO;
  546. if (state < PCI_D0 || state > PCI_D3hot)
  547. return -EINVAL;
  548. /* Validate current state:
  549. * Can enter D0 from any state, but if we can only go deeper
  550. * to sleep if we're already in a low power state
  551. */
  552. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  553. && dev->current_state > state) {
  554. dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
  555. dev->current_state, state);
  556. return -EINVAL;
  557. }
  558. /* check if this device supports the desired state */
  559. if ((state == PCI_D1 && !dev->d1_support)
  560. || (state == PCI_D2 && !dev->d2_support))
  561. return -EIO;
  562. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  563. /* If we're (effectively) in D3, force entire word to 0.
  564. * This doesn't affect PME_Status, disables PME_En, and
  565. * sets PowerState to 0.
  566. */
  567. switch (dev->current_state) {
  568. case PCI_D0:
  569. case PCI_D1:
  570. case PCI_D2:
  571. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  572. pmcsr |= state;
  573. break;
  574. case PCI_D3hot:
  575. case PCI_D3cold:
  576. case PCI_UNKNOWN: /* Boot-up */
  577. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  578. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  579. need_restore = true;
  580. /* Fall-through: force to D0 */
  581. default:
  582. pmcsr = 0;
  583. break;
  584. }
  585. /* enter specified state */
  586. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  587. /* Mandatory power management transition delays */
  588. /* see PCI PM 1.1 5.6.1 table 18 */
  589. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  590. pci_dev_d3_sleep(dev);
  591. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  592. udelay(PCI_PM_D2_DELAY);
  593. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  594. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  595. if (dev->current_state != state && printk_ratelimit())
  596. dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
  597. dev->current_state);
  598. /*
  599. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  600. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  601. * from D3hot to D0 _may_ perform an internal reset, thereby
  602. * going to "D0 Uninitialized" rather than "D0 Initialized".
  603. * For example, at least some versions of the 3c905B and the
  604. * 3c556B exhibit this behaviour.
  605. *
  606. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  607. * devices in a D3hot state at boot. Consequently, we need to
  608. * restore at least the BARs so that the device will be
  609. * accessible to its driver.
  610. */
  611. if (need_restore)
  612. pci_restore_bars(dev);
  613. if (dev->bus->self)
  614. pcie_aspm_pm_state_change(dev->bus->self);
  615. return 0;
  616. }
  617. /**
  618. * pci_update_current_state - Read power state of given device and cache it
  619. * @dev: PCI device to handle.
  620. * @state: State to cache in case the device doesn't have the PM capability
  621. *
  622. * The power state is read from the PMCSR register, which however is
  623. * inaccessible in D3cold. The platform firmware is therefore queried first
  624. * to detect accessibility of the register. In case the platform firmware
  625. * reports an incorrect state or the device isn't power manageable by the
  626. * platform at all, we try to detect D3cold by testing accessibility of the
  627. * vendor ID in config space.
  628. */
  629. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  630. {
  631. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  632. !pci_device_is_present(dev)) {
  633. dev->current_state = PCI_D3cold;
  634. } else if (dev->pm_cap) {
  635. u16 pmcsr;
  636. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  637. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  638. } else {
  639. dev->current_state = state;
  640. }
  641. }
  642. /**
  643. * pci_power_up - Put the given device into D0 forcibly
  644. * @dev: PCI device to power up
  645. */
  646. void pci_power_up(struct pci_dev *dev)
  647. {
  648. if (platform_pci_power_manageable(dev))
  649. platform_pci_set_power_state(dev, PCI_D0);
  650. pci_raw_set_power_state(dev, PCI_D0);
  651. pci_update_current_state(dev, PCI_D0);
  652. }
  653. /**
  654. * pci_platform_power_transition - Use platform to change device power state
  655. * @dev: PCI device to handle.
  656. * @state: State to put the device into.
  657. */
  658. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  659. {
  660. int error;
  661. if (platform_pci_power_manageable(dev)) {
  662. error = platform_pci_set_power_state(dev, state);
  663. if (!error)
  664. pci_update_current_state(dev, state);
  665. } else
  666. error = -ENODEV;
  667. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  668. dev->current_state = PCI_D0;
  669. return error;
  670. }
  671. /**
  672. * pci_wakeup - Wake up a PCI device
  673. * @pci_dev: Device to handle.
  674. * @ign: ignored parameter
  675. */
  676. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  677. {
  678. pci_wakeup_event(pci_dev);
  679. pm_request_resume(&pci_dev->dev);
  680. return 0;
  681. }
  682. /**
  683. * pci_wakeup_bus - Walk given bus and wake up devices on it
  684. * @bus: Top bus of the subtree to walk.
  685. */
  686. static void pci_wakeup_bus(struct pci_bus *bus)
  687. {
  688. if (bus)
  689. pci_walk_bus(bus, pci_wakeup, NULL);
  690. }
  691. /**
  692. * __pci_start_power_transition - Start power transition of a PCI device
  693. * @dev: PCI device to handle.
  694. * @state: State to put the device into.
  695. */
  696. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  697. {
  698. if (state == PCI_D0) {
  699. pci_platform_power_transition(dev, PCI_D0);
  700. /*
  701. * Mandatory power management transition delays, see
  702. * PCI Express Base Specification Revision 2.0 Section
  703. * 6.6.1: Conventional Reset. Do not delay for
  704. * devices powered on/off by corresponding bridge,
  705. * because have already delayed for the bridge.
  706. */
  707. if (dev->runtime_d3cold) {
  708. if (dev->d3cold_delay)
  709. msleep(dev->d3cold_delay);
  710. /*
  711. * When powering on a bridge from D3cold, the
  712. * whole hierarchy may be powered on into
  713. * D0uninitialized state, resume them to give
  714. * them a chance to suspend again
  715. */
  716. pci_wakeup_bus(dev->subordinate);
  717. }
  718. }
  719. }
  720. /**
  721. * __pci_dev_set_current_state - Set current state of a PCI device
  722. * @dev: Device to handle
  723. * @data: pointer to state to be set
  724. */
  725. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  726. {
  727. pci_power_t state = *(pci_power_t *)data;
  728. dev->current_state = state;
  729. return 0;
  730. }
  731. /**
  732. * __pci_bus_set_current_state - Walk given bus and set current state of devices
  733. * @bus: Top bus of the subtree to walk.
  734. * @state: state to be set
  735. */
  736. static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  737. {
  738. if (bus)
  739. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  740. }
  741. /**
  742. * __pci_complete_power_transition - Complete power transition of a PCI device
  743. * @dev: PCI device to handle.
  744. * @state: State to put the device into.
  745. *
  746. * This function should not be called directly by device drivers.
  747. */
  748. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  749. {
  750. int ret;
  751. if (state <= PCI_D0)
  752. return -EINVAL;
  753. ret = pci_platform_power_transition(dev, state);
  754. /* Power off the bridge may power off the whole hierarchy */
  755. if (!ret && state == PCI_D3cold)
  756. __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  757. return ret;
  758. }
  759. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  760. /**
  761. * pci_set_power_state - Set the power state of a PCI device
  762. * @dev: PCI device to handle.
  763. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  764. *
  765. * Transition a device to a new power state, using the platform firmware and/or
  766. * the device's PCI PM registers.
  767. *
  768. * RETURN VALUE:
  769. * -EINVAL if the requested state is invalid.
  770. * -EIO if device does not support PCI PM or its PM capabilities register has a
  771. * wrong version, or device doesn't support the requested state.
  772. * 0 if device already is in the requested state.
  773. * 0 if device's power state has been successfully changed.
  774. */
  775. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  776. {
  777. int error;
  778. /* bound the state we're entering */
  779. if (state > PCI_D3cold)
  780. state = PCI_D3cold;
  781. else if (state < PCI_D0)
  782. state = PCI_D0;
  783. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  784. /*
  785. * If the device or the parent bridge do not support PCI PM,
  786. * ignore the request if we're doing anything other than putting
  787. * it into D0 (which would only happen on boot).
  788. */
  789. return 0;
  790. /* Check if we're already there */
  791. if (dev->current_state == state)
  792. return 0;
  793. __pci_start_power_transition(dev, state);
  794. /* This device is quirked not to be put into D3, so
  795. don't put it in D3 */
  796. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  797. return 0;
  798. /*
  799. * To put device in D3cold, we put device into D3hot in native
  800. * way, then put device into D3cold with platform ops
  801. */
  802. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  803. PCI_D3hot : state);
  804. if (!__pci_complete_power_transition(dev, state))
  805. error = 0;
  806. return error;
  807. }
  808. EXPORT_SYMBOL(pci_set_power_state);
  809. /**
  810. * pci_choose_state - Choose the power state of a PCI device
  811. * @dev: PCI device to be suspended
  812. * @state: target sleep state for the whole system. This is the value
  813. * that is passed to suspend() function.
  814. *
  815. * Returns PCI power state suitable for given device and given system
  816. * message.
  817. */
  818. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  819. {
  820. pci_power_t ret;
  821. if (!dev->pm_cap)
  822. return PCI_D0;
  823. ret = platform_pci_choose_state(dev);
  824. if (ret != PCI_POWER_ERROR)
  825. return ret;
  826. switch (state.event) {
  827. case PM_EVENT_ON:
  828. return PCI_D0;
  829. case PM_EVENT_FREEZE:
  830. case PM_EVENT_PRETHAW:
  831. /* REVISIT both freeze and pre-thaw "should" use D0 */
  832. case PM_EVENT_SUSPEND:
  833. case PM_EVENT_HIBERNATE:
  834. return PCI_D3hot;
  835. default:
  836. dev_info(&dev->dev, "unrecognized suspend event %d\n",
  837. state.event);
  838. BUG();
  839. }
  840. return PCI_D0;
  841. }
  842. EXPORT_SYMBOL(pci_choose_state);
  843. #define PCI_EXP_SAVE_REGS 7
  844. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  845. u16 cap, bool extended)
  846. {
  847. struct pci_cap_saved_state *tmp;
  848. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  849. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  850. return tmp;
  851. }
  852. return NULL;
  853. }
  854. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  855. {
  856. return _pci_find_saved_cap(dev, cap, false);
  857. }
  858. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  859. {
  860. return _pci_find_saved_cap(dev, cap, true);
  861. }
  862. static int pci_save_pcie_state(struct pci_dev *dev)
  863. {
  864. int i = 0;
  865. struct pci_cap_saved_state *save_state;
  866. u16 *cap;
  867. if (!pci_is_pcie(dev))
  868. return 0;
  869. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  870. if (!save_state) {
  871. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  872. return -ENOMEM;
  873. }
  874. cap = (u16 *)&save_state->cap.data[0];
  875. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  876. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  877. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  878. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  879. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  880. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  881. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  882. return 0;
  883. }
  884. static void pci_restore_pcie_state(struct pci_dev *dev)
  885. {
  886. int i = 0;
  887. struct pci_cap_saved_state *save_state;
  888. u16 *cap;
  889. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  890. if (!save_state)
  891. return;
  892. cap = (u16 *)&save_state->cap.data[0];
  893. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  894. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  895. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  896. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  897. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  898. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  899. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  900. }
  901. static int pci_save_pcix_state(struct pci_dev *dev)
  902. {
  903. int pos;
  904. struct pci_cap_saved_state *save_state;
  905. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  906. if (!pos)
  907. return 0;
  908. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  909. if (!save_state) {
  910. dev_err(&dev->dev, "buffer not found in %s\n", __func__);
  911. return -ENOMEM;
  912. }
  913. pci_read_config_word(dev, pos + PCI_X_CMD,
  914. (u16 *)save_state->cap.data);
  915. return 0;
  916. }
  917. static void pci_restore_pcix_state(struct pci_dev *dev)
  918. {
  919. int i = 0, pos;
  920. struct pci_cap_saved_state *save_state;
  921. u16 *cap;
  922. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  923. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  924. if (!save_state || !pos)
  925. return;
  926. cap = (u16 *)&save_state->cap.data[0];
  927. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  928. }
  929. /**
  930. * pci_save_state - save the PCI configuration space of a device before suspending
  931. * @dev: - PCI device that we're dealing with
  932. */
  933. int pci_save_state(struct pci_dev *dev)
  934. {
  935. int i;
  936. /* XXX: 100% dword access ok here? */
  937. for (i = 0; i < 16; i++)
  938. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  939. dev->state_saved = true;
  940. i = pci_save_pcie_state(dev);
  941. if (i != 0)
  942. return i;
  943. i = pci_save_pcix_state(dev);
  944. if (i != 0)
  945. return i;
  946. return pci_save_vc_state(dev);
  947. }
  948. EXPORT_SYMBOL(pci_save_state);
  949. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  950. u32 saved_val, int retry)
  951. {
  952. u32 val;
  953. pci_read_config_dword(pdev, offset, &val);
  954. if (val == saved_val)
  955. return;
  956. for (;;) {
  957. dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  958. offset, val, saved_val);
  959. pci_write_config_dword(pdev, offset, saved_val);
  960. if (retry-- <= 0)
  961. return;
  962. pci_read_config_dword(pdev, offset, &val);
  963. if (val == saved_val)
  964. return;
  965. mdelay(1);
  966. }
  967. }
  968. static void pci_restore_config_space_range(struct pci_dev *pdev,
  969. int start, int end, int retry)
  970. {
  971. int index;
  972. for (index = end; index >= start; index--)
  973. pci_restore_config_dword(pdev, 4 * index,
  974. pdev->saved_config_space[index],
  975. retry);
  976. }
  977. static void pci_restore_config_space(struct pci_dev *pdev)
  978. {
  979. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  980. pci_restore_config_space_range(pdev, 10, 15, 0);
  981. /* Restore BARs before the command register. */
  982. pci_restore_config_space_range(pdev, 4, 9, 10);
  983. pci_restore_config_space_range(pdev, 0, 3, 0);
  984. } else {
  985. pci_restore_config_space_range(pdev, 0, 15, 0);
  986. }
  987. }
  988. /**
  989. * pci_restore_state - Restore the saved state of a PCI device
  990. * @dev: - PCI device that we're dealing with
  991. */
  992. void pci_restore_state(struct pci_dev *dev)
  993. {
  994. if (!dev->state_saved)
  995. return;
  996. /* PCI Express register must be restored first */
  997. pci_restore_pcie_state(dev);
  998. pci_restore_pasid_state(dev);
  999. pci_restore_pri_state(dev);
  1000. pci_restore_ats_state(dev);
  1001. pci_restore_vc_state(dev);
  1002. pci_cleanup_aer_error_status_regs(dev);
  1003. pci_restore_config_space(dev);
  1004. pci_restore_pcix_state(dev);
  1005. pci_restore_msi_state(dev);
  1006. /* Restore ACS and IOV configuration state */
  1007. pci_enable_acs(dev);
  1008. pci_restore_iov_state(dev);
  1009. dev->state_saved = false;
  1010. }
  1011. EXPORT_SYMBOL(pci_restore_state);
  1012. struct pci_saved_state {
  1013. u32 config_space[16];
  1014. struct pci_cap_saved_data cap[0];
  1015. };
  1016. /**
  1017. * pci_store_saved_state - Allocate and return an opaque struct containing
  1018. * the device saved state.
  1019. * @dev: PCI device that we're dealing with
  1020. *
  1021. * Return NULL if no state or error.
  1022. */
  1023. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1024. {
  1025. struct pci_saved_state *state;
  1026. struct pci_cap_saved_state *tmp;
  1027. struct pci_cap_saved_data *cap;
  1028. size_t size;
  1029. if (!dev->state_saved)
  1030. return NULL;
  1031. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1032. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1033. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1034. state = kzalloc(size, GFP_KERNEL);
  1035. if (!state)
  1036. return NULL;
  1037. memcpy(state->config_space, dev->saved_config_space,
  1038. sizeof(state->config_space));
  1039. cap = state->cap;
  1040. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1041. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1042. memcpy(cap, &tmp->cap, len);
  1043. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1044. }
  1045. /* Empty cap_save terminates list */
  1046. return state;
  1047. }
  1048. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1049. /**
  1050. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1051. * @dev: PCI device that we're dealing with
  1052. * @state: Saved state returned from pci_store_saved_state()
  1053. */
  1054. int pci_load_saved_state(struct pci_dev *dev,
  1055. struct pci_saved_state *state)
  1056. {
  1057. struct pci_cap_saved_data *cap;
  1058. dev->state_saved = false;
  1059. if (!state)
  1060. return 0;
  1061. memcpy(dev->saved_config_space, state->config_space,
  1062. sizeof(state->config_space));
  1063. cap = state->cap;
  1064. while (cap->size) {
  1065. struct pci_cap_saved_state *tmp;
  1066. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1067. if (!tmp || tmp->cap.size != cap->size)
  1068. return -EINVAL;
  1069. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1070. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1071. sizeof(struct pci_cap_saved_data) + cap->size);
  1072. }
  1073. dev->state_saved = true;
  1074. return 0;
  1075. }
  1076. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1077. /**
  1078. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1079. * and free the memory allocated for it.
  1080. * @dev: PCI device that we're dealing with
  1081. * @state: Pointer to saved state returned from pci_store_saved_state()
  1082. */
  1083. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1084. struct pci_saved_state **state)
  1085. {
  1086. int ret = pci_load_saved_state(dev, *state);
  1087. kfree(*state);
  1088. *state = NULL;
  1089. return ret;
  1090. }
  1091. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1092. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1093. {
  1094. return pci_enable_resources(dev, bars);
  1095. }
  1096. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1097. {
  1098. int err;
  1099. struct pci_dev *bridge;
  1100. u16 cmd;
  1101. u8 pin;
  1102. err = pci_set_power_state(dev, PCI_D0);
  1103. if (err < 0 && err != -EIO)
  1104. return err;
  1105. bridge = pci_upstream_bridge(dev);
  1106. if (bridge)
  1107. pcie_aspm_powersave_config_link(bridge);
  1108. err = pcibios_enable_device(dev, bars);
  1109. if (err < 0)
  1110. return err;
  1111. pci_fixup_device(pci_fixup_enable, dev);
  1112. if (dev->msi_enabled || dev->msix_enabled)
  1113. return 0;
  1114. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1115. if (pin) {
  1116. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1117. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1118. pci_write_config_word(dev, PCI_COMMAND,
  1119. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1120. }
  1121. return 0;
  1122. }
  1123. /**
  1124. * pci_reenable_device - Resume abandoned device
  1125. * @dev: PCI device to be resumed
  1126. *
  1127. * Note this function is a backend of pci_default_resume and is not supposed
  1128. * to be called by normal code, write proper resume handler and use it instead.
  1129. */
  1130. int pci_reenable_device(struct pci_dev *dev)
  1131. {
  1132. if (pci_is_enabled(dev))
  1133. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1134. return 0;
  1135. }
  1136. EXPORT_SYMBOL(pci_reenable_device);
  1137. static void pci_enable_bridge(struct pci_dev *dev)
  1138. {
  1139. struct pci_dev *bridge;
  1140. int retval;
  1141. bridge = pci_upstream_bridge(dev);
  1142. if (bridge)
  1143. pci_enable_bridge(bridge);
  1144. if (pci_is_enabled(dev)) {
  1145. if (!dev->is_busmaster)
  1146. pci_set_master(dev);
  1147. return;
  1148. }
  1149. retval = pci_enable_device(dev);
  1150. if (retval)
  1151. dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
  1152. retval);
  1153. pci_set_master(dev);
  1154. }
  1155. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1156. {
  1157. struct pci_dev *bridge;
  1158. int err;
  1159. int i, bars = 0;
  1160. /*
  1161. * Power state could be unknown at this point, either due to a fresh
  1162. * boot or a device removal call. So get the current power state
  1163. * so that things like MSI message writing will behave as expected
  1164. * (e.g. if the device really is in D0 at enable time).
  1165. */
  1166. if (dev->pm_cap) {
  1167. u16 pmcsr;
  1168. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1169. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1170. }
  1171. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1172. return 0; /* already enabled */
  1173. bridge = pci_upstream_bridge(dev);
  1174. if (bridge)
  1175. pci_enable_bridge(bridge);
  1176. /* only skip sriov related */
  1177. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1178. if (dev->resource[i].flags & flags)
  1179. bars |= (1 << i);
  1180. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1181. if (dev->resource[i].flags & flags)
  1182. bars |= (1 << i);
  1183. err = do_pci_enable_device(dev, bars);
  1184. if (err < 0)
  1185. atomic_dec(&dev->enable_cnt);
  1186. return err;
  1187. }
  1188. /**
  1189. * pci_enable_device_io - Initialize a device for use with IO space
  1190. * @dev: PCI device to be initialized
  1191. *
  1192. * Initialize device before it's used by a driver. Ask low-level code
  1193. * to enable I/O resources. Wake up the device if it was suspended.
  1194. * Beware, this function can fail.
  1195. */
  1196. int pci_enable_device_io(struct pci_dev *dev)
  1197. {
  1198. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1199. }
  1200. EXPORT_SYMBOL(pci_enable_device_io);
  1201. /**
  1202. * pci_enable_device_mem - Initialize a device for use with Memory space
  1203. * @dev: PCI device to be initialized
  1204. *
  1205. * Initialize device before it's used by a driver. Ask low-level code
  1206. * to enable Memory resources. Wake up the device if it was suspended.
  1207. * Beware, this function can fail.
  1208. */
  1209. int pci_enable_device_mem(struct pci_dev *dev)
  1210. {
  1211. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1212. }
  1213. EXPORT_SYMBOL(pci_enable_device_mem);
  1214. /**
  1215. * pci_enable_device - Initialize device before it's used by a driver.
  1216. * @dev: PCI device to be initialized
  1217. *
  1218. * Initialize device before it's used by a driver. Ask low-level code
  1219. * to enable I/O and memory. Wake up the device if it was suspended.
  1220. * Beware, this function can fail.
  1221. *
  1222. * Note we don't actually enable the device many times if we call
  1223. * this function repeatedly (we just increment the count).
  1224. */
  1225. int pci_enable_device(struct pci_dev *dev)
  1226. {
  1227. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1228. }
  1229. EXPORT_SYMBOL(pci_enable_device);
  1230. /*
  1231. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1232. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1233. * there's no need to track it separately. pci_devres is initialized
  1234. * when a device is enabled using managed PCI device enable interface.
  1235. */
  1236. struct pci_devres {
  1237. unsigned int enabled:1;
  1238. unsigned int pinned:1;
  1239. unsigned int orig_intx:1;
  1240. unsigned int restore_intx:1;
  1241. u32 region_mask;
  1242. };
  1243. static void pcim_release(struct device *gendev, void *res)
  1244. {
  1245. struct pci_dev *dev = to_pci_dev(gendev);
  1246. struct pci_devres *this = res;
  1247. int i;
  1248. if (dev->msi_enabled)
  1249. pci_disable_msi(dev);
  1250. if (dev->msix_enabled)
  1251. pci_disable_msix(dev);
  1252. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1253. if (this->region_mask & (1 << i))
  1254. pci_release_region(dev, i);
  1255. if (this->restore_intx)
  1256. pci_intx(dev, this->orig_intx);
  1257. if (this->enabled && !this->pinned)
  1258. pci_disable_device(dev);
  1259. }
  1260. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1261. {
  1262. struct pci_devres *dr, *new_dr;
  1263. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1264. if (dr)
  1265. return dr;
  1266. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1267. if (!new_dr)
  1268. return NULL;
  1269. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1270. }
  1271. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1272. {
  1273. if (pci_is_managed(pdev))
  1274. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1275. return NULL;
  1276. }
  1277. /**
  1278. * pcim_enable_device - Managed pci_enable_device()
  1279. * @pdev: PCI device to be initialized
  1280. *
  1281. * Managed pci_enable_device().
  1282. */
  1283. int pcim_enable_device(struct pci_dev *pdev)
  1284. {
  1285. struct pci_devres *dr;
  1286. int rc;
  1287. dr = get_pci_dr(pdev);
  1288. if (unlikely(!dr))
  1289. return -ENOMEM;
  1290. if (dr->enabled)
  1291. return 0;
  1292. rc = pci_enable_device(pdev);
  1293. if (!rc) {
  1294. pdev->is_managed = 1;
  1295. dr->enabled = 1;
  1296. }
  1297. return rc;
  1298. }
  1299. EXPORT_SYMBOL(pcim_enable_device);
  1300. /**
  1301. * pcim_pin_device - Pin managed PCI device
  1302. * @pdev: PCI device to pin
  1303. *
  1304. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1305. * driver detach. @pdev must have been enabled with
  1306. * pcim_enable_device().
  1307. */
  1308. void pcim_pin_device(struct pci_dev *pdev)
  1309. {
  1310. struct pci_devres *dr;
  1311. dr = find_pci_dr(pdev);
  1312. WARN_ON(!dr || !dr->enabled);
  1313. if (dr)
  1314. dr->pinned = 1;
  1315. }
  1316. EXPORT_SYMBOL(pcim_pin_device);
  1317. /*
  1318. * pcibios_add_device - provide arch specific hooks when adding device dev
  1319. * @dev: the PCI device being added
  1320. *
  1321. * Permits the platform to provide architecture specific functionality when
  1322. * devices are added. This is the default implementation. Architecture
  1323. * implementations can override this.
  1324. */
  1325. int __weak pcibios_add_device(struct pci_dev *dev)
  1326. {
  1327. return 0;
  1328. }
  1329. /**
  1330. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1331. * @dev: the PCI device being released
  1332. *
  1333. * Permits the platform to provide architecture specific functionality when
  1334. * devices are released. This is the default implementation. Architecture
  1335. * implementations can override this.
  1336. */
  1337. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1338. /**
  1339. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1340. * @dev: the PCI device to disable
  1341. *
  1342. * Disables architecture specific PCI resources for the device. This
  1343. * is the default implementation. Architecture implementations can
  1344. * override this.
  1345. */
  1346. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1347. /**
  1348. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1349. * @irq: ISA IRQ to penalize
  1350. * @active: IRQ active or not
  1351. *
  1352. * Permits the platform to provide architecture-specific functionality when
  1353. * penalizing ISA IRQs. This is the default implementation. Architecture
  1354. * implementations can override this.
  1355. */
  1356. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1357. static void do_pci_disable_device(struct pci_dev *dev)
  1358. {
  1359. u16 pci_command;
  1360. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1361. if (pci_command & PCI_COMMAND_MASTER) {
  1362. pci_command &= ~PCI_COMMAND_MASTER;
  1363. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1364. }
  1365. pcibios_disable_device(dev);
  1366. }
  1367. /**
  1368. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1369. * @dev: PCI device to disable
  1370. *
  1371. * NOTE: This function is a backend of PCI power management routines and is
  1372. * not supposed to be called drivers.
  1373. */
  1374. void pci_disable_enabled_device(struct pci_dev *dev)
  1375. {
  1376. if (pci_is_enabled(dev))
  1377. do_pci_disable_device(dev);
  1378. }
  1379. /**
  1380. * pci_disable_device - Disable PCI device after use
  1381. * @dev: PCI device to be disabled
  1382. *
  1383. * Signal to the system that the PCI device is not in use by the system
  1384. * anymore. This only involves disabling PCI bus-mastering, if active.
  1385. *
  1386. * Note we don't actually disable the device until all callers of
  1387. * pci_enable_device() have called pci_disable_device().
  1388. */
  1389. void pci_disable_device(struct pci_dev *dev)
  1390. {
  1391. struct pci_devres *dr;
  1392. dr = find_pci_dr(dev);
  1393. if (dr)
  1394. dr->enabled = 0;
  1395. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1396. "disabling already-disabled device");
  1397. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1398. return;
  1399. do_pci_disable_device(dev);
  1400. dev->is_busmaster = 0;
  1401. }
  1402. EXPORT_SYMBOL(pci_disable_device);
  1403. /**
  1404. * pcibios_set_pcie_reset_state - set reset state for device dev
  1405. * @dev: the PCIe device reset
  1406. * @state: Reset state to enter into
  1407. *
  1408. *
  1409. * Sets the PCIe reset state for the device. This is the default
  1410. * implementation. Architecture implementations can override this.
  1411. */
  1412. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1413. enum pcie_reset_state state)
  1414. {
  1415. return -EINVAL;
  1416. }
  1417. /**
  1418. * pci_set_pcie_reset_state - set reset state for device dev
  1419. * @dev: the PCIe device reset
  1420. * @state: Reset state to enter into
  1421. *
  1422. *
  1423. * Sets the PCI reset state for the device.
  1424. */
  1425. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1426. {
  1427. return pcibios_set_pcie_reset_state(dev, state);
  1428. }
  1429. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1430. /**
  1431. * pci_check_pme_status - Check if given device has generated PME.
  1432. * @dev: Device to check.
  1433. *
  1434. * Check the PME status of the device and if set, clear it and clear PME enable
  1435. * (if set). Return 'true' if PME status and PME enable were both set or
  1436. * 'false' otherwise.
  1437. */
  1438. bool pci_check_pme_status(struct pci_dev *dev)
  1439. {
  1440. int pmcsr_pos;
  1441. u16 pmcsr;
  1442. bool ret = false;
  1443. if (!dev->pm_cap)
  1444. return false;
  1445. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1446. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1447. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1448. return false;
  1449. /* Clear PME status. */
  1450. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1451. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1452. /* Disable PME to avoid interrupt flood. */
  1453. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1454. ret = true;
  1455. }
  1456. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1457. return ret;
  1458. }
  1459. /**
  1460. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1461. * @dev: Device to handle.
  1462. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1463. *
  1464. * Check if @dev has generated PME and queue a resume request for it in that
  1465. * case.
  1466. */
  1467. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1468. {
  1469. if (pme_poll_reset && dev->pme_poll)
  1470. dev->pme_poll = false;
  1471. if (pci_check_pme_status(dev)) {
  1472. pci_wakeup_event(dev);
  1473. pm_request_resume(&dev->dev);
  1474. }
  1475. return 0;
  1476. }
  1477. /**
  1478. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1479. * @bus: Top bus of the subtree to walk.
  1480. */
  1481. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1482. {
  1483. if (bus)
  1484. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1485. }
  1486. /**
  1487. * pci_pme_capable - check the capability of PCI device to generate PME#
  1488. * @dev: PCI device to handle.
  1489. * @state: PCI state from which device will issue PME#.
  1490. */
  1491. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1492. {
  1493. if (!dev->pm_cap)
  1494. return false;
  1495. return !!(dev->pme_support & (1 << state));
  1496. }
  1497. EXPORT_SYMBOL(pci_pme_capable);
  1498. static void pci_pme_list_scan(struct work_struct *work)
  1499. {
  1500. struct pci_pme_device *pme_dev, *n;
  1501. mutex_lock(&pci_pme_list_mutex);
  1502. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1503. if (pme_dev->dev->pme_poll) {
  1504. struct pci_dev *bridge;
  1505. bridge = pme_dev->dev->bus->self;
  1506. /*
  1507. * If bridge is in low power state, the
  1508. * configuration space of subordinate devices
  1509. * may be not accessible
  1510. */
  1511. if (bridge && bridge->current_state != PCI_D0)
  1512. continue;
  1513. pci_pme_wakeup(pme_dev->dev, NULL);
  1514. } else {
  1515. list_del(&pme_dev->list);
  1516. kfree(pme_dev);
  1517. }
  1518. }
  1519. if (!list_empty(&pci_pme_list))
  1520. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1521. msecs_to_jiffies(PME_TIMEOUT));
  1522. mutex_unlock(&pci_pme_list_mutex);
  1523. }
  1524. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1525. {
  1526. u16 pmcsr;
  1527. if (!dev->pme_support)
  1528. return;
  1529. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1530. /* Clear PME_Status by writing 1 to it and enable PME# */
  1531. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1532. if (!enable)
  1533. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1534. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1535. }
  1536. /**
  1537. * pci_pme_restore - Restore PME configuration after config space restore.
  1538. * @dev: PCI device to update.
  1539. */
  1540. void pci_pme_restore(struct pci_dev *dev)
  1541. {
  1542. u16 pmcsr;
  1543. if (!dev->pme_support)
  1544. return;
  1545. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1546. if (dev->wakeup_prepared) {
  1547. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1548. pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
  1549. } else {
  1550. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1551. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1552. }
  1553. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1554. }
  1555. /**
  1556. * pci_pme_active - enable or disable PCI device's PME# function
  1557. * @dev: PCI device to handle.
  1558. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1559. *
  1560. * The caller must verify that the device is capable of generating PME# before
  1561. * calling this function with @enable equal to 'true'.
  1562. */
  1563. void pci_pme_active(struct pci_dev *dev, bool enable)
  1564. {
  1565. __pci_pme_active(dev, enable);
  1566. /*
  1567. * PCI (as opposed to PCIe) PME requires that the device have
  1568. * its PME# line hooked up correctly. Not all hardware vendors
  1569. * do this, so the PME never gets delivered and the device
  1570. * remains asleep. The easiest way around this is to
  1571. * periodically walk the list of suspended devices and check
  1572. * whether any have their PME flag set. The assumption is that
  1573. * we'll wake up often enough anyway that this won't be a huge
  1574. * hit, and the power savings from the devices will still be a
  1575. * win.
  1576. *
  1577. * Although PCIe uses in-band PME message instead of PME# line
  1578. * to report PME, PME does not work for some PCIe devices in
  1579. * reality. For example, there are devices that set their PME
  1580. * status bits, but don't really bother to send a PME message;
  1581. * there are PCI Express Root Ports that don't bother to
  1582. * trigger interrupts when they receive PME messages from the
  1583. * devices below. So PME poll is used for PCIe devices too.
  1584. */
  1585. if (dev->pme_poll) {
  1586. struct pci_pme_device *pme_dev;
  1587. if (enable) {
  1588. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1589. GFP_KERNEL);
  1590. if (!pme_dev) {
  1591. dev_warn(&dev->dev, "can't enable PME#\n");
  1592. return;
  1593. }
  1594. pme_dev->dev = dev;
  1595. mutex_lock(&pci_pme_list_mutex);
  1596. list_add(&pme_dev->list, &pci_pme_list);
  1597. if (list_is_singular(&pci_pme_list))
  1598. queue_delayed_work(system_freezable_wq,
  1599. &pci_pme_work,
  1600. msecs_to_jiffies(PME_TIMEOUT));
  1601. mutex_unlock(&pci_pme_list_mutex);
  1602. } else {
  1603. mutex_lock(&pci_pme_list_mutex);
  1604. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1605. if (pme_dev->dev == dev) {
  1606. list_del(&pme_dev->list);
  1607. kfree(pme_dev);
  1608. break;
  1609. }
  1610. }
  1611. mutex_unlock(&pci_pme_list_mutex);
  1612. }
  1613. }
  1614. dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1615. }
  1616. EXPORT_SYMBOL(pci_pme_active);
  1617. /**
  1618. * pci_enable_wake - enable PCI device as wakeup event source
  1619. * @dev: PCI device affected
  1620. * @state: PCI state from which device will issue wakeup events
  1621. * @enable: True to enable event generation; false to disable
  1622. *
  1623. * This enables the device as a wakeup event source, or disables it.
  1624. * When such events involves platform-specific hooks, those hooks are
  1625. * called automatically by this routine.
  1626. *
  1627. * Devices with legacy power management (no standard PCI PM capabilities)
  1628. * always require such platform hooks.
  1629. *
  1630. * RETURN VALUE:
  1631. * 0 is returned on success
  1632. * -EINVAL is returned if device is not supposed to wake up the system
  1633. * Error code depending on the platform is returned if both the platform and
  1634. * the native mechanism fail to enable the generation of wake-up events
  1635. */
  1636. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1637. {
  1638. int ret = 0;
  1639. /* Don't do the same thing twice in a row for one device. */
  1640. if (!!enable == !!dev->wakeup_prepared)
  1641. return 0;
  1642. /*
  1643. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1644. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1645. * enable. To disable wake-up we call the platform first, for symmetry.
  1646. */
  1647. if (enable) {
  1648. int error;
  1649. if (pci_pme_capable(dev, state))
  1650. pci_pme_active(dev, true);
  1651. else
  1652. ret = 1;
  1653. error = platform_pci_set_wakeup(dev, true);
  1654. if (ret)
  1655. ret = error;
  1656. if (!ret)
  1657. dev->wakeup_prepared = true;
  1658. } else {
  1659. platform_pci_set_wakeup(dev, false);
  1660. pci_pme_active(dev, false);
  1661. dev->wakeup_prepared = false;
  1662. }
  1663. return ret;
  1664. }
  1665. EXPORT_SYMBOL(pci_enable_wake);
  1666. /**
  1667. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1668. * @dev: PCI device to prepare
  1669. * @enable: True to enable wake-up event generation; false to disable
  1670. *
  1671. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1672. * and this function allows them to set that up cleanly - pci_enable_wake()
  1673. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1674. * ordering constraints.
  1675. *
  1676. * This function only returns error code if the device is not capable of
  1677. * generating PME# from both D3_hot and D3_cold, and the platform is unable to
  1678. * enable wake-up power for it.
  1679. */
  1680. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1681. {
  1682. return pci_pme_capable(dev, PCI_D3cold) ?
  1683. pci_enable_wake(dev, PCI_D3cold, enable) :
  1684. pci_enable_wake(dev, PCI_D3hot, enable);
  1685. }
  1686. EXPORT_SYMBOL(pci_wake_from_d3);
  1687. /**
  1688. * pci_target_state - find an appropriate low power state for a given PCI dev
  1689. * @dev: PCI device
  1690. * @wakeup: Whether or not wakeup functionality will be enabled for the device.
  1691. *
  1692. * Use underlying platform code to find a supported low power state for @dev.
  1693. * If the platform can't manage @dev, return the deepest state from which it
  1694. * can generate wake events, based on any available PME info.
  1695. */
  1696. static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
  1697. {
  1698. pci_power_t target_state = PCI_D3hot;
  1699. if (platform_pci_power_manageable(dev)) {
  1700. /*
  1701. * Call the platform to choose the target state of the device
  1702. * and enable wake-up from this state if supported.
  1703. */
  1704. pci_power_t state = platform_pci_choose_state(dev);
  1705. switch (state) {
  1706. case PCI_POWER_ERROR:
  1707. case PCI_UNKNOWN:
  1708. break;
  1709. case PCI_D1:
  1710. case PCI_D2:
  1711. if (pci_no_d1d2(dev))
  1712. break;
  1713. default:
  1714. target_state = state;
  1715. }
  1716. return target_state;
  1717. }
  1718. if (!dev->pm_cap)
  1719. target_state = PCI_D0;
  1720. /*
  1721. * If the device is in D3cold even though it's not power-manageable by
  1722. * the platform, it may have been powered down by non-standard means.
  1723. * Best to let it slumber.
  1724. */
  1725. if (dev->current_state == PCI_D3cold)
  1726. target_state = PCI_D3cold;
  1727. if (wakeup) {
  1728. /*
  1729. * Find the deepest state from which the device can generate
  1730. * wake-up events, make it the target state and enable device
  1731. * to generate PME#.
  1732. */
  1733. if (dev->pme_support) {
  1734. while (target_state
  1735. && !(dev->pme_support & (1 << target_state)))
  1736. target_state--;
  1737. }
  1738. }
  1739. return target_state;
  1740. }
  1741. /**
  1742. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1743. * @dev: Device to handle.
  1744. *
  1745. * Choose the power state appropriate for the device depending on whether
  1746. * it can wake up the system and/or is power manageable by the platform
  1747. * (PCI_D3hot is the default) and put the device into that state.
  1748. */
  1749. int pci_prepare_to_sleep(struct pci_dev *dev)
  1750. {
  1751. bool wakeup = device_may_wakeup(&dev->dev);
  1752. pci_power_t target_state = pci_target_state(dev, wakeup);
  1753. int error;
  1754. if (target_state == PCI_POWER_ERROR)
  1755. return -EIO;
  1756. pci_enable_wake(dev, target_state, wakeup);
  1757. error = pci_set_power_state(dev, target_state);
  1758. if (error)
  1759. pci_enable_wake(dev, target_state, false);
  1760. return error;
  1761. }
  1762. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1763. /**
  1764. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1765. * @dev: Device to handle.
  1766. *
  1767. * Disable device's system wake-up capability and put it into D0.
  1768. */
  1769. int pci_back_from_sleep(struct pci_dev *dev)
  1770. {
  1771. pci_enable_wake(dev, PCI_D0, false);
  1772. return pci_set_power_state(dev, PCI_D0);
  1773. }
  1774. EXPORT_SYMBOL(pci_back_from_sleep);
  1775. /**
  1776. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1777. * @dev: PCI device being suspended.
  1778. *
  1779. * Prepare @dev to generate wake-up events at run time and put it into a low
  1780. * power state.
  1781. */
  1782. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1783. {
  1784. pci_power_t target_state;
  1785. int error;
  1786. target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
  1787. if (target_state == PCI_POWER_ERROR)
  1788. return -EIO;
  1789. dev->runtime_d3cold = target_state == PCI_D3cold;
  1790. pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1791. error = pci_set_power_state(dev, target_state);
  1792. if (error) {
  1793. pci_enable_wake(dev, target_state, false);
  1794. dev->runtime_d3cold = false;
  1795. }
  1796. return error;
  1797. }
  1798. /**
  1799. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1800. * @dev: Device to check.
  1801. *
  1802. * Return true if the device itself is capable of generating wake-up events
  1803. * (through the platform or using the native PCIe PME) or if the device supports
  1804. * PME and one of its upstream bridges can generate wake-up events.
  1805. */
  1806. bool pci_dev_run_wake(struct pci_dev *dev)
  1807. {
  1808. struct pci_bus *bus = dev->bus;
  1809. if (device_can_wakeup(&dev->dev))
  1810. return true;
  1811. if (!dev->pme_support)
  1812. return false;
  1813. /* PME-capable in principle, but not from the target power state */
  1814. if (!pci_pme_capable(dev, pci_target_state(dev, false)))
  1815. return false;
  1816. while (bus->parent) {
  1817. struct pci_dev *bridge = bus->self;
  1818. if (device_can_wakeup(&bridge->dev))
  1819. return true;
  1820. bus = bus->parent;
  1821. }
  1822. /* We have reached the root bus. */
  1823. if (bus->bridge)
  1824. return device_can_wakeup(bus->bridge);
  1825. return false;
  1826. }
  1827. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1828. /**
  1829. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1830. * @pci_dev: Device to check.
  1831. *
  1832. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1833. * reconfigured due to wakeup settings difference between system and runtime
  1834. * suspend and the current power state of it is suitable for the upcoming
  1835. * (system) transition.
  1836. *
  1837. * If the device is not configured for system wakeup, disable PME for it before
  1838. * returning 'true' to prevent it from waking up the system unnecessarily.
  1839. */
  1840. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1841. {
  1842. struct device *dev = &pci_dev->dev;
  1843. bool wakeup = device_may_wakeup(dev);
  1844. if (!pm_runtime_suspended(dev)
  1845. || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
  1846. || platform_pci_need_resume(pci_dev)
  1847. || (pci_dev->dev_flags & PCI_DEV_FLAGS_NEEDS_RESUME))
  1848. return false;
  1849. /*
  1850. * At this point the device is good to go unless it's been configured
  1851. * to generate PME at the runtime suspend time, but it is not supposed
  1852. * to wake up the system. In that case, simply disable PME for it
  1853. * (it will have to be re-enabled on exit from system resume).
  1854. *
  1855. * If the device's power state is D3cold and the platform check above
  1856. * hasn't triggered, the device's configuration is suitable and we don't
  1857. * need to manipulate it at all.
  1858. */
  1859. spin_lock_irq(&dev->power.lock);
  1860. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1861. !wakeup)
  1862. __pci_pme_active(pci_dev, false);
  1863. spin_unlock_irq(&dev->power.lock);
  1864. return true;
  1865. }
  1866. /**
  1867. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1868. * @pci_dev: Device to handle.
  1869. *
  1870. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1871. * it might have been disabled during the prepare phase of system suspend if
  1872. * the device was not configured for system wakeup.
  1873. */
  1874. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1875. {
  1876. struct device *dev = &pci_dev->dev;
  1877. if (!pci_dev_run_wake(pci_dev))
  1878. return;
  1879. spin_lock_irq(&dev->power.lock);
  1880. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1881. __pci_pme_active(pci_dev, true);
  1882. spin_unlock_irq(&dev->power.lock);
  1883. }
  1884. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1885. {
  1886. struct device *dev = &pdev->dev;
  1887. struct device *parent = dev->parent;
  1888. if (parent)
  1889. pm_runtime_get_sync(parent);
  1890. pm_runtime_get_noresume(dev);
  1891. /*
  1892. * pdev->current_state is set to PCI_D3cold during suspending,
  1893. * so wait until suspending completes
  1894. */
  1895. pm_runtime_barrier(dev);
  1896. /*
  1897. * Only need to resume devices in D3cold, because config
  1898. * registers are still accessible for devices suspended but
  1899. * not in D3cold.
  1900. */
  1901. if (pdev->current_state == PCI_D3cold)
  1902. pm_runtime_resume(dev);
  1903. }
  1904. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1905. {
  1906. struct device *dev = &pdev->dev;
  1907. struct device *parent = dev->parent;
  1908. pm_runtime_put(dev);
  1909. if (parent)
  1910. pm_runtime_put_sync(parent);
  1911. }
  1912. /**
  1913. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1914. * @bridge: Bridge to check
  1915. *
  1916. * This function checks if it is possible to move the bridge to D3.
  1917. * Currently we only allow D3 for recent enough PCIe ports.
  1918. */
  1919. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1920. {
  1921. unsigned int year;
  1922. if (!pci_is_pcie(bridge))
  1923. return false;
  1924. switch (pci_pcie_type(bridge)) {
  1925. case PCI_EXP_TYPE_ROOT_PORT:
  1926. case PCI_EXP_TYPE_UPSTREAM:
  1927. case PCI_EXP_TYPE_DOWNSTREAM:
  1928. if (pci_bridge_d3_disable)
  1929. return false;
  1930. /*
  1931. * Hotplug interrupts cannot be delivered if the link is down,
  1932. * so parents of a hotplug port must stay awake. In addition,
  1933. * hotplug ports handled by firmware in System Management Mode
  1934. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1935. * For simplicity, disallow in general for now.
  1936. */
  1937. if (bridge->is_hotplug_bridge)
  1938. return false;
  1939. if (pci_bridge_d3_force)
  1940. return true;
  1941. /*
  1942. * It should be safe to put PCIe ports from 2015 or newer
  1943. * to D3.
  1944. */
  1945. if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
  1946. year >= 2015) {
  1947. return true;
  1948. }
  1949. break;
  1950. }
  1951. return false;
  1952. }
  1953. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1954. {
  1955. bool *d3cold_ok = data;
  1956. if (/* The device needs to be allowed to go D3cold ... */
  1957. dev->no_d3cold || !dev->d3cold_allowed ||
  1958. /* ... and if it is wakeup capable to do so from D3cold. */
  1959. (device_may_wakeup(&dev->dev) &&
  1960. !pci_pme_capable(dev, PCI_D3cold)) ||
  1961. /* If it is a bridge it must be allowed to go to D3. */
  1962. !pci_power_manageable(dev))
  1963. *d3cold_ok = false;
  1964. return !*d3cold_ok;
  1965. }
  1966. /*
  1967. * pci_bridge_d3_update - Update bridge D3 capabilities
  1968. * @dev: PCI device which is changed
  1969. *
  1970. * Update upstream bridge PM capabilities accordingly depending on if the
  1971. * device PM configuration was changed or the device is being removed. The
  1972. * change is also propagated upstream.
  1973. */
  1974. void pci_bridge_d3_update(struct pci_dev *dev)
  1975. {
  1976. bool remove = !device_is_registered(&dev->dev);
  1977. struct pci_dev *bridge;
  1978. bool d3cold_ok = true;
  1979. bridge = pci_upstream_bridge(dev);
  1980. if (!bridge || !pci_bridge_d3_possible(bridge))
  1981. return;
  1982. /*
  1983. * If D3 is currently allowed for the bridge, removing one of its
  1984. * children won't change that.
  1985. */
  1986. if (remove && bridge->bridge_d3)
  1987. return;
  1988. /*
  1989. * If D3 is currently allowed for the bridge and a child is added or
  1990. * changed, disallowance of D3 can only be caused by that child, so
  1991. * we only need to check that single device, not any of its siblings.
  1992. *
  1993. * If D3 is currently not allowed for the bridge, checking the device
  1994. * first may allow us to skip checking its siblings.
  1995. */
  1996. if (!remove)
  1997. pci_dev_check_d3cold(dev, &d3cold_ok);
  1998. /*
  1999. * If D3 is currently not allowed for the bridge, this may be caused
  2000. * either by the device being changed/removed or any of its siblings,
  2001. * so we need to go through all children to find out if one of them
  2002. * continues to block D3.
  2003. */
  2004. if (d3cold_ok && !bridge->bridge_d3)
  2005. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  2006. &d3cold_ok);
  2007. if (bridge->bridge_d3 != d3cold_ok) {
  2008. bridge->bridge_d3 = d3cold_ok;
  2009. /* Propagate change to upstream bridges */
  2010. pci_bridge_d3_update(bridge);
  2011. }
  2012. }
  2013. /**
  2014. * pci_d3cold_enable - Enable D3cold for device
  2015. * @dev: PCI device to handle
  2016. *
  2017. * This function can be used in drivers to enable D3cold from the device
  2018. * they handle. It also updates upstream PCI bridge PM capabilities
  2019. * accordingly.
  2020. */
  2021. void pci_d3cold_enable(struct pci_dev *dev)
  2022. {
  2023. if (dev->no_d3cold) {
  2024. dev->no_d3cold = false;
  2025. pci_bridge_d3_update(dev);
  2026. }
  2027. }
  2028. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2029. /**
  2030. * pci_d3cold_disable - Disable D3cold for device
  2031. * @dev: PCI device to handle
  2032. *
  2033. * This function can be used in drivers to disable D3cold from the device
  2034. * they handle. It also updates upstream PCI bridge PM capabilities
  2035. * accordingly.
  2036. */
  2037. void pci_d3cold_disable(struct pci_dev *dev)
  2038. {
  2039. if (!dev->no_d3cold) {
  2040. dev->no_d3cold = true;
  2041. pci_bridge_d3_update(dev);
  2042. }
  2043. }
  2044. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2045. /**
  2046. * pci_pm_init - Initialize PM functions of given PCI device
  2047. * @dev: PCI device to handle.
  2048. */
  2049. void pci_pm_init(struct pci_dev *dev)
  2050. {
  2051. int pm;
  2052. u16 pmc;
  2053. pm_runtime_forbid(&dev->dev);
  2054. pm_runtime_set_active(&dev->dev);
  2055. pm_runtime_enable(&dev->dev);
  2056. device_enable_async_suspend(&dev->dev);
  2057. dev->wakeup_prepared = false;
  2058. dev->pm_cap = 0;
  2059. dev->pme_support = 0;
  2060. /* find PCI PM capability in list */
  2061. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2062. if (!pm)
  2063. return;
  2064. /* Check device's ability to generate PME# */
  2065. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2066. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2067. dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
  2068. pmc & PCI_PM_CAP_VER_MASK);
  2069. return;
  2070. }
  2071. dev->pm_cap = pm;
  2072. dev->d3_delay = PCI_PM_D3_WAIT;
  2073. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2074. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2075. dev->d3cold_allowed = true;
  2076. dev->d1_support = false;
  2077. dev->d2_support = false;
  2078. if (!pci_no_d1d2(dev)) {
  2079. if (pmc & PCI_PM_CAP_D1)
  2080. dev->d1_support = true;
  2081. if (pmc & PCI_PM_CAP_D2)
  2082. dev->d2_support = true;
  2083. if (dev->d1_support || dev->d2_support)
  2084. dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
  2085. dev->d1_support ? " D1" : "",
  2086. dev->d2_support ? " D2" : "");
  2087. }
  2088. pmc &= PCI_PM_CAP_PME_MASK;
  2089. if (pmc) {
  2090. dev_printk(KERN_DEBUG, &dev->dev,
  2091. "PME# supported from%s%s%s%s%s\n",
  2092. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2093. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2094. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2095. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2096. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2097. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2098. dev->pme_poll = true;
  2099. /*
  2100. * Make device's PM flags reflect the wake-up capability, but
  2101. * let the user space enable it to wake up the system as needed.
  2102. */
  2103. device_set_wakeup_capable(&dev->dev, true);
  2104. /* Disable the PME# generation functionality */
  2105. pci_pme_active(dev, false);
  2106. }
  2107. }
  2108. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2109. {
  2110. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2111. switch (prop) {
  2112. case PCI_EA_P_MEM:
  2113. case PCI_EA_P_VF_MEM:
  2114. flags |= IORESOURCE_MEM;
  2115. break;
  2116. case PCI_EA_P_MEM_PREFETCH:
  2117. case PCI_EA_P_VF_MEM_PREFETCH:
  2118. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2119. break;
  2120. case PCI_EA_P_IO:
  2121. flags |= IORESOURCE_IO;
  2122. break;
  2123. default:
  2124. return 0;
  2125. }
  2126. return flags;
  2127. }
  2128. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2129. u8 prop)
  2130. {
  2131. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2132. return &dev->resource[bei];
  2133. #ifdef CONFIG_PCI_IOV
  2134. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2135. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2136. return &dev->resource[PCI_IOV_RESOURCES +
  2137. bei - PCI_EA_BEI_VF_BAR0];
  2138. #endif
  2139. else if (bei == PCI_EA_BEI_ROM)
  2140. return &dev->resource[PCI_ROM_RESOURCE];
  2141. else
  2142. return NULL;
  2143. }
  2144. /* Read an Enhanced Allocation (EA) entry */
  2145. static int pci_ea_read(struct pci_dev *dev, int offset)
  2146. {
  2147. struct resource *res;
  2148. int ent_size, ent_offset = offset;
  2149. resource_size_t start, end;
  2150. unsigned long flags;
  2151. u32 dw0, bei, base, max_offset;
  2152. u8 prop;
  2153. bool support_64 = (sizeof(resource_size_t) >= 8);
  2154. pci_read_config_dword(dev, ent_offset, &dw0);
  2155. ent_offset += 4;
  2156. /* Entry size field indicates DWORDs after 1st */
  2157. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2158. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2159. goto out;
  2160. bei = (dw0 & PCI_EA_BEI) >> 4;
  2161. prop = (dw0 & PCI_EA_PP) >> 8;
  2162. /*
  2163. * If the Property is in the reserved range, try the Secondary
  2164. * Property instead.
  2165. */
  2166. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2167. prop = (dw0 & PCI_EA_SP) >> 16;
  2168. if (prop > PCI_EA_P_BRIDGE_IO)
  2169. goto out;
  2170. res = pci_ea_get_resource(dev, bei, prop);
  2171. if (!res) {
  2172. dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
  2173. goto out;
  2174. }
  2175. flags = pci_ea_flags(dev, prop);
  2176. if (!flags) {
  2177. dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
  2178. goto out;
  2179. }
  2180. /* Read Base */
  2181. pci_read_config_dword(dev, ent_offset, &base);
  2182. start = (base & PCI_EA_FIELD_MASK);
  2183. ent_offset += 4;
  2184. /* Read MaxOffset */
  2185. pci_read_config_dword(dev, ent_offset, &max_offset);
  2186. ent_offset += 4;
  2187. /* Read Base MSBs (if 64-bit entry) */
  2188. if (base & PCI_EA_IS_64) {
  2189. u32 base_upper;
  2190. pci_read_config_dword(dev, ent_offset, &base_upper);
  2191. ent_offset += 4;
  2192. flags |= IORESOURCE_MEM_64;
  2193. /* entry starts above 32-bit boundary, can't use */
  2194. if (!support_64 && base_upper)
  2195. goto out;
  2196. if (support_64)
  2197. start |= ((u64)base_upper << 32);
  2198. }
  2199. end = start + (max_offset | 0x03);
  2200. /* Read MaxOffset MSBs (if 64-bit entry) */
  2201. if (max_offset & PCI_EA_IS_64) {
  2202. u32 max_offset_upper;
  2203. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2204. ent_offset += 4;
  2205. flags |= IORESOURCE_MEM_64;
  2206. /* entry too big, can't use */
  2207. if (!support_64 && max_offset_upper)
  2208. goto out;
  2209. if (support_64)
  2210. end += ((u64)max_offset_upper << 32);
  2211. }
  2212. if (end < start) {
  2213. dev_err(&dev->dev, "EA Entry crosses address boundary\n");
  2214. goto out;
  2215. }
  2216. if (ent_size != ent_offset - offset) {
  2217. dev_err(&dev->dev,
  2218. "EA Entry Size (%d) does not match length read (%d)\n",
  2219. ent_size, ent_offset - offset);
  2220. goto out;
  2221. }
  2222. res->name = pci_name(dev);
  2223. res->start = start;
  2224. res->end = end;
  2225. res->flags = flags;
  2226. if (bei <= PCI_EA_BEI_BAR5)
  2227. dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2228. bei, res, prop);
  2229. else if (bei == PCI_EA_BEI_ROM)
  2230. dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2231. res, prop);
  2232. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2233. dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2234. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2235. else
  2236. dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2237. bei, res, prop);
  2238. out:
  2239. return offset + ent_size;
  2240. }
  2241. /* Enhanced Allocation Initialization */
  2242. void pci_ea_init(struct pci_dev *dev)
  2243. {
  2244. int ea;
  2245. u8 num_ent;
  2246. int offset;
  2247. int i;
  2248. /* find PCI EA capability in list */
  2249. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2250. if (!ea)
  2251. return;
  2252. /* determine the number of entries */
  2253. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2254. &num_ent);
  2255. num_ent &= PCI_EA_NUM_ENT_MASK;
  2256. offset = ea + PCI_EA_FIRST_ENT;
  2257. /* Skip DWORD 2 for type 1 functions */
  2258. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2259. offset += 4;
  2260. /* parse each EA entry */
  2261. for (i = 0; i < num_ent; ++i)
  2262. offset = pci_ea_read(dev, offset);
  2263. }
  2264. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2265. struct pci_cap_saved_state *new_cap)
  2266. {
  2267. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2268. }
  2269. /**
  2270. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2271. * capability registers
  2272. * @dev: the PCI device
  2273. * @cap: the capability to allocate the buffer for
  2274. * @extended: Standard or Extended capability ID
  2275. * @size: requested size of the buffer
  2276. */
  2277. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2278. bool extended, unsigned int size)
  2279. {
  2280. int pos;
  2281. struct pci_cap_saved_state *save_state;
  2282. if (extended)
  2283. pos = pci_find_ext_capability(dev, cap);
  2284. else
  2285. pos = pci_find_capability(dev, cap);
  2286. if (!pos)
  2287. return 0;
  2288. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2289. if (!save_state)
  2290. return -ENOMEM;
  2291. save_state->cap.cap_nr = cap;
  2292. save_state->cap.cap_extended = extended;
  2293. save_state->cap.size = size;
  2294. pci_add_saved_cap(dev, save_state);
  2295. return 0;
  2296. }
  2297. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2298. {
  2299. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2300. }
  2301. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2302. {
  2303. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2304. }
  2305. /**
  2306. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2307. * @dev: the PCI device
  2308. */
  2309. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2310. {
  2311. int error;
  2312. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2313. PCI_EXP_SAVE_REGS * sizeof(u16));
  2314. if (error)
  2315. dev_err(&dev->dev,
  2316. "unable to preallocate PCI Express save buffer\n");
  2317. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2318. if (error)
  2319. dev_err(&dev->dev,
  2320. "unable to preallocate PCI-X save buffer\n");
  2321. pci_allocate_vc_save_buffers(dev);
  2322. }
  2323. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2324. {
  2325. struct pci_cap_saved_state *tmp;
  2326. struct hlist_node *n;
  2327. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2328. kfree(tmp);
  2329. }
  2330. /**
  2331. * pci_configure_ari - enable or disable ARI forwarding
  2332. * @dev: the PCI device
  2333. *
  2334. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2335. * bridge. Otherwise, disable ARI in the bridge.
  2336. */
  2337. void pci_configure_ari(struct pci_dev *dev)
  2338. {
  2339. u32 cap;
  2340. struct pci_dev *bridge;
  2341. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2342. return;
  2343. bridge = dev->bus->self;
  2344. if (!bridge)
  2345. return;
  2346. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2347. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2348. return;
  2349. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2350. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2351. PCI_EXP_DEVCTL2_ARI);
  2352. bridge->ari_enabled = 1;
  2353. } else {
  2354. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2355. PCI_EXP_DEVCTL2_ARI);
  2356. bridge->ari_enabled = 0;
  2357. }
  2358. }
  2359. static int pci_acs_enable;
  2360. /**
  2361. * pci_request_acs - ask for ACS to be enabled if supported
  2362. */
  2363. void pci_request_acs(void)
  2364. {
  2365. pci_acs_enable = 1;
  2366. }
  2367. /**
  2368. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2369. * @dev: the PCI device
  2370. */
  2371. static void pci_std_enable_acs(struct pci_dev *dev)
  2372. {
  2373. int pos;
  2374. u16 cap;
  2375. u16 ctrl;
  2376. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2377. if (!pos)
  2378. return;
  2379. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2380. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2381. /* Source Validation */
  2382. ctrl |= (cap & PCI_ACS_SV);
  2383. /* P2P Request Redirect */
  2384. ctrl |= (cap & PCI_ACS_RR);
  2385. /* P2P Completion Redirect */
  2386. ctrl |= (cap & PCI_ACS_CR);
  2387. /* Upstream Forwarding */
  2388. ctrl |= (cap & PCI_ACS_UF);
  2389. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2390. }
  2391. /**
  2392. * pci_enable_acs - enable ACS if hardware support it
  2393. * @dev: the PCI device
  2394. */
  2395. void pci_enable_acs(struct pci_dev *dev)
  2396. {
  2397. if (!pci_acs_enable)
  2398. return;
  2399. if (!pci_dev_specific_enable_acs(dev))
  2400. return;
  2401. pci_std_enable_acs(dev);
  2402. }
  2403. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2404. {
  2405. int pos;
  2406. u16 cap, ctrl;
  2407. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2408. if (!pos)
  2409. return false;
  2410. /*
  2411. * Except for egress control, capabilities are either required
  2412. * or only required if controllable. Features missing from the
  2413. * capability field can therefore be assumed as hard-wired enabled.
  2414. */
  2415. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2416. acs_flags &= (cap | PCI_ACS_EC);
  2417. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2418. return (ctrl & acs_flags) == acs_flags;
  2419. }
  2420. /**
  2421. * pci_acs_enabled - test ACS against required flags for a given device
  2422. * @pdev: device to test
  2423. * @acs_flags: required PCI ACS flags
  2424. *
  2425. * Return true if the device supports the provided flags. Automatically
  2426. * filters out flags that are not implemented on multifunction devices.
  2427. *
  2428. * Note that this interface checks the effective ACS capabilities of the
  2429. * device rather than the actual capabilities. For instance, most single
  2430. * function endpoints are not required to support ACS because they have no
  2431. * opportunity for peer-to-peer access. We therefore return 'true'
  2432. * regardless of whether the device exposes an ACS capability. This makes
  2433. * it much easier for callers of this function to ignore the actual type
  2434. * or topology of the device when testing ACS support.
  2435. */
  2436. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2437. {
  2438. int ret;
  2439. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2440. if (ret >= 0)
  2441. return ret > 0;
  2442. /*
  2443. * Conventional PCI and PCI-X devices never support ACS, either
  2444. * effectively or actually. The shared bus topology implies that
  2445. * any device on the bus can receive or snoop DMA.
  2446. */
  2447. if (!pci_is_pcie(pdev))
  2448. return false;
  2449. switch (pci_pcie_type(pdev)) {
  2450. /*
  2451. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2452. * but since their primary interface is PCI/X, we conservatively
  2453. * handle them as we would a non-PCIe device.
  2454. */
  2455. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2456. /*
  2457. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2458. * applicable... must never implement an ACS Extended Capability...".
  2459. * This seems arbitrary, but we take a conservative interpretation
  2460. * of this statement.
  2461. */
  2462. case PCI_EXP_TYPE_PCI_BRIDGE:
  2463. case PCI_EXP_TYPE_RC_EC:
  2464. return false;
  2465. /*
  2466. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2467. * implement ACS in order to indicate their peer-to-peer capabilities,
  2468. * regardless of whether they are single- or multi-function devices.
  2469. */
  2470. case PCI_EXP_TYPE_DOWNSTREAM:
  2471. case PCI_EXP_TYPE_ROOT_PORT:
  2472. return pci_acs_flags_enabled(pdev, acs_flags);
  2473. /*
  2474. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2475. * implemented by the remaining PCIe types to indicate peer-to-peer
  2476. * capabilities, but only when they are part of a multifunction
  2477. * device. The footnote for section 6.12 indicates the specific
  2478. * PCIe types included here.
  2479. */
  2480. case PCI_EXP_TYPE_ENDPOINT:
  2481. case PCI_EXP_TYPE_UPSTREAM:
  2482. case PCI_EXP_TYPE_LEG_END:
  2483. case PCI_EXP_TYPE_RC_END:
  2484. if (!pdev->multifunction)
  2485. break;
  2486. return pci_acs_flags_enabled(pdev, acs_flags);
  2487. }
  2488. /*
  2489. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2490. * to single function devices with the exception of downstream ports.
  2491. */
  2492. return true;
  2493. }
  2494. /**
  2495. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2496. * @start: starting downstream device
  2497. * @end: ending upstream device or NULL to search to the root bus
  2498. * @acs_flags: required flags
  2499. *
  2500. * Walk up a device tree from start to end testing PCI ACS support. If
  2501. * any step along the way does not support the required flags, return false.
  2502. */
  2503. bool pci_acs_path_enabled(struct pci_dev *start,
  2504. struct pci_dev *end, u16 acs_flags)
  2505. {
  2506. struct pci_dev *pdev, *parent = start;
  2507. do {
  2508. pdev = parent;
  2509. if (!pci_acs_enabled(pdev, acs_flags))
  2510. return false;
  2511. if (pci_is_root_bus(pdev->bus))
  2512. return (end == NULL);
  2513. parent = pdev->bus->self;
  2514. } while (pdev != end);
  2515. return true;
  2516. }
  2517. /**
  2518. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2519. * @dev: the PCI device
  2520. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2521. *
  2522. * Perform INTx swizzling for a device behind one level of bridge. This is
  2523. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2524. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2525. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2526. * the PCI Express Base Specification, Revision 2.1)
  2527. */
  2528. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2529. {
  2530. int slot;
  2531. if (pci_ari_enabled(dev->bus))
  2532. slot = 0;
  2533. else
  2534. slot = PCI_SLOT(dev->devfn);
  2535. return (((pin - 1) + slot) % 4) + 1;
  2536. }
  2537. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2538. {
  2539. u8 pin;
  2540. pin = dev->pin;
  2541. if (!pin)
  2542. return -1;
  2543. while (!pci_is_root_bus(dev->bus)) {
  2544. pin = pci_swizzle_interrupt_pin(dev, pin);
  2545. dev = dev->bus->self;
  2546. }
  2547. *bridge = dev;
  2548. return pin;
  2549. }
  2550. /**
  2551. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2552. * @dev: the PCI device
  2553. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2554. *
  2555. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2556. * bridges all the way up to a PCI root bus.
  2557. */
  2558. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2559. {
  2560. u8 pin = *pinp;
  2561. while (!pci_is_root_bus(dev->bus)) {
  2562. pin = pci_swizzle_interrupt_pin(dev, pin);
  2563. dev = dev->bus->self;
  2564. }
  2565. *pinp = pin;
  2566. return PCI_SLOT(dev->devfn);
  2567. }
  2568. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2569. /**
  2570. * pci_release_region - Release a PCI bar
  2571. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2572. * @bar: BAR to release
  2573. *
  2574. * Releases the PCI I/O and memory resources previously reserved by a
  2575. * successful call to pci_request_region. Call this function only
  2576. * after all use of the PCI regions has ceased.
  2577. */
  2578. void pci_release_region(struct pci_dev *pdev, int bar)
  2579. {
  2580. struct pci_devres *dr;
  2581. if (pci_resource_len(pdev, bar) == 0)
  2582. return;
  2583. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2584. release_region(pci_resource_start(pdev, bar),
  2585. pci_resource_len(pdev, bar));
  2586. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2587. release_mem_region(pci_resource_start(pdev, bar),
  2588. pci_resource_len(pdev, bar));
  2589. dr = find_pci_dr(pdev);
  2590. if (dr)
  2591. dr->region_mask &= ~(1 << bar);
  2592. }
  2593. EXPORT_SYMBOL(pci_release_region);
  2594. /**
  2595. * __pci_request_region - Reserved PCI I/O and memory resource
  2596. * @pdev: PCI device whose resources are to be reserved
  2597. * @bar: BAR to be reserved
  2598. * @res_name: Name to be associated with resource.
  2599. * @exclusive: whether the region access is exclusive or not
  2600. *
  2601. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2602. * being reserved by owner @res_name. Do not access any
  2603. * address inside the PCI regions unless this call returns
  2604. * successfully.
  2605. *
  2606. * If @exclusive is set, then the region is marked so that userspace
  2607. * is explicitly not allowed to map the resource via /dev/mem or
  2608. * sysfs MMIO access.
  2609. *
  2610. * Returns 0 on success, or %EBUSY on error. A warning
  2611. * message is also printed on failure.
  2612. */
  2613. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2614. const char *res_name, int exclusive)
  2615. {
  2616. struct pci_devres *dr;
  2617. if (pci_resource_len(pdev, bar) == 0)
  2618. return 0;
  2619. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2620. if (!request_region(pci_resource_start(pdev, bar),
  2621. pci_resource_len(pdev, bar), res_name))
  2622. goto err_out;
  2623. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2624. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2625. pci_resource_len(pdev, bar), res_name,
  2626. exclusive))
  2627. goto err_out;
  2628. }
  2629. dr = find_pci_dr(pdev);
  2630. if (dr)
  2631. dr->region_mask |= 1 << bar;
  2632. return 0;
  2633. err_out:
  2634. dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
  2635. &pdev->resource[bar]);
  2636. return -EBUSY;
  2637. }
  2638. /**
  2639. * pci_request_region - Reserve PCI I/O and memory resource
  2640. * @pdev: PCI device whose resources are to be reserved
  2641. * @bar: BAR to be reserved
  2642. * @res_name: Name to be associated with resource
  2643. *
  2644. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2645. * being reserved by owner @res_name. Do not access any
  2646. * address inside the PCI regions unless this call returns
  2647. * successfully.
  2648. *
  2649. * Returns 0 on success, or %EBUSY on error. A warning
  2650. * message is also printed on failure.
  2651. */
  2652. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2653. {
  2654. return __pci_request_region(pdev, bar, res_name, 0);
  2655. }
  2656. EXPORT_SYMBOL(pci_request_region);
  2657. /**
  2658. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2659. * @pdev: PCI device whose resources are to be reserved
  2660. * @bar: BAR to be reserved
  2661. * @res_name: Name to be associated with resource.
  2662. *
  2663. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2664. * being reserved by owner @res_name. Do not access any
  2665. * address inside the PCI regions unless this call returns
  2666. * successfully.
  2667. *
  2668. * Returns 0 on success, or %EBUSY on error. A warning
  2669. * message is also printed on failure.
  2670. *
  2671. * The key difference that _exclusive makes it that userspace is
  2672. * explicitly not allowed to map the resource via /dev/mem or
  2673. * sysfs.
  2674. */
  2675. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2676. const char *res_name)
  2677. {
  2678. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2679. }
  2680. EXPORT_SYMBOL(pci_request_region_exclusive);
  2681. /**
  2682. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2683. * @pdev: PCI device whose resources were previously reserved
  2684. * @bars: Bitmask of BARs to be released
  2685. *
  2686. * Release selected PCI I/O and memory resources previously reserved.
  2687. * Call this function only after all use of the PCI regions has ceased.
  2688. */
  2689. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2690. {
  2691. int i;
  2692. for (i = 0; i < 6; i++)
  2693. if (bars & (1 << i))
  2694. pci_release_region(pdev, i);
  2695. }
  2696. EXPORT_SYMBOL(pci_release_selected_regions);
  2697. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2698. const char *res_name, int excl)
  2699. {
  2700. int i;
  2701. for (i = 0; i < 6; i++)
  2702. if (bars & (1 << i))
  2703. if (__pci_request_region(pdev, i, res_name, excl))
  2704. goto err_out;
  2705. return 0;
  2706. err_out:
  2707. while (--i >= 0)
  2708. if (bars & (1 << i))
  2709. pci_release_region(pdev, i);
  2710. return -EBUSY;
  2711. }
  2712. /**
  2713. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2714. * @pdev: PCI device whose resources are to be reserved
  2715. * @bars: Bitmask of BARs to be requested
  2716. * @res_name: Name to be associated with resource
  2717. */
  2718. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2719. const char *res_name)
  2720. {
  2721. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2722. }
  2723. EXPORT_SYMBOL(pci_request_selected_regions);
  2724. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2725. const char *res_name)
  2726. {
  2727. return __pci_request_selected_regions(pdev, bars, res_name,
  2728. IORESOURCE_EXCLUSIVE);
  2729. }
  2730. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2731. /**
  2732. * pci_release_regions - Release reserved PCI I/O and memory resources
  2733. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2734. *
  2735. * Releases all PCI I/O and memory resources previously reserved by a
  2736. * successful call to pci_request_regions. Call this function only
  2737. * after all use of the PCI regions has ceased.
  2738. */
  2739. void pci_release_regions(struct pci_dev *pdev)
  2740. {
  2741. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2742. }
  2743. EXPORT_SYMBOL(pci_release_regions);
  2744. /**
  2745. * pci_request_regions - Reserved PCI I/O and memory resources
  2746. * @pdev: PCI device whose resources are to be reserved
  2747. * @res_name: Name to be associated with resource.
  2748. *
  2749. * Mark all PCI regions associated with PCI device @pdev as
  2750. * being reserved by owner @res_name. Do not access any
  2751. * address inside the PCI regions unless this call returns
  2752. * successfully.
  2753. *
  2754. * Returns 0 on success, or %EBUSY on error. A warning
  2755. * message is also printed on failure.
  2756. */
  2757. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2758. {
  2759. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2760. }
  2761. EXPORT_SYMBOL(pci_request_regions);
  2762. /**
  2763. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2764. * @pdev: PCI device whose resources are to be reserved
  2765. * @res_name: Name to be associated with resource.
  2766. *
  2767. * Mark all PCI regions associated with PCI device @pdev as
  2768. * being reserved by owner @res_name. Do not access any
  2769. * address inside the PCI regions unless this call returns
  2770. * successfully.
  2771. *
  2772. * pci_request_regions_exclusive() will mark the region so that
  2773. * /dev/mem and the sysfs MMIO access will not be allowed.
  2774. *
  2775. * Returns 0 on success, or %EBUSY on error. A warning
  2776. * message is also printed on failure.
  2777. */
  2778. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2779. {
  2780. return pci_request_selected_regions_exclusive(pdev,
  2781. ((1 << 6) - 1), res_name);
  2782. }
  2783. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2784. #ifdef PCI_IOBASE
  2785. struct io_range {
  2786. struct list_head list;
  2787. phys_addr_t start;
  2788. resource_size_t size;
  2789. };
  2790. static LIST_HEAD(io_range_list);
  2791. static DEFINE_SPINLOCK(io_range_lock);
  2792. #endif
  2793. /*
  2794. * Record the PCI IO range (expressed as CPU physical address + size).
  2795. * Return a negative value if an error has occured, zero otherwise
  2796. */
  2797. int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
  2798. {
  2799. int err = 0;
  2800. #ifdef PCI_IOBASE
  2801. struct io_range *range;
  2802. resource_size_t allocated_size = 0;
  2803. /* check if the range hasn't been previously recorded */
  2804. spin_lock(&io_range_lock);
  2805. list_for_each_entry(range, &io_range_list, list) {
  2806. if (addr >= range->start && addr + size <= range->start + size) {
  2807. /* range already registered, bail out */
  2808. goto end_register;
  2809. }
  2810. allocated_size += range->size;
  2811. }
  2812. /* range not registed yet, check for available space */
  2813. if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
  2814. /* if it's too big check if 64K space can be reserved */
  2815. if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
  2816. err = -E2BIG;
  2817. goto end_register;
  2818. }
  2819. size = SZ_64K;
  2820. pr_warn("Requested IO range too big, new size set to 64K\n");
  2821. }
  2822. /* add the range to the list */
  2823. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2824. if (!range) {
  2825. err = -ENOMEM;
  2826. goto end_register;
  2827. }
  2828. range->start = addr;
  2829. range->size = size;
  2830. list_add_tail(&range->list, &io_range_list);
  2831. end_register:
  2832. spin_unlock(&io_range_lock);
  2833. #endif
  2834. return err;
  2835. }
  2836. phys_addr_t pci_pio_to_address(unsigned long pio)
  2837. {
  2838. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  2839. #ifdef PCI_IOBASE
  2840. struct io_range *range;
  2841. resource_size_t allocated_size = 0;
  2842. if (pio > IO_SPACE_LIMIT)
  2843. return address;
  2844. spin_lock(&io_range_lock);
  2845. list_for_each_entry(range, &io_range_list, list) {
  2846. if (pio >= allocated_size && pio < allocated_size + range->size) {
  2847. address = range->start + pio - allocated_size;
  2848. break;
  2849. }
  2850. allocated_size += range->size;
  2851. }
  2852. spin_unlock(&io_range_lock);
  2853. #endif
  2854. return address;
  2855. }
  2856. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  2857. {
  2858. #ifdef PCI_IOBASE
  2859. struct io_range *res;
  2860. resource_size_t offset = 0;
  2861. unsigned long addr = -1;
  2862. spin_lock(&io_range_lock);
  2863. list_for_each_entry(res, &io_range_list, list) {
  2864. if (address >= res->start && address < res->start + res->size) {
  2865. addr = address - res->start + offset;
  2866. break;
  2867. }
  2868. offset += res->size;
  2869. }
  2870. spin_unlock(&io_range_lock);
  2871. return addr;
  2872. #else
  2873. if (address > IO_SPACE_LIMIT)
  2874. return (unsigned long)-1;
  2875. return (unsigned long) address;
  2876. #endif
  2877. }
  2878. /**
  2879. * pci_remap_iospace - Remap the memory mapped I/O space
  2880. * @res: Resource describing the I/O space
  2881. * @phys_addr: physical address of range to be mapped
  2882. *
  2883. * Remap the memory mapped I/O space described by the @res
  2884. * and the CPU physical address @phys_addr into virtual address space.
  2885. * Only architectures that have memory mapped IO functions defined
  2886. * (and the PCI_IOBASE value defined) should call this function.
  2887. */
  2888. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  2889. {
  2890. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2891. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2892. if (!(res->flags & IORESOURCE_IO))
  2893. return -EINVAL;
  2894. if (res->end > IO_SPACE_LIMIT)
  2895. return -EINVAL;
  2896. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  2897. pgprot_device(PAGE_KERNEL));
  2898. #else
  2899. /* this architecture does not have memory mapped I/O space,
  2900. so this function should never be called */
  2901. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  2902. return -ENODEV;
  2903. #endif
  2904. }
  2905. EXPORT_SYMBOL(pci_remap_iospace);
  2906. /**
  2907. * pci_unmap_iospace - Unmap the memory mapped I/O space
  2908. * @res: resource to be unmapped
  2909. *
  2910. * Unmap the CPU virtual address @res from virtual address space.
  2911. * Only architectures that have memory mapped IO functions defined
  2912. * (and the PCI_IOBASE value defined) should call this function.
  2913. */
  2914. void pci_unmap_iospace(struct resource *res)
  2915. {
  2916. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  2917. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  2918. unmap_kernel_range(vaddr, resource_size(res));
  2919. #endif
  2920. }
  2921. EXPORT_SYMBOL(pci_unmap_iospace);
  2922. /**
  2923. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  2924. * @dev: Generic device to remap IO address for
  2925. * @offset: Resource address to map
  2926. * @size: Size of map
  2927. *
  2928. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  2929. * detach.
  2930. */
  2931. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  2932. resource_size_t offset,
  2933. resource_size_t size)
  2934. {
  2935. void __iomem **ptr, *addr;
  2936. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  2937. if (!ptr)
  2938. return NULL;
  2939. addr = pci_remap_cfgspace(offset, size);
  2940. if (addr) {
  2941. *ptr = addr;
  2942. devres_add(dev, ptr);
  2943. } else
  2944. devres_free(ptr);
  2945. return addr;
  2946. }
  2947. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  2948. /**
  2949. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  2950. * @dev: generic device to handle the resource for
  2951. * @res: configuration space resource to be handled
  2952. *
  2953. * Checks that a resource is a valid memory region, requests the memory
  2954. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  2955. * proper PCI configuration space memory attributes are guaranteed.
  2956. *
  2957. * All operations are managed and will be undone on driver detach.
  2958. *
  2959. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  2960. * on failure. Usage example:
  2961. *
  2962. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2963. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  2964. * if (IS_ERR(base))
  2965. * return PTR_ERR(base);
  2966. */
  2967. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  2968. struct resource *res)
  2969. {
  2970. resource_size_t size;
  2971. const char *name;
  2972. void __iomem *dest_ptr;
  2973. BUG_ON(!dev);
  2974. if (!res || resource_type(res) != IORESOURCE_MEM) {
  2975. dev_err(dev, "invalid resource\n");
  2976. return IOMEM_ERR_PTR(-EINVAL);
  2977. }
  2978. size = resource_size(res);
  2979. name = res->name ?: dev_name(dev);
  2980. if (!devm_request_mem_region(dev, res->start, size, name)) {
  2981. dev_err(dev, "can't request region for resource %pR\n", res);
  2982. return IOMEM_ERR_PTR(-EBUSY);
  2983. }
  2984. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  2985. if (!dest_ptr) {
  2986. dev_err(dev, "ioremap failed for resource %pR\n", res);
  2987. devm_release_mem_region(dev, res->start, size);
  2988. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  2989. }
  2990. return dest_ptr;
  2991. }
  2992. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  2993. static void __pci_set_master(struct pci_dev *dev, bool enable)
  2994. {
  2995. u16 old_cmd, cmd;
  2996. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  2997. if (enable)
  2998. cmd = old_cmd | PCI_COMMAND_MASTER;
  2999. else
  3000. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  3001. if (cmd != old_cmd) {
  3002. dev_dbg(&dev->dev, "%s bus mastering\n",
  3003. enable ? "enabling" : "disabling");
  3004. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3005. }
  3006. dev->is_busmaster = enable;
  3007. }
  3008. /**
  3009. * pcibios_setup - process "pci=" kernel boot arguments
  3010. * @str: string used to pass in "pci=" kernel boot arguments
  3011. *
  3012. * Process kernel boot arguments. This is the default implementation.
  3013. * Architecture specific implementations can override this as necessary.
  3014. */
  3015. char * __weak __init pcibios_setup(char *str)
  3016. {
  3017. return str;
  3018. }
  3019. /**
  3020. * pcibios_set_master - enable PCI bus-mastering for device dev
  3021. * @dev: the PCI device to enable
  3022. *
  3023. * Enables PCI bus-mastering for the device. This is the default
  3024. * implementation. Architecture specific implementations can override
  3025. * this if necessary.
  3026. */
  3027. void __weak pcibios_set_master(struct pci_dev *dev)
  3028. {
  3029. u8 lat;
  3030. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3031. if (pci_is_pcie(dev))
  3032. return;
  3033. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3034. if (lat < 16)
  3035. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3036. else if (lat > pcibios_max_latency)
  3037. lat = pcibios_max_latency;
  3038. else
  3039. return;
  3040. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3041. }
  3042. /**
  3043. * pci_set_master - enables bus-mastering for device dev
  3044. * @dev: the PCI device to enable
  3045. *
  3046. * Enables bus-mastering on the device and calls pcibios_set_master()
  3047. * to do the needed arch specific settings.
  3048. */
  3049. void pci_set_master(struct pci_dev *dev)
  3050. {
  3051. __pci_set_master(dev, true);
  3052. pcibios_set_master(dev);
  3053. }
  3054. EXPORT_SYMBOL(pci_set_master);
  3055. /**
  3056. * pci_clear_master - disables bus-mastering for device dev
  3057. * @dev: the PCI device to disable
  3058. */
  3059. void pci_clear_master(struct pci_dev *dev)
  3060. {
  3061. __pci_set_master(dev, false);
  3062. }
  3063. EXPORT_SYMBOL(pci_clear_master);
  3064. /**
  3065. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3066. * @dev: the PCI device for which MWI is to be enabled
  3067. *
  3068. * Helper function for pci_set_mwi.
  3069. * Originally copied from drivers/net/acenic.c.
  3070. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3071. *
  3072. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3073. */
  3074. int pci_set_cacheline_size(struct pci_dev *dev)
  3075. {
  3076. u8 cacheline_size;
  3077. if (!pci_cache_line_size)
  3078. return -EINVAL;
  3079. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3080. equal to or multiple of the right value. */
  3081. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3082. if (cacheline_size >= pci_cache_line_size &&
  3083. (cacheline_size % pci_cache_line_size) == 0)
  3084. return 0;
  3085. /* Write the correct value. */
  3086. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3087. /* Read it back. */
  3088. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3089. if (cacheline_size == pci_cache_line_size)
  3090. return 0;
  3091. dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
  3092. pci_cache_line_size << 2);
  3093. return -EINVAL;
  3094. }
  3095. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3096. /**
  3097. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3098. * @dev: the PCI device for which MWI is enabled
  3099. *
  3100. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3101. *
  3102. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3103. */
  3104. int pci_set_mwi(struct pci_dev *dev)
  3105. {
  3106. #ifdef PCI_DISABLE_MWI
  3107. return 0;
  3108. #else
  3109. int rc;
  3110. u16 cmd;
  3111. rc = pci_set_cacheline_size(dev);
  3112. if (rc)
  3113. return rc;
  3114. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3115. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3116. dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
  3117. cmd |= PCI_COMMAND_INVALIDATE;
  3118. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3119. }
  3120. return 0;
  3121. #endif
  3122. }
  3123. EXPORT_SYMBOL(pci_set_mwi);
  3124. /**
  3125. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3126. * @dev: the PCI device for which MWI is enabled
  3127. *
  3128. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3129. * Callers are not required to check the return value.
  3130. *
  3131. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3132. */
  3133. int pci_try_set_mwi(struct pci_dev *dev)
  3134. {
  3135. #ifdef PCI_DISABLE_MWI
  3136. return 0;
  3137. #else
  3138. return pci_set_mwi(dev);
  3139. #endif
  3140. }
  3141. EXPORT_SYMBOL(pci_try_set_mwi);
  3142. /**
  3143. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3144. * @dev: the PCI device to disable
  3145. *
  3146. * Disables PCI Memory-Write-Invalidate transaction on the device
  3147. */
  3148. void pci_clear_mwi(struct pci_dev *dev)
  3149. {
  3150. #ifndef PCI_DISABLE_MWI
  3151. u16 cmd;
  3152. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3153. if (cmd & PCI_COMMAND_INVALIDATE) {
  3154. cmd &= ~PCI_COMMAND_INVALIDATE;
  3155. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3156. }
  3157. #endif
  3158. }
  3159. EXPORT_SYMBOL(pci_clear_mwi);
  3160. /**
  3161. * pci_intx - enables/disables PCI INTx for device dev
  3162. * @pdev: the PCI device to operate on
  3163. * @enable: boolean: whether to enable or disable PCI INTx
  3164. *
  3165. * Enables/disables PCI INTx for device dev
  3166. */
  3167. void pci_intx(struct pci_dev *pdev, int enable)
  3168. {
  3169. u16 pci_command, new;
  3170. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3171. if (enable)
  3172. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3173. else
  3174. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3175. if (new != pci_command) {
  3176. struct pci_devres *dr;
  3177. pci_write_config_word(pdev, PCI_COMMAND, new);
  3178. dr = find_pci_dr(pdev);
  3179. if (dr && !dr->restore_intx) {
  3180. dr->restore_intx = 1;
  3181. dr->orig_intx = !enable;
  3182. }
  3183. }
  3184. }
  3185. EXPORT_SYMBOL_GPL(pci_intx);
  3186. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3187. {
  3188. struct pci_bus *bus = dev->bus;
  3189. bool mask_updated = true;
  3190. u32 cmd_status_dword;
  3191. u16 origcmd, newcmd;
  3192. unsigned long flags;
  3193. bool irq_pending;
  3194. /*
  3195. * We do a single dword read to retrieve both command and status.
  3196. * Document assumptions that make this possible.
  3197. */
  3198. BUILD_BUG_ON(PCI_COMMAND % 4);
  3199. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3200. raw_spin_lock_irqsave(&pci_lock, flags);
  3201. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3202. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3203. /*
  3204. * Check interrupt status register to see whether our device
  3205. * triggered the interrupt (when masking) or the next IRQ is
  3206. * already pending (when unmasking).
  3207. */
  3208. if (mask != irq_pending) {
  3209. mask_updated = false;
  3210. goto done;
  3211. }
  3212. origcmd = cmd_status_dword;
  3213. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3214. if (mask)
  3215. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3216. if (newcmd != origcmd)
  3217. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3218. done:
  3219. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3220. return mask_updated;
  3221. }
  3222. /**
  3223. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3224. * @dev: the PCI device to operate on
  3225. *
  3226. * Check if the device dev has its INTx line asserted, mask it and
  3227. * return true in that case. False is returned if no interrupt was
  3228. * pending.
  3229. */
  3230. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3231. {
  3232. return pci_check_and_set_intx_mask(dev, true);
  3233. }
  3234. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3235. /**
  3236. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3237. * @dev: the PCI device to operate on
  3238. *
  3239. * Check if the device dev has its INTx line asserted, unmask it if not
  3240. * and return true. False is returned and the mask remains active if
  3241. * there was still an interrupt pending.
  3242. */
  3243. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3244. {
  3245. return pci_check_and_set_intx_mask(dev, false);
  3246. }
  3247. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3248. /**
  3249. * pci_wait_for_pending_transaction - waits for pending transaction
  3250. * @dev: the PCI device to operate on
  3251. *
  3252. * Return 0 if transaction is pending 1 otherwise.
  3253. */
  3254. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3255. {
  3256. if (!pci_is_pcie(dev))
  3257. return 1;
  3258. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3259. PCI_EXP_DEVSTA_TRPND);
  3260. }
  3261. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3262. /*
  3263. * We should only need to wait 100ms after FLR, but some devices take longer.
  3264. * Wait for up to 1000ms for config space to return something other than -1.
  3265. * Intel IGD requires this when an LCD panel is attached. We read the 2nd
  3266. * dword because VFs don't implement the 1st dword.
  3267. */
  3268. static void pci_flr_wait(struct pci_dev *dev)
  3269. {
  3270. int i = 0;
  3271. u32 id;
  3272. do {
  3273. msleep(100);
  3274. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3275. } while (i++ < 10 && id == ~0);
  3276. if (id == ~0)
  3277. dev_warn(&dev->dev, "Failed to return from FLR\n");
  3278. else if (i > 1)
  3279. dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
  3280. (i - 1) * 100);
  3281. }
  3282. /**
  3283. * pcie_has_flr - check if a device supports function level resets
  3284. * @dev: device to check
  3285. *
  3286. * Returns true if the device advertises support for PCIe function level
  3287. * resets.
  3288. */
  3289. static bool pcie_has_flr(struct pci_dev *dev)
  3290. {
  3291. u32 cap;
  3292. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3293. return false;
  3294. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3295. return cap & PCI_EXP_DEVCAP_FLR;
  3296. }
  3297. /**
  3298. * pcie_flr - initiate a PCIe function level reset
  3299. * @dev: device to reset
  3300. *
  3301. * Initiate a function level reset on @dev. The caller should ensure the
  3302. * device supports FLR before calling this function, e.g. by using the
  3303. * pcie_has_flr() helper.
  3304. */
  3305. void pcie_flr(struct pci_dev *dev)
  3306. {
  3307. if (!pci_wait_for_pending_transaction(dev))
  3308. dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3309. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3310. pci_flr_wait(dev);
  3311. }
  3312. EXPORT_SYMBOL_GPL(pcie_flr);
  3313. static int pci_af_flr(struct pci_dev *dev, int probe)
  3314. {
  3315. int pos;
  3316. u8 cap;
  3317. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3318. if (!pos)
  3319. return -ENOTTY;
  3320. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3321. return -ENOTTY;
  3322. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3323. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3324. return -ENOTTY;
  3325. if (probe)
  3326. return 0;
  3327. /*
  3328. * Wait for Transaction Pending bit to clear. A word-aligned test
  3329. * is used, so we use the conrol offset rather than status and shift
  3330. * the test bit to match.
  3331. */
  3332. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3333. PCI_AF_STATUS_TP << 8))
  3334. dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3335. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3336. pci_flr_wait(dev);
  3337. return 0;
  3338. }
  3339. /**
  3340. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3341. * @dev: Device to reset.
  3342. * @probe: If set, only check if the device can be reset this way.
  3343. *
  3344. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3345. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3346. * PCI_D0. If that's the case and the device is not in a low-power state
  3347. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3348. *
  3349. * NOTE: This causes the caller to sleep for twice the device power transition
  3350. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3351. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3352. * Moreover, only devices in D0 can be reset by this function.
  3353. */
  3354. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3355. {
  3356. u16 csr;
  3357. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3358. return -ENOTTY;
  3359. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3360. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3361. return -ENOTTY;
  3362. if (probe)
  3363. return 0;
  3364. if (dev->current_state != PCI_D0)
  3365. return -EINVAL;
  3366. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3367. csr |= PCI_D3hot;
  3368. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3369. pci_dev_d3_sleep(dev);
  3370. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3371. csr |= PCI_D0;
  3372. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3373. pci_dev_d3_sleep(dev);
  3374. return 0;
  3375. }
  3376. void pci_reset_secondary_bus(struct pci_dev *dev)
  3377. {
  3378. u16 ctrl;
  3379. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3380. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3381. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3382. /*
  3383. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3384. * this to 2ms to ensure that we meet the minimum requirement.
  3385. */
  3386. msleep(2);
  3387. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3388. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3389. /*
  3390. * Trhfa for conventional PCI is 2^25 clock cycles.
  3391. * Assuming a minimum 33MHz clock this results in a 1s
  3392. * delay before we can consider subordinate devices to
  3393. * be re-initialized. PCIe has some ways to shorten this,
  3394. * but we don't make use of them yet.
  3395. */
  3396. ssleep(1);
  3397. }
  3398. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3399. {
  3400. pci_reset_secondary_bus(dev);
  3401. }
  3402. /**
  3403. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3404. * @dev: Bridge device
  3405. *
  3406. * Use the bridge control register to assert reset on the secondary bus.
  3407. * Devices on the secondary bus are left in power-on state.
  3408. */
  3409. void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3410. {
  3411. pcibios_reset_secondary_bus(dev);
  3412. }
  3413. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3414. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3415. {
  3416. struct pci_dev *pdev;
  3417. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3418. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3419. return -ENOTTY;
  3420. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3421. if (pdev != dev)
  3422. return -ENOTTY;
  3423. if (probe)
  3424. return 0;
  3425. pci_reset_bridge_secondary_bus(dev->bus->self);
  3426. return 0;
  3427. }
  3428. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3429. {
  3430. int rc = -ENOTTY;
  3431. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3432. return rc;
  3433. if (hotplug->ops->reset_slot)
  3434. rc = hotplug->ops->reset_slot(hotplug, probe);
  3435. module_put(hotplug->ops->owner);
  3436. return rc;
  3437. }
  3438. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3439. {
  3440. struct pci_dev *pdev;
  3441. if (dev->subordinate || !dev->slot ||
  3442. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3443. return -ENOTTY;
  3444. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3445. if (pdev != dev && pdev->slot == dev->slot)
  3446. return -ENOTTY;
  3447. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3448. }
  3449. static void pci_dev_lock(struct pci_dev *dev)
  3450. {
  3451. pci_cfg_access_lock(dev);
  3452. /* block PM suspend, driver probe, etc. */
  3453. device_lock(&dev->dev);
  3454. }
  3455. /* Return 1 on successful lock, 0 on contention */
  3456. static int pci_dev_trylock(struct pci_dev *dev)
  3457. {
  3458. if (pci_cfg_access_trylock(dev)) {
  3459. if (device_trylock(&dev->dev))
  3460. return 1;
  3461. pci_cfg_access_unlock(dev);
  3462. }
  3463. return 0;
  3464. }
  3465. static void pci_dev_unlock(struct pci_dev *dev)
  3466. {
  3467. device_unlock(&dev->dev);
  3468. pci_cfg_access_unlock(dev);
  3469. }
  3470. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3471. {
  3472. const struct pci_error_handlers *err_handler =
  3473. dev->driver ? dev->driver->err_handler : NULL;
  3474. /*
  3475. * dev->driver->err_handler->reset_prepare() is protected against
  3476. * races with ->remove() by the device lock, which must be held by
  3477. * the caller.
  3478. */
  3479. if (err_handler && err_handler->reset_prepare)
  3480. err_handler->reset_prepare(dev);
  3481. /*
  3482. * Wake-up device prior to save. PM registers default to D0 after
  3483. * reset and a simple register restore doesn't reliably return
  3484. * to a non-D0 state anyway.
  3485. */
  3486. pci_set_power_state(dev, PCI_D0);
  3487. pci_save_state(dev);
  3488. /*
  3489. * Disable the device by clearing the Command register, except for
  3490. * INTx-disable which is set. This not only disables MMIO and I/O port
  3491. * BARs, but also prevents the device from being Bus Master, preventing
  3492. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3493. * compliant devices, INTx-disable prevents legacy interrupts.
  3494. */
  3495. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3496. }
  3497. static void pci_dev_restore(struct pci_dev *dev)
  3498. {
  3499. const struct pci_error_handlers *err_handler =
  3500. dev->driver ? dev->driver->err_handler : NULL;
  3501. pci_restore_state(dev);
  3502. /*
  3503. * dev->driver->err_handler->reset_done() is protected against
  3504. * races with ->remove() by the device lock, which must be held by
  3505. * the caller.
  3506. */
  3507. if (err_handler && err_handler->reset_done)
  3508. err_handler->reset_done(dev);
  3509. }
  3510. /**
  3511. * __pci_reset_function - reset a PCI device function
  3512. * @dev: PCI device to reset
  3513. *
  3514. * Some devices allow an individual function to be reset without affecting
  3515. * other functions in the same device. The PCI device must be responsive
  3516. * to PCI config space in order to use this function.
  3517. *
  3518. * The device function is presumed to be unused when this function is called.
  3519. * Resetting the device will make the contents of PCI configuration space
  3520. * random, so any caller of this must be prepared to reinitialise the
  3521. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3522. * etc.
  3523. *
  3524. * Returns 0 if the device function was successfully reset or negative if the
  3525. * device doesn't support resetting a single function.
  3526. */
  3527. int __pci_reset_function(struct pci_dev *dev)
  3528. {
  3529. int ret;
  3530. pci_dev_lock(dev);
  3531. ret = __pci_reset_function_locked(dev);
  3532. pci_dev_unlock(dev);
  3533. return ret;
  3534. }
  3535. EXPORT_SYMBOL_GPL(__pci_reset_function);
  3536. /**
  3537. * __pci_reset_function_locked - reset a PCI device function while holding
  3538. * the @dev mutex lock.
  3539. * @dev: PCI device to reset
  3540. *
  3541. * Some devices allow an individual function to be reset without affecting
  3542. * other functions in the same device. The PCI device must be responsive
  3543. * to PCI config space in order to use this function.
  3544. *
  3545. * The device function is presumed to be unused and the caller is holding
  3546. * the device mutex lock when this function is called.
  3547. * Resetting the device will make the contents of PCI configuration space
  3548. * random, so any caller of this must be prepared to reinitialise the
  3549. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3550. * etc.
  3551. *
  3552. * Returns 0 if the device function was successfully reset or negative if the
  3553. * device doesn't support resetting a single function.
  3554. */
  3555. int __pci_reset_function_locked(struct pci_dev *dev)
  3556. {
  3557. int rc;
  3558. might_sleep();
  3559. rc = pci_dev_specific_reset(dev, 0);
  3560. if (rc != -ENOTTY)
  3561. return rc;
  3562. if (pcie_has_flr(dev)) {
  3563. pcie_flr(dev);
  3564. return 0;
  3565. }
  3566. rc = pci_af_flr(dev, 0);
  3567. if (rc != -ENOTTY)
  3568. return rc;
  3569. rc = pci_pm_reset(dev, 0);
  3570. if (rc != -ENOTTY)
  3571. return rc;
  3572. rc = pci_dev_reset_slot_function(dev, 0);
  3573. if (rc != -ENOTTY)
  3574. return rc;
  3575. return pci_parent_bus_reset(dev, 0);
  3576. }
  3577. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3578. /**
  3579. * pci_probe_reset_function - check whether the device can be safely reset
  3580. * @dev: PCI device to reset
  3581. *
  3582. * Some devices allow an individual function to be reset without affecting
  3583. * other functions in the same device. The PCI device must be responsive
  3584. * to PCI config space in order to use this function.
  3585. *
  3586. * Returns 0 if the device function can be reset or negative if the
  3587. * device doesn't support resetting a single function.
  3588. */
  3589. int pci_probe_reset_function(struct pci_dev *dev)
  3590. {
  3591. int rc;
  3592. might_sleep();
  3593. rc = pci_dev_specific_reset(dev, 1);
  3594. if (rc != -ENOTTY)
  3595. return rc;
  3596. if (pcie_has_flr(dev))
  3597. return 0;
  3598. rc = pci_af_flr(dev, 1);
  3599. if (rc != -ENOTTY)
  3600. return rc;
  3601. rc = pci_pm_reset(dev, 1);
  3602. if (rc != -ENOTTY)
  3603. return rc;
  3604. rc = pci_dev_reset_slot_function(dev, 1);
  3605. if (rc != -ENOTTY)
  3606. return rc;
  3607. return pci_parent_bus_reset(dev, 1);
  3608. }
  3609. /**
  3610. * pci_reset_function - quiesce and reset a PCI device function
  3611. * @dev: PCI device to reset
  3612. *
  3613. * Some devices allow an individual function to be reset without affecting
  3614. * other functions in the same device. The PCI device must be responsive
  3615. * to PCI config space in order to use this function.
  3616. *
  3617. * This function does not just reset the PCI portion of a device, but
  3618. * clears all the state associated with the device. This function differs
  3619. * from __pci_reset_function in that it saves and restores device state
  3620. * over the reset.
  3621. *
  3622. * Returns 0 if the device function was successfully reset or negative if the
  3623. * device doesn't support resetting a single function.
  3624. */
  3625. int pci_reset_function(struct pci_dev *dev)
  3626. {
  3627. int rc;
  3628. rc = pci_probe_reset_function(dev);
  3629. if (rc)
  3630. return rc;
  3631. pci_dev_lock(dev);
  3632. pci_dev_save_and_disable(dev);
  3633. rc = __pci_reset_function_locked(dev);
  3634. pci_dev_restore(dev);
  3635. pci_dev_unlock(dev);
  3636. return rc;
  3637. }
  3638. EXPORT_SYMBOL_GPL(pci_reset_function);
  3639. /**
  3640. * pci_try_reset_function - quiesce and reset a PCI device function
  3641. * @dev: PCI device to reset
  3642. *
  3643. * Same as above, except return -EAGAIN if unable to lock device.
  3644. */
  3645. int pci_try_reset_function(struct pci_dev *dev)
  3646. {
  3647. int rc;
  3648. rc = pci_probe_reset_function(dev);
  3649. if (rc)
  3650. return rc;
  3651. if (!pci_dev_trylock(dev))
  3652. return -EAGAIN;
  3653. pci_dev_save_and_disable(dev);
  3654. rc = __pci_reset_function_locked(dev);
  3655. pci_dev_unlock(dev);
  3656. pci_dev_restore(dev);
  3657. return rc;
  3658. }
  3659. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3660. /* Do any devices on or below this bus prevent a bus reset? */
  3661. static bool pci_bus_resetable(struct pci_bus *bus)
  3662. {
  3663. struct pci_dev *dev;
  3664. list_for_each_entry(dev, &bus->devices, bus_list) {
  3665. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3666. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3667. return false;
  3668. }
  3669. return true;
  3670. }
  3671. /* Lock devices from the top of the tree down */
  3672. static void pci_bus_lock(struct pci_bus *bus)
  3673. {
  3674. struct pci_dev *dev;
  3675. list_for_each_entry(dev, &bus->devices, bus_list) {
  3676. pci_dev_lock(dev);
  3677. if (dev->subordinate)
  3678. pci_bus_lock(dev->subordinate);
  3679. }
  3680. }
  3681. /* Unlock devices from the bottom of the tree up */
  3682. static void pci_bus_unlock(struct pci_bus *bus)
  3683. {
  3684. struct pci_dev *dev;
  3685. list_for_each_entry(dev, &bus->devices, bus_list) {
  3686. if (dev->subordinate)
  3687. pci_bus_unlock(dev->subordinate);
  3688. pci_dev_unlock(dev);
  3689. }
  3690. }
  3691. /* Return 1 on successful lock, 0 on contention */
  3692. static int pci_bus_trylock(struct pci_bus *bus)
  3693. {
  3694. struct pci_dev *dev;
  3695. list_for_each_entry(dev, &bus->devices, bus_list) {
  3696. if (!pci_dev_trylock(dev))
  3697. goto unlock;
  3698. if (dev->subordinate) {
  3699. if (!pci_bus_trylock(dev->subordinate)) {
  3700. pci_dev_unlock(dev);
  3701. goto unlock;
  3702. }
  3703. }
  3704. }
  3705. return 1;
  3706. unlock:
  3707. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3708. if (dev->subordinate)
  3709. pci_bus_unlock(dev->subordinate);
  3710. pci_dev_unlock(dev);
  3711. }
  3712. return 0;
  3713. }
  3714. /* Do any devices on or below this slot prevent a bus reset? */
  3715. static bool pci_slot_resetable(struct pci_slot *slot)
  3716. {
  3717. struct pci_dev *dev;
  3718. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3719. if (!dev->slot || dev->slot != slot)
  3720. continue;
  3721. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3722. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3723. return false;
  3724. }
  3725. return true;
  3726. }
  3727. /* Lock devices from the top of the tree down */
  3728. static void pci_slot_lock(struct pci_slot *slot)
  3729. {
  3730. struct pci_dev *dev;
  3731. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3732. if (!dev->slot || dev->slot != slot)
  3733. continue;
  3734. pci_dev_lock(dev);
  3735. if (dev->subordinate)
  3736. pci_bus_lock(dev->subordinate);
  3737. }
  3738. }
  3739. /* Unlock devices from the bottom of the tree up */
  3740. static void pci_slot_unlock(struct pci_slot *slot)
  3741. {
  3742. struct pci_dev *dev;
  3743. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3744. if (!dev->slot || dev->slot != slot)
  3745. continue;
  3746. if (dev->subordinate)
  3747. pci_bus_unlock(dev->subordinate);
  3748. pci_dev_unlock(dev);
  3749. }
  3750. }
  3751. /* Return 1 on successful lock, 0 on contention */
  3752. static int pci_slot_trylock(struct pci_slot *slot)
  3753. {
  3754. struct pci_dev *dev;
  3755. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3756. if (!dev->slot || dev->slot != slot)
  3757. continue;
  3758. if (!pci_dev_trylock(dev))
  3759. goto unlock;
  3760. if (dev->subordinate) {
  3761. if (!pci_bus_trylock(dev->subordinate)) {
  3762. pci_dev_unlock(dev);
  3763. goto unlock;
  3764. }
  3765. }
  3766. }
  3767. return 1;
  3768. unlock:
  3769. list_for_each_entry_continue_reverse(dev,
  3770. &slot->bus->devices, bus_list) {
  3771. if (!dev->slot || dev->slot != slot)
  3772. continue;
  3773. if (dev->subordinate)
  3774. pci_bus_unlock(dev->subordinate);
  3775. pci_dev_unlock(dev);
  3776. }
  3777. return 0;
  3778. }
  3779. /* Save and disable devices from the top of the tree down */
  3780. static void pci_bus_save_and_disable(struct pci_bus *bus)
  3781. {
  3782. struct pci_dev *dev;
  3783. list_for_each_entry(dev, &bus->devices, bus_list) {
  3784. pci_dev_lock(dev);
  3785. pci_dev_save_and_disable(dev);
  3786. pci_dev_unlock(dev);
  3787. if (dev->subordinate)
  3788. pci_bus_save_and_disable(dev->subordinate);
  3789. }
  3790. }
  3791. /*
  3792. * Restore devices from top of the tree down - parent bridges need to be
  3793. * restored before we can get to subordinate devices.
  3794. */
  3795. static void pci_bus_restore(struct pci_bus *bus)
  3796. {
  3797. struct pci_dev *dev;
  3798. list_for_each_entry(dev, &bus->devices, bus_list) {
  3799. pci_dev_lock(dev);
  3800. pci_dev_restore(dev);
  3801. pci_dev_unlock(dev);
  3802. if (dev->subordinate)
  3803. pci_bus_restore(dev->subordinate);
  3804. }
  3805. }
  3806. /* Save and disable devices from the top of the tree down */
  3807. static void pci_slot_save_and_disable(struct pci_slot *slot)
  3808. {
  3809. struct pci_dev *dev;
  3810. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3811. if (!dev->slot || dev->slot != slot)
  3812. continue;
  3813. pci_dev_save_and_disable(dev);
  3814. if (dev->subordinate)
  3815. pci_bus_save_and_disable(dev->subordinate);
  3816. }
  3817. }
  3818. /*
  3819. * Restore devices from top of the tree down - parent bridges need to be
  3820. * restored before we can get to subordinate devices.
  3821. */
  3822. static void pci_slot_restore(struct pci_slot *slot)
  3823. {
  3824. struct pci_dev *dev;
  3825. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3826. if (!dev->slot || dev->slot != slot)
  3827. continue;
  3828. pci_dev_restore(dev);
  3829. if (dev->subordinate)
  3830. pci_bus_restore(dev->subordinate);
  3831. }
  3832. }
  3833. static int pci_slot_reset(struct pci_slot *slot, int probe)
  3834. {
  3835. int rc;
  3836. if (!slot || !pci_slot_resetable(slot))
  3837. return -ENOTTY;
  3838. if (!probe)
  3839. pci_slot_lock(slot);
  3840. might_sleep();
  3841. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  3842. if (!probe)
  3843. pci_slot_unlock(slot);
  3844. return rc;
  3845. }
  3846. /**
  3847. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  3848. * @slot: PCI slot to probe
  3849. *
  3850. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  3851. */
  3852. int pci_probe_reset_slot(struct pci_slot *slot)
  3853. {
  3854. return pci_slot_reset(slot, 1);
  3855. }
  3856. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  3857. /**
  3858. * pci_reset_slot - reset a PCI slot
  3859. * @slot: PCI slot to reset
  3860. *
  3861. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  3862. * independent of other slots. For instance, some slots may support slot power
  3863. * control. In the case of a 1:1 bus to slot architecture, this function may
  3864. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  3865. * Generally a slot reset should be attempted before a bus reset. All of the
  3866. * function of the slot and any subordinate buses behind the slot are reset
  3867. * through this function. PCI config space of all devices in the slot and
  3868. * behind the slot is saved before and restored after reset.
  3869. *
  3870. * Return 0 on success, non-zero on error.
  3871. */
  3872. int pci_reset_slot(struct pci_slot *slot)
  3873. {
  3874. int rc;
  3875. rc = pci_slot_reset(slot, 1);
  3876. if (rc)
  3877. return rc;
  3878. pci_slot_save_and_disable(slot);
  3879. rc = pci_slot_reset(slot, 0);
  3880. pci_slot_restore(slot);
  3881. return rc;
  3882. }
  3883. EXPORT_SYMBOL_GPL(pci_reset_slot);
  3884. /**
  3885. * pci_try_reset_slot - Try to reset a PCI slot
  3886. * @slot: PCI slot to reset
  3887. *
  3888. * Same as above except return -EAGAIN if the slot cannot be locked
  3889. */
  3890. int pci_try_reset_slot(struct pci_slot *slot)
  3891. {
  3892. int rc;
  3893. rc = pci_slot_reset(slot, 1);
  3894. if (rc)
  3895. return rc;
  3896. pci_slot_save_and_disable(slot);
  3897. if (pci_slot_trylock(slot)) {
  3898. might_sleep();
  3899. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  3900. pci_slot_unlock(slot);
  3901. } else
  3902. rc = -EAGAIN;
  3903. pci_slot_restore(slot);
  3904. return rc;
  3905. }
  3906. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  3907. static int pci_bus_reset(struct pci_bus *bus, int probe)
  3908. {
  3909. if (!bus->self || !pci_bus_resetable(bus))
  3910. return -ENOTTY;
  3911. if (probe)
  3912. return 0;
  3913. pci_bus_lock(bus);
  3914. might_sleep();
  3915. pci_reset_bridge_secondary_bus(bus->self);
  3916. pci_bus_unlock(bus);
  3917. return 0;
  3918. }
  3919. /**
  3920. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  3921. * @bus: PCI bus to probe
  3922. *
  3923. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  3924. */
  3925. int pci_probe_reset_bus(struct pci_bus *bus)
  3926. {
  3927. return pci_bus_reset(bus, 1);
  3928. }
  3929. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  3930. /**
  3931. * pci_reset_bus - reset a PCI bus
  3932. * @bus: top level PCI bus to reset
  3933. *
  3934. * Do a bus reset on the given bus and any subordinate buses, saving
  3935. * and restoring state of all devices.
  3936. *
  3937. * Return 0 on success, non-zero on error.
  3938. */
  3939. int pci_reset_bus(struct pci_bus *bus)
  3940. {
  3941. int rc;
  3942. rc = pci_bus_reset(bus, 1);
  3943. if (rc)
  3944. return rc;
  3945. pci_bus_save_and_disable(bus);
  3946. rc = pci_bus_reset(bus, 0);
  3947. pci_bus_restore(bus);
  3948. return rc;
  3949. }
  3950. EXPORT_SYMBOL_GPL(pci_reset_bus);
  3951. /**
  3952. * pci_try_reset_bus - Try to reset a PCI bus
  3953. * @bus: top level PCI bus to reset
  3954. *
  3955. * Same as above except return -EAGAIN if the bus cannot be locked
  3956. */
  3957. int pci_try_reset_bus(struct pci_bus *bus)
  3958. {
  3959. int rc;
  3960. rc = pci_bus_reset(bus, 1);
  3961. if (rc)
  3962. return rc;
  3963. pci_bus_save_and_disable(bus);
  3964. if (pci_bus_trylock(bus)) {
  3965. might_sleep();
  3966. pci_reset_bridge_secondary_bus(bus->self);
  3967. pci_bus_unlock(bus);
  3968. } else
  3969. rc = -EAGAIN;
  3970. pci_bus_restore(bus);
  3971. return rc;
  3972. }
  3973. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  3974. /**
  3975. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  3976. * @dev: PCI device to query
  3977. *
  3978. * Returns mmrbc: maximum designed memory read count in bytes
  3979. * or appropriate error value.
  3980. */
  3981. int pcix_get_max_mmrbc(struct pci_dev *dev)
  3982. {
  3983. int cap;
  3984. u32 stat;
  3985. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  3986. if (!cap)
  3987. return -EINVAL;
  3988. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  3989. return -EINVAL;
  3990. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  3991. }
  3992. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  3993. /**
  3994. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  3995. * @dev: PCI device to query
  3996. *
  3997. * Returns mmrbc: maximum memory read count in bytes
  3998. * or appropriate error value.
  3999. */
  4000. int pcix_get_mmrbc(struct pci_dev *dev)
  4001. {
  4002. int cap;
  4003. u16 cmd;
  4004. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4005. if (!cap)
  4006. return -EINVAL;
  4007. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4008. return -EINVAL;
  4009. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4010. }
  4011. EXPORT_SYMBOL(pcix_get_mmrbc);
  4012. /**
  4013. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4014. * @dev: PCI device to query
  4015. * @mmrbc: maximum memory read count in bytes
  4016. * valid values are 512, 1024, 2048, 4096
  4017. *
  4018. * If possible sets maximum memory read byte count, some bridges have erratas
  4019. * that prevent this.
  4020. */
  4021. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4022. {
  4023. int cap;
  4024. u32 stat, v, o;
  4025. u16 cmd;
  4026. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4027. return -EINVAL;
  4028. v = ffs(mmrbc) - 10;
  4029. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4030. if (!cap)
  4031. return -EINVAL;
  4032. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4033. return -EINVAL;
  4034. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4035. return -E2BIG;
  4036. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4037. return -EINVAL;
  4038. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4039. if (o != v) {
  4040. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4041. return -EIO;
  4042. cmd &= ~PCI_X_CMD_MAX_READ;
  4043. cmd |= v << 2;
  4044. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4045. return -EIO;
  4046. }
  4047. return 0;
  4048. }
  4049. EXPORT_SYMBOL(pcix_set_mmrbc);
  4050. /**
  4051. * pcie_get_readrq - get PCI Express read request size
  4052. * @dev: PCI device to query
  4053. *
  4054. * Returns maximum memory read request in bytes
  4055. * or appropriate error value.
  4056. */
  4057. int pcie_get_readrq(struct pci_dev *dev)
  4058. {
  4059. u16 ctl;
  4060. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4061. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4062. }
  4063. EXPORT_SYMBOL(pcie_get_readrq);
  4064. /**
  4065. * pcie_set_readrq - set PCI Express maximum memory read request
  4066. * @dev: PCI device to query
  4067. * @rq: maximum memory read count in bytes
  4068. * valid values are 128, 256, 512, 1024, 2048, 4096
  4069. *
  4070. * If possible sets maximum memory read request in bytes
  4071. */
  4072. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4073. {
  4074. u16 v;
  4075. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4076. return -EINVAL;
  4077. /*
  4078. * If using the "performance" PCIe config, we clamp the
  4079. * read rq size to the max packet size to prevent the
  4080. * host bridge generating requests larger than we can
  4081. * cope with
  4082. */
  4083. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4084. int mps = pcie_get_mps(dev);
  4085. if (mps < rq)
  4086. rq = mps;
  4087. }
  4088. v = (ffs(rq) - 8) << 12;
  4089. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4090. PCI_EXP_DEVCTL_READRQ, v);
  4091. }
  4092. EXPORT_SYMBOL(pcie_set_readrq);
  4093. /**
  4094. * pcie_get_mps - get PCI Express maximum payload size
  4095. * @dev: PCI device to query
  4096. *
  4097. * Returns maximum payload size in bytes
  4098. */
  4099. int pcie_get_mps(struct pci_dev *dev)
  4100. {
  4101. u16 ctl;
  4102. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4103. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4104. }
  4105. EXPORT_SYMBOL(pcie_get_mps);
  4106. /**
  4107. * pcie_set_mps - set PCI Express maximum payload size
  4108. * @dev: PCI device to query
  4109. * @mps: maximum payload size in bytes
  4110. * valid values are 128, 256, 512, 1024, 2048, 4096
  4111. *
  4112. * If possible sets maximum payload size
  4113. */
  4114. int pcie_set_mps(struct pci_dev *dev, int mps)
  4115. {
  4116. u16 v;
  4117. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4118. return -EINVAL;
  4119. v = ffs(mps) - 8;
  4120. if (v > dev->pcie_mpss)
  4121. return -EINVAL;
  4122. v <<= 5;
  4123. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4124. PCI_EXP_DEVCTL_PAYLOAD, v);
  4125. }
  4126. EXPORT_SYMBOL(pcie_set_mps);
  4127. /**
  4128. * pcie_get_minimum_link - determine minimum link settings of a PCI device
  4129. * @dev: PCI device to query
  4130. * @speed: storage for minimum speed
  4131. * @width: storage for minimum width
  4132. *
  4133. * This function will walk up the PCI device chain and determine the minimum
  4134. * link width and speed of the device.
  4135. */
  4136. int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
  4137. enum pcie_link_width *width)
  4138. {
  4139. int ret;
  4140. *speed = PCI_SPEED_UNKNOWN;
  4141. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4142. while (dev) {
  4143. u16 lnksta;
  4144. enum pci_bus_speed next_speed;
  4145. enum pcie_link_width next_width;
  4146. ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4147. if (ret)
  4148. return ret;
  4149. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4150. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4151. PCI_EXP_LNKSTA_NLW_SHIFT;
  4152. if (next_speed < *speed)
  4153. *speed = next_speed;
  4154. if (next_width < *width)
  4155. *width = next_width;
  4156. dev = dev->bus->self;
  4157. }
  4158. return 0;
  4159. }
  4160. EXPORT_SYMBOL(pcie_get_minimum_link);
  4161. /**
  4162. * pci_select_bars - Make BAR mask from the type of resource
  4163. * @dev: the PCI device for which BAR mask is made
  4164. * @flags: resource type mask to be selected
  4165. *
  4166. * This helper routine makes bar mask from the type of resource.
  4167. */
  4168. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4169. {
  4170. int i, bars = 0;
  4171. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4172. if (pci_resource_flags(dev, i) & flags)
  4173. bars |= (1 << i);
  4174. return bars;
  4175. }
  4176. EXPORT_SYMBOL(pci_select_bars);
  4177. /* Some architectures require additional programming to enable VGA */
  4178. static arch_set_vga_state_t arch_set_vga_state;
  4179. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4180. {
  4181. arch_set_vga_state = func; /* NULL disables */
  4182. }
  4183. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4184. unsigned int command_bits, u32 flags)
  4185. {
  4186. if (arch_set_vga_state)
  4187. return arch_set_vga_state(dev, decode, command_bits,
  4188. flags);
  4189. return 0;
  4190. }
  4191. /**
  4192. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4193. * @dev: the PCI device
  4194. * @decode: true = enable decoding, false = disable decoding
  4195. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4196. * @flags: traverse ancestors and change bridges
  4197. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4198. */
  4199. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4200. unsigned int command_bits, u32 flags)
  4201. {
  4202. struct pci_bus *bus;
  4203. struct pci_dev *bridge;
  4204. u16 cmd;
  4205. int rc;
  4206. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4207. /* ARCH specific VGA enables */
  4208. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4209. if (rc)
  4210. return rc;
  4211. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4212. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4213. if (decode == true)
  4214. cmd |= command_bits;
  4215. else
  4216. cmd &= ~command_bits;
  4217. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4218. }
  4219. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4220. return 0;
  4221. bus = dev->bus;
  4222. while (bus) {
  4223. bridge = bus->self;
  4224. if (bridge) {
  4225. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4226. &cmd);
  4227. if (decode == true)
  4228. cmd |= PCI_BRIDGE_CTL_VGA;
  4229. else
  4230. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4231. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4232. cmd);
  4233. }
  4234. bus = bus->parent;
  4235. }
  4236. return 0;
  4237. }
  4238. /**
  4239. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4240. * @dev: the PCI device for which alias is added
  4241. * @devfn: alias slot and function
  4242. *
  4243. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4244. * It should be called early, preferably as PCI fixup header quirk.
  4245. */
  4246. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4247. {
  4248. if (!dev->dma_alias_mask)
  4249. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4250. sizeof(long), GFP_KERNEL);
  4251. if (!dev->dma_alias_mask) {
  4252. dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
  4253. return;
  4254. }
  4255. set_bit(devfn, dev->dma_alias_mask);
  4256. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  4257. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4258. }
  4259. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4260. {
  4261. return (dev1->dma_alias_mask &&
  4262. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4263. (dev2->dma_alias_mask &&
  4264. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4265. }
  4266. bool pci_device_is_present(struct pci_dev *pdev)
  4267. {
  4268. u32 v;
  4269. if (pci_dev_is_disconnected(pdev))
  4270. return false;
  4271. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4272. }
  4273. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4274. void pci_ignore_hotplug(struct pci_dev *dev)
  4275. {
  4276. struct pci_dev *bridge = dev->bus->self;
  4277. dev->ignore_hotplug = 1;
  4278. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4279. if (bridge)
  4280. bridge->ignore_hotplug = 1;
  4281. }
  4282. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4283. resource_size_t __weak pcibios_default_alignment(void)
  4284. {
  4285. return 0;
  4286. }
  4287. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4288. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4289. static DEFINE_SPINLOCK(resource_alignment_lock);
  4290. /**
  4291. * pci_specified_resource_alignment - get resource alignment specified by user.
  4292. * @dev: the PCI device to get
  4293. * @resize: whether or not to change resources' size when reassigning alignment
  4294. *
  4295. * RETURNS: Resource alignment if it is specified.
  4296. * Zero if it is not specified.
  4297. */
  4298. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4299. bool *resize)
  4300. {
  4301. int seg, bus, slot, func, align_order, count;
  4302. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4303. resource_size_t align = pcibios_default_alignment();
  4304. char *p;
  4305. spin_lock(&resource_alignment_lock);
  4306. p = resource_alignment_param;
  4307. if (!*p && !align)
  4308. goto out;
  4309. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4310. align = 0;
  4311. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4312. goto out;
  4313. }
  4314. while (*p) {
  4315. count = 0;
  4316. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4317. p[count] == '@') {
  4318. p += count + 1;
  4319. } else {
  4320. align_order = -1;
  4321. }
  4322. if (strncmp(p, "pci:", 4) == 0) {
  4323. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4324. p += 4;
  4325. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4326. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4327. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4328. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4329. p);
  4330. break;
  4331. }
  4332. subsystem_vendor = subsystem_device = 0;
  4333. }
  4334. p += count;
  4335. if ((!vendor || (vendor == dev->vendor)) &&
  4336. (!device || (device == dev->device)) &&
  4337. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4338. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4339. *resize = true;
  4340. if (align_order == -1)
  4341. align = PAGE_SIZE;
  4342. else
  4343. align = 1 << align_order;
  4344. /* Found */
  4345. break;
  4346. }
  4347. }
  4348. else {
  4349. if (sscanf(p, "%x:%x:%x.%x%n",
  4350. &seg, &bus, &slot, &func, &count) != 4) {
  4351. seg = 0;
  4352. if (sscanf(p, "%x:%x.%x%n",
  4353. &bus, &slot, &func, &count) != 3) {
  4354. /* Invalid format */
  4355. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4356. p);
  4357. break;
  4358. }
  4359. }
  4360. p += count;
  4361. if (seg == pci_domain_nr(dev->bus) &&
  4362. bus == dev->bus->number &&
  4363. slot == PCI_SLOT(dev->devfn) &&
  4364. func == PCI_FUNC(dev->devfn)) {
  4365. *resize = true;
  4366. if (align_order == -1)
  4367. align = PAGE_SIZE;
  4368. else
  4369. align = 1 << align_order;
  4370. /* Found */
  4371. break;
  4372. }
  4373. }
  4374. if (*p != ';' && *p != ',') {
  4375. /* End of param or invalid format */
  4376. break;
  4377. }
  4378. p++;
  4379. }
  4380. out:
  4381. spin_unlock(&resource_alignment_lock);
  4382. return align;
  4383. }
  4384. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4385. resource_size_t align, bool resize)
  4386. {
  4387. struct resource *r = &dev->resource[bar];
  4388. resource_size_t size;
  4389. if (!(r->flags & IORESOURCE_MEM))
  4390. return;
  4391. if (r->flags & IORESOURCE_PCI_FIXED) {
  4392. dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4393. bar, r, (unsigned long long)align);
  4394. return;
  4395. }
  4396. size = resource_size(r);
  4397. if (size >= align)
  4398. return;
  4399. /*
  4400. * Increase the alignment of the resource. There are two ways we
  4401. * can do this:
  4402. *
  4403. * 1) Increase the size of the resource. BARs are aligned on their
  4404. * size, so when we reallocate space for this resource, we'll
  4405. * allocate it with the larger alignment. This also prevents
  4406. * assignment of any other BARs inside the alignment region, so
  4407. * if we're requesting page alignment, this means no other BARs
  4408. * will share the page.
  4409. *
  4410. * The disadvantage is that this makes the resource larger than
  4411. * the hardware BAR, which may break drivers that compute things
  4412. * based on the resource size, e.g., to find registers at a
  4413. * fixed offset before the end of the BAR.
  4414. *
  4415. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4416. * set r->start to the desired alignment. By itself this
  4417. * doesn't prevent other BARs being put inside the alignment
  4418. * region, but if we realign *every* resource of every device in
  4419. * the system, none of them will share an alignment region.
  4420. *
  4421. * When the user has requested alignment for only some devices via
  4422. * the "pci=resource_alignment" argument, "resize" is true and we
  4423. * use the first method. Otherwise we assume we're aligning all
  4424. * devices and we use the second.
  4425. */
  4426. dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4427. bar, r, (unsigned long long)align);
  4428. if (resize) {
  4429. r->start = 0;
  4430. r->end = align - 1;
  4431. } else {
  4432. r->flags &= ~IORESOURCE_SIZEALIGN;
  4433. r->flags |= IORESOURCE_STARTALIGN;
  4434. r->start = align;
  4435. r->end = r->start + size - 1;
  4436. }
  4437. r->flags |= IORESOURCE_UNSET;
  4438. }
  4439. /*
  4440. * This function disables memory decoding and releases memory resources
  4441. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4442. * It also rounds up size to specified alignment.
  4443. * Later on, the kernel will assign page-aligned memory resource back
  4444. * to the device.
  4445. */
  4446. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4447. {
  4448. int i;
  4449. struct resource *r;
  4450. resource_size_t align;
  4451. u16 command;
  4452. bool resize = false;
  4453. /*
  4454. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4455. * 3.4.1.11. Their resources are allocated from the space
  4456. * described by the VF BARx register in the PF's SR-IOV capability.
  4457. * We can't influence their alignment here.
  4458. */
  4459. if (dev->is_virtfn)
  4460. return;
  4461. /* check if specified PCI is target device to reassign */
  4462. align = pci_specified_resource_alignment(dev, &resize);
  4463. if (!align)
  4464. return;
  4465. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4466. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4467. dev_warn(&dev->dev,
  4468. "Can't reassign resources to host bridge.\n");
  4469. return;
  4470. }
  4471. dev_info(&dev->dev,
  4472. "Disabling memory decoding and releasing memory resources.\n");
  4473. pci_read_config_word(dev, PCI_COMMAND, &command);
  4474. command &= ~PCI_COMMAND_MEMORY;
  4475. pci_write_config_word(dev, PCI_COMMAND, command);
  4476. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4477. pci_request_resource_alignment(dev, i, align, resize);
  4478. /*
  4479. * Need to disable bridge's resource window,
  4480. * to enable the kernel to reassign new resource
  4481. * window later on.
  4482. */
  4483. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4484. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4485. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4486. r = &dev->resource[i];
  4487. if (!(r->flags & IORESOURCE_MEM))
  4488. continue;
  4489. r->flags |= IORESOURCE_UNSET;
  4490. r->end = resource_size(r) - 1;
  4491. r->start = 0;
  4492. }
  4493. pci_disable_bridge_window(dev);
  4494. }
  4495. }
  4496. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4497. {
  4498. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4499. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4500. spin_lock(&resource_alignment_lock);
  4501. strncpy(resource_alignment_param, buf, count);
  4502. resource_alignment_param[count] = '\0';
  4503. spin_unlock(&resource_alignment_lock);
  4504. return count;
  4505. }
  4506. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4507. {
  4508. size_t count;
  4509. spin_lock(&resource_alignment_lock);
  4510. count = snprintf(buf, size, "%s", resource_alignment_param);
  4511. spin_unlock(&resource_alignment_lock);
  4512. return count;
  4513. }
  4514. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4515. {
  4516. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4517. }
  4518. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4519. const char *buf, size_t count)
  4520. {
  4521. return pci_set_resource_alignment_param(buf, count);
  4522. }
  4523. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4524. pci_resource_alignment_store);
  4525. static int __init pci_resource_alignment_sysfs_init(void)
  4526. {
  4527. return bus_create_file(&pci_bus_type,
  4528. &bus_attr_resource_alignment);
  4529. }
  4530. late_initcall(pci_resource_alignment_sysfs_init);
  4531. static void pci_no_domains(void)
  4532. {
  4533. #ifdef CONFIG_PCI_DOMAINS
  4534. pci_domains_supported = 0;
  4535. #endif
  4536. }
  4537. #ifdef CONFIG_PCI_DOMAINS
  4538. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4539. int pci_get_new_domain_nr(void)
  4540. {
  4541. return atomic_inc_return(&__domain_nr);
  4542. }
  4543. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4544. static int of_pci_bus_find_domain_nr(struct device *parent)
  4545. {
  4546. static int use_dt_domains = -1;
  4547. int domain = -1;
  4548. if (parent)
  4549. domain = of_get_pci_domain_nr(parent->of_node);
  4550. /*
  4551. * Check DT domain and use_dt_domains values.
  4552. *
  4553. * If DT domain property is valid (domain >= 0) and
  4554. * use_dt_domains != 0, the DT assignment is valid since this means
  4555. * we have not previously allocated a domain number by using
  4556. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4557. * 1, to indicate that we have just assigned a domain number from
  4558. * DT.
  4559. *
  4560. * If DT domain property value is not valid (ie domain < 0), and we
  4561. * have not previously assigned a domain number from DT
  4562. * (use_dt_domains != 1) we should assign a domain number by
  4563. * using the:
  4564. *
  4565. * pci_get_new_domain_nr()
  4566. *
  4567. * API and update the use_dt_domains value to keep track of method we
  4568. * are using to assign domain numbers (use_dt_domains = 0).
  4569. *
  4570. * All other combinations imply we have a platform that is trying
  4571. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4572. * which is a recipe for domain mishandling and it is prevented by
  4573. * invalidating the domain value (domain = -1) and printing a
  4574. * corresponding error.
  4575. */
  4576. if (domain >= 0 && use_dt_domains) {
  4577. use_dt_domains = 1;
  4578. } else if (domain < 0 && use_dt_domains != 1) {
  4579. use_dt_domains = 0;
  4580. domain = pci_get_new_domain_nr();
  4581. } else {
  4582. dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
  4583. parent->of_node->full_name);
  4584. domain = -1;
  4585. }
  4586. return domain;
  4587. }
  4588. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4589. {
  4590. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4591. acpi_pci_bus_find_domain_nr(bus);
  4592. }
  4593. #endif
  4594. #endif
  4595. /**
  4596. * pci_ext_cfg_avail - can we access extended PCI config space?
  4597. *
  4598. * Returns 1 if we can access PCI extended config space (offsets
  4599. * greater than 0xff). This is the default implementation. Architecture
  4600. * implementations can override this.
  4601. */
  4602. int __weak pci_ext_cfg_avail(void)
  4603. {
  4604. return 1;
  4605. }
  4606. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4607. {
  4608. }
  4609. EXPORT_SYMBOL(pci_fixup_cardbus);
  4610. static int __init pci_setup(char *str)
  4611. {
  4612. while (str) {
  4613. char *k = strchr(str, ',');
  4614. if (k)
  4615. *k++ = 0;
  4616. if (*str && (str = pcibios_setup(str)) && *str) {
  4617. if (!strcmp(str, "nomsi")) {
  4618. pci_no_msi();
  4619. } else if (!strcmp(str, "noaer")) {
  4620. pci_no_aer();
  4621. } else if (!strncmp(str, "realloc=", 8)) {
  4622. pci_realloc_get_opt(str + 8);
  4623. } else if (!strncmp(str, "realloc", 7)) {
  4624. pci_realloc_get_opt("on");
  4625. } else if (!strcmp(str, "nodomains")) {
  4626. pci_no_domains();
  4627. } else if (!strncmp(str, "noari", 5)) {
  4628. pcie_ari_disabled = true;
  4629. } else if (!strncmp(str, "cbiosize=", 9)) {
  4630. pci_cardbus_io_size = memparse(str + 9, &str);
  4631. } else if (!strncmp(str, "cbmemsize=", 10)) {
  4632. pci_cardbus_mem_size = memparse(str + 10, &str);
  4633. } else if (!strncmp(str, "resource_alignment=", 19)) {
  4634. pci_set_resource_alignment_param(str + 19,
  4635. strlen(str + 19));
  4636. } else if (!strncmp(str, "ecrc=", 5)) {
  4637. pcie_ecrc_get_policy(str + 5);
  4638. } else if (!strncmp(str, "hpiosize=", 9)) {
  4639. pci_hotplug_io_size = memparse(str + 9, &str);
  4640. } else if (!strncmp(str, "hpmemsize=", 10)) {
  4641. pci_hotplug_mem_size = memparse(str + 10, &str);
  4642. } else if (!strncmp(str, "hpbussize=", 10)) {
  4643. pci_hotplug_bus_size =
  4644. simple_strtoul(str + 10, &str, 0);
  4645. if (pci_hotplug_bus_size > 0xff)
  4646. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  4647. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  4648. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  4649. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  4650. pcie_bus_config = PCIE_BUS_SAFE;
  4651. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  4652. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  4653. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  4654. pcie_bus_config = PCIE_BUS_PEER2PEER;
  4655. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  4656. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  4657. } else {
  4658. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  4659. str);
  4660. }
  4661. }
  4662. str = k;
  4663. }
  4664. return 0;
  4665. }
  4666. early_param("pci", pci_setup);