pcie-rockchip.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574
  1. /*
  2. * Rockchip AXI PCIe host controller driver
  3. *
  4. * Copyright (c) 2016 Rockchip, Inc.
  5. *
  6. * Author: Shawn Lin <shawn.lin@rock-chips.com>
  7. * Wenrui Li <wenrui.li@rock-chips.com>
  8. *
  9. * Bits taken from Synopsys DesignWare Host controller driver and
  10. * ARM PCI Host generic driver.
  11. *
  12. * This program is free software: you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation, either version 2 of the License, or
  15. * (at your option) any later version.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/gpio/consumer.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/iopoll.h>
  23. #include <linux/irq.h>
  24. #include <linux/irqchip/chained_irq.h>
  25. #include <linux/irqdomain.h>
  26. #include <linux/kernel.h>
  27. #include <linux/mfd/syscon.h>
  28. #include <linux/module.h>
  29. #include <linux/of_address.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/of_platform.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/pci.h>
  35. #include <linux/pci_ids.h>
  36. #include <linux/phy/phy.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/reset.h>
  39. #include <linux/regmap.h>
  40. /*
  41. * The upper 16 bits of PCIE_CLIENT_CONFIG are a write mask for the lower 16
  42. * bits. This allows atomic updates of the register without locking.
  43. */
  44. #define HIWORD_UPDATE(mask, val) (((mask) << 16) | (val))
  45. #define HIWORD_UPDATE_BIT(val) HIWORD_UPDATE(val, val)
  46. #define ENCODE_LANES(x) ((((x) >> 1) & 3) << 4)
  47. #define PCIE_CLIENT_BASE 0x0
  48. #define PCIE_CLIENT_CONFIG (PCIE_CLIENT_BASE + 0x00)
  49. #define PCIE_CLIENT_CONF_ENABLE HIWORD_UPDATE_BIT(0x0001)
  50. #define PCIE_CLIENT_LINK_TRAIN_ENABLE HIWORD_UPDATE_BIT(0x0002)
  51. #define PCIE_CLIENT_ARI_ENABLE HIWORD_UPDATE_BIT(0x0008)
  52. #define PCIE_CLIENT_CONF_LANE_NUM(x) HIWORD_UPDATE(0x0030, ENCODE_LANES(x))
  53. #define PCIE_CLIENT_MODE_RC HIWORD_UPDATE_BIT(0x0040)
  54. #define PCIE_CLIENT_GEN_SEL_1 HIWORD_UPDATE(0x0080, 0)
  55. #define PCIE_CLIENT_GEN_SEL_2 HIWORD_UPDATE_BIT(0x0080)
  56. #define PCIE_CLIENT_DEBUG_OUT_0 (PCIE_CLIENT_BASE + 0x3c)
  57. #define PCIE_CLIENT_DEBUG_LTSSM_MASK GENMASK(5, 0)
  58. #define PCIE_CLIENT_DEBUG_LTSSM_L1 0x18
  59. #define PCIE_CLIENT_DEBUG_LTSSM_L2 0x19
  60. #define PCIE_CLIENT_BASIC_STATUS1 (PCIE_CLIENT_BASE + 0x48)
  61. #define PCIE_CLIENT_LINK_STATUS_UP 0x00300000
  62. #define PCIE_CLIENT_LINK_STATUS_MASK 0x00300000
  63. #define PCIE_CLIENT_INT_MASK (PCIE_CLIENT_BASE + 0x4c)
  64. #define PCIE_CLIENT_INT_STATUS (PCIE_CLIENT_BASE + 0x50)
  65. #define PCIE_CLIENT_INTR_MASK GENMASK(8, 5)
  66. #define PCIE_CLIENT_INTR_SHIFT 5
  67. #define PCIE_CLIENT_INT_LEGACY_DONE BIT(15)
  68. #define PCIE_CLIENT_INT_MSG BIT(14)
  69. #define PCIE_CLIENT_INT_HOT_RST BIT(13)
  70. #define PCIE_CLIENT_INT_DPA BIT(12)
  71. #define PCIE_CLIENT_INT_FATAL_ERR BIT(11)
  72. #define PCIE_CLIENT_INT_NFATAL_ERR BIT(10)
  73. #define PCIE_CLIENT_INT_CORR_ERR BIT(9)
  74. #define PCIE_CLIENT_INT_INTD BIT(8)
  75. #define PCIE_CLIENT_INT_INTC BIT(7)
  76. #define PCIE_CLIENT_INT_INTB BIT(6)
  77. #define PCIE_CLIENT_INT_INTA BIT(5)
  78. #define PCIE_CLIENT_INT_LOCAL BIT(4)
  79. #define PCIE_CLIENT_INT_UDMA BIT(3)
  80. #define PCIE_CLIENT_INT_PHY BIT(2)
  81. #define PCIE_CLIENT_INT_HOT_PLUG BIT(1)
  82. #define PCIE_CLIENT_INT_PWR_STCG BIT(0)
  83. #define PCIE_CLIENT_INT_LEGACY \
  84. (PCIE_CLIENT_INT_INTA | PCIE_CLIENT_INT_INTB | \
  85. PCIE_CLIENT_INT_INTC | PCIE_CLIENT_INT_INTD)
  86. #define PCIE_CLIENT_INT_CLI \
  87. (PCIE_CLIENT_INT_CORR_ERR | PCIE_CLIENT_INT_NFATAL_ERR | \
  88. PCIE_CLIENT_INT_FATAL_ERR | PCIE_CLIENT_INT_DPA | \
  89. PCIE_CLIENT_INT_HOT_RST | PCIE_CLIENT_INT_MSG | \
  90. PCIE_CLIENT_INT_LEGACY_DONE | PCIE_CLIENT_INT_LEGACY | \
  91. PCIE_CLIENT_INT_PHY)
  92. #define PCIE_CORE_CTRL_MGMT_BASE 0x900000
  93. #define PCIE_CORE_CTRL (PCIE_CORE_CTRL_MGMT_BASE + 0x000)
  94. #define PCIE_CORE_PL_CONF_SPEED_5G 0x00000008
  95. #define PCIE_CORE_PL_CONF_SPEED_MASK 0x00000018
  96. #define PCIE_CORE_PL_CONF_LANE_MASK 0x00000006
  97. #define PCIE_CORE_PL_CONF_LANE_SHIFT 1
  98. #define PCIE_CORE_CTRL_PLC1 (PCIE_CORE_CTRL_MGMT_BASE + 0x004)
  99. #define PCIE_CORE_CTRL_PLC1_FTS_MASK GENMASK(23, 8)
  100. #define PCIE_CORE_CTRL_PLC1_FTS_SHIFT 8
  101. #define PCIE_CORE_CTRL_PLC1_FTS_CNT 0xffff
  102. #define PCIE_CORE_TXCREDIT_CFG1 (PCIE_CORE_CTRL_MGMT_BASE + 0x020)
  103. #define PCIE_CORE_TXCREDIT_CFG1_MUI_MASK 0xFFFF0000
  104. #define PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT 16
  105. #define PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(x) \
  106. (((x) >> 3) << PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT)
  107. #define PCIE_CORE_INT_STATUS (PCIE_CORE_CTRL_MGMT_BASE + 0x20c)
  108. #define PCIE_CORE_INT_PRFPE BIT(0)
  109. #define PCIE_CORE_INT_CRFPE BIT(1)
  110. #define PCIE_CORE_INT_RRPE BIT(2)
  111. #define PCIE_CORE_INT_PRFO BIT(3)
  112. #define PCIE_CORE_INT_CRFO BIT(4)
  113. #define PCIE_CORE_INT_RT BIT(5)
  114. #define PCIE_CORE_INT_RTR BIT(6)
  115. #define PCIE_CORE_INT_PE BIT(7)
  116. #define PCIE_CORE_INT_MTR BIT(8)
  117. #define PCIE_CORE_INT_UCR BIT(9)
  118. #define PCIE_CORE_INT_FCE BIT(10)
  119. #define PCIE_CORE_INT_CT BIT(11)
  120. #define PCIE_CORE_INT_UTC BIT(18)
  121. #define PCIE_CORE_INT_MMVC BIT(19)
  122. #define PCIE_CORE_CONFIG_VENDOR (PCIE_CORE_CTRL_MGMT_BASE + 0x44)
  123. #define PCIE_CORE_INT_MASK (PCIE_CORE_CTRL_MGMT_BASE + 0x210)
  124. #define PCIE_RC_BAR_CONF (PCIE_CORE_CTRL_MGMT_BASE + 0x300)
  125. #define PCIE_CORE_INT \
  126. (PCIE_CORE_INT_PRFPE | PCIE_CORE_INT_CRFPE | \
  127. PCIE_CORE_INT_RRPE | PCIE_CORE_INT_CRFO | \
  128. PCIE_CORE_INT_RT | PCIE_CORE_INT_RTR | \
  129. PCIE_CORE_INT_PE | PCIE_CORE_INT_MTR | \
  130. PCIE_CORE_INT_UCR | PCIE_CORE_INT_FCE | \
  131. PCIE_CORE_INT_CT | PCIE_CORE_INT_UTC | \
  132. PCIE_CORE_INT_MMVC)
  133. #define PCIE_RC_CONFIG_NORMAL_BASE 0x800000
  134. #define PCIE_RC_CONFIG_BASE 0xa00000
  135. #define PCIE_RC_CONFIG_RID_CCR (PCIE_RC_CONFIG_BASE + 0x08)
  136. #define PCIE_RC_CONFIG_SCC_SHIFT 16
  137. #define PCIE_RC_CONFIG_DCR (PCIE_RC_CONFIG_BASE + 0xc4)
  138. #define PCIE_RC_CONFIG_DCR_CSPL_SHIFT 18
  139. #define PCIE_RC_CONFIG_DCR_CSPL_LIMIT 0xff
  140. #define PCIE_RC_CONFIG_DCR_CPLS_SHIFT 26
  141. #define PCIE_RC_CONFIG_DCSR (PCIE_RC_CONFIG_BASE + 0xc8)
  142. #define PCIE_RC_CONFIG_DCSR_MPS_MASK GENMASK(7, 5)
  143. #define PCIE_RC_CONFIG_DCSR_MPS_256 (0x1 << 5)
  144. #define PCIE_RC_CONFIG_LINK_CAP (PCIE_RC_CONFIG_BASE + 0xcc)
  145. #define PCIE_RC_CONFIG_LINK_CAP_L0S BIT(10)
  146. #define PCIE_RC_CONFIG_LCS (PCIE_RC_CONFIG_BASE + 0xd0)
  147. #define PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2 (PCIE_RC_CONFIG_BASE + 0x90c)
  148. #define PCIE_RC_CONFIG_THP_CAP (PCIE_RC_CONFIG_BASE + 0x274)
  149. #define PCIE_RC_CONFIG_THP_CAP_NEXT_MASK GENMASK(31, 20)
  150. #define PCIE_CORE_AXI_CONF_BASE 0xc00000
  151. #define PCIE_CORE_OB_REGION_ADDR0 (PCIE_CORE_AXI_CONF_BASE + 0x0)
  152. #define PCIE_CORE_OB_REGION_ADDR0_NUM_BITS 0x3f
  153. #define PCIE_CORE_OB_REGION_ADDR0_LO_ADDR 0xffffff00
  154. #define PCIE_CORE_OB_REGION_ADDR1 (PCIE_CORE_AXI_CONF_BASE + 0x4)
  155. #define PCIE_CORE_OB_REGION_DESC0 (PCIE_CORE_AXI_CONF_BASE + 0x8)
  156. #define PCIE_CORE_OB_REGION_DESC1 (PCIE_CORE_AXI_CONF_BASE + 0xc)
  157. #define PCIE_CORE_AXI_INBOUND_BASE 0xc00800
  158. #define PCIE_RP_IB_ADDR0 (PCIE_CORE_AXI_INBOUND_BASE + 0x0)
  159. #define PCIE_CORE_IB_REGION_ADDR0_NUM_BITS 0x3f
  160. #define PCIE_CORE_IB_REGION_ADDR0_LO_ADDR 0xffffff00
  161. #define PCIE_RP_IB_ADDR1 (PCIE_CORE_AXI_INBOUND_BASE + 0x4)
  162. /* Size of one AXI Region (not Region 0) */
  163. #define AXI_REGION_SIZE BIT(20)
  164. /* Size of Region 0, equal to sum of sizes of other regions */
  165. #define AXI_REGION_0_SIZE (32 * (0x1 << 20))
  166. #define OB_REG_SIZE_SHIFT 5
  167. #define IB_ROOT_PORT_REG_SIZE_SHIFT 3
  168. #define AXI_WRAPPER_IO_WRITE 0x6
  169. #define AXI_WRAPPER_MEM_WRITE 0x2
  170. #define AXI_WRAPPER_TYPE0_CFG 0xa
  171. #define AXI_WRAPPER_TYPE1_CFG 0xb
  172. #define AXI_WRAPPER_NOR_MSG 0xc
  173. #define MAX_AXI_IB_ROOTPORT_REGION_NUM 3
  174. #define MIN_AXI_ADDR_BITS_PASSED 8
  175. #define PCIE_RC_SEND_PME_OFF 0x11960
  176. #define ROCKCHIP_VENDOR_ID 0x1d87
  177. #define PCIE_ECAM_BUS(x) (((x) & 0xff) << 20)
  178. #define PCIE_ECAM_DEV(x) (((x) & 0x1f) << 15)
  179. #define PCIE_ECAM_FUNC(x) (((x) & 0x7) << 12)
  180. #define PCIE_ECAM_REG(x) (((x) & 0xfff) << 0)
  181. #define PCIE_ECAM_ADDR(bus, dev, func, reg) \
  182. (PCIE_ECAM_BUS(bus) | PCIE_ECAM_DEV(dev) | \
  183. PCIE_ECAM_FUNC(func) | PCIE_ECAM_REG(reg))
  184. #define PCIE_LINK_IS_L2(x) \
  185. (((x) & PCIE_CLIENT_DEBUG_LTSSM_MASK) == PCIE_CLIENT_DEBUG_LTSSM_L2)
  186. #define PCIE_LINK_UP(x) \
  187. (((x) & PCIE_CLIENT_LINK_STATUS_MASK) == PCIE_CLIENT_LINK_STATUS_UP)
  188. #define PCIE_LINK_IS_GEN2(x) \
  189. (((x) & PCIE_CORE_PL_CONF_SPEED_MASK) == PCIE_CORE_PL_CONF_SPEED_5G)
  190. #define RC_REGION_0_ADDR_TRANS_H 0x00000000
  191. #define RC_REGION_0_ADDR_TRANS_L 0x00000000
  192. #define RC_REGION_0_PASS_BITS (25 - 1)
  193. #define RC_REGION_0_TYPE_MASK GENMASK(3, 0)
  194. #define MAX_AXI_WRAPPER_REGION_NUM 33
  195. struct rockchip_pcie {
  196. void __iomem *reg_base; /* DT axi-base */
  197. void __iomem *apb_base; /* DT apb-base */
  198. struct phy *phy;
  199. struct reset_control *core_rst;
  200. struct reset_control *mgmt_rst;
  201. struct reset_control *mgmt_sticky_rst;
  202. struct reset_control *pipe_rst;
  203. struct reset_control *pm_rst;
  204. struct reset_control *aclk_rst;
  205. struct reset_control *pclk_rst;
  206. struct clk *aclk_pcie;
  207. struct clk *aclk_perf_pcie;
  208. struct clk *hclk_pcie;
  209. struct clk *clk_pcie_pm;
  210. struct regulator *vpcie3v3; /* 3.3V power supply */
  211. struct regulator *vpcie1v8; /* 1.8V power supply */
  212. struct regulator *vpcie0v9; /* 0.9V power supply */
  213. struct gpio_desc *ep_gpio;
  214. u32 lanes;
  215. u8 root_bus_nr;
  216. int link_gen;
  217. struct device *dev;
  218. struct irq_domain *irq_domain;
  219. int offset;
  220. struct pci_bus *root_bus;
  221. struct resource *io;
  222. phys_addr_t io_bus_addr;
  223. u32 io_size;
  224. void __iomem *msg_region;
  225. u32 mem_size;
  226. phys_addr_t msg_bus_addr;
  227. phys_addr_t mem_bus_addr;
  228. };
  229. static u32 rockchip_pcie_read(struct rockchip_pcie *rockchip, u32 reg)
  230. {
  231. return readl(rockchip->apb_base + reg);
  232. }
  233. static void rockchip_pcie_write(struct rockchip_pcie *rockchip, u32 val,
  234. u32 reg)
  235. {
  236. writel(val, rockchip->apb_base + reg);
  237. }
  238. static void rockchip_pcie_enable_bw_int(struct rockchip_pcie *rockchip)
  239. {
  240. u32 status;
  241. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  242. status |= (PCI_EXP_LNKCTL_LBMIE | PCI_EXP_LNKCTL_LABIE);
  243. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  244. }
  245. static void rockchip_pcie_clr_bw_int(struct rockchip_pcie *rockchip)
  246. {
  247. u32 status;
  248. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  249. status |= (PCI_EXP_LNKSTA_LBMS | PCI_EXP_LNKSTA_LABS) << 16;
  250. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  251. }
  252. static void rockchip_pcie_update_txcredit_mui(struct rockchip_pcie *rockchip)
  253. {
  254. u32 val;
  255. /* Update Tx credit maximum update interval */
  256. val = rockchip_pcie_read(rockchip, PCIE_CORE_TXCREDIT_CFG1);
  257. val &= ~PCIE_CORE_TXCREDIT_CFG1_MUI_MASK;
  258. val |= PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(24000); /* ns */
  259. rockchip_pcie_write(rockchip, val, PCIE_CORE_TXCREDIT_CFG1);
  260. }
  261. static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
  262. struct pci_bus *bus, int dev)
  263. {
  264. /* access only one slot on each root port */
  265. if (bus->number == rockchip->root_bus_nr && dev > 0)
  266. return 0;
  267. /*
  268. * do not read more than one device on the bus directly attached
  269. * to RC's downstream side.
  270. */
  271. if (bus->primary == rockchip->root_bus_nr && dev > 0)
  272. return 0;
  273. return 1;
  274. }
  275. static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
  276. int where, int size, u32 *val)
  277. {
  278. void __iomem *addr;
  279. addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + where;
  280. if (!IS_ALIGNED((uintptr_t)addr, size)) {
  281. *val = 0;
  282. return PCIBIOS_BAD_REGISTER_NUMBER;
  283. }
  284. if (size == 4) {
  285. *val = readl(addr);
  286. } else if (size == 2) {
  287. *val = readw(addr);
  288. } else if (size == 1) {
  289. *val = readb(addr);
  290. } else {
  291. *val = 0;
  292. return PCIBIOS_BAD_REGISTER_NUMBER;
  293. }
  294. return PCIBIOS_SUCCESSFUL;
  295. }
  296. static int rockchip_pcie_wr_own_conf(struct rockchip_pcie *rockchip,
  297. int where, int size, u32 val)
  298. {
  299. u32 mask, tmp, offset;
  300. void __iomem *addr;
  301. offset = where & ~0x3;
  302. addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + offset;
  303. if (size == 4) {
  304. writel(val, addr);
  305. return PCIBIOS_SUCCESSFUL;
  306. }
  307. mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
  308. /*
  309. * N.B. This read/modify/write isn't safe in general because it can
  310. * corrupt RW1C bits in adjacent registers. But the hardware
  311. * doesn't support smaller writes.
  312. */
  313. tmp = readl(addr) & mask;
  314. tmp |= val << ((where & 0x3) * 8);
  315. writel(tmp, addr);
  316. return PCIBIOS_SUCCESSFUL;
  317. }
  318. static void rockchip_pcie_cfg_configuration_accesses(
  319. struct rockchip_pcie *rockchip, u32 type)
  320. {
  321. u32 ob_desc_0;
  322. /* Configuration Accesses for region 0 */
  323. rockchip_pcie_write(rockchip, 0x0, PCIE_RC_BAR_CONF);
  324. rockchip_pcie_write(rockchip,
  325. (RC_REGION_0_ADDR_TRANS_L + RC_REGION_0_PASS_BITS),
  326. PCIE_CORE_OB_REGION_ADDR0);
  327. rockchip_pcie_write(rockchip, RC_REGION_0_ADDR_TRANS_H,
  328. PCIE_CORE_OB_REGION_ADDR1);
  329. ob_desc_0 = rockchip_pcie_read(rockchip, PCIE_CORE_OB_REGION_DESC0);
  330. ob_desc_0 &= ~(RC_REGION_0_TYPE_MASK);
  331. ob_desc_0 |= (type | (0x1 << 23));
  332. rockchip_pcie_write(rockchip, ob_desc_0, PCIE_CORE_OB_REGION_DESC0);
  333. rockchip_pcie_write(rockchip, 0x0, PCIE_CORE_OB_REGION_DESC1);
  334. }
  335. static int rockchip_pcie_rd_other_conf(struct rockchip_pcie *rockchip,
  336. struct pci_bus *bus, u32 devfn,
  337. int where, int size, u32 *val)
  338. {
  339. u32 busdev;
  340. busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
  341. PCI_FUNC(devfn), where);
  342. if (!IS_ALIGNED(busdev, size)) {
  343. *val = 0;
  344. return PCIBIOS_BAD_REGISTER_NUMBER;
  345. }
  346. if (bus->parent->number == rockchip->root_bus_nr)
  347. rockchip_pcie_cfg_configuration_accesses(rockchip,
  348. AXI_WRAPPER_TYPE0_CFG);
  349. else
  350. rockchip_pcie_cfg_configuration_accesses(rockchip,
  351. AXI_WRAPPER_TYPE1_CFG);
  352. if (size == 4) {
  353. *val = readl(rockchip->reg_base + busdev);
  354. } else if (size == 2) {
  355. *val = readw(rockchip->reg_base + busdev);
  356. } else if (size == 1) {
  357. *val = readb(rockchip->reg_base + busdev);
  358. } else {
  359. *val = 0;
  360. return PCIBIOS_BAD_REGISTER_NUMBER;
  361. }
  362. return PCIBIOS_SUCCESSFUL;
  363. }
  364. static int rockchip_pcie_wr_other_conf(struct rockchip_pcie *rockchip,
  365. struct pci_bus *bus, u32 devfn,
  366. int where, int size, u32 val)
  367. {
  368. u32 busdev;
  369. busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
  370. PCI_FUNC(devfn), where);
  371. if (!IS_ALIGNED(busdev, size))
  372. return PCIBIOS_BAD_REGISTER_NUMBER;
  373. if (bus->parent->number == rockchip->root_bus_nr)
  374. rockchip_pcie_cfg_configuration_accesses(rockchip,
  375. AXI_WRAPPER_TYPE0_CFG);
  376. else
  377. rockchip_pcie_cfg_configuration_accesses(rockchip,
  378. AXI_WRAPPER_TYPE1_CFG);
  379. if (size == 4)
  380. writel(val, rockchip->reg_base + busdev);
  381. else if (size == 2)
  382. writew(val, rockchip->reg_base + busdev);
  383. else if (size == 1)
  384. writeb(val, rockchip->reg_base + busdev);
  385. else
  386. return PCIBIOS_BAD_REGISTER_NUMBER;
  387. return PCIBIOS_SUCCESSFUL;
  388. }
  389. static int rockchip_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  390. int size, u32 *val)
  391. {
  392. struct rockchip_pcie *rockchip = bus->sysdata;
  393. if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn))) {
  394. *val = 0xffffffff;
  395. return PCIBIOS_DEVICE_NOT_FOUND;
  396. }
  397. if (bus->number == rockchip->root_bus_nr)
  398. return rockchip_pcie_rd_own_conf(rockchip, where, size, val);
  399. return rockchip_pcie_rd_other_conf(rockchip, bus, devfn, where, size, val);
  400. }
  401. static int rockchip_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  402. int where, int size, u32 val)
  403. {
  404. struct rockchip_pcie *rockchip = bus->sysdata;
  405. if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
  406. return PCIBIOS_DEVICE_NOT_FOUND;
  407. if (bus->number == rockchip->root_bus_nr)
  408. return rockchip_pcie_wr_own_conf(rockchip, where, size, val);
  409. return rockchip_pcie_wr_other_conf(rockchip, bus, devfn, where, size, val);
  410. }
  411. static struct pci_ops rockchip_pcie_ops = {
  412. .read = rockchip_pcie_rd_conf,
  413. .write = rockchip_pcie_wr_conf,
  414. };
  415. static void rockchip_pcie_set_power_limit(struct rockchip_pcie *rockchip)
  416. {
  417. int curr;
  418. u32 status, scale, power;
  419. if (IS_ERR(rockchip->vpcie3v3))
  420. return;
  421. /*
  422. * Set RC's captured slot power limit and scale if
  423. * vpcie3v3 available. The default values are both zero
  424. * which means the software should set these two according
  425. * to the actual power supply.
  426. */
  427. curr = regulator_get_current_limit(rockchip->vpcie3v3);
  428. if (curr <= 0)
  429. return;
  430. scale = 3; /* 0.001x */
  431. curr = curr / 1000; /* convert to mA */
  432. power = (curr * 3300) / 1000; /* milliwatt */
  433. while (power > PCIE_RC_CONFIG_DCR_CSPL_LIMIT) {
  434. if (!scale) {
  435. dev_warn(rockchip->dev, "invalid power supply\n");
  436. return;
  437. }
  438. scale--;
  439. power = power / 10;
  440. }
  441. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCR);
  442. status |= (power << PCIE_RC_CONFIG_DCR_CSPL_SHIFT) |
  443. (scale << PCIE_RC_CONFIG_DCR_CPLS_SHIFT);
  444. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCR);
  445. }
  446. /**
  447. * rockchip_pcie_init_port - Initialize hardware
  448. * @rockchip: PCIe port information
  449. */
  450. static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
  451. {
  452. struct device *dev = rockchip->dev;
  453. int err;
  454. u32 status;
  455. gpiod_set_value(rockchip->ep_gpio, 0);
  456. err = reset_control_assert(rockchip->aclk_rst);
  457. if (err) {
  458. dev_err(dev, "assert aclk_rst err %d\n", err);
  459. return err;
  460. }
  461. err = reset_control_assert(rockchip->pclk_rst);
  462. if (err) {
  463. dev_err(dev, "assert pclk_rst err %d\n", err);
  464. return err;
  465. }
  466. err = reset_control_assert(rockchip->pm_rst);
  467. if (err) {
  468. dev_err(dev, "assert pm_rst err %d\n", err);
  469. return err;
  470. }
  471. err = phy_init(rockchip->phy);
  472. if (err < 0) {
  473. dev_err(dev, "fail to init phy, err %d\n", err);
  474. return err;
  475. }
  476. err = reset_control_assert(rockchip->core_rst);
  477. if (err) {
  478. dev_err(dev, "assert core_rst err %d\n", err);
  479. return err;
  480. }
  481. err = reset_control_assert(rockchip->mgmt_rst);
  482. if (err) {
  483. dev_err(dev, "assert mgmt_rst err %d\n", err);
  484. return err;
  485. }
  486. err = reset_control_assert(rockchip->mgmt_sticky_rst);
  487. if (err) {
  488. dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
  489. return err;
  490. }
  491. err = reset_control_assert(rockchip->pipe_rst);
  492. if (err) {
  493. dev_err(dev, "assert pipe_rst err %d\n", err);
  494. return err;
  495. }
  496. udelay(10);
  497. err = reset_control_deassert(rockchip->pm_rst);
  498. if (err) {
  499. dev_err(dev, "deassert pm_rst err %d\n", err);
  500. return err;
  501. }
  502. err = reset_control_deassert(rockchip->aclk_rst);
  503. if (err) {
  504. dev_err(dev, "deassert aclk_rst err %d\n", err);
  505. return err;
  506. }
  507. err = reset_control_deassert(rockchip->pclk_rst);
  508. if (err) {
  509. dev_err(dev, "deassert pclk_rst err %d\n", err);
  510. return err;
  511. }
  512. if (rockchip->link_gen == 2)
  513. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_2,
  514. PCIE_CLIENT_CONFIG);
  515. else
  516. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_1,
  517. PCIE_CLIENT_CONFIG);
  518. rockchip_pcie_write(rockchip,
  519. PCIE_CLIENT_CONF_ENABLE |
  520. PCIE_CLIENT_LINK_TRAIN_ENABLE |
  521. PCIE_CLIENT_ARI_ENABLE |
  522. PCIE_CLIENT_CONF_LANE_NUM(rockchip->lanes) |
  523. PCIE_CLIENT_MODE_RC,
  524. PCIE_CLIENT_CONFIG);
  525. err = phy_power_on(rockchip->phy);
  526. if (err) {
  527. dev_err(dev, "fail to power on phy, err %d\n", err);
  528. return err;
  529. }
  530. /*
  531. * Please don't reorder the deassert sequence of the following
  532. * four reset pins.
  533. */
  534. err = reset_control_deassert(rockchip->mgmt_sticky_rst);
  535. if (err) {
  536. dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
  537. return err;
  538. }
  539. err = reset_control_deassert(rockchip->core_rst);
  540. if (err) {
  541. dev_err(dev, "deassert core_rst err %d\n", err);
  542. return err;
  543. }
  544. err = reset_control_deassert(rockchip->mgmt_rst);
  545. if (err) {
  546. dev_err(dev, "deassert mgmt_rst err %d\n", err);
  547. return err;
  548. }
  549. err = reset_control_deassert(rockchip->pipe_rst);
  550. if (err) {
  551. dev_err(dev, "deassert pipe_rst err %d\n", err);
  552. return err;
  553. }
  554. /* Fix the transmitted FTS count desired to exit from L0s. */
  555. status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL_PLC1);
  556. status = (status & ~PCIE_CORE_CTRL_PLC1_FTS_MASK) |
  557. (PCIE_CORE_CTRL_PLC1_FTS_CNT << PCIE_CORE_CTRL_PLC1_FTS_SHIFT);
  558. rockchip_pcie_write(rockchip, status, PCIE_CORE_CTRL_PLC1);
  559. rockchip_pcie_set_power_limit(rockchip);
  560. /* Set RC's clock architecture as common clock */
  561. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  562. status |= PCI_EXP_LNKSTA_SLC << 16;
  563. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  564. /* Set RC's RCB to 128 */
  565. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  566. status |= PCI_EXP_LNKCTL_RCB;
  567. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  568. /* Enable Gen1 training */
  569. rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
  570. PCIE_CLIENT_CONFIG);
  571. gpiod_set_value(rockchip->ep_gpio, 1);
  572. /* 500ms timeout value should be enough for Gen1/2 training */
  573. err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_BASIC_STATUS1,
  574. status, PCIE_LINK_UP(status), 20,
  575. 500 * USEC_PER_MSEC);
  576. if (err) {
  577. dev_err(dev, "PCIe link training gen1 timeout!\n");
  578. return -ETIMEDOUT;
  579. }
  580. if (rockchip->link_gen == 2) {
  581. /*
  582. * Enable retrain for gen2. This should be configured only after
  583. * gen1 finished.
  584. */
  585. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
  586. status |= PCI_EXP_LNKCTL_RL;
  587. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
  588. err = readl_poll_timeout(rockchip->apb_base + PCIE_CORE_CTRL,
  589. status, PCIE_LINK_IS_GEN2(status), 20,
  590. 500 * USEC_PER_MSEC);
  591. if (err)
  592. dev_dbg(dev, "PCIe link training gen2 timeout, fall back to gen1!\n");
  593. }
  594. /* Check the final link width from negotiated lane counter from MGMT */
  595. status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
  596. status = 0x1 << ((status & PCIE_CORE_PL_CONF_LANE_MASK) >>
  597. PCIE_CORE_PL_CONF_LANE_SHIFT);
  598. dev_dbg(dev, "current link width is x%d\n", status);
  599. rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
  600. PCIE_CORE_CONFIG_VENDOR);
  601. rockchip_pcie_write(rockchip,
  602. PCI_CLASS_BRIDGE_PCI << PCIE_RC_CONFIG_SCC_SHIFT,
  603. PCIE_RC_CONFIG_RID_CCR);
  604. /* Clear THP cap's next cap pointer to remove L1 substate cap */
  605. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_THP_CAP);
  606. status &= ~PCIE_RC_CONFIG_THP_CAP_NEXT_MASK;
  607. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_THP_CAP);
  608. /* Clear L0s from RC's link cap */
  609. if (of_property_read_bool(dev->of_node, "aspm-no-l0s")) {
  610. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LINK_CAP);
  611. status &= ~PCIE_RC_CONFIG_LINK_CAP_L0S;
  612. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LINK_CAP);
  613. }
  614. status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_DCSR);
  615. status &= ~PCIE_RC_CONFIG_DCSR_MPS_MASK;
  616. status |= PCIE_RC_CONFIG_DCSR_MPS_256;
  617. rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_DCSR);
  618. return 0;
  619. }
  620. static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
  621. {
  622. struct rockchip_pcie *rockchip = arg;
  623. struct device *dev = rockchip->dev;
  624. u32 reg;
  625. u32 sub_reg;
  626. reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
  627. if (reg & PCIE_CLIENT_INT_LOCAL) {
  628. dev_dbg(dev, "local interrupt received\n");
  629. sub_reg = rockchip_pcie_read(rockchip, PCIE_CORE_INT_STATUS);
  630. if (sub_reg & PCIE_CORE_INT_PRFPE)
  631. dev_dbg(dev, "parity error detected while reading from the PNP receive FIFO RAM\n");
  632. if (sub_reg & PCIE_CORE_INT_CRFPE)
  633. dev_dbg(dev, "parity error detected while reading from the Completion Receive FIFO RAM\n");
  634. if (sub_reg & PCIE_CORE_INT_RRPE)
  635. dev_dbg(dev, "parity error detected while reading from replay buffer RAM\n");
  636. if (sub_reg & PCIE_CORE_INT_PRFO)
  637. dev_dbg(dev, "overflow occurred in the PNP receive FIFO\n");
  638. if (sub_reg & PCIE_CORE_INT_CRFO)
  639. dev_dbg(dev, "overflow occurred in the completion receive FIFO\n");
  640. if (sub_reg & PCIE_CORE_INT_RT)
  641. dev_dbg(dev, "replay timer timed out\n");
  642. if (sub_reg & PCIE_CORE_INT_RTR)
  643. dev_dbg(dev, "replay timer rolled over after 4 transmissions of the same TLP\n");
  644. if (sub_reg & PCIE_CORE_INT_PE)
  645. dev_dbg(dev, "phy error detected on receive side\n");
  646. if (sub_reg & PCIE_CORE_INT_MTR)
  647. dev_dbg(dev, "malformed TLP received from the link\n");
  648. if (sub_reg & PCIE_CORE_INT_UCR)
  649. dev_dbg(dev, "malformed TLP received from the link\n");
  650. if (sub_reg & PCIE_CORE_INT_FCE)
  651. dev_dbg(dev, "an error was observed in the flow control advertisements from the other side\n");
  652. if (sub_reg & PCIE_CORE_INT_CT)
  653. dev_dbg(dev, "a request timed out waiting for completion\n");
  654. if (sub_reg & PCIE_CORE_INT_UTC)
  655. dev_dbg(dev, "unmapped TC error\n");
  656. if (sub_reg & PCIE_CORE_INT_MMVC)
  657. dev_dbg(dev, "MSI mask register changes\n");
  658. rockchip_pcie_write(rockchip, sub_reg, PCIE_CORE_INT_STATUS);
  659. } else if (reg & PCIE_CLIENT_INT_PHY) {
  660. dev_dbg(dev, "phy link changes\n");
  661. rockchip_pcie_update_txcredit_mui(rockchip);
  662. rockchip_pcie_clr_bw_int(rockchip);
  663. }
  664. rockchip_pcie_write(rockchip, reg & PCIE_CLIENT_INT_LOCAL,
  665. PCIE_CLIENT_INT_STATUS);
  666. return IRQ_HANDLED;
  667. }
  668. static irqreturn_t rockchip_pcie_client_irq_handler(int irq, void *arg)
  669. {
  670. struct rockchip_pcie *rockchip = arg;
  671. struct device *dev = rockchip->dev;
  672. u32 reg;
  673. reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
  674. if (reg & PCIE_CLIENT_INT_LEGACY_DONE)
  675. dev_dbg(dev, "legacy done interrupt received\n");
  676. if (reg & PCIE_CLIENT_INT_MSG)
  677. dev_dbg(dev, "message done interrupt received\n");
  678. if (reg & PCIE_CLIENT_INT_HOT_RST)
  679. dev_dbg(dev, "hot reset interrupt received\n");
  680. if (reg & PCIE_CLIENT_INT_DPA)
  681. dev_dbg(dev, "dpa interrupt received\n");
  682. if (reg & PCIE_CLIENT_INT_FATAL_ERR)
  683. dev_dbg(dev, "fatal error interrupt received\n");
  684. if (reg & PCIE_CLIENT_INT_NFATAL_ERR)
  685. dev_dbg(dev, "no fatal error interrupt received\n");
  686. if (reg & PCIE_CLIENT_INT_CORR_ERR)
  687. dev_dbg(dev, "correctable error interrupt received\n");
  688. if (reg & PCIE_CLIENT_INT_PHY)
  689. dev_dbg(dev, "phy interrupt received\n");
  690. rockchip_pcie_write(rockchip, reg & (PCIE_CLIENT_INT_LEGACY_DONE |
  691. PCIE_CLIENT_INT_MSG | PCIE_CLIENT_INT_HOT_RST |
  692. PCIE_CLIENT_INT_DPA | PCIE_CLIENT_INT_FATAL_ERR |
  693. PCIE_CLIENT_INT_NFATAL_ERR |
  694. PCIE_CLIENT_INT_CORR_ERR |
  695. PCIE_CLIENT_INT_PHY),
  696. PCIE_CLIENT_INT_STATUS);
  697. return IRQ_HANDLED;
  698. }
  699. static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
  700. {
  701. struct irq_chip *chip = irq_desc_get_chip(desc);
  702. struct rockchip_pcie *rockchip = irq_desc_get_handler_data(desc);
  703. struct device *dev = rockchip->dev;
  704. u32 reg;
  705. u32 hwirq;
  706. u32 virq;
  707. chained_irq_enter(chip, desc);
  708. reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
  709. reg = (reg & PCIE_CLIENT_INTR_MASK) >> PCIE_CLIENT_INTR_SHIFT;
  710. while (reg) {
  711. hwirq = ffs(reg) - 1;
  712. reg &= ~BIT(hwirq);
  713. virq = irq_find_mapping(rockchip->irq_domain, hwirq);
  714. if (virq)
  715. generic_handle_irq(virq);
  716. else
  717. dev_err(dev, "unexpected IRQ, INT%d\n", hwirq);
  718. }
  719. chained_irq_exit(chip, desc);
  720. }
  721. /**
  722. * rockchip_pcie_parse_dt - Parse Device Tree
  723. * @rockchip: PCIe port information
  724. *
  725. * Return: '0' on success and error value on failure
  726. */
  727. static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
  728. {
  729. struct device *dev = rockchip->dev;
  730. struct platform_device *pdev = to_platform_device(dev);
  731. struct device_node *node = dev->of_node;
  732. struct resource *regs;
  733. int irq;
  734. int err;
  735. regs = platform_get_resource_byname(pdev,
  736. IORESOURCE_MEM,
  737. "axi-base");
  738. rockchip->reg_base = devm_pci_remap_cfg_resource(dev, regs);
  739. if (IS_ERR(rockchip->reg_base))
  740. return PTR_ERR(rockchip->reg_base);
  741. regs = platform_get_resource_byname(pdev,
  742. IORESOURCE_MEM,
  743. "apb-base");
  744. rockchip->apb_base = devm_ioremap_resource(dev, regs);
  745. if (IS_ERR(rockchip->apb_base))
  746. return PTR_ERR(rockchip->apb_base);
  747. rockchip->phy = devm_phy_get(dev, "pcie-phy");
  748. if (IS_ERR(rockchip->phy)) {
  749. if (PTR_ERR(rockchip->phy) != -EPROBE_DEFER)
  750. dev_err(dev, "missing phy\n");
  751. return PTR_ERR(rockchip->phy);
  752. }
  753. rockchip->lanes = 1;
  754. err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
  755. if (!err && (rockchip->lanes == 0 ||
  756. rockchip->lanes == 3 ||
  757. rockchip->lanes > 4)) {
  758. dev_warn(dev, "invalid num-lanes, default to use one lane\n");
  759. rockchip->lanes = 1;
  760. }
  761. rockchip->link_gen = of_pci_get_max_link_speed(node);
  762. if (rockchip->link_gen < 0 || rockchip->link_gen > 2)
  763. rockchip->link_gen = 2;
  764. rockchip->core_rst = devm_reset_control_get(dev, "core");
  765. if (IS_ERR(rockchip->core_rst)) {
  766. if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
  767. dev_err(dev, "missing core reset property in node\n");
  768. return PTR_ERR(rockchip->core_rst);
  769. }
  770. rockchip->mgmt_rst = devm_reset_control_get(dev, "mgmt");
  771. if (IS_ERR(rockchip->mgmt_rst)) {
  772. if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
  773. dev_err(dev, "missing mgmt reset property in node\n");
  774. return PTR_ERR(rockchip->mgmt_rst);
  775. }
  776. rockchip->mgmt_sticky_rst = devm_reset_control_get(dev, "mgmt-sticky");
  777. if (IS_ERR(rockchip->mgmt_sticky_rst)) {
  778. if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
  779. dev_err(dev, "missing mgmt-sticky reset property in node\n");
  780. return PTR_ERR(rockchip->mgmt_sticky_rst);
  781. }
  782. rockchip->pipe_rst = devm_reset_control_get(dev, "pipe");
  783. if (IS_ERR(rockchip->pipe_rst)) {
  784. if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
  785. dev_err(dev, "missing pipe reset property in node\n");
  786. return PTR_ERR(rockchip->pipe_rst);
  787. }
  788. rockchip->pm_rst = devm_reset_control_get(dev, "pm");
  789. if (IS_ERR(rockchip->pm_rst)) {
  790. if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
  791. dev_err(dev, "missing pm reset property in node\n");
  792. return PTR_ERR(rockchip->pm_rst);
  793. }
  794. rockchip->pclk_rst = devm_reset_control_get(dev, "pclk");
  795. if (IS_ERR(rockchip->pclk_rst)) {
  796. if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
  797. dev_err(dev, "missing pclk reset property in node\n");
  798. return PTR_ERR(rockchip->pclk_rst);
  799. }
  800. rockchip->aclk_rst = devm_reset_control_get(dev, "aclk");
  801. if (IS_ERR(rockchip->aclk_rst)) {
  802. if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
  803. dev_err(dev, "missing aclk reset property in node\n");
  804. return PTR_ERR(rockchip->aclk_rst);
  805. }
  806. rockchip->ep_gpio = devm_gpiod_get(dev, "ep", GPIOD_OUT_HIGH);
  807. if (IS_ERR(rockchip->ep_gpio)) {
  808. dev_err(dev, "missing ep-gpios property in node\n");
  809. return PTR_ERR(rockchip->ep_gpio);
  810. }
  811. rockchip->aclk_pcie = devm_clk_get(dev, "aclk");
  812. if (IS_ERR(rockchip->aclk_pcie)) {
  813. dev_err(dev, "aclk clock not found\n");
  814. return PTR_ERR(rockchip->aclk_pcie);
  815. }
  816. rockchip->aclk_perf_pcie = devm_clk_get(dev, "aclk-perf");
  817. if (IS_ERR(rockchip->aclk_perf_pcie)) {
  818. dev_err(dev, "aclk_perf clock not found\n");
  819. return PTR_ERR(rockchip->aclk_perf_pcie);
  820. }
  821. rockchip->hclk_pcie = devm_clk_get(dev, "hclk");
  822. if (IS_ERR(rockchip->hclk_pcie)) {
  823. dev_err(dev, "hclk clock not found\n");
  824. return PTR_ERR(rockchip->hclk_pcie);
  825. }
  826. rockchip->clk_pcie_pm = devm_clk_get(dev, "pm");
  827. if (IS_ERR(rockchip->clk_pcie_pm)) {
  828. dev_err(dev, "pm clock not found\n");
  829. return PTR_ERR(rockchip->clk_pcie_pm);
  830. }
  831. irq = platform_get_irq_byname(pdev, "sys");
  832. if (irq < 0) {
  833. dev_err(dev, "missing sys IRQ resource\n");
  834. return -EINVAL;
  835. }
  836. err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
  837. IRQF_SHARED, "pcie-sys", rockchip);
  838. if (err) {
  839. dev_err(dev, "failed to request PCIe subsystem IRQ\n");
  840. return err;
  841. }
  842. irq = platform_get_irq_byname(pdev, "legacy");
  843. if (irq < 0) {
  844. dev_err(dev, "missing legacy IRQ resource\n");
  845. return -EINVAL;
  846. }
  847. irq_set_chained_handler_and_data(irq,
  848. rockchip_pcie_legacy_int_handler,
  849. rockchip);
  850. irq = platform_get_irq_byname(pdev, "client");
  851. if (irq < 0) {
  852. dev_err(dev, "missing client IRQ resource\n");
  853. return -EINVAL;
  854. }
  855. err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
  856. IRQF_SHARED, "pcie-client", rockchip);
  857. if (err) {
  858. dev_err(dev, "failed to request PCIe client IRQ\n");
  859. return err;
  860. }
  861. rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
  862. if (IS_ERR(rockchip->vpcie3v3)) {
  863. if (PTR_ERR(rockchip->vpcie3v3) == -EPROBE_DEFER)
  864. return -EPROBE_DEFER;
  865. dev_info(dev, "no vpcie3v3 regulator found\n");
  866. }
  867. rockchip->vpcie1v8 = devm_regulator_get_optional(dev, "vpcie1v8");
  868. if (IS_ERR(rockchip->vpcie1v8)) {
  869. if (PTR_ERR(rockchip->vpcie1v8) == -EPROBE_DEFER)
  870. return -EPROBE_DEFER;
  871. dev_info(dev, "no vpcie1v8 regulator found\n");
  872. }
  873. rockchip->vpcie0v9 = devm_regulator_get_optional(dev, "vpcie0v9");
  874. if (IS_ERR(rockchip->vpcie0v9)) {
  875. if (PTR_ERR(rockchip->vpcie0v9) == -EPROBE_DEFER)
  876. return -EPROBE_DEFER;
  877. dev_info(dev, "no vpcie0v9 regulator found\n");
  878. }
  879. return 0;
  880. }
  881. static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
  882. {
  883. struct device *dev = rockchip->dev;
  884. int err;
  885. if (!IS_ERR(rockchip->vpcie3v3)) {
  886. err = regulator_enable(rockchip->vpcie3v3);
  887. if (err) {
  888. dev_err(dev, "fail to enable vpcie3v3 regulator\n");
  889. goto err_out;
  890. }
  891. }
  892. if (!IS_ERR(rockchip->vpcie1v8)) {
  893. err = regulator_enable(rockchip->vpcie1v8);
  894. if (err) {
  895. dev_err(dev, "fail to enable vpcie1v8 regulator\n");
  896. goto err_disable_3v3;
  897. }
  898. }
  899. if (!IS_ERR(rockchip->vpcie0v9)) {
  900. err = regulator_enable(rockchip->vpcie0v9);
  901. if (err) {
  902. dev_err(dev, "fail to enable vpcie0v9 regulator\n");
  903. goto err_disable_1v8;
  904. }
  905. }
  906. return 0;
  907. err_disable_1v8:
  908. if (!IS_ERR(rockchip->vpcie1v8))
  909. regulator_disable(rockchip->vpcie1v8);
  910. err_disable_3v3:
  911. if (!IS_ERR(rockchip->vpcie3v3))
  912. regulator_disable(rockchip->vpcie3v3);
  913. err_out:
  914. return err;
  915. }
  916. static void rockchip_pcie_enable_interrupts(struct rockchip_pcie *rockchip)
  917. {
  918. rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) &
  919. (~PCIE_CLIENT_INT_CLI), PCIE_CLIENT_INT_MASK);
  920. rockchip_pcie_write(rockchip, (u32)(~PCIE_CORE_INT),
  921. PCIE_CORE_INT_MASK);
  922. rockchip_pcie_enable_bw_int(rockchip);
  923. }
  924. static int rockchip_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
  925. irq_hw_number_t hwirq)
  926. {
  927. irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
  928. irq_set_chip_data(irq, domain->host_data);
  929. return 0;
  930. }
  931. static const struct irq_domain_ops intx_domain_ops = {
  932. .map = rockchip_pcie_intx_map,
  933. };
  934. static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
  935. {
  936. struct device *dev = rockchip->dev;
  937. struct device_node *intc = of_get_next_child(dev->of_node, NULL);
  938. if (!intc) {
  939. dev_err(dev, "missing child interrupt-controller node\n");
  940. return -EINVAL;
  941. }
  942. rockchip->irq_domain = irq_domain_add_linear(intc, 4,
  943. &intx_domain_ops, rockchip);
  944. if (!rockchip->irq_domain) {
  945. dev_err(dev, "failed to get a INTx IRQ domain\n");
  946. return -EINVAL;
  947. }
  948. return 0;
  949. }
  950. static int rockchip_pcie_prog_ob_atu(struct rockchip_pcie *rockchip,
  951. int region_no, int type, u8 num_pass_bits,
  952. u32 lower_addr, u32 upper_addr)
  953. {
  954. u32 ob_addr_0;
  955. u32 ob_addr_1;
  956. u32 ob_desc_0;
  957. u32 aw_offset;
  958. if (region_no >= MAX_AXI_WRAPPER_REGION_NUM)
  959. return -EINVAL;
  960. if (num_pass_bits + 1 < 8)
  961. return -EINVAL;
  962. if (num_pass_bits > 63)
  963. return -EINVAL;
  964. if (region_no == 0) {
  965. if (AXI_REGION_0_SIZE < (2ULL << num_pass_bits))
  966. return -EINVAL;
  967. }
  968. if (region_no != 0) {
  969. if (AXI_REGION_SIZE < (2ULL << num_pass_bits))
  970. return -EINVAL;
  971. }
  972. aw_offset = (region_no << OB_REG_SIZE_SHIFT);
  973. ob_addr_0 = num_pass_bits & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS;
  974. ob_addr_0 |= lower_addr & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR;
  975. ob_addr_1 = upper_addr;
  976. ob_desc_0 = (1 << 23 | type);
  977. rockchip_pcie_write(rockchip, ob_addr_0,
  978. PCIE_CORE_OB_REGION_ADDR0 + aw_offset);
  979. rockchip_pcie_write(rockchip, ob_addr_1,
  980. PCIE_CORE_OB_REGION_ADDR1 + aw_offset);
  981. rockchip_pcie_write(rockchip, ob_desc_0,
  982. PCIE_CORE_OB_REGION_DESC0 + aw_offset);
  983. rockchip_pcie_write(rockchip, 0,
  984. PCIE_CORE_OB_REGION_DESC1 + aw_offset);
  985. return 0;
  986. }
  987. static int rockchip_pcie_prog_ib_atu(struct rockchip_pcie *rockchip,
  988. int region_no, u8 num_pass_bits,
  989. u32 lower_addr, u32 upper_addr)
  990. {
  991. u32 ib_addr_0;
  992. u32 ib_addr_1;
  993. u32 aw_offset;
  994. if (region_no > MAX_AXI_IB_ROOTPORT_REGION_NUM)
  995. return -EINVAL;
  996. if (num_pass_bits + 1 < MIN_AXI_ADDR_BITS_PASSED)
  997. return -EINVAL;
  998. if (num_pass_bits > 63)
  999. return -EINVAL;
  1000. aw_offset = (region_no << IB_ROOT_PORT_REG_SIZE_SHIFT);
  1001. ib_addr_0 = num_pass_bits & PCIE_CORE_IB_REGION_ADDR0_NUM_BITS;
  1002. ib_addr_0 |= (lower_addr << 8) & PCIE_CORE_IB_REGION_ADDR0_LO_ADDR;
  1003. ib_addr_1 = upper_addr;
  1004. rockchip_pcie_write(rockchip, ib_addr_0, PCIE_RP_IB_ADDR0 + aw_offset);
  1005. rockchip_pcie_write(rockchip, ib_addr_1, PCIE_RP_IB_ADDR1 + aw_offset);
  1006. return 0;
  1007. }
  1008. static int rockchip_pcie_cfg_atu(struct rockchip_pcie *rockchip)
  1009. {
  1010. struct device *dev = rockchip->dev;
  1011. int offset;
  1012. int err;
  1013. int reg_no;
  1014. rockchip_pcie_cfg_configuration_accesses(rockchip,
  1015. AXI_WRAPPER_TYPE0_CFG);
  1016. for (reg_no = 0; reg_no < (rockchip->mem_size >> 20); reg_no++) {
  1017. err = rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1,
  1018. AXI_WRAPPER_MEM_WRITE,
  1019. 20 - 1,
  1020. rockchip->mem_bus_addr +
  1021. (reg_no << 20),
  1022. 0);
  1023. if (err) {
  1024. dev_err(dev, "program RC mem outbound ATU failed\n");
  1025. return err;
  1026. }
  1027. }
  1028. err = rockchip_pcie_prog_ib_atu(rockchip, 2, 32 - 1, 0x0, 0);
  1029. if (err) {
  1030. dev_err(dev, "program RC mem inbound ATU failed\n");
  1031. return err;
  1032. }
  1033. offset = rockchip->mem_size >> 20;
  1034. for (reg_no = 0; reg_no < (rockchip->io_size >> 20); reg_no++) {
  1035. err = rockchip_pcie_prog_ob_atu(rockchip,
  1036. reg_no + 1 + offset,
  1037. AXI_WRAPPER_IO_WRITE,
  1038. 20 - 1,
  1039. rockchip->io_bus_addr +
  1040. (reg_no << 20),
  1041. 0);
  1042. if (err) {
  1043. dev_err(dev, "program RC io outbound ATU failed\n");
  1044. return err;
  1045. }
  1046. }
  1047. /* assign message regions */
  1048. rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1 + offset,
  1049. AXI_WRAPPER_NOR_MSG,
  1050. 20 - 1, 0, 0);
  1051. rockchip->msg_bus_addr = rockchip->mem_bus_addr +
  1052. ((reg_no + offset) << 20);
  1053. return err;
  1054. }
  1055. static int rockchip_pcie_wait_l2(struct rockchip_pcie *rockchip)
  1056. {
  1057. u32 value;
  1058. int err;
  1059. /* send PME_TURN_OFF message */
  1060. writel(0x0, rockchip->msg_region + PCIE_RC_SEND_PME_OFF);
  1061. /* read LTSSM and wait for falling into L2 link state */
  1062. err = readl_poll_timeout(rockchip->apb_base + PCIE_CLIENT_DEBUG_OUT_0,
  1063. value, PCIE_LINK_IS_L2(value), 20,
  1064. jiffies_to_usecs(5 * HZ));
  1065. if (err) {
  1066. dev_err(rockchip->dev, "PCIe link enter L2 timeout!\n");
  1067. return err;
  1068. }
  1069. return 0;
  1070. }
  1071. static int __maybe_unused rockchip_pcie_suspend_noirq(struct device *dev)
  1072. {
  1073. struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
  1074. int ret;
  1075. /* disable core and cli int since we don't need to ack PME_ACK */
  1076. rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) |
  1077. PCIE_CLIENT_INT_CLI, PCIE_CLIENT_INT_MASK);
  1078. rockchip_pcie_write(rockchip, (u32)PCIE_CORE_INT, PCIE_CORE_INT_MASK);
  1079. ret = rockchip_pcie_wait_l2(rockchip);
  1080. if (ret) {
  1081. rockchip_pcie_enable_interrupts(rockchip);
  1082. return ret;
  1083. }
  1084. phy_power_off(rockchip->phy);
  1085. phy_exit(rockchip->phy);
  1086. clk_disable_unprepare(rockchip->clk_pcie_pm);
  1087. clk_disable_unprepare(rockchip->hclk_pcie);
  1088. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  1089. clk_disable_unprepare(rockchip->aclk_pcie);
  1090. if (!IS_ERR(rockchip->vpcie0v9))
  1091. regulator_disable(rockchip->vpcie0v9);
  1092. return ret;
  1093. }
  1094. static int __maybe_unused rockchip_pcie_resume_noirq(struct device *dev)
  1095. {
  1096. struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
  1097. int err;
  1098. if (!IS_ERR(rockchip->vpcie0v9)) {
  1099. err = regulator_enable(rockchip->vpcie0v9);
  1100. if (err) {
  1101. dev_err(dev, "fail to enable vpcie0v9 regulator\n");
  1102. return err;
  1103. }
  1104. }
  1105. err = clk_prepare_enable(rockchip->clk_pcie_pm);
  1106. if (err)
  1107. goto err_pcie_pm;
  1108. err = clk_prepare_enable(rockchip->hclk_pcie);
  1109. if (err)
  1110. goto err_hclk_pcie;
  1111. err = clk_prepare_enable(rockchip->aclk_perf_pcie);
  1112. if (err)
  1113. goto err_aclk_perf_pcie;
  1114. err = clk_prepare_enable(rockchip->aclk_pcie);
  1115. if (err)
  1116. goto err_aclk_pcie;
  1117. err = rockchip_pcie_init_port(rockchip);
  1118. if (err)
  1119. goto err_pcie_resume;
  1120. err = rockchip_pcie_cfg_atu(rockchip);
  1121. if (err)
  1122. goto err_pcie_resume;
  1123. /* Need this to enter L1 again */
  1124. rockchip_pcie_update_txcredit_mui(rockchip);
  1125. rockchip_pcie_enable_interrupts(rockchip);
  1126. return 0;
  1127. err_pcie_resume:
  1128. clk_disable_unprepare(rockchip->aclk_pcie);
  1129. err_aclk_pcie:
  1130. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  1131. err_aclk_perf_pcie:
  1132. clk_disable_unprepare(rockchip->hclk_pcie);
  1133. err_hclk_pcie:
  1134. clk_disable_unprepare(rockchip->clk_pcie_pm);
  1135. err_pcie_pm:
  1136. return err;
  1137. }
  1138. static int rockchip_pcie_probe(struct platform_device *pdev)
  1139. {
  1140. struct rockchip_pcie *rockchip;
  1141. struct device *dev = &pdev->dev;
  1142. struct pci_bus *bus, *child;
  1143. struct pci_host_bridge *bridge;
  1144. struct resource_entry *win;
  1145. resource_size_t io_base;
  1146. struct resource *mem;
  1147. struct resource *io;
  1148. int err;
  1149. LIST_HEAD(res);
  1150. if (!dev->of_node)
  1151. return -ENODEV;
  1152. bridge = devm_pci_alloc_host_bridge(dev, sizeof(*rockchip));
  1153. if (!bridge)
  1154. return -ENOMEM;
  1155. rockchip = pci_host_bridge_priv(bridge);
  1156. platform_set_drvdata(pdev, rockchip);
  1157. rockchip->dev = dev;
  1158. err = rockchip_pcie_parse_dt(rockchip);
  1159. if (err)
  1160. return err;
  1161. err = clk_prepare_enable(rockchip->aclk_pcie);
  1162. if (err) {
  1163. dev_err(dev, "unable to enable aclk_pcie clock\n");
  1164. goto err_aclk_pcie;
  1165. }
  1166. err = clk_prepare_enable(rockchip->aclk_perf_pcie);
  1167. if (err) {
  1168. dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
  1169. goto err_aclk_perf_pcie;
  1170. }
  1171. err = clk_prepare_enable(rockchip->hclk_pcie);
  1172. if (err) {
  1173. dev_err(dev, "unable to enable hclk_pcie clock\n");
  1174. goto err_hclk_pcie;
  1175. }
  1176. err = clk_prepare_enable(rockchip->clk_pcie_pm);
  1177. if (err) {
  1178. dev_err(dev, "unable to enable hclk_pcie clock\n");
  1179. goto err_pcie_pm;
  1180. }
  1181. err = rockchip_pcie_set_vpcie(rockchip);
  1182. if (err) {
  1183. dev_err(dev, "failed to set vpcie regulator\n");
  1184. goto err_set_vpcie;
  1185. }
  1186. err = rockchip_pcie_init_port(rockchip);
  1187. if (err)
  1188. goto err_vpcie;
  1189. rockchip_pcie_enable_interrupts(rockchip);
  1190. err = rockchip_pcie_init_irq_domain(rockchip);
  1191. if (err < 0)
  1192. goto err_vpcie;
  1193. err = of_pci_get_host_bridge_resources(dev->of_node, 0, 0xff,
  1194. &res, &io_base);
  1195. if (err)
  1196. goto err_vpcie;
  1197. err = devm_request_pci_bus_resources(dev, &res);
  1198. if (err)
  1199. goto err_free_res;
  1200. /* Get the I/O and memory ranges from DT */
  1201. resource_list_for_each_entry(win, &res) {
  1202. switch (resource_type(win->res)) {
  1203. case IORESOURCE_IO:
  1204. io = win->res;
  1205. io->name = "I/O";
  1206. rockchip->io_size = resource_size(io);
  1207. rockchip->io_bus_addr = io->start - win->offset;
  1208. err = pci_remap_iospace(io, io_base);
  1209. if (err) {
  1210. dev_warn(dev, "error %d: failed to map resource %pR\n",
  1211. err, io);
  1212. continue;
  1213. }
  1214. rockchip->io = io;
  1215. break;
  1216. case IORESOURCE_MEM:
  1217. mem = win->res;
  1218. mem->name = "MEM";
  1219. rockchip->mem_size = resource_size(mem);
  1220. rockchip->mem_bus_addr = mem->start - win->offset;
  1221. break;
  1222. case IORESOURCE_BUS:
  1223. rockchip->root_bus_nr = win->res->start;
  1224. break;
  1225. default:
  1226. continue;
  1227. }
  1228. }
  1229. err = rockchip_pcie_cfg_atu(rockchip);
  1230. if (err)
  1231. goto err_free_res;
  1232. rockchip->msg_region = devm_ioremap(dev, rockchip->msg_bus_addr, SZ_1M);
  1233. if (!rockchip->msg_region) {
  1234. err = -ENOMEM;
  1235. goto err_free_res;
  1236. }
  1237. list_splice_init(&res, &bridge->windows);
  1238. bridge->dev.parent = dev;
  1239. bridge->sysdata = rockchip;
  1240. bridge->busnr = 0;
  1241. bridge->ops = &rockchip_pcie_ops;
  1242. bridge->map_irq = of_irq_parse_and_map_pci;
  1243. bridge->swizzle_irq = pci_common_swizzle;
  1244. err = pci_scan_root_bus_bridge(bridge);
  1245. if (err < 0)
  1246. goto err_free_res;
  1247. bus = bridge->bus;
  1248. rockchip->root_bus = bus;
  1249. pci_bus_size_bridges(bus);
  1250. pci_bus_assign_resources(bus);
  1251. list_for_each_entry(child, &bus->children, node)
  1252. pcie_bus_configure_settings(child);
  1253. pci_bus_add_devices(bus);
  1254. return 0;
  1255. err_free_res:
  1256. pci_free_resource_list(&res);
  1257. err_vpcie:
  1258. if (!IS_ERR(rockchip->vpcie3v3))
  1259. regulator_disable(rockchip->vpcie3v3);
  1260. if (!IS_ERR(rockchip->vpcie1v8))
  1261. regulator_disable(rockchip->vpcie1v8);
  1262. if (!IS_ERR(rockchip->vpcie0v9))
  1263. regulator_disable(rockchip->vpcie0v9);
  1264. err_set_vpcie:
  1265. clk_disable_unprepare(rockchip->clk_pcie_pm);
  1266. err_pcie_pm:
  1267. clk_disable_unprepare(rockchip->hclk_pcie);
  1268. err_hclk_pcie:
  1269. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  1270. err_aclk_perf_pcie:
  1271. clk_disable_unprepare(rockchip->aclk_pcie);
  1272. err_aclk_pcie:
  1273. return err;
  1274. }
  1275. static int rockchip_pcie_remove(struct platform_device *pdev)
  1276. {
  1277. struct device *dev = &pdev->dev;
  1278. struct rockchip_pcie *rockchip = dev_get_drvdata(dev);
  1279. pci_stop_root_bus(rockchip->root_bus);
  1280. pci_remove_root_bus(rockchip->root_bus);
  1281. pci_unmap_iospace(rockchip->io);
  1282. irq_domain_remove(rockchip->irq_domain);
  1283. phy_power_off(rockchip->phy);
  1284. phy_exit(rockchip->phy);
  1285. clk_disable_unprepare(rockchip->clk_pcie_pm);
  1286. clk_disable_unprepare(rockchip->hclk_pcie);
  1287. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  1288. clk_disable_unprepare(rockchip->aclk_pcie);
  1289. if (!IS_ERR(rockchip->vpcie3v3))
  1290. regulator_disable(rockchip->vpcie3v3);
  1291. if (!IS_ERR(rockchip->vpcie1v8))
  1292. regulator_disable(rockchip->vpcie1v8);
  1293. if (!IS_ERR(rockchip->vpcie0v9))
  1294. regulator_disable(rockchip->vpcie0v9);
  1295. return 0;
  1296. }
  1297. static const struct dev_pm_ops rockchip_pcie_pm_ops = {
  1298. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(rockchip_pcie_suspend_noirq,
  1299. rockchip_pcie_resume_noirq)
  1300. };
  1301. static const struct of_device_id rockchip_pcie_of_match[] = {
  1302. { .compatible = "rockchip,rk3399-pcie", },
  1303. {}
  1304. };
  1305. MODULE_DEVICE_TABLE(of, rockchip_pcie_of_match);
  1306. static struct platform_driver rockchip_pcie_driver = {
  1307. .driver = {
  1308. .name = "rockchip-pcie",
  1309. .of_match_table = rockchip_pcie_of_match,
  1310. .pm = &rockchip_pcie_pm_ops,
  1311. },
  1312. .probe = rockchip_pcie_probe,
  1313. .remove = rockchip_pcie_remove,
  1314. };
  1315. module_platform_driver(rockchip_pcie_driver);
  1316. MODULE_AUTHOR("Rockchip Inc");
  1317. MODULE_DESCRIPTION("Rockchip AXI PCIe driver");
  1318. MODULE_LICENSE("GPL v2");