vector.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /*
  2. * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. * Moved from arch/x86/kernel/apic/io_apic.c.
  6. * Jiang Liu <jiang.liu@linux.intel.com>
  7. * Enable support of hierarchical irqdomains
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/compiler.h>
  16. #include <linux/slab.h>
  17. #include <asm/irqdomain.h>
  18. #include <asm/hw_irq.h>
  19. #include <asm/apic.h>
  20. #include <asm/i8259.h>
  21. #include <asm/desc.h>
  22. #include <asm/irq_remapping.h>
  23. struct apic_chip_data {
  24. struct irq_cfg cfg;
  25. cpumask_var_t domain;
  26. cpumask_var_t old_domain;
  27. u8 move_in_progress : 1;
  28. };
  29. struct irq_domain *x86_vector_domain;
  30. EXPORT_SYMBOL_GPL(x86_vector_domain);
  31. static DEFINE_RAW_SPINLOCK(vector_lock);
  32. static cpumask_var_t vector_cpumask, searched_cpumask;
  33. static struct irq_chip lapic_controller;
  34. #ifdef CONFIG_X86_IO_APIC
  35. static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
  36. #endif
  37. void lock_vector_lock(void)
  38. {
  39. /* Used to the online set of cpus does not change
  40. * during assign_irq_vector.
  41. */
  42. raw_spin_lock(&vector_lock);
  43. }
  44. void unlock_vector_lock(void)
  45. {
  46. raw_spin_unlock(&vector_lock);
  47. }
  48. static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
  49. {
  50. if (!irq_data)
  51. return NULL;
  52. while (irq_data->parent_data)
  53. irq_data = irq_data->parent_data;
  54. return irq_data->chip_data;
  55. }
  56. struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
  57. {
  58. struct apic_chip_data *data = apic_chip_data(irq_data);
  59. return data ? &data->cfg : NULL;
  60. }
  61. EXPORT_SYMBOL_GPL(irqd_cfg);
  62. struct irq_cfg *irq_cfg(unsigned int irq)
  63. {
  64. return irqd_cfg(irq_get_irq_data(irq));
  65. }
  66. static struct apic_chip_data *alloc_apic_chip_data(int node)
  67. {
  68. struct apic_chip_data *data;
  69. data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
  70. if (!data)
  71. return NULL;
  72. if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
  73. goto out_data;
  74. if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
  75. goto out_domain;
  76. return data;
  77. out_domain:
  78. free_cpumask_var(data->domain);
  79. out_data:
  80. kfree(data);
  81. return NULL;
  82. }
  83. static void free_apic_chip_data(struct apic_chip_data *data)
  84. {
  85. if (data) {
  86. free_cpumask_var(data->domain);
  87. free_cpumask_var(data->old_domain);
  88. kfree(data);
  89. }
  90. }
  91. static int __assign_irq_vector(int irq, struct apic_chip_data *d,
  92. const struct cpumask *mask)
  93. {
  94. /*
  95. * NOTE! The local APIC isn't very good at handling
  96. * multiple interrupts at the same interrupt level.
  97. * As the interrupt level is determined by taking the
  98. * vector number and shifting that right by 4, we
  99. * want to spread these out a bit so that they don't
  100. * all fall in the same interrupt level.
  101. *
  102. * Also, we've got to be careful not to trash gate
  103. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  104. */
  105. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  106. static int current_offset = VECTOR_OFFSET_START % 16;
  107. int cpu;
  108. if (d->move_in_progress)
  109. return -EBUSY;
  110. /* Only try and allocate irqs on cpus that are present */
  111. cpumask_clear(d->old_domain);
  112. cpumask_clear(searched_cpumask);
  113. cpu = cpumask_first_and(mask, cpu_online_mask);
  114. while (cpu < nr_cpu_ids) {
  115. int new_cpu, vector, offset;
  116. apic->vector_allocation_domain(cpu, vector_cpumask, mask);
  117. if (cpumask_subset(vector_cpumask, d->domain)) {
  118. if (cpumask_equal(vector_cpumask, d->domain))
  119. goto success;
  120. /*
  121. * New cpumask using the vector is a proper subset of
  122. * the current in use mask. So cleanup the vector
  123. * allocation for the members that are not used anymore.
  124. */
  125. cpumask_andnot(d->old_domain, d->domain,
  126. vector_cpumask);
  127. d->move_in_progress =
  128. cpumask_intersects(d->old_domain, cpu_online_mask);
  129. cpumask_and(d->domain, d->domain, vector_cpumask);
  130. goto success;
  131. }
  132. vector = current_vector;
  133. offset = current_offset;
  134. next:
  135. vector += 16;
  136. if (vector >= first_system_vector) {
  137. offset = (offset + 1) % 16;
  138. vector = FIRST_EXTERNAL_VECTOR + offset;
  139. }
  140. /* If the search wrapped around, try the next cpu */
  141. if (unlikely(current_vector == vector))
  142. goto next_cpu;
  143. if (test_bit(vector, used_vectors))
  144. goto next;
  145. for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask) {
  146. if (!IS_ERR_OR_NULL(per_cpu(vector_irq, new_cpu)[vector]))
  147. goto next;
  148. }
  149. /* Found one! */
  150. current_vector = vector;
  151. current_offset = offset;
  152. if (d->cfg.vector) {
  153. cpumask_copy(d->old_domain, d->domain);
  154. d->move_in_progress =
  155. cpumask_intersects(d->old_domain, cpu_online_mask);
  156. }
  157. for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask)
  158. per_cpu(vector_irq, new_cpu)[vector] = irq_to_desc(irq);
  159. d->cfg.vector = vector;
  160. cpumask_copy(d->domain, vector_cpumask);
  161. goto success;
  162. next_cpu:
  163. /*
  164. * We exclude the current @vector_cpumask from the requested
  165. * @mask and try again with the next online cpu in the
  166. * result. We cannot modify @mask, so we use @vector_cpumask
  167. * as a temporary buffer here as it will be reassigned when
  168. * calling apic->vector_allocation_domain() above.
  169. */
  170. cpumask_or(searched_cpumask, searched_cpumask, vector_cpumask);
  171. cpumask_andnot(vector_cpumask, mask, searched_cpumask);
  172. cpu = cpumask_first_and(vector_cpumask, cpu_online_mask);
  173. continue;
  174. }
  175. return -ENOSPC;
  176. success:
  177. /* cache destination APIC IDs into cfg->dest_apicid */
  178. return apic->cpu_mask_to_apicid_and(mask, d->domain, &d->cfg.dest_apicid);
  179. }
  180. static int assign_irq_vector(int irq, struct apic_chip_data *data,
  181. const struct cpumask *mask)
  182. {
  183. int err;
  184. unsigned long flags;
  185. raw_spin_lock_irqsave(&vector_lock, flags);
  186. err = __assign_irq_vector(irq, data, mask);
  187. raw_spin_unlock_irqrestore(&vector_lock, flags);
  188. return err;
  189. }
  190. static int assign_irq_vector_policy(int irq, int node,
  191. struct apic_chip_data *data,
  192. struct irq_alloc_info *info)
  193. {
  194. if (info && info->mask)
  195. return assign_irq_vector(irq, data, info->mask);
  196. if (node != NUMA_NO_NODE &&
  197. assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
  198. return 0;
  199. return assign_irq_vector(irq, data, apic->target_cpus());
  200. }
  201. static void clear_irq_vector(int irq, struct apic_chip_data *data)
  202. {
  203. struct irq_desc *desc;
  204. int cpu, vector;
  205. BUG_ON(!data->cfg.vector);
  206. vector = data->cfg.vector;
  207. for_each_cpu_and(cpu, data->domain, cpu_online_mask)
  208. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  209. data->cfg.vector = 0;
  210. cpumask_clear(data->domain);
  211. if (likely(!data->move_in_progress))
  212. return;
  213. desc = irq_to_desc(irq);
  214. for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
  215. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  216. vector++) {
  217. if (per_cpu(vector_irq, cpu)[vector] != desc)
  218. continue;
  219. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  220. break;
  221. }
  222. }
  223. data->move_in_progress = 0;
  224. }
  225. void init_irq_alloc_info(struct irq_alloc_info *info,
  226. const struct cpumask *mask)
  227. {
  228. memset(info, 0, sizeof(*info));
  229. info->mask = mask;
  230. }
  231. void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
  232. {
  233. if (src)
  234. *dst = *src;
  235. else
  236. memset(dst, 0, sizeof(*dst));
  237. }
  238. static void x86_vector_free_irqs(struct irq_domain *domain,
  239. unsigned int virq, unsigned int nr_irqs)
  240. {
  241. struct apic_chip_data *apic_data;
  242. struct irq_data *irq_data;
  243. unsigned long flags;
  244. int i;
  245. for (i = 0; i < nr_irqs; i++) {
  246. irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
  247. if (irq_data && irq_data->chip_data) {
  248. raw_spin_lock_irqsave(&vector_lock, flags);
  249. clear_irq_vector(virq + i, irq_data->chip_data);
  250. apic_data = irq_data->chip_data;
  251. irq_domain_reset_irq_data(irq_data);
  252. raw_spin_unlock_irqrestore(&vector_lock, flags);
  253. free_apic_chip_data(apic_data);
  254. #ifdef CONFIG_X86_IO_APIC
  255. if (virq + i < nr_legacy_irqs())
  256. legacy_irq_data[virq + i] = NULL;
  257. #endif
  258. }
  259. }
  260. }
  261. static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
  262. unsigned int nr_irqs, void *arg)
  263. {
  264. struct irq_alloc_info *info = arg;
  265. struct apic_chip_data *data;
  266. struct irq_data *irq_data;
  267. int i, err, node;
  268. if (disable_apic)
  269. return -ENXIO;
  270. /* Currently vector allocator can't guarantee contiguous allocations */
  271. if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
  272. return -ENOSYS;
  273. for (i = 0; i < nr_irqs; i++) {
  274. irq_data = irq_domain_get_irq_data(domain, virq + i);
  275. BUG_ON(!irq_data);
  276. node = irq_data_get_node(irq_data);
  277. #ifdef CONFIG_X86_IO_APIC
  278. if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
  279. data = legacy_irq_data[virq + i];
  280. else
  281. #endif
  282. data = alloc_apic_chip_data(node);
  283. if (!data) {
  284. err = -ENOMEM;
  285. goto error;
  286. }
  287. irq_data->chip = &lapic_controller;
  288. irq_data->chip_data = data;
  289. irq_data->hwirq = virq + i;
  290. err = assign_irq_vector_policy(virq + i, node, data, info);
  291. if (err)
  292. goto error;
  293. }
  294. return 0;
  295. error:
  296. x86_vector_free_irqs(domain, virq, i + 1);
  297. return err;
  298. }
  299. static const struct irq_domain_ops x86_vector_domain_ops = {
  300. .alloc = x86_vector_alloc_irqs,
  301. .free = x86_vector_free_irqs,
  302. };
  303. int __init arch_probe_nr_irqs(void)
  304. {
  305. int nr;
  306. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  307. nr_irqs = NR_VECTORS * nr_cpu_ids;
  308. nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
  309. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  310. /*
  311. * for MSI and HT dyn irq
  312. */
  313. if (gsi_top <= NR_IRQS_LEGACY)
  314. nr += 8 * nr_cpu_ids;
  315. else
  316. nr += gsi_top * 16;
  317. #endif
  318. if (nr < nr_irqs)
  319. nr_irqs = nr;
  320. /*
  321. * We don't know if PIC is present at this point so we need to do
  322. * probe() to get the right number of legacy IRQs.
  323. */
  324. return legacy_pic->probe();
  325. }
  326. #ifdef CONFIG_X86_IO_APIC
  327. static void init_legacy_irqs(void)
  328. {
  329. int i, node = cpu_to_node(0);
  330. struct apic_chip_data *data;
  331. /*
  332. * For legacy IRQ's, start with assigning irq0 to irq15 to
  333. * ISA_IRQ_VECTOR(i) for all cpu's.
  334. */
  335. for (i = 0; i < nr_legacy_irqs(); i++) {
  336. data = legacy_irq_data[i] = alloc_apic_chip_data(node);
  337. BUG_ON(!data);
  338. data->cfg.vector = ISA_IRQ_VECTOR(i);
  339. cpumask_setall(data->domain);
  340. irq_set_chip_data(i, data);
  341. }
  342. }
  343. #else
  344. static void init_legacy_irqs(void) { }
  345. #endif
  346. int __init arch_early_irq_init(void)
  347. {
  348. init_legacy_irqs();
  349. x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
  350. NULL);
  351. BUG_ON(x86_vector_domain == NULL);
  352. irq_set_default_host(x86_vector_domain);
  353. arch_init_msi_domain(x86_vector_domain);
  354. arch_init_htirq_domain(x86_vector_domain);
  355. BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
  356. BUG_ON(!alloc_cpumask_var(&searched_cpumask, GFP_KERNEL));
  357. return arch_early_ioapic_init();
  358. }
  359. /* Initialize vector_irq on a new cpu */
  360. static void __setup_vector_irq(int cpu)
  361. {
  362. struct apic_chip_data *data;
  363. struct irq_desc *desc;
  364. int irq, vector;
  365. /* Mark the inuse vectors */
  366. for_each_irq_desc(irq, desc) {
  367. struct irq_data *idata = irq_desc_get_irq_data(desc);
  368. data = apic_chip_data(idata);
  369. if (!data || !cpumask_test_cpu(cpu, data->domain))
  370. continue;
  371. vector = data->cfg.vector;
  372. per_cpu(vector_irq, cpu)[vector] = desc;
  373. }
  374. /* Mark the free vectors */
  375. for (vector = 0; vector < NR_VECTORS; ++vector) {
  376. desc = per_cpu(vector_irq, cpu)[vector];
  377. if (IS_ERR_OR_NULL(desc))
  378. continue;
  379. data = apic_chip_data(irq_desc_get_irq_data(desc));
  380. if (!cpumask_test_cpu(cpu, data->domain))
  381. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  382. }
  383. }
  384. /*
  385. * Setup the vector to irq mappings. Must be called with vector_lock held.
  386. */
  387. void setup_vector_irq(int cpu)
  388. {
  389. int irq;
  390. lockdep_assert_held(&vector_lock);
  391. /*
  392. * On most of the platforms, legacy PIC delivers the interrupts on the
  393. * boot cpu. But there are certain platforms where PIC interrupts are
  394. * delivered to multiple cpu's. If the legacy IRQ is handled by the
  395. * legacy PIC, for the new cpu that is coming online, setup the static
  396. * legacy vector to irq mapping:
  397. */
  398. for (irq = 0; irq < nr_legacy_irqs(); irq++)
  399. per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq_to_desc(irq);
  400. __setup_vector_irq(cpu);
  401. }
  402. static int apic_retrigger_irq(struct irq_data *irq_data)
  403. {
  404. struct apic_chip_data *data = apic_chip_data(irq_data);
  405. unsigned long flags;
  406. int cpu;
  407. raw_spin_lock_irqsave(&vector_lock, flags);
  408. cpu = cpumask_first_and(data->domain, cpu_online_mask);
  409. apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
  410. raw_spin_unlock_irqrestore(&vector_lock, flags);
  411. return 1;
  412. }
  413. void apic_ack_edge(struct irq_data *data)
  414. {
  415. irq_complete_move(irqd_cfg(data));
  416. irq_move_irq(data);
  417. ack_APIC_irq();
  418. }
  419. static int apic_set_affinity(struct irq_data *irq_data,
  420. const struct cpumask *dest, bool force)
  421. {
  422. struct apic_chip_data *data = irq_data->chip_data;
  423. int err, irq = irq_data->irq;
  424. if (!config_enabled(CONFIG_SMP))
  425. return -EPERM;
  426. if (!cpumask_intersects(dest, cpu_online_mask))
  427. return -EINVAL;
  428. err = assign_irq_vector(irq, data, dest);
  429. if (err) {
  430. if (assign_irq_vector(irq, data,
  431. irq_data_get_affinity_mask(irq_data)))
  432. pr_err("Failed to recover vector for irq %d\n", irq);
  433. return err;
  434. }
  435. return IRQ_SET_MASK_OK;
  436. }
  437. static struct irq_chip lapic_controller = {
  438. .irq_ack = apic_ack_edge,
  439. .irq_set_affinity = apic_set_affinity,
  440. .irq_retrigger = apic_retrigger_irq,
  441. };
  442. #ifdef CONFIG_SMP
  443. static void __send_cleanup_vector(struct apic_chip_data *data)
  444. {
  445. cpumask_var_t cleanup_mask;
  446. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  447. unsigned int i;
  448. for_each_cpu_and(i, data->old_domain, cpu_online_mask)
  449. apic->send_IPI_mask(cpumask_of(i),
  450. IRQ_MOVE_CLEANUP_VECTOR);
  451. } else {
  452. cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
  453. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  454. free_cpumask_var(cleanup_mask);
  455. }
  456. data->move_in_progress = 0;
  457. }
  458. void send_cleanup_vector(struct irq_cfg *cfg)
  459. {
  460. struct apic_chip_data *data;
  461. data = container_of(cfg, struct apic_chip_data, cfg);
  462. if (data->move_in_progress)
  463. __send_cleanup_vector(data);
  464. }
  465. asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
  466. {
  467. unsigned vector, me;
  468. entering_ack_irq();
  469. /* Prevent vectors vanishing under us */
  470. raw_spin_lock(&vector_lock);
  471. me = smp_processor_id();
  472. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  473. struct apic_chip_data *data;
  474. struct irq_desc *desc;
  475. unsigned int irr;
  476. retry:
  477. desc = __this_cpu_read(vector_irq[vector]);
  478. if (IS_ERR_OR_NULL(desc))
  479. continue;
  480. if (!raw_spin_trylock(&desc->lock)) {
  481. raw_spin_unlock(&vector_lock);
  482. cpu_relax();
  483. raw_spin_lock(&vector_lock);
  484. goto retry;
  485. }
  486. data = apic_chip_data(irq_desc_get_irq_data(desc));
  487. if (!data)
  488. goto unlock;
  489. /*
  490. * Check if the irq migration is in progress. If so, we
  491. * haven't received the cleanup request yet for this irq.
  492. */
  493. if (data->move_in_progress)
  494. goto unlock;
  495. if (vector == data->cfg.vector &&
  496. cpumask_test_cpu(me, data->domain))
  497. goto unlock;
  498. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  499. /*
  500. * Check if the vector that needs to be cleanedup is
  501. * registered at the cpu's IRR. If so, then this is not
  502. * the best time to clean it up. Lets clean it up in the
  503. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  504. * to myself.
  505. */
  506. if (irr & (1 << (vector % 32))) {
  507. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  508. goto unlock;
  509. }
  510. __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
  511. unlock:
  512. raw_spin_unlock(&desc->lock);
  513. }
  514. raw_spin_unlock(&vector_lock);
  515. exiting_irq();
  516. }
  517. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  518. {
  519. unsigned me;
  520. struct apic_chip_data *data;
  521. data = container_of(cfg, struct apic_chip_data, cfg);
  522. if (likely(!data->move_in_progress))
  523. return;
  524. me = smp_processor_id();
  525. if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
  526. __send_cleanup_vector(data);
  527. }
  528. void irq_complete_move(struct irq_cfg *cfg)
  529. {
  530. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  531. }
  532. void irq_force_complete_move(int irq)
  533. {
  534. struct irq_cfg *cfg = irq_cfg(irq);
  535. if (cfg)
  536. __irq_complete_move(cfg, cfg->vector);
  537. }
  538. #endif
  539. static void __init print_APIC_field(int base)
  540. {
  541. int i;
  542. printk(KERN_DEBUG);
  543. for (i = 0; i < 8; i++)
  544. pr_cont("%08x", apic_read(base + i*0x10));
  545. pr_cont("\n");
  546. }
  547. static void __init print_local_APIC(void *dummy)
  548. {
  549. unsigned int i, v, ver, maxlvt;
  550. u64 icr;
  551. pr_debug("printing local APIC contents on CPU#%d/%d:\n",
  552. smp_processor_id(), hard_smp_processor_id());
  553. v = apic_read(APIC_ID);
  554. pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
  555. v = apic_read(APIC_LVR);
  556. pr_info("... APIC VERSION: %08x\n", v);
  557. ver = GET_APIC_VERSION(v);
  558. maxlvt = lapic_get_maxlvt();
  559. v = apic_read(APIC_TASKPRI);
  560. pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  561. /* !82489DX */
  562. if (APIC_INTEGRATED(ver)) {
  563. if (!APIC_XAPIC(ver)) {
  564. v = apic_read(APIC_ARBPRI);
  565. pr_debug("... APIC ARBPRI: %08x (%02x)\n",
  566. v, v & APIC_ARBPRI_MASK);
  567. }
  568. v = apic_read(APIC_PROCPRI);
  569. pr_debug("... APIC PROCPRI: %08x\n", v);
  570. }
  571. /*
  572. * Remote read supported only in the 82489DX and local APIC for
  573. * Pentium processors.
  574. */
  575. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  576. v = apic_read(APIC_RRR);
  577. pr_debug("... APIC RRR: %08x\n", v);
  578. }
  579. v = apic_read(APIC_LDR);
  580. pr_debug("... APIC LDR: %08x\n", v);
  581. if (!x2apic_enabled()) {
  582. v = apic_read(APIC_DFR);
  583. pr_debug("... APIC DFR: %08x\n", v);
  584. }
  585. v = apic_read(APIC_SPIV);
  586. pr_debug("... APIC SPIV: %08x\n", v);
  587. pr_debug("... APIC ISR field:\n");
  588. print_APIC_field(APIC_ISR);
  589. pr_debug("... APIC TMR field:\n");
  590. print_APIC_field(APIC_TMR);
  591. pr_debug("... APIC IRR field:\n");
  592. print_APIC_field(APIC_IRR);
  593. /* !82489DX */
  594. if (APIC_INTEGRATED(ver)) {
  595. /* Due to the Pentium erratum 3AP. */
  596. if (maxlvt > 3)
  597. apic_write(APIC_ESR, 0);
  598. v = apic_read(APIC_ESR);
  599. pr_debug("... APIC ESR: %08x\n", v);
  600. }
  601. icr = apic_icr_read();
  602. pr_debug("... APIC ICR: %08x\n", (u32)icr);
  603. pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
  604. v = apic_read(APIC_LVTT);
  605. pr_debug("... APIC LVTT: %08x\n", v);
  606. if (maxlvt > 3) {
  607. /* PC is LVT#4. */
  608. v = apic_read(APIC_LVTPC);
  609. pr_debug("... APIC LVTPC: %08x\n", v);
  610. }
  611. v = apic_read(APIC_LVT0);
  612. pr_debug("... APIC LVT0: %08x\n", v);
  613. v = apic_read(APIC_LVT1);
  614. pr_debug("... APIC LVT1: %08x\n", v);
  615. if (maxlvt > 2) {
  616. /* ERR is LVT#3. */
  617. v = apic_read(APIC_LVTERR);
  618. pr_debug("... APIC LVTERR: %08x\n", v);
  619. }
  620. v = apic_read(APIC_TMICT);
  621. pr_debug("... APIC TMICT: %08x\n", v);
  622. v = apic_read(APIC_TMCCT);
  623. pr_debug("... APIC TMCCT: %08x\n", v);
  624. v = apic_read(APIC_TDCR);
  625. pr_debug("... APIC TDCR: %08x\n", v);
  626. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  627. v = apic_read(APIC_EFEAT);
  628. maxlvt = (v >> 16) & 0xff;
  629. pr_debug("... APIC EFEAT: %08x\n", v);
  630. v = apic_read(APIC_ECTRL);
  631. pr_debug("... APIC ECTRL: %08x\n", v);
  632. for (i = 0; i < maxlvt; i++) {
  633. v = apic_read(APIC_EILVTn(i));
  634. pr_debug("... APIC EILVT%d: %08x\n", i, v);
  635. }
  636. }
  637. pr_cont("\n");
  638. }
  639. static void __init print_local_APICs(int maxcpu)
  640. {
  641. int cpu;
  642. if (!maxcpu)
  643. return;
  644. preempt_disable();
  645. for_each_online_cpu(cpu) {
  646. if (cpu >= maxcpu)
  647. break;
  648. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  649. }
  650. preempt_enable();
  651. }
  652. static void __init print_PIC(void)
  653. {
  654. unsigned int v;
  655. unsigned long flags;
  656. if (!nr_legacy_irqs())
  657. return;
  658. pr_debug("\nprinting PIC contents\n");
  659. raw_spin_lock_irqsave(&i8259A_lock, flags);
  660. v = inb(0xa1) << 8 | inb(0x21);
  661. pr_debug("... PIC IMR: %04x\n", v);
  662. v = inb(0xa0) << 8 | inb(0x20);
  663. pr_debug("... PIC IRR: %04x\n", v);
  664. outb(0x0b, 0xa0);
  665. outb(0x0b, 0x20);
  666. v = inb(0xa0) << 8 | inb(0x20);
  667. outb(0x0a, 0xa0);
  668. outb(0x0a, 0x20);
  669. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  670. pr_debug("... PIC ISR: %04x\n", v);
  671. v = inb(0x4d1) << 8 | inb(0x4d0);
  672. pr_debug("... PIC ELCR: %04x\n", v);
  673. }
  674. static int show_lapic __initdata = 1;
  675. static __init int setup_show_lapic(char *arg)
  676. {
  677. int num = -1;
  678. if (strcmp(arg, "all") == 0) {
  679. show_lapic = CONFIG_NR_CPUS;
  680. } else {
  681. get_option(&arg, &num);
  682. if (num >= 0)
  683. show_lapic = num;
  684. }
  685. return 1;
  686. }
  687. __setup("show_lapic=", setup_show_lapic);
  688. static int __init print_ICs(void)
  689. {
  690. if (apic_verbosity == APIC_QUIET)
  691. return 0;
  692. print_PIC();
  693. /* don't print out if apic is not there */
  694. if (!cpu_has_apic && !apic_from_smp_config())
  695. return 0;
  696. print_local_APICs(show_lapic);
  697. print_IO_APICs();
  698. return 0;
  699. }
  700. late_initcall(print_ICs);