amdgpu_object.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include "amdgpu.h"
  37. #include "amdgpu_trace.h"
  38. int amdgpu_ttm_init(struct amdgpu_device *adev);
  39. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  40. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  41. struct ttm_mem_reg *mem)
  42. {
  43. u64 ret = 0;
  44. if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
  45. ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
  46. adev->mc.visible_vram_size ?
  47. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  48. mem->size;
  49. }
  50. return ret;
  51. }
  52. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  53. struct ttm_mem_reg *old_mem,
  54. struct ttm_mem_reg *new_mem)
  55. {
  56. u64 vis_size;
  57. if (!adev)
  58. return;
  59. if (new_mem) {
  60. switch (new_mem->mem_type) {
  61. case TTM_PL_TT:
  62. atomic64_add(new_mem->size, &adev->gtt_usage);
  63. break;
  64. case TTM_PL_VRAM:
  65. atomic64_add(new_mem->size, &adev->vram_usage);
  66. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  67. atomic64_add(vis_size, &adev->vram_vis_usage);
  68. break;
  69. }
  70. }
  71. if (old_mem) {
  72. switch (old_mem->mem_type) {
  73. case TTM_PL_TT:
  74. atomic64_sub(old_mem->size, &adev->gtt_usage);
  75. break;
  76. case TTM_PL_VRAM:
  77. atomic64_sub(old_mem->size, &adev->vram_usage);
  78. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  79. atomic64_sub(vis_size, &adev->vram_vis_usage);
  80. break;
  81. }
  82. }
  83. }
  84. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  85. {
  86. struct amdgpu_bo *bo;
  87. bo = container_of(tbo, struct amdgpu_bo, tbo);
  88. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  89. mutex_lock(&bo->adev->gem.mutex);
  90. list_del_init(&bo->list);
  91. mutex_unlock(&bo->adev->gem.mutex);
  92. drm_gem_object_release(&bo->gem_base);
  93. kfree(bo->metadata);
  94. kfree(bo);
  95. }
  96. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  97. {
  98. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  99. return true;
  100. return false;
  101. }
  102. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  103. struct ttm_placement *placement,
  104. struct ttm_place *placements,
  105. u32 domain, u64 flags)
  106. {
  107. u32 c = 0, i;
  108. placement->placement = placements;
  109. placement->busy_placement = placements;
  110. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  111. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  112. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  113. placements[c].fpfn =
  114. adev->mc.visible_vram_size >> PAGE_SHIFT;
  115. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  116. TTM_PL_FLAG_VRAM | TTM_PL_FLAG_TOPDOWN;
  117. }
  118. placements[c].fpfn = 0;
  119. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  120. TTM_PL_FLAG_VRAM;
  121. if (!(flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED))
  122. placements[c - 1].flags |= TTM_PL_FLAG_TOPDOWN;
  123. }
  124. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  125. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  126. placements[c].fpfn = 0;
  127. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  128. TTM_PL_FLAG_UNCACHED;
  129. } else {
  130. placements[c].fpfn = 0;
  131. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  132. }
  133. }
  134. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  135. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  136. placements[c].fpfn = 0;
  137. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
  138. TTM_PL_FLAG_UNCACHED;
  139. } else {
  140. placements[c].fpfn = 0;
  141. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  142. }
  143. }
  144. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  145. placements[c].fpfn = 0;
  146. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  147. AMDGPU_PL_FLAG_GDS;
  148. }
  149. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  150. placements[c].fpfn = 0;
  151. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  152. AMDGPU_PL_FLAG_GWS;
  153. }
  154. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  155. placements[c].fpfn = 0;
  156. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  157. AMDGPU_PL_FLAG_OA;
  158. }
  159. if (!c) {
  160. placements[c].fpfn = 0;
  161. placements[c++].flags = TTM_PL_MASK_CACHING |
  162. TTM_PL_FLAG_SYSTEM;
  163. }
  164. placement->num_placement = c;
  165. placement->num_busy_placement = c;
  166. for (i = 0; i < c; i++) {
  167. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  168. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  169. !placements[i].fpfn)
  170. placements[i].lpfn =
  171. adev->mc.visible_vram_size >> PAGE_SHIFT;
  172. else
  173. placements[i].lpfn = 0;
  174. }
  175. }
  176. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  177. {
  178. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  179. rbo->placements, domain, rbo->flags);
  180. }
  181. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  182. struct ttm_placement *placement)
  183. {
  184. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  185. memcpy(bo->placements, placement->placement,
  186. placement->num_placement * sizeof(struct ttm_place));
  187. bo->placement.num_placement = placement->num_placement;
  188. bo->placement.num_busy_placement = placement->num_busy_placement;
  189. bo->placement.placement = bo->placements;
  190. bo->placement.busy_placement = bo->placements;
  191. }
  192. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  193. unsigned long size, int byte_align,
  194. bool kernel, u32 domain, u64 flags,
  195. struct sg_table *sg,
  196. struct ttm_placement *placement,
  197. struct reservation_object *resv,
  198. struct amdgpu_bo **bo_ptr)
  199. {
  200. struct amdgpu_bo *bo;
  201. enum ttm_bo_type type;
  202. unsigned long page_align;
  203. size_t acc_size;
  204. int r;
  205. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  206. size = ALIGN(size, PAGE_SIZE);
  207. if (kernel) {
  208. type = ttm_bo_type_kernel;
  209. } else if (sg) {
  210. type = ttm_bo_type_sg;
  211. } else {
  212. type = ttm_bo_type_device;
  213. }
  214. *bo_ptr = NULL;
  215. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  216. sizeof(struct amdgpu_bo));
  217. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  218. if (bo == NULL)
  219. return -ENOMEM;
  220. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  221. if (unlikely(r)) {
  222. kfree(bo);
  223. return r;
  224. }
  225. bo->adev = adev;
  226. INIT_LIST_HEAD(&bo->list);
  227. INIT_LIST_HEAD(&bo->va);
  228. bo->initial_domain = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  229. AMDGPU_GEM_DOMAIN_GTT |
  230. AMDGPU_GEM_DOMAIN_CPU |
  231. AMDGPU_GEM_DOMAIN_GDS |
  232. AMDGPU_GEM_DOMAIN_GWS |
  233. AMDGPU_GEM_DOMAIN_OA);
  234. bo->flags = flags;
  235. amdgpu_fill_placement_to_bo(bo, placement);
  236. /* Kernel allocation are uninterruptible */
  237. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  238. &bo->placement, page_align, !kernel, NULL,
  239. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  240. if (unlikely(r != 0)) {
  241. return r;
  242. }
  243. *bo_ptr = bo;
  244. trace_amdgpu_bo_create(bo);
  245. return 0;
  246. }
  247. int amdgpu_bo_create(struct amdgpu_device *adev,
  248. unsigned long size, int byte_align,
  249. bool kernel, u32 domain, u64 flags,
  250. struct sg_table *sg,
  251. struct reservation_object *resv,
  252. struct amdgpu_bo **bo_ptr)
  253. {
  254. struct ttm_placement placement = {0};
  255. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  256. memset(&placements, 0,
  257. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  258. amdgpu_ttm_placement_init(adev, &placement,
  259. placements, domain, flags);
  260. return amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  261. domain, flags, sg, &placement,
  262. resv, bo_ptr);
  263. }
  264. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  265. {
  266. bool is_iomem;
  267. int r;
  268. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  269. return -EPERM;
  270. if (bo->kptr) {
  271. if (ptr) {
  272. *ptr = bo->kptr;
  273. }
  274. return 0;
  275. }
  276. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  277. if (r) {
  278. return r;
  279. }
  280. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  281. if (ptr) {
  282. *ptr = bo->kptr;
  283. }
  284. return 0;
  285. }
  286. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  287. {
  288. if (bo->kptr == NULL)
  289. return;
  290. bo->kptr = NULL;
  291. ttm_bo_kunmap(&bo->kmap);
  292. }
  293. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  294. {
  295. if (bo == NULL)
  296. return NULL;
  297. ttm_bo_reference(&bo->tbo);
  298. return bo;
  299. }
  300. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  301. {
  302. struct ttm_buffer_object *tbo;
  303. if ((*bo) == NULL)
  304. return;
  305. tbo = &((*bo)->tbo);
  306. ttm_bo_unref(&tbo);
  307. if (tbo == NULL)
  308. *bo = NULL;
  309. }
  310. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  311. u64 min_offset, u64 max_offset,
  312. u64 *gpu_addr)
  313. {
  314. int r, i;
  315. unsigned fpfn, lpfn;
  316. if (amdgpu_ttm_tt_has_userptr(bo->tbo.ttm))
  317. return -EPERM;
  318. if (WARN_ON_ONCE(min_offset > max_offset))
  319. return -EINVAL;
  320. if (bo->pin_count) {
  321. bo->pin_count++;
  322. if (gpu_addr)
  323. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  324. if (max_offset != 0) {
  325. u64 domain_start;
  326. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  327. domain_start = bo->adev->mc.vram_start;
  328. else
  329. domain_start = bo->adev->mc.gtt_start;
  330. WARN_ON_ONCE(max_offset <
  331. (amdgpu_bo_gpu_offset(bo) - domain_start));
  332. }
  333. return 0;
  334. }
  335. amdgpu_ttm_placement_from_domain(bo, domain);
  336. for (i = 0; i < bo->placement.num_placement; i++) {
  337. /* force to pin into visible video ram */
  338. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  339. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  340. (!max_offset || max_offset > bo->adev->mc.visible_vram_size)) {
  341. if (WARN_ON_ONCE(min_offset >
  342. bo->adev->mc.visible_vram_size))
  343. return -EINVAL;
  344. fpfn = min_offset >> PAGE_SHIFT;
  345. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  346. } else {
  347. fpfn = min_offset >> PAGE_SHIFT;
  348. lpfn = max_offset >> PAGE_SHIFT;
  349. }
  350. if (fpfn > bo->placements[i].fpfn)
  351. bo->placements[i].fpfn = fpfn;
  352. if (lpfn && lpfn < bo->placements[i].lpfn)
  353. bo->placements[i].lpfn = lpfn;
  354. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  355. }
  356. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  357. if (likely(r == 0)) {
  358. bo->pin_count = 1;
  359. if (gpu_addr != NULL)
  360. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  361. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  362. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  363. else
  364. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  365. } else {
  366. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  367. }
  368. return r;
  369. }
  370. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  371. {
  372. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  373. }
  374. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  375. {
  376. int r, i;
  377. if (!bo->pin_count) {
  378. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  379. return 0;
  380. }
  381. bo->pin_count--;
  382. if (bo->pin_count)
  383. return 0;
  384. for (i = 0; i < bo->placement.num_placement; i++) {
  385. bo->placements[i].lpfn = 0;
  386. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  387. }
  388. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  389. if (likely(r == 0)) {
  390. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  391. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  392. else
  393. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  394. } else {
  395. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  396. }
  397. return r;
  398. }
  399. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  400. {
  401. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  402. if (0 && (adev->flags & AMD_IS_APU)) {
  403. /* Useless to evict on IGP chips */
  404. return 0;
  405. }
  406. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  407. }
  408. void amdgpu_bo_force_delete(struct amdgpu_device *adev)
  409. {
  410. struct amdgpu_bo *bo, *n;
  411. if (list_empty(&adev->gem.objects)) {
  412. return;
  413. }
  414. dev_err(adev->dev, "Userspace still has active objects !\n");
  415. list_for_each_entry_safe(bo, n, &adev->gem.objects, list) {
  416. dev_err(adev->dev, "%p %p %lu %lu force free\n",
  417. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  418. *((unsigned long *)&bo->gem_base.refcount));
  419. mutex_lock(&bo->adev->gem.mutex);
  420. list_del_init(&bo->list);
  421. mutex_unlock(&bo->adev->gem.mutex);
  422. /* this should unref the ttm bo */
  423. drm_gem_object_unreference_unlocked(&bo->gem_base);
  424. }
  425. }
  426. int amdgpu_bo_init(struct amdgpu_device *adev)
  427. {
  428. /* Add an MTRR for the VRAM */
  429. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  430. adev->mc.aper_size);
  431. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  432. adev->mc.mc_vram_size >> 20,
  433. (unsigned long long)adev->mc.aper_size >> 20);
  434. DRM_INFO("RAM width %dbits DDR\n",
  435. adev->mc.vram_width);
  436. return amdgpu_ttm_init(adev);
  437. }
  438. void amdgpu_bo_fini(struct amdgpu_device *adev)
  439. {
  440. amdgpu_ttm_fini(adev);
  441. arch_phys_wc_del(adev->mc.vram_mtrr);
  442. }
  443. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  444. struct vm_area_struct *vma)
  445. {
  446. return ttm_fbdev_mmap(vma, &bo->tbo);
  447. }
  448. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  449. {
  450. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  451. return -EINVAL;
  452. bo->tiling_flags = tiling_flags;
  453. return 0;
  454. }
  455. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  456. {
  457. lockdep_assert_held(&bo->tbo.resv->lock.base);
  458. if (tiling_flags)
  459. *tiling_flags = bo->tiling_flags;
  460. }
  461. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  462. uint32_t metadata_size, uint64_t flags)
  463. {
  464. void *buffer;
  465. if (!metadata_size) {
  466. if (bo->metadata_size) {
  467. kfree(bo->metadata);
  468. bo->metadata_size = 0;
  469. }
  470. return 0;
  471. }
  472. if (metadata == NULL)
  473. return -EINVAL;
  474. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  475. if (buffer == NULL)
  476. return -ENOMEM;
  477. kfree(bo->metadata);
  478. bo->metadata_flags = flags;
  479. bo->metadata = buffer;
  480. bo->metadata_size = metadata_size;
  481. return 0;
  482. }
  483. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  484. size_t buffer_size, uint32_t *metadata_size,
  485. uint64_t *flags)
  486. {
  487. if (!buffer && !metadata_size)
  488. return -EINVAL;
  489. if (buffer) {
  490. if (buffer_size < bo->metadata_size)
  491. return -EINVAL;
  492. if (bo->metadata_size)
  493. memcpy(buffer, bo->metadata, bo->metadata_size);
  494. }
  495. if (metadata_size)
  496. *metadata_size = bo->metadata_size;
  497. if (flags)
  498. *flags = bo->metadata_flags;
  499. return 0;
  500. }
  501. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  502. struct ttm_mem_reg *new_mem)
  503. {
  504. struct amdgpu_bo *rbo;
  505. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  506. return;
  507. rbo = container_of(bo, struct amdgpu_bo, tbo);
  508. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  509. /* update statistics */
  510. if (!new_mem)
  511. return;
  512. /* move_notify is called before move happens */
  513. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  514. }
  515. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  516. {
  517. struct amdgpu_device *adev;
  518. struct amdgpu_bo *abo;
  519. unsigned long offset, size, lpfn;
  520. int i, r;
  521. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  522. return 0;
  523. abo = container_of(bo, struct amdgpu_bo, tbo);
  524. adev = abo->adev;
  525. if (bo->mem.mem_type != TTM_PL_VRAM)
  526. return 0;
  527. size = bo->mem.num_pages << PAGE_SHIFT;
  528. offset = bo->mem.start << PAGE_SHIFT;
  529. if ((offset + size) <= adev->mc.visible_vram_size)
  530. return 0;
  531. /* hurrah the memory is not visible ! */
  532. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  533. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  534. for (i = 0; i < abo->placement.num_placement; i++) {
  535. /* Force into visible VRAM */
  536. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  537. (!abo->placements[i].lpfn || abo->placements[i].lpfn > lpfn))
  538. abo->placements[i].lpfn = lpfn;
  539. }
  540. r = ttm_bo_validate(bo, &abo->placement, false, false);
  541. if (unlikely(r == -ENOMEM)) {
  542. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  543. return ttm_bo_validate(bo, &abo->placement, false, false);
  544. } else if (unlikely(r != 0)) {
  545. return r;
  546. }
  547. offset = bo->mem.start << PAGE_SHIFT;
  548. /* this should never happen */
  549. if ((offset + size) > adev->mc.visible_vram_size)
  550. return -EINVAL;
  551. return 0;
  552. }
  553. /**
  554. * amdgpu_bo_fence - add fence to buffer object
  555. *
  556. * @bo: buffer object in question
  557. * @fence: fence to add
  558. * @shared: true if fence should be added shared
  559. *
  560. */
  561. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,
  562. bool shared)
  563. {
  564. struct reservation_object *resv = bo->tbo.resv;
  565. if (shared)
  566. reservation_object_add_shared_fence(resv, fence);
  567. else
  568. reservation_object_add_excl_fence(resv, fence);
  569. }