vcn_v1_0.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "vcn/vcn_1_0_offset.h"
  31. #include "vcn/vcn_1_0_sh_mask.h"
  32. #include "hdp/hdp_4_0_offset.h"
  33. #include "mmhub/mmhub_9_1_offset.h"
  34. #include "mmhub/mmhub_9_1_sh_mask.h"
  35. static int vcn_v1_0_start(struct amdgpu_device *adev);
  36. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  39. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  40. /**
  41. * vcn_v1_0_early_init - set function pointers
  42. *
  43. * @handle: amdgpu_device pointer
  44. *
  45. * Set ring and irq function pointers
  46. */
  47. static int vcn_v1_0_early_init(void *handle)
  48. {
  49. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  50. adev->vcn.num_enc_rings = 2;
  51. vcn_v1_0_set_dec_ring_funcs(adev);
  52. vcn_v1_0_set_enc_ring_funcs(adev);
  53. vcn_v1_0_set_irq_funcs(adev);
  54. return 0;
  55. }
  56. /**
  57. * vcn_v1_0_sw_init - sw init for VCN block
  58. *
  59. * @handle: amdgpu_device pointer
  60. *
  61. * Load firmware and sw initialization
  62. */
  63. static int vcn_v1_0_sw_init(void *handle)
  64. {
  65. struct amdgpu_ring *ring;
  66. int i, r;
  67. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  68. /* VCN DEC TRAP */
  69. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 124, &adev->vcn.irq);
  70. if (r)
  71. return r;
  72. /* VCN ENC TRAP */
  73. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  74. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + 119,
  75. &adev->vcn.irq);
  76. if (r)
  77. return r;
  78. }
  79. r = amdgpu_vcn_sw_init(adev);
  80. if (r)
  81. return r;
  82. r = amdgpu_vcn_resume(adev);
  83. if (r)
  84. return r;
  85. ring = &adev->vcn.ring_dec;
  86. sprintf(ring->name, "vcn_dec");
  87. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  88. if (r)
  89. return r;
  90. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  91. ring = &adev->vcn.ring_enc[i];
  92. sprintf(ring->name, "vcn_enc%d", i);
  93. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  94. if (r)
  95. return r;
  96. }
  97. return r;
  98. }
  99. /**
  100. * vcn_v1_0_sw_fini - sw fini for VCN block
  101. *
  102. * @handle: amdgpu_device pointer
  103. *
  104. * VCN suspend and free up sw allocation
  105. */
  106. static int vcn_v1_0_sw_fini(void *handle)
  107. {
  108. int r;
  109. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  110. r = amdgpu_vcn_suspend(adev);
  111. if (r)
  112. return r;
  113. r = amdgpu_vcn_sw_fini(adev);
  114. return r;
  115. }
  116. /**
  117. * vcn_v1_0_hw_init - start and test VCN block
  118. *
  119. * @handle: amdgpu_device pointer
  120. *
  121. * Initialize the hardware, boot up the VCPU and do some testing
  122. */
  123. static int vcn_v1_0_hw_init(void *handle)
  124. {
  125. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  126. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  127. int i, r;
  128. r = vcn_v1_0_start(adev);
  129. if (r)
  130. goto done;
  131. ring->ready = true;
  132. r = amdgpu_ring_test_ring(ring);
  133. if (r) {
  134. ring->ready = false;
  135. goto done;
  136. }
  137. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  138. ring = &adev->vcn.ring_enc[i];
  139. ring->ready = true;
  140. r = amdgpu_ring_test_ring(ring);
  141. if (r) {
  142. ring->ready = false;
  143. goto done;
  144. }
  145. }
  146. done:
  147. if (!r)
  148. DRM_INFO("VCN decode and encode initialized successfully.\n");
  149. return r;
  150. }
  151. /**
  152. * vcn_v1_0_hw_fini - stop the hardware block
  153. *
  154. * @handle: amdgpu_device pointer
  155. *
  156. * Stop the VCN block, mark ring as not ready any more
  157. */
  158. static int vcn_v1_0_hw_fini(void *handle)
  159. {
  160. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  161. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  162. int r;
  163. r = vcn_v1_0_stop(adev);
  164. if (r)
  165. return r;
  166. ring->ready = false;
  167. return 0;
  168. }
  169. /**
  170. * vcn_v1_0_suspend - suspend VCN block
  171. *
  172. * @handle: amdgpu_device pointer
  173. *
  174. * HW fini and suspend VCN block
  175. */
  176. static int vcn_v1_0_suspend(void *handle)
  177. {
  178. int r;
  179. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  180. r = vcn_v1_0_hw_fini(adev);
  181. if (r)
  182. return r;
  183. r = amdgpu_vcn_suspend(adev);
  184. return r;
  185. }
  186. /**
  187. * vcn_v1_0_resume - resume VCN block
  188. *
  189. * @handle: amdgpu_device pointer
  190. *
  191. * Resume firmware and hw init VCN block
  192. */
  193. static int vcn_v1_0_resume(void *handle)
  194. {
  195. int r;
  196. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  197. r = amdgpu_vcn_resume(adev);
  198. if (r)
  199. return r;
  200. r = vcn_v1_0_hw_init(adev);
  201. return r;
  202. }
  203. /**
  204. * vcn_v1_0_mc_resume - memory controller programming
  205. *
  206. * @adev: amdgpu_device pointer
  207. *
  208. * Let the VCN memory controller know it's offsets
  209. */
  210. static void vcn_v1_0_mc_resume(struct amdgpu_device *adev)
  211. {
  212. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  213. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  214. lower_32_bits(adev->vcn.gpu_addr));
  215. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  216. upper_32_bits(adev->vcn.gpu_addr));
  217. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  218. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  219. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  220. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  221. lower_32_bits(adev->vcn.gpu_addr + size));
  222. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  223. upper_32_bits(adev->vcn.gpu_addr + size));
  224. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
  225. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_HEAP_SIZE);
  226. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  227. lower_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  228. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  229. upper_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  230. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
  231. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  232. AMDGPU_VCN_STACK_SIZE + (AMDGPU_VCN_SESSION_SIZE * 40));
  233. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  234. adev->gfx.config.gb_addr_config);
  235. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  236. adev->gfx.config.gb_addr_config);
  237. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  238. adev->gfx.config.gb_addr_config);
  239. }
  240. /**
  241. * vcn_v1_0_disable_clock_gating - disable VCN clock gating
  242. *
  243. * @adev: amdgpu_device pointer
  244. * @sw: enable SW clock gating
  245. *
  246. * Disable clock gating for VCN block
  247. */
  248. static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev, bool sw)
  249. {
  250. uint32_t data;
  251. /* JPEG disable CGC */
  252. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  253. if (sw)
  254. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  255. else
  256. data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  257. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  258. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  259. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  260. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  261. data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  262. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  263. /* UVD disable CGC */
  264. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  265. if (sw)
  266. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  267. else
  268. data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  269. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  270. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  271. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  272. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
  273. data &= ~(UVD_CGC_GATE__SYS_MASK
  274. | UVD_CGC_GATE__UDEC_MASK
  275. | UVD_CGC_GATE__MPEG2_MASK
  276. | UVD_CGC_GATE__REGS_MASK
  277. | UVD_CGC_GATE__RBC_MASK
  278. | UVD_CGC_GATE__LMI_MC_MASK
  279. | UVD_CGC_GATE__LMI_UMC_MASK
  280. | UVD_CGC_GATE__IDCT_MASK
  281. | UVD_CGC_GATE__MPRD_MASK
  282. | UVD_CGC_GATE__MPC_MASK
  283. | UVD_CGC_GATE__LBSI_MASK
  284. | UVD_CGC_GATE__LRBBM_MASK
  285. | UVD_CGC_GATE__UDEC_RE_MASK
  286. | UVD_CGC_GATE__UDEC_CM_MASK
  287. | UVD_CGC_GATE__UDEC_IT_MASK
  288. | UVD_CGC_GATE__UDEC_DB_MASK
  289. | UVD_CGC_GATE__UDEC_MP_MASK
  290. | UVD_CGC_GATE__WCB_MASK
  291. | UVD_CGC_GATE__VCPU_MASK
  292. | UVD_CGC_GATE__SCPU_MASK);
  293. WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
  294. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  295. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  296. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  297. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  298. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  299. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  300. | UVD_CGC_CTRL__SYS_MODE_MASK
  301. | UVD_CGC_CTRL__UDEC_MODE_MASK
  302. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  303. | UVD_CGC_CTRL__REGS_MODE_MASK
  304. | UVD_CGC_CTRL__RBC_MODE_MASK
  305. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  306. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  307. | UVD_CGC_CTRL__IDCT_MODE_MASK
  308. | UVD_CGC_CTRL__MPRD_MODE_MASK
  309. | UVD_CGC_CTRL__MPC_MODE_MASK
  310. | UVD_CGC_CTRL__LBSI_MODE_MASK
  311. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  312. | UVD_CGC_CTRL__WCB_MODE_MASK
  313. | UVD_CGC_CTRL__VCPU_MODE_MASK
  314. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  315. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  316. /* turn on */
  317. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
  318. data |= (UVD_SUVD_CGC_GATE__SRE_MASK
  319. | UVD_SUVD_CGC_GATE__SIT_MASK
  320. | UVD_SUVD_CGC_GATE__SMP_MASK
  321. | UVD_SUVD_CGC_GATE__SCM_MASK
  322. | UVD_SUVD_CGC_GATE__SDB_MASK
  323. | UVD_SUVD_CGC_GATE__SRE_H264_MASK
  324. | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
  325. | UVD_SUVD_CGC_GATE__SIT_H264_MASK
  326. | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
  327. | UVD_SUVD_CGC_GATE__SCM_H264_MASK
  328. | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
  329. | UVD_SUVD_CGC_GATE__SDB_H264_MASK
  330. | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
  331. | UVD_SUVD_CGC_GATE__SCLR_MASK
  332. | UVD_SUVD_CGC_GATE__UVD_SC_MASK
  333. | UVD_SUVD_CGC_GATE__ENT_MASK
  334. | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
  335. | UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
  336. | UVD_SUVD_CGC_GATE__SITE_MASK
  337. | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
  338. | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
  339. | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
  340. | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
  341. | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
  342. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
  343. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  344. data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  345. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  346. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  347. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  348. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  349. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  350. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  351. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  352. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  353. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  354. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  355. }
  356. /**
  357. * vcn_v1_0_enable_clock_gating - enable VCN clock gating
  358. *
  359. * @adev: amdgpu_device pointer
  360. * @sw: enable SW clock gating
  361. *
  362. * Enable clock gating for VCN block
  363. */
  364. static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev, bool sw)
  365. {
  366. uint32_t data = 0;
  367. /* enable JPEG CGC */
  368. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  369. if (sw)
  370. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  371. else
  372. data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  373. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  374. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  375. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  376. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  377. data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  378. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  379. /* enable UVD CGC */
  380. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  381. if (sw)
  382. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  383. else
  384. data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  385. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  386. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  387. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  388. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  389. data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  390. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  391. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  392. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  393. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  394. | UVD_CGC_CTRL__SYS_MODE_MASK
  395. | UVD_CGC_CTRL__UDEC_MODE_MASK
  396. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  397. | UVD_CGC_CTRL__REGS_MODE_MASK
  398. | UVD_CGC_CTRL__RBC_MODE_MASK
  399. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  400. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  401. | UVD_CGC_CTRL__IDCT_MODE_MASK
  402. | UVD_CGC_CTRL__MPRD_MODE_MASK
  403. | UVD_CGC_CTRL__MPC_MODE_MASK
  404. | UVD_CGC_CTRL__LBSI_MODE_MASK
  405. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  406. | UVD_CGC_CTRL__WCB_MODE_MASK
  407. | UVD_CGC_CTRL__VCPU_MODE_MASK
  408. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  409. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  410. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  411. data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  412. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  413. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  414. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  415. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  416. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  417. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  418. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  419. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  420. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  421. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  422. }
  423. /**
  424. * vcn_v1_0_start - start VCN block
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Setup and start the VCN block
  429. */
  430. static int vcn_v1_0_start(struct amdgpu_device *adev)
  431. {
  432. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  433. uint32_t rb_bufsz, tmp;
  434. uint32_t lmi_swap_cntl;
  435. int i, j, r;
  436. /* disable byte swapping */
  437. lmi_swap_cntl = 0;
  438. vcn_v1_0_mc_resume(adev);
  439. /* disable clock gating */
  440. vcn_v1_0_disable_clock_gating(adev, true);
  441. /* disable interupt */
  442. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  443. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  444. /* stall UMC and register bus before resetting VCPU */
  445. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  446. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  447. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  448. mdelay(1);
  449. /* put LMI, VCPU, RBC etc... into reset */
  450. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  451. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  452. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  453. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  454. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  455. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  456. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  457. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  458. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  459. mdelay(5);
  460. /* initialize VCN memory controller */
  461. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  462. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  463. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  464. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  465. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  466. UVD_LMI_CTRL__REQ_MODE_MASK |
  467. 0x00100000L);
  468. #ifdef __BIG_ENDIAN
  469. /* swap (8 in 32) RB and IB */
  470. lmi_swap_cntl = 0xa;
  471. #endif
  472. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  473. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  474. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  475. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  476. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  477. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  478. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  479. /* take all subblocks out of reset, except VCPU */
  480. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  481. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  482. mdelay(5);
  483. /* enable VCPU clock */
  484. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  485. UVD_VCPU_CNTL__CLK_EN_MASK);
  486. /* enable UMC */
  487. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  488. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  489. /* boot up the VCPU */
  490. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  491. mdelay(10);
  492. for (i = 0; i < 10; ++i) {
  493. uint32_t status;
  494. for (j = 0; j < 100; ++j) {
  495. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  496. if (status & 2)
  497. break;
  498. mdelay(10);
  499. }
  500. r = 0;
  501. if (status & 2)
  502. break;
  503. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  504. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  505. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  506. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  507. mdelay(10);
  508. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  509. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  510. mdelay(10);
  511. r = -1;
  512. }
  513. if (r) {
  514. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  515. return r;
  516. }
  517. /* enable master interrupt */
  518. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  519. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  520. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  521. /* clear the bit 4 of VCN_STATUS */
  522. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  523. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  524. /* force RBC into idle state */
  525. rb_bufsz = order_base_2(ring->ring_size);
  526. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  527. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  528. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  529. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  530. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  531. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  532. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  533. /* set the write pointer delay */
  534. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  535. /* set the wb address */
  536. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  537. (upper_32_bits(ring->gpu_addr) >> 2));
  538. /* programm the RB_BASE for ring buffer */
  539. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  540. lower_32_bits(ring->gpu_addr));
  541. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  542. upper_32_bits(ring->gpu_addr));
  543. /* Initialize the ring buffer's read and write pointers */
  544. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  545. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  546. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  547. lower_32_bits(ring->wptr));
  548. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  549. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  550. ring = &adev->vcn.ring_enc[0];
  551. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  552. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  553. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  554. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  555. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  556. ring = &adev->vcn.ring_enc[1];
  557. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  558. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  559. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  560. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  561. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  562. return 0;
  563. }
  564. /**
  565. * vcn_v1_0_stop - stop VCN block
  566. *
  567. * @adev: amdgpu_device pointer
  568. *
  569. * stop the VCN block
  570. */
  571. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  572. {
  573. /* force RBC into idle state */
  574. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  575. /* Stall UMC and register bus before resetting VCPU */
  576. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  577. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  578. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  579. mdelay(1);
  580. /* put VCPU into reset */
  581. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  582. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  583. mdelay(5);
  584. /* disable VCPU clock */
  585. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  586. /* Unstall UMC and register bus */
  587. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  588. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  589. /* enable clock gating */
  590. vcn_v1_0_enable_clock_gating(adev, true);
  591. return 0;
  592. }
  593. static int vcn_v1_0_set_clockgating_state(void *handle,
  594. enum amd_clockgating_state state)
  595. {
  596. /* needed for driver unload*/
  597. return 0;
  598. }
  599. /**
  600. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  601. *
  602. * @ring: amdgpu_ring pointer
  603. *
  604. * Returns the current hardware read pointer
  605. */
  606. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  607. {
  608. struct amdgpu_device *adev = ring->adev;
  609. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  610. }
  611. /**
  612. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  613. *
  614. * @ring: amdgpu_ring pointer
  615. *
  616. * Returns the current hardware write pointer
  617. */
  618. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  619. {
  620. struct amdgpu_device *adev = ring->adev;
  621. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  622. }
  623. /**
  624. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  625. *
  626. * @ring: amdgpu_ring pointer
  627. *
  628. * Commits the write pointer to the hardware
  629. */
  630. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  631. {
  632. struct amdgpu_device *adev = ring->adev;
  633. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  634. }
  635. /**
  636. * vcn_v1_0_dec_ring_insert_start - insert a start command
  637. *
  638. * @ring: amdgpu_ring pointer
  639. *
  640. * Write a start command to the ring.
  641. */
  642. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  643. {
  644. struct amdgpu_device *adev = ring->adev;
  645. amdgpu_ring_write(ring,
  646. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  647. amdgpu_ring_write(ring, 0);
  648. amdgpu_ring_write(ring,
  649. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  650. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  651. }
  652. /**
  653. * vcn_v1_0_dec_ring_insert_end - insert a end command
  654. *
  655. * @ring: amdgpu_ring pointer
  656. *
  657. * Write a end command to the ring.
  658. */
  659. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  660. {
  661. struct amdgpu_device *adev = ring->adev;
  662. amdgpu_ring_write(ring,
  663. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  664. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  665. }
  666. /**
  667. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  668. *
  669. * @ring: amdgpu_ring pointer
  670. * @fence: fence to emit
  671. *
  672. * Write a fence and a trap command to the ring.
  673. */
  674. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  675. unsigned flags)
  676. {
  677. struct amdgpu_device *adev = ring->adev;
  678. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  679. amdgpu_ring_write(ring,
  680. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  681. amdgpu_ring_write(ring, seq);
  682. amdgpu_ring_write(ring,
  683. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  684. amdgpu_ring_write(ring, addr & 0xffffffff);
  685. amdgpu_ring_write(ring,
  686. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  687. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  688. amdgpu_ring_write(ring,
  689. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  690. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  691. amdgpu_ring_write(ring,
  692. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  693. amdgpu_ring_write(ring, 0);
  694. amdgpu_ring_write(ring,
  695. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  696. amdgpu_ring_write(ring, 0);
  697. amdgpu_ring_write(ring,
  698. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  699. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  700. }
  701. /**
  702. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  703. *
  704. * @ring: amdgpu_ring pointer
  705. * @ib: indirect buffer to execute
  706. *
  707. * Write ring commands to execute the indirect buffer
  708. */
  709. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  710. struct amdgpu_ib *ib,
  711. unsigned vmid, bool ctx_switch)
  712. {
  713. struct amdgpu_device *adev = ring->adev;
  714. amdgpu_ring_write(ring,
  715. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  716. amdgpu_ring_write(ring, vmid);
  717. amdgpu_ring_write(ring,
  718. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  719. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  720. amdgpu_ring_write(ring,
  721. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  722. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  723. amdgpu_ring_write(ring,
  724. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  725. amdgpu_ring_write(ring, ib->length_dw);
  726. }
  727. static void vcn_v1_0_dec_ring_emit_reg_wait(struct amdgpu_ring *ring,
  728. uint32_t reg, uint32_t val,
  729. uint32_t mask)
  730. {
  731. struct amdgpu_device *adev = ring->adev;
  732. amdgpu_ring_write(ring,
  733. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  734. amdgpu_ring_write(ring, reg << 2);
  735. amdgpu_ring_write(ring,
  736. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  737. amdgpu_ring_write(ring, val);
  738. amdgpu_ring_write(ring,
  739. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  740. amdgpu_ring_write(ring, mask);
  741. amdgpu_ring_write(ring,
  742. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  743. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  744. }
  745. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  746. unsigned vmid, uint64_t pd_addr)
  747. {
  748. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  749. uint32_t data0, data1, mask;
  750. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  751. /* wait for register write */
  752. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  753. data1 = lower_32_bits(pd_addr);
  754. mask = 0xffffffff;
  755. vcn_v1_0_dec_ring_emit_reg_wait(ring, data0, data1, mask);
  756. }
  757. static void vcn_v1_0_dec_ring_emit_wreg(struct amdgpu_ring *ring,
  758. uint32_t reg, uint32_t val)
  759. {
  760. struct amdgpu_device *adev = ring->adev;
  761. amdgpu_ring_write(ring,
  762. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  763. amdgpu_ring_write(ring, reg << 2);
  764. amdgpu_ring_write(ring,
  765. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  766. amdgpu_ring_write(ring, val);
  767. amdgpu_ring_write(ring,
  768. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  769. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  770. }
  771. /**
  772. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  773. *
  774. * @ring: amdgpu_ring pointer
  775. *
  776. * Returns the current hardware enc read pointer
  777. */
  778. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  779. {
  780. struct amdgpu_device *adev = ring->adev;
  781. if (ring == &adev->vcn.ring_enc[0])
  782. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  783. else
  784. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  785. }
  786. /**
  787. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  788. *
  789. * @ring: amdgpu_ring pointer
  790. *
  791. * Returns the current hardware enc write pointer
  792. */
  793. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  794. {
  795. struct amdgpu_device *adev = ring->adev;
  796. if (ring == &adev->vcn.ring_enc[0])
  797. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  798. else
  799. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  800. }
  801. /**
  802. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  803. *
  804. * @ring: amdgpu_ring pointer
  805. *
  806. * Commits the enc write pointer to the hardware
  807. */
  808. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  809. {
  810. struct amdgpu_device *adev = ring->adev;
  811. if (ring == &adev->vcn.ring_enc[0])
  812. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  813. lower_32_bits(ring->wptr));
  814. else
  815. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  816. lower_32_bits(ring->wptr));
  817. }
  818. /**
  819. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  820. *
  821. * @ring: amdgpu_ring pointer
  822. * @fence: fence to emit
  823. *
  824. * Write enc a fence and a trap command to the ring.
  825. */
  826. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  827. u64 seq, unsigned flags)
  828. {
  829. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  830. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  831. amdgpu_ring_write(ring, addr);
  832. amdgpu_ring_write(ring, upper_32_bits(addr));
  833. amdgpu_ring_write(ring, seq);
  834. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  835. }
  836. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  837. {
  838. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  839. }
  840. /**
  841. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  842. *
  843. * @ring: amdgpu_ring pointer
  844. * @ib: indirect buffer to execute
  845. *
  846. * Write enc ring commands to execute the indirect buffer
  847. */
  848. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  849. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  850. {
  851. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  852. amdgpu_ring_write(ring, vmid);
  853. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  854. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  855. amdgpu_ring_write(ring, ib->length_dw);
  856. }
  857. static void vcn_v1_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  858. uint32_t reg, uint32_t val,
  859. uint32_t mask)
  860. {
  861. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  862. amdgpu_ring_write(ring, reg << 2);
  863. amdgpu_ring_write(ring, mask);
  864. amdgpu_ring_write(ring, val);
  865. }
  866. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  867. unsigned int vmid, uint64_t pd_addr)
  868. {
  869. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  870. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  871. /* wait for reg writes */
  872. vcn_v1_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  873. lower_32_bits(pd_addr), 0xffffffff);
  874. }
  875. static void vcn_v1_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  876. uint32_t reg, uint32_t val)
  877. {
  878. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  879. amdgpu_ring_write(ring, reg << 2);
  880. amdgpu_ring_write(ring, val);
  881. }
  882. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  883. struct amdgpu_irq_src *source,
  884. unsigned type,
  885. enum amdgpu_interrupt_state state)
  886. {
  887. return 0;
  888. }
  889. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  890. struct amdgpu_irq_src *source,
  891. struct amdgpu_iv_entry *entry)
  892. {
  893. DRM_DEBUG("IH: VCN TRAP\n");
  894. switch (entry->src_id) {
  895. case 124:
  896. amdgpu_fence_process(&adev->vcn.ring_dec);
  897. break;
  898. case 119:
  899. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  900. break;
  901. case 120:
  902. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  903. break;
  904. default:
  905. DRM_ERROR("Unhandled interrupt: %d %d\n",
  906. entry->src_id, entry->src_data[0]);
  907. break;
  908. }
  909. return 0;
  910. }
  911. static void vcn_v1_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  912. {
  913. int i;
  914. struct amdgpu_device *adev = ring->adev;
  915. for (i = 0; i < count; i++)
  916. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
  917. }
  918. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  919. .name = "vcn_v1_0",
  920. .early_init = vcn_v1_0_early_init,
  921. .late_init = NULL,
  922. .sw_init = vcn_v1_0_sw_init,
  923. .sw_fini = vcn_v1_0_sw_fini,
  924. .hw_init = vcn_v1_0_hw_init,
  925. .hw_fini = vcn_v1_0_hw_fini,
  926. .suspend = vcn_v1_0_suspend,
  927. .resume = vcn_v1_0_resume,
  928. .is_idle = NULL /* vcn_v1_0_is_idle */,
  929. .wait_for_idle = NULL /* vcn_v1_0_wait_for_idle */,
  930. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  931. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  932. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  933. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  934. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  935. .set_powergating_state = NULL /* vcn_v1_0_set_powergating_state */,
  936. };
  937. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  938. .type = AMDGPU_RING_TYPE_VCN_DEC,
  939. .align_mask = 0xf,
  940. .nop = PACKET0(0x81ff, 0),
  941. .support_64bit_ptrs = false,
  942. .vmhub = AMDGPU_MMHUB,
  943. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  944. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  945. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  946. .emit_frame_size =
  947. 6 + 6 + /* hdp invalidate / flush */
  948. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  949. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  950. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  951. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  952. 6,
  953. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  954. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  955. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  956. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  957. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  958. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  959. .insert_nop = vcn_v1_0_ring_insert_nop,
  960. .insert_start = vcn_v1_0_dec_ring_insert_start,
  961. .insert_end = vcn_v1_0_dec_ring_insert_end,
  962. .pad_ib = amdgpu_ring_generic_pad_ib,
  963. .begin_use = amdgpu_vcn_ring_begin_use,
  964. .end_use = amdgpu_vcn_ring_end_use,
  965. .emit_wreg = vcn_v1_0_dec_ring_emit_wreg,
  966. .emit_reg_wait = vcn_v1_0_dec_ring_emit_reg_wait,
  967. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  968. };
  969. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  970. .type = AMDGPU_RING_TYPE_VCN_ENC,
  971. .align_mask = 0x3f,
  972. .nop = VCN_ENC_CMD_NO_OP,
  973. .support_64bit_ptrs = false,
  974. .vmhub = AMDGPU_MMHUB,
  975. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  976. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  977. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  978. .emit_frame_size =
  979. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  980. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  981. 4 + /* vcn_v1_0_enc_ring_emit_vm_flush */
  982. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  983. 1, /* vcn_v1_0_enc_ring_insert_end */
  984. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  985. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  986. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  987. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  988. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  989. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  990. .insert_nop = amdgpu_ring_insert_nop,
  991. .insert_end = vcn_v1_0_enc_ring_insert_end,
  992. .pad_ib = amdgpu_ring_generic_pad_ib,
  993. .begin_use = amdgpu_vcn_ring_begin_use,
  994. .end_use = amdgpu_vcn_ring_end_use,
  995. .emit_wreg = vcn_v1_0_enc_ring_emit_wreg,
  996. .emit_reg_wait = vcn_v1_0_enc_ring_emit_reg_wait,
  997. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  998. };
  999. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  1000. {
  1001. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  1002. DRM_INFO("VCN decode is enabled in VM mode\n");
  1003. }
  1004. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1005. {
  1006. int i;
  1007. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  1008. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  1009. DRM_INFO("VCN encode is enabled in VM mode\n");
  1010. }
  1011. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  1012. .set = vcn_v1_0_set_interrupt_state,
  1013. .process = vcn_v1_0_process_interrupt,
  1014. };
  1015. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  1016. {
  1017. adev->vcn.irq.num_types = adev->vcn.num_enc_rings + 1;
  1018. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  1019. }
  1020. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  1021. {
  1022. .type = AMD_IP_BLOCK_TYPE_VCN,
  1023. .major = 1,
  1024. .minor = 0,
  1025. .rev = 0,
  1026. .funcs = &vcn_v1_0_ip_funcs,
  1027. };