smp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * This program is free software; you can redistribute it and/or
  3. * modify it under the terms of the GNU General Public License
  4. * as published by the Free Software Foundation; either version 2
  5. * of the License, or (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  15. *
  16. * Copyright (C) 2000, 2001 Kanoj Sarcar
  17. * Copyright (C) 2000, 2001 Ralf Baechle
  18. * Copyright (C) 2000, 2001 Silicon Graphics, Inc.
  19. * Copyright (C) 2000, 2001, 2003 Broadcom Corporation
  20. */
  21. #include <linux/cache.h>
  22. #include <linux/delay.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/smp.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/threads.h>
  28. #include <linux/module.h>
  29. #include <linux/time.h>
  30. #include <linux/timex.h>
  31. #include <linux/sched.h>
  32. #include <linux/cpumask.h>
  33. #include <linux/cpu.h>
  34. #include <linux/err.h>
  35. #include <linux/ftrace.h>
  36. #include <linux/irqdomain.h>
  37. #include <linux/of.h>
  38. #include <linux/of_irq.h>
  39. #include <linux/atomic.h>
  40. #include <asm/cpu.h>
  41. #include <asm/processor.h>
  42. #include <asm/idle.h>
  43. #include <asm/r4k-timer.h>
  44. #include <asm/mips-cpc.h>
  45. #include <asm/mmu_context.h>
  46. #include <asm/time.h>
  47. #include <asm/setup.h>
  48. #include <asm/maar.h>
  49. cpumask_t cpu_callin_map; /* Bitmask of started secondaries */
  50. int __cpu_number_map[NR_CPUS]; /* Map physical to logical */
  51. EXPORT_SYMBOL(__cpu_number_map);
  52. int __cpu_logical_map[NR_CPUS]; /* Map logical to physical */
  53. EXPORT_SYMBOL(__cpu_logical_map);
  54. /* Number of TCs (or siblings in Intel speak) per CPU core */
  55. int smp_num_siblings = 1;
  56. EXPORT_SYMBOL(smp_num_siblings);
  57. /* representing the TCs (or siblings in Intel speak) of each logical CPU */
  58. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  59. EXPORT_SYMBOL(cpu_sibling_map);
  60. /* representing the core map of multi-core chips of each logical CPU */
  61. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  62. EXPORT_SYMBOL(cpu_core_map);
  63. /*
  64. * A logcal cpu mask containing only one VPE per core to
  65. * reduce the number of IPIs on large MT systems.
  66. */
  67. cpumask_t cpu_foreign_map[NR_CPUS] __read_mostly;
  68. EXPORT_SYMBOL(cpu_foreign_map);
  69. /* representing cpus for which sibling maps can be computed */
  70. static cpumask_t cpu_sibling_setup_map;
  71. /* representing cpus for which core maps can be computed */
  72. static cpumask_t cpu_core_setup_map;
  73. cpumask_t cpu_coherent_mask;
  74. #ifdef CONFIG_GENERIC_IRQ_IPI
  75. static struct irq_desc *call_desc;
  76. static struct irq_desc *sched_desc;
  77. #endif
  78. static inline void set_cpu_sibling_map(int cpu)
  79. {
  80. int i;
  81. cpumask_set_cpu(cpu, &cpu_sibling_setup_map);
  82. if (smp_num_siblings > 1) {
  83. for_each_cpu(i, &cpu_sibling_setup_map) {
  84. if (cpu_data[cpu].package == cpu_data[i].package &&
  85. cpu_data[cpu].core == cpu_data[i].core) {
  86. cpumask_set_cpu(i, &cpu_sibling_map[cpu]);
  87. cpumask_set_cpu(cpu, &cpu_sibling_map[i]);
  88. }
  89. }
  90. } else
  91. cpumask_set_cpu(cpu, &cpu_sibling_map[cpu]);
  92. }
  93. static inline void set_cpu_core_map(int cpu)
  94. {
  95. int i;
  96. cpumask_set_cpu(cpu, &cpu_core_setup_map);
  97. for_each_cpu(i, &cpu_core_setup_map) {
  98. if (cpu_data[cpu].package == cpu_data[i].package) {
  99. cpumask_set_cpu(i, &cpu_core_map[cpu]);
  100. cpumask_set_cpu(cpu, &cpu_core_map[i]);
  101. }
  102. }
  103. }
  104. /*
  105. * Calculate a new cpu_foreign_map mask whenever a
  106. * new cpu appears or disappears.
  107. */
  108. void calculate_cpu_foreign_map(void)
  109. {
  110. int i, k, core_present;
  111. cpumask_t temp_foreign_map;
  112. /* Re-calculate the mask */
  113. cpumask_clear(&temp_foreign_map);
  114. for_each_online_cpu(i) {
  115. core_present = 0;
  116. for_each_cpu(k, &temp_foreign_map)
  117. if (cpu_data[i].package == cpu_data[k].package &&
  118. cpu_data[i].core == cpu_data[k].core)
  119. core_present = 1;
  120. if (!core_present)
  121. cpumask_set_cpu(i, &temp_foreign_map);
  122. }
  123. for_each_online_cpu(i)
  124. cpumask_andnot(&cpu_foreign_map[i],
  125. &temp_foreign_map, &cpu_sibling_map[i]);
  126. }
  127. struct plat_smp_ops *mp_ops;
  128. EXPORT_SYMBOL(mp_ops);
  129. void register_smp_ops(struct plat_smp_ops *ops)
  130. {
  131. if (mp_ops)
  132. printk(KERN_WARNING "Overriding previously set SMP ops\n");
  133. mp_ops = ops;
  134. }
  135. #ifdef CONFIG_GENERIC_IRQ_IPI
  136. void mips_smp_send_ipi_single(int cpu, unsigned int action)
  137. {
  138. mips_smp_send_ipi_mask(cpumask_of(cpu), action);
  139. }
  140. void mips_smp_send_ipi_mask(const struct cpumask *mask, unsigned int action)
  141. {
  142. unsigned long flags;
  143. unsigned int core;
  144. int cpu;
  145. local_irq_save(flags);
  146. switch (action) {
  147. case SMP_CALL_FUNCTION:
  148. __ipi_send_mask(call_desc, mask);
  149. break;
  150. case SMP_RESCHEDULE_YOURSELF:
  151. __ipi_send_mask(sched_desc, mask);
  152. break;
  153. default:
  154. BUG();
  155. }
  156. if (mips_cpc_present()) {
  157. for_each_cpu(cpu, mask) {
  158. core = cpu_data[cpu].core;
  159. if (core == current_cpu_data.core)
  160. continue;
  161. while (!cpumask_test_cpu(cpu, &cpu_coherent_mask)) {
  162. mips_cpc_lock_other(core);
  163. write_cpc_co_cmd(CPC_Cx_CMD_PWRUP);
  164. mips_cpc_unlock_other();
  165. }
  166. }
  167. }
  168. local_irq_restore(flags);
  169. }
  170. static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
  171. {
  172. scheduler_ipi();
  173. return IRQ_HANDLED;
  174. }
  175. static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
  176. {
  177. generic_smp_call_function_interrupt();
  178. return IRQ_HANDLED;
  179. }
  180. static struct irqaction irq_resched = {
  181. .handler = ipi_resched_interrupt,
  182. .flags = IRQF_PERCPU,
  183. .name = "IPI resched"
  184. };
  185. static struct irqaction irq_call = {
  186. .handler = ipi_call_interrupt,
  187. .flags = IRQF_PERCPU,
  188. .name = "IPI call"
  189. };
  190. static __init void smp_ipi_init_one(unsigned int virq,
  191. struct irqaction *action)
  192. {
  193. int ret;
  194. irq_set_handler(virq, handle_percpu_irq);
  195. ret = setup_irq(virq, action);
  196. BUG_ON(ret);
  197. }
  198. static int __init mips_smp_ipi_init(void)
  199. {
  200. unsigned int call_virq, sched_virq;
  201. struct irq_domain *ipidomain;
  202. struct device_node *node;
  203. node = of_irq_find_parent(of_root);
  204. ipidomain = irq_find_matching_host(node, DOMAIN_BUS_IPI);
  205. /*
  206. * Some platforms have half DT setup. So if we found irq node but
  207. * didn't find an ipidomain, try to search for one that is not in the
  208. * DT.
  209. */
  210. if (node && !ipidomain)
  211. ipidomain = irq_find_matching_host(NULL, DOMAIN_BUS_IPI);
  212. /*
  213. * There are systems which only use IPI domains some of the time,
  214. * depending upon configuration we don't know until runtime. An
  215. * example is Malta where we may compile in support for GIC & the
  216. * MT ASE, but run on a system which has multiple VPEs in a single
  217. * core and doesn't include a GIC. Until all IPI implementations
  218. * have been converted to use IPI domains the best we can do here
  219. * is to return & hope some other code sets up the IPIs.
  220. */
  221. if (!ipidomain)
  222. return 0;
  223. call_virq = irq_reserve_ipi(ipidomain, cpu_possible_mask);
  224. BUG_ON(!call_virq);
  225. sched_virq = irq_reserve_ipi(ipidomain, cpu_possible_mask);
  226. BUG_ON(!sched_virq);
  227. if (irq_domain_is_ipi_per_cpu(ipidomain)) {
  228. int cpu;
  229. for_each_cpu(cpu, cpu_possible_mask) {
  230. smp_ipi_init_one(call_virq + cpu, &irq_call);
  231. smp_ipi_init_one(sched_virq + cpu, &irq_resched);
  232. }
  233. } else {
  234. smp_ipi_init_one(call_virq, &irq_call);
  235. smp_ipi_init_one(sched_virq, &irq_resched);
  236. }
  237. call_desc = irq_to_desc(call_virq);
  238. sched_desc = irq_to_desc(sched_virq);
  239. return 0;
  240. }
  241. early_initcall(mips_smp_ipi_init);
  242. #endif
  243. /*
  244. * First C code run on the secondary CPUs after being started up by
  245. * the master.
  246. */
  247. asmlinkage void start_secondary(void)
  248. {
  249. unsigned int cpu;
  250. cpu_probe();
  251. per_cpu_trap_init(false);
  252. mips_clockevent_init();
  253. mp_ops->init_secondary();
  254. cpu_report();
  255. maar_init();
  256. /*
  257. * XXX parity protection should be folded in here when it's converted
  258. * to an option instead of something based on .cputype
  259. */
  260. calibrate_delay();
  261. preempt_disable();
  262. cpu = smp_processor_id();
  263. cpu_data[cpu].udelay_val = loops_per_jiffy;
  264. cpumask_set_cpu(cpu, &cpu_coherent_mask);
  265. notify_cpu_starting(cpu);
  266. cpumask_set_cpu(cpu, &cpu_callin_map);
  267. synchronise_count_slave(cpu);
  268. set_cpu_online(cpu, true);
  269. set_cpu_sibling_map(cpu);
  270. set_cpu_core_map(cpu);
  271. calculate_cpu_foreign_map();
  272. /*
  273. * irq will be enabled in ->smp_finish(), enabling it too early
  274. * is dangerous.
  275. */
  276. WARN_ON_ONCE(!irqs_disabled());
  277. mp_ops->smp_finish();
  278. cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
  279. }
  280. static void stop_this_cpu(void *dummy)
  281. {
  282. /*
  283. * Remove this CPU:
  284. */
  285. set_cpu_online(smp_processor_id(), false);
  286. calculate_cpu_foreign_map();
  287. local_irq_disable();
  288. while (1);
  289. }
  290. void smp_send_stop(void)
  291. {
  292. smp_call_function(stop_this_cpu, NULL, 0);
  293. }
  294. void __init smp_cpus_done(unsigned int max_cpus)
  295. {
  296. }
  297. /* called from main before smp_init() */
  298. void __init smp_prepare_cpus(unsigned int max_cpus)
  299. {
  300. init_new_context(current, &init_mm);
  301. current_thread_info()->cpu = 0;
  302. mp_ops->prepare_cpus(max_cpus);
  303. set_cpu_sibling_map(0);
  304. set_cpu_core_map(0);
  305. calculate_cpu_foreign_map();
  306. #ifndef CONFIG_HOTPLUG_CPU
  307. init_cpu_present(cpu_possible_mask);
  308. #endif
  309. cpumask_copy(&cpu_coherent_mask, cpu_possible_mask);
  310. }
  311. /* preload SMP state for boot cpu */
  312. void smp_prepare_boot_cpu(void)
  313. {
  314. set_cpu_possible(0, true);
  315. set_cpu_online(0, true);
  316. cpumask_set_cpu(0, &cpu_callin_map);
  317. }
  318. int __cpu_up(unsigned int cpu, struct task_struct *tidle)
  319. {
  320. mp_ops->boot_secondary(cpu, tidle);
  321. /*
  322. * Trust is futile. We should really have timeouts ...
  323. */
  324. while (!cpumask_test_cpu(cpu, &cpu_callin_map)) {
  325. udelay(100);
  326. schedule();
  327. }
  328. synchronise_count_master(cpu);
  329. return 0;
  330. }
  331. /* Not really SMP stuff ... */
  332. int setup_profiling_timer(unsigned int multiplier)
  333. {
  334. return 0;
  335. }
  336. static void flush_tlb_all_ipi(void *info)
  337. {
  338. local_flush_tlb_all();
  339. }
  340. void flush_tlb_all(void)
  341. {
  342. on_each_cpu(flush_tlb_all_ipi, NULL, 1);
  343. }
  344. static void flush_tlb_mm_ipi(void *mm)
  345. {
  346. local_flush_tlb_mm((struct mm_struct *)mm);
  347. }
  348. /*
  349. * Special Variant of smp_call_function for use by TLB functions:
  350. *
  351. * o No return value
  352. * o collapses to normal function call on UP kernels
  353. * o collapses to normal function call on systems with a single shared
  354. * primary cache.
  355. */
  356. static inline void smp_on_other_tlbs(void (*func) (void *info), void *info)
  357. {
  358. smp_call_function(func, info, 1);
  359. }
  360. static inline void smp_on_each_tlb(void (*func) (void *info), void *info)
  361. {
  362. preempt_disable();
  363. smp_on_other_tlbs(func, info);
  364. func(info);
  365. preempt_enable();
  366. }
  367. /*
  368. * The following tlb flush calls are invoked when old translations are
  369. * being torn down, or pte attributes are changing. For single threaded
  370. * address spaces, a new context is obtained on the current cpu, and tlb
  371. * context on other cpus are invalidated to force a new context allocation
  372. * at switch_mm time, should the mm ever be used on other cpus. For
  373. * multithreaded address spaces, intercpu interrupts have to be sent.
  374. * Another case where intercpu interrupts are required is when the target
  375. * mm might be active on another cpu (eg debuggers doing the flushes on
  376. * behalf of debugees, kswapd stealing pages from another process etc).
  377. * Kanoj 07/00.
  378. */
  379. void flush_tlb_mm(struct mm_struct *mm)
  380. {
  381. preempt_disable();
  382. if ((atomic_read(&mm->mm_users) != 1) || (current->mm != mm)) {
  383. smp_on_other_tlbs(flush_tlb_mm_ipi, mm);
  384. } else {
  385. unsigned int cpu;
  386. for_each_online_cpu(cpu) {
  387. if (cpu != smp_processor_id() && cpu_context(cpu, mm))
  388. cpu_context(cpu, mm) = 0;
  389. }
  390. }
  391. local_flush_tlb_mm(mm);
  392. preempt_enable();
  393. }
  394. struct flush_tlb_data {
  395. struct vm_area_struct *vma;
  396. unsigned long addr1;
  397. unsigned long addr2;
  398. };
  399. static void flush_tlb_range_ipi(void *info)
  400. {
  401. struct flush_tlb_data *fd = info;
  402. local_flush_tlb_range(fd->vma, fd->addr1, fd->addr2);
  403. }
  404. void flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  405. {
  406. struct mm_struct *mm = vma->vm_mm;
  407. preempt_disable();
  408. if ((atomic_read(&mm->mm_users) != 1) || (current->mm != mm)) {
  409. struct flush_tlb_data fd = {
  410. .vma = vma,
  411. .addr1 = start,
  412. .addr2 = end,
  413. };
  414. smp_on_other_tlbs(flush_tlb_range_ipi, &fd);
  415. } else {
  416. unsigned int cpu;
  417. int exec = vma->vm_flags & VM_EXEC;
  418. for_each_online_cpu(cpu) {
  419. /*
  420. * flush_cache_range() will only fully flush icache if
  421. * the VMA is executable, otherwise we must invalidate
  422. * ASID without it appearing to has_valid_asid() as if
  423. * mm has been completely unused by that CPU.
  424. */
  425. if (cpu != smp_processor_id() && cpu_context(cpu, mm))
  426. cpu_context(cpu, mm) = !exec;
  427. }
  428. }
  429. local_flush_tlb_range(vma, start, end);
  430. preempt_enable();
  431. }
  432. static void flush_tlb_kernel_range_ipi(void *info)
  433. {
  434. struct flush_tlb_data *fd = info;
  435. local_flush_tlb_kernel_range(fd->addr1, fd->addr2);
  436. }
  437. void flush_tlb_kernel_range(unsigned long start, unsigned long end)
  438. {
  439. struct flush_tlb_data fd = {
  440. .addr1 = start,
  441. .addr2 = end,
  442. };
  443. on_each_cpu(flush_tlb_kernel_range_ipi, &fd, 1);
  444. }
  445. static void flush_tlb_page_ipi(void *info)
  446. {
  447. struct flush_tlb_data *fd = info;
  448. local_flush_tlb_page(fd->vma, fd->addr1);
  449. }
  450. void flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
  451. {
  452. preempt_disable();
  453. if ((atomic_read(&vma->vm_mm->mm_users) != 1) || (current->mm != vma->vm_mm)) {
  454. struct flush_tlb_data fd = {
  455. .vma = vma,
  456. .addr1 = page,
  457. };
  458. smp_on_other_tlbs(flush_tlb_page_ipi, &fd);
  459. } else {
  460. unsigned int cpu;
  461. for_each_online_cpu(cpu) {
  462. /*
  463. * flush_cache_page() only does partial flushes, so
  464. * invalidate ASID without it appearing to
  465. * has_valid_asid() as if mm has been completely unused
  466. * by that CPU.
  467. */
  468. if (cpu != smp_processor_id() && cpu_context(cpu, vma->vm_mm))
  469. cpu_context(cpu, vma->vm_mm) = 1;
  470. }
  471. }
  472. local_flush_tlb_page(vma, page);
  473. preempt_enable();
  474. }
  475. static void flush_tlb_one_ipi(void *info)
  476. {
  477. unsigned long vaddr = (unsigned long) info;
  478. local_flush_tlb_one(vaddr);
  479. }
  480. void flush_tlb_one(unsigned long vaddr)
  481. {
  482. smp_on_each_tlb(flush_tlb_one_ipi, (void *) vaddr);
  483. }
  484. EXPORT_SYMBOL(flush_tlb_page);
  485. EXPORT_SYMBOL(flush_tlb_one);
  486. #if defined(CONFIG_KEXEC)
  487. void (*dump_ipi_function_ptr)(void *) = NULL;
  488. void dump_send_ipi(void (*dump_ipi_callback)(void *))
  489. {
  490. int i;
  491. int cpu = smp_processor_id();
  492. dump_ipi_function_ptr = dump_ipi_callback;
  493. smp_mb();
  494. for_each_online_cpu(i)
  495. if (i != cpu)
  496. mp_ops->send_ipi_single(i, SMP_DUMP);
  497. }
  498. EXPORT_SYMBOL(dump_send_ipi);
  499. #endif
  500. #ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
  501. static DEFINE_PER_CPU(atomic_t, tick_broadcast_count);
  502. static DEFINE_PER_CPU(struct call_single_data, tick_broadcast_csd);
  503. void tick_broadcast(const struct cpumask *mask)
  504. {
  505. atomic_t *count;
  506. struct call_single_data *csd;
  507. int cpu;
  508. for_each_cpu(cpu, mask) {
  509. count = &per_cpu(tick_broadcast_count, cpu);
  510. csd = &per_cpu(tick_broadcast_csd, cpu);
  511. if (atomic_inc_return(count) == 1)
  512. smp_call_function_single_async(cpu, csd);
  513. }
  514. }
  515. static void tick_broadcast_callee(void *info)
  516. {
  517. int cpu = smp_processor_id();
  518. tick_receive_broadcast();
  519. atomic_set(&per_cpu(tick_broadcast_count, cpu), 0);
  520. }
  521. static int __init tick_broadcast_init(void)
  522. {
  523. struct call_single_data *csd;
  524. int cpu;
  525. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  526. csd = &per_cpu(tick_broadcast_csd, cpu);
  527. csd->func = tick_broadcast_callee;
  528. }
  529. return 0;
  530. }
  531. early_initcall(tick_broadcast_init);
  532. #endif /* CONFIG_GENERIC_CLOCKEVENTS_BROADCAST */