xhci-pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * xHCI host controller driver PCI Bus Glue.
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include <linux/module.h>
  25. #include <linux/acpi.h>
  26. #include "xhci.h"
  27. #include "xhci-trace.h"
  28. #define SSIC_PORT_NUM 2
  29. #define SSIC_PORT_CFG2 0x880c
  30. #define SSIC_PORT_CFG2_OFFSET 0x30
  31. #define PROG_DONE (1 << 30)
  32. #define SSIC_PORT_UNUSED (1 << 31)
  33. /* Device for a quirk */
  34. #define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
  35. #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
  36. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
  37. #define PCI_VENDOR_ID_ETRON 0x1b6f
  38. #define PCI_DEVICE_ID_EJ168 0x7023
  39. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
  40. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
  41. #define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
  42. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
  43. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
  44. #define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
  45. static const char hcd_name[] = "xhci_hcd";
  46. static struct hc_driver __read_mostly xhci_pci_hc_driver;
  47. static int xhci_pci_setup(struct usb_hcd *hcd);
  48. static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
  49. .reset = xhci_pci_setup,
  50. };
  51. /* called after powerup, by probe or system-pm "wakeup" */
  52. static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
  53. {
  54. /*
  55. * TODO: Implement finding debug ports later.
  56. * TODO: see if there are any quirks that need to be added to handle
  57. * new extended capabilities.
  58. */
  59. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  60. if (!pci_set_mwi(pdev))
  61. xhci_dbg(xhci, "MWI active\n");
  62. xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
  63. return 0;
  64. }
  65. static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
  66. {
  67. struct pci_dev *pdev = to_pci_dev(dev);
  68. /* Look for vendor-specific quirks */
  69. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  70. (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
  71. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
  72. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  73. pdev->revision == 0x0) {
  74. xhci->quirks |= XHCI_RESET_EP_QUIRK;
  75. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  76. "QUIRK: Fresco Logic xHC needs configure"
  77. " endpoint cmd after reset endpoint");
  78. }
  79. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  80. pdev->revision == 0x4) {
  81. xhci->quirks |= XHCI_SLOW_SUSPEND;
  82. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  83. "QUIRK: Fresco Logic xHC revision %u"
  84. "must be suspended extra slowly",
  85. pdev->revision);
  86. }
  87. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
  88. xhci->quirks |= XHCI_BROKEN_STREAMS;
  89. /* Fresco Logic confirms: all revisions of this chip do not
  90. * support MSI, even though some of them claim to in their PCI
  91. * capabilities.
  92. */
  93. xhci->quirks |= XHCI_BROKEN_MSI;
  94. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  95. "QUIRK: Fresco Logic revision %u "
  96. "has broken MSI implementation",
  97. pdev->revision);
  98. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  99. }
  100. if (pdev->vendor == PCI_VENDOR_ID_NEC)
  101. xhci->quirks |= XHCI_NEC_HOST;
  102. if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
  103. xhci->quirks |= XHCI_AMD_0x96_HOST;
  104. /* AMD PLL quirk */
  105. if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
  106. xhci->quirks |= XHCI_AMD_PLL_FIX;
  107. if (pdev->vendor == PCI_VENDOR_ID_AMD)
  108. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  109. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  110. xhci->quirks |= XHCI_LPM_SUPPORT;
  111. xhci->quirks |= XHCI_INTEL_HOST;
  112. xhci->quirks |= XHCI_AVOID_BEI;
  113. }
  114. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  115. pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
  116. xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
  117. xhci->limit_active_eps = 64;
  118. xhci->quirks |= XHCI_SW_BW_CHECKING;
  119. /*
  120. * PPT desktop boards DH77EB and DH77DF will power back on after
  121. * a few seconds of being shutdown. The fix for this is to
  122. * switch the ports from xHCI to EHCI on shutdown. We can't use
  123. * DMI information to find those particular boards (since each
  124. * vendor will change the board name), so we have to key off all
  125. * PPT chipsets.
  126. */
  127. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  128. }
  129. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  130. pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI) {
  131. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  132. xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
  133. }
  134. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  135. (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
  136. pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
  137. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  138. pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI)) {
  139. xhci->quirks |= XHCI_PME_STUCK_QUIRK;
  140. }
  141. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  142. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
  143. xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
  144. }
  145. if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
  146. pdev->device == PCI_DEVICE_ID_EJ168) {
  147. xhci->quirks |= XHCI_RESET_ON_RESUME;
  148. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  149. xhci->quirks |= XHCI_BROKEN_STREAMS;
  150. }
  151. if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
  152. pdev->device == 0x0015)
  153. xhci->quirks |= XHCI_RESET_ON_RESUME;
  154. if (pdev->vendor == PCI_VENDOR_ID_VIA)
  155. xhci->quirks |= XHCI_RESET_ON_RESUME;
  156. /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
  157. if (pdev->vendor == PCI_VENDOR_ID_VIA &&
  158. pdev->device == 0x3432)
  159. xhci->quirks |= XHCI_BROKEN_STREAMS;
  160. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  161. pdev->device == 0x1042)
  162. xhci->quirks |= XHCI_BROKEN_STREAMS;
  163. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  164. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  165. "QUIRK: Resetting on resume");
  166. }
  167. #ifdef CONFIG_ACPI
  168. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
  169. {
  170. static const u8 intel_dsm_uuid[] = {
  171. 0xb7, 0x0c, 0x34, 0xac, 0x01, 0xe9, 0xbf, 0x45,
  172. 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23,
  173. };
  174. union acpi_object *obj;
  175. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), intel_dsm_uuid, 3, 1,
  176. NULL);
  177. ACPI_FREE(obj);
  178. }
  179. #else
  180. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
  181. #endif /* CONFIG_ACPI */
  182. /* called during probe() after chip reset completes */
  183. static int xhci_pci_setup(struct usb_hcd *hcd)
  184. {
  185. struct xhci_hcd *xhci;
  186. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  187. int retval;
  188. xhci = hcd_to_xhci(hcd);
  189. if (!xhci->sbrn)
  190. pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
  191. retval = xhci_gen_setup(hcd, xhci_pci_quirks);
  192. if (retval)
  193. return retval;
  194. if (!usb_hcd_is_primary_hcd(hcd))
  195. return 0;
  196. xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
  197. /* Find any debug ports */
  198. retval = xhci_pci_reinit(xhci, pdev);
  199. if (!retval)
  200. return retval;
  201. return retval;
  202. }
  203. /*
  204. * We need to register our own PCI probe function (instead of the USB core's
  205. * function) in order to create a second roothub under xHCI.
  206. */
  207. static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  208. {
  209. int retval;
  210. struct xhci_hcd *xhci;
  211. struct hc_driver *driver;
  212. struct usb_hcd *hcd;
  213. driver = (struct hc_driver *)id->driver_data;
  214. /* Prevent runtime suspending between USB-2 and USB-3 initialization */
  215. pm_runtime_get_noresume(&dev->dev);
  216. /* Register the USB 2.0 roothub.
  217. * FIXME: USB core must know to register the USB 2.0 roothub first.
  218. * This is sort of silly, because we could just set the HCD driver flags
  219. * to say USB 2.0, but I'm not sure what the implications would be in
  220. * the other parts of the HCD code.
  221. */
  222. retval = usb_hcd_pci_probe(dev, id);
  223. if (retval)
  224. goto put_runtime_pm;
  225. /* USB 2.0 roothub is stored in the PCI device now. */
  226. hcd = dev_get_drvdata(&dev->dev);
  227. xhci = hcd_to_xhci(hcd);
  228. xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
  229. pci_name(dev), hcd);
  230. if (!xhci->shared_hcd) {
  231. retval = -ENOMEM;
  232. goto dealloc_usb2_hcd;
  233. }
  234. retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
  235. IRQF_SHARED);
  236. if (retval)
  237. goto put_usb3_hcd;
  238. /* Roothub already marked as USB 3.0 speed */
  239. if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
  240. HCC_MAX_PSA(xhci->hcc_params) >= 4)
  241. xhci->shared_hcd->can_do_streams = 1;
  242. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  243. xhci_pme_acpi_rtd3_enable(dev);
  244. /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
  245. pm_runtime_put_noidle(&dev->dev);
  246. return 0;
  247. put_usb3_hcd:
  248. usb_put_hcd(xhci->shared_hcd);
  249. dealloc_usb2_hcd:
  250. usb_hcd_pci_remove(dev);
  251. put_runtime_pm:
  252. pm_runtime_put_noidle(&dev->dev);
  253. return retval;
  254. }
  255. static void xhci_pci_remove(struct pci_dev *dev)
  256. {
  257. struct xhci_hcd *xhci;
  258. xhci = hcd_to_xhci(pci_get_drvdata(dev));
  259. if (xhci->shared_hcd) {
  260. usb_remove_hcd(xhci->shared_hcd);
  261. usb_put_hcd(xhci->shared_hcd);
  262. }
  263. usb_hcd_pci_remove(dev);
  264. /* Workaround for spurious wakeups at shutdown with HSW */
  265. if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
  266. pci_set_power_state(dev, PCI_D3hot);
  267. }
  268. #ifdef CONFIG_PM
  269. /*
  270. * In some Intel xHCI controllers, in order to get D3 working,
  271. * through a vendor specific SSIC CONFIG register at offset 0x883c,
  272. * SSIC PORT need to be marked as "unused" before putting xHCI
  273. * into D3. After D3 exit, the SSIC port need to be marked as "used".
  274. * Without this change, xHCI might not enter D3 state.
  275. */
  276. static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
  277. {
  278. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  279. u32 val;
  280. void __iomem *reg;
  281. int i;
  282. for (i = 0; i < SSIC_PORT_NUM; i++) {
  283. reg = (void __iomem *) xhci->cap_regs +
  284. SSIC_PORT_CFG2 +
  285. i * SSIC_PORT_CFG2_OFFSET;
  286. /* Notify SSIC that SSIC profile programming is not done. */
  287. val = readl(reg) & ~PROG_DONE;
  288. writel(val, reg);
  289. /* Mark SSIC port as unused(suspend) or used(resume) */
  290. val = readl(reg);
  291. if (suspend)
  292. val |= SSIC_PORT_UNUSED;
  293. else
  294. val &= ~SSIC_PORT_UNUSED;
  295. writel(val, reg);
  296. /* Notify SSIC that SSIC profile programming is done */
  297. val = readl(reg) | PROG_DONE;
  298. writel(val, reg);
  299. readl(reg);
  300. }
  301. }
  302. /*
  303. * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
  304. * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
  305. */
  306. static void xhci_pme_quirk(struct usb_hcd *hcd)
  307. {
  308. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  309. void __iomem *reg;
  310. u32 val;
  311. reg = (void __iomem *) xhci->cap_regs + 0x80a4;
  312. val = readl(reg);
  313. writel(val | BIT(28), reg);
  314. readl(reg);
  315. }
  316. static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  317. {
  318. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  319. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  320. int ret;
  321. /*
  322. * Systems with the TI redriver that loses port status change events
  323. * need to have the registers polled during D3, so avoid D3cold.
  324. */
  325. if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
  326. pdev->no_d3cold = true;
  327. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  328. xhci_pme_quirk(hcd);
  329. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  330. xhci_ssic_port_unused_quirk(hcd, true);
  331. ret = xhci_suspend(xhci, do_wakeup);
  332. if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
  333. xhci_ssic_port_unused_quirk(hcd, false);
  334. return ret;
  335. }
  336. static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  337. {
  338. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  339. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  340. int retval = 0;
  341. /* The BIOS on systems with the Intel Panther Point chipset may or may
  342. * not support xHCI natively. That means that during system resume, it
  343. * may switch the ports back to EHCI so that users can use their
  344. * keyboard to select a kernel from GRUB after resume from hibernate.
  345. *
  346. * The BIOS is supposed to remember whether the OS had xHCI ports
  347. * enabled before resume, and switch the ports back to xHCI when the
  348. * BIOS/OS semaphore is written, but we all know we can't trust BIOS
  349. * writers.
  350. *
  351. * Unconditionally switch the ports back to xHCI after a system resume.
  352. * It should not matter whether the EHCI or xHCI controller is
  353. * resumed first. It's enough to do the switchover in xHCI because
  354. * USB core won't notice anything as the hub driver doesn't start
  355. * running again until after all the devices (including both EHCI and
  356. * xHCI host controllers) have been resumed.
  357. */
  358. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  359. usb_enable_intel_xhci_ports(pdev);
  360. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  361. xhci_ssic_port_unused_quirk(hcd, false);
  362. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  363. xhci_pme_quirk(hcd);
  364. retval = xhci_resume(xhci, hibernated);
  365. return retval;
  366. }
  367. #endif /* CONFIG_PM */
  368. /*-------------------------------------------------------------------------*/
  369. /* PCI driver selection metadata; PCI hotplugging uses this */
  370. static const struct pci_device_id pci_ids[] = { {
  371. /* handle any USB 3.0 xHCI controller */
  372. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
  373. .driver_data = (unsigned long) &xhci_pci_hc_driver,
  374. },
  375. { /* end: all zeroes */ }
  376. };
  377. MODULE_DEVICE_TABLE(pci, pci_ids);
  378. /* pci driver glue; this is a "new style" PCI driver module */
  379. static struct pci_driver xhci_pci_driver = {
  380. .name = (char *) hcd_name,
  381. .id_table = pci_ids,
  382. .probe = xhci_pci_probe,
  383. .remove = xhci_pci_remove,
  384. /* suspend and resume implemented later */
  385. .shutdown = usb_hcd_pci_shutdown,
  386. #ifdef CONFIG_PM
  387. .driver = {
  388. .pm = &usb_hcd_pci_pm_ops
  389. },
  390. #endif
  391. };
  392. static int __init xhci_pci_init(void)
  393. {
  394. xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
  395. #ifdef CONFIG_PM
  396. xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
  397. xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
  398. #endif
  399. return pci_register_driver(&xhci_pci_driver);
  400. }
  401. module_init(xhci_pci_init);
  402. static void __exit xhci_pci_exit(void)
  403. {
  404. pci_unregister_driver(&xhci_pci_driver);
  405. }
  406. module_exit(xhci_pci_exit);
  407. MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
  408. MODULE_LICENSE("GPL");