gadget.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/list.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/usb/ch9.h>
  29. #include <linux/usb/gadget.h>
  30. #include "debug.h"
  31. #include "core.h"
  32. #include "gadget.h"
  33. #include "io.h"
  34. /**
  35. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  36. * @dwc: pointer to our context structure
  37. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  38. *
  39. * Caller should take care of locking. This function will
  40. * return 0 on success or -EINVAL if wrong Test Selector
  41. * is passed
  42. */
  43. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  44. {
  45. u32 reg;
  46. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  47. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  48. switch (mode) {
  49. case TEST_J:
  50. case TEST_K:
  51. case TEST_SE0_NAK:
  52. case TEST_PACKET:
  53. case TEST_FORCE_EN:
  54. reg |= mode << 1;
  55. break;
  56. default:
  57. return -EINVAL;
  58. }
  59. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  60. return 0;
  61. }
  62. /**
  63. * dwc3_gadget_get_link_state - Gets current state of USB Link
  64. * @dwc: pointer to our context structure
  65. *
  66. * Caller should take care of locking. This function will
  67. * return the link state on success (>= 0) or -ETIMEDOUT.
  68. */
  69. int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  70. {
  71. u32 reg;
  72. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  73. return DWC3_DSTS_USBLNKST(reg);
  74. }
  75. /**
  76. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  77. * @dwc: pointer to our context structure
  78. * @state: the state to put link into
  79. *
  80. * Caller should take care of locking. This function will
  81. * return 0 on success or -ETIMEDOUT.
  82. */
  83. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  84. {
  85. int retries = 10000;
  86. u32 reg;
  87. /*
  88. * Wait until device controller is ready. Only applies to 1.94a and
  89. * later RTL.
  90. */
  91. if (dwc->revision >= DWC3_REVISION_194A) {
  92. while (--retries) {
  93. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  94. if (reg & DWC3_DSTS_DCNRD)
  95. udelay(5);
  96. else
  97. break;
  98. }
  99. if (retries <= 0)
  100. return -ETIMEDOUT;
  101. }
  102. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  103. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  104. /* set requested state */
  105. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  106. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  107. /*
  108. * The following code is racy when called from dwc3_gadget_wakeup,
  109. * and is not needed, at least on newer versions
  110. */
  111. if (dwc->revision >= DWC3_REVISION_194A)
  112. return 0;
  113. /* wait for a change in DSTS */
  114. retries = 10000;
  115. while (--retries) {
  116. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  117. if (DWC3_DSTS_USBLNKST(reg) == state)
  118. return 0;
  119. udelay(5);
  120. }
  121. dwc3_trace(trace_dwc3_gadget,
  122. "link state change request timed out");
  123. return -ETIMEDOUT;
  124. }
  125. /**
  126. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  127. * @dwc: pointer to our context structure
  128. *
  129. * This function will a best effort FIFO allocation in order
  130. * to improve FIFO usage and throughput, while still allowing
  131. * us to enable as many endpoints as possible.
  132. *
  133. * Keep in mind that this operation will be highly dependent
  134. * on the configured size for RAM1 - which contains TxFifo -,
  135. * the amount of endpoints enabled on coreConsultant tool, and
  136. * the width of the Master Bus.
  137. *
  138. * In the ideal world, we would always be able to satisfy the
  139. * following equation:
  140. *
  141. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  142. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  143. *
  144. * Unfortunately, due to many variables that's not always the case.
  145. */
  146. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  147. {
  148. int last_fifo_depth = 0;
  149. int ram1_depth;
  150. int fifo_size;
  151. int mdwidth;
  152. int num;
  153. if (!dwc->needs_fifo_resize)
  154. return 0;
  155. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  156. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  157. /* MDWIDTH is represented in bits, we need it in bytes */
  158. mdwidth >>= 3;
  159. /*
  160. * FIXME For now we will only allocate 1 wMaxPacketSize space
  161. * for each enabled endpoint, later patches will come to
  162. * improve this algorithm so that we better use the internal
  163. * FIFO space
  164. */
  165. for (num = 0; num < dwc->num_in_eps; num++) {
  166. /* bit0 indicates direction; 1 means IN ep */
  167. struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
  168. int mult = 1;
  169. int tmp;
  170. if (!(dep->flags & DWC3_EP_ENABLED))
  171. continue;
  172. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  173. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  174. mult = 3;
  175. /*
  176. * REVISIT: the following assumes we will always have enough
  177. * space available on the FIFO RAM for all possible use cases.
  178. * Make sure that's true somehow and change FIFO allocation
  179. * accordingly.
  180. *
  181. * If we have Bulk or Isochronous endpoints, we want
  182. * them to be able to be very, very fast. So we're giving
  183. * those endpoints a fifo_size which is enough for 3 full
  184. * packets
  185. */
  186. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  187. tmp += mdwidth;
  188. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  189. fifo_size |= (last_fifo_depth << 16);
  190. dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
  191. dep->name, last_fifo_depth, fifo_size & 0xffff);
  192. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
  193. last_fifo_depth += (fifo_size & 0xffff);
  194. }
  195. return 0;
  196. }
  197. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  198. int status)
  199. {
  200. struct dwc3 *dwc = dep->dwc;
  201. int i;
  202. if (req->queued) {
  203. i = 0;
  204. do {
  205. dep->busy_slot++;
  206. /*
  207. * Skip LINK TRB. We can't use req->trb and check for
  208. * DWC3_TRBCTL_LINK_TRB because it points the TRB we
  209. * just completed (not the LINK TRB).
  210. */
  211. if (((dep->busy_slot & DWC3_TRB_MASK) ==
  212. DWC3_TRB_NUM- 1) &&
  213. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  214. dep->busy_slot++;
  215. } while(++i < req->request.num_mapped_sgs);
  216. req->queued = false;
  217. }
  218. list_del(&req->list);
  219. req->trb = NULL;
  220. if (req->request.status == -EINPROGRESS)
  221. req->request.status = status;
  222. if (dwc->ep0_bounced && dep->number == 0)
  223. dwc->ep0_bounced = false;
  224. else
  225. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  226. req->direction);
  227. trace_dwc3_gadget_giveback(req);
  228. spin_unlock(&dwc->lock);
  229. usb_gadget_giveback_request(&dep->endpoint, &req->request);
  230. spin_lock(&dwc->lock);
  231. }
  232. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
  233. {
  234. u32 timeout = 500;
  235. u32 reg;
  236. trace_dwc3_gadget_generic_cmd(cmd, param);
  237. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  238. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  239. do {
  240. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  241. if (!(reg & DWC3_DGCMD_CMDACT)) {
  242. dwc3_trace(trace_dwc3_gadget,
  243. "Command Complete --> %d",
  244. DWC3_DGCMD_STATUS(reg));
  245. if (DWC3_DGCMD_STATUS(reg))
  246. return -EINVAL;
  247. return 0;
  248. }
  249. /*
  250. * We can't sleep here, because it's also called from
  251. * interrupt context.
  252. */
  253. timeout--;
  254. if (!timeout) {
  255. dwc3_trace(trace_dwc3_gadget,
  256. "Command Timed Out");
  257. return -ETIMEDOUT;
  258. }
  259. udelay(1);
  260. } while (1);
  261. }
  262. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  263. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  264. {
  265. struct dwc3_ep *dep = dwc->eps[ep];
  266. u32 timeout = 500;
  267. u32 reg;
  268. trace_dwc3_gadget_ep_cmd(dep, cmd, params);
  269. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  270. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  271. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  272. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  273. do {
  274. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  275. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  276. dwc3_trace(trace_dwc3_gadget,
  277. "Command Complete --> %d",
  278. DWC3_DEPCMD_STATUS(reg));
  279. if (DWC3_DEPCMD_STATUS(reg))
  280. return -EINVAL;
  281. return 0;
  282. }
  283. /*
  284. * We can't sleep here, because it is also called from
  285. * interrupt context.
  286. */
  287. timeout--;
  288. if (!timeout) {
  289. dwc3_trace(trace_dwc3_gadget,
  290. "Command Timed Out");
  291. return -ETIMEDOUT;
  292. }
  293. udelay(1);
  294. } while (1);
  295. }
  296. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  297. struct dwc3_trb *trb)
  298. {
  299. u32 offset = (char *) trb - (char *) dep->trb_pool;
  300. return dep->trb_pool_dma + offset;
  301. }
  302. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  303. {
  304. struct dwc3 *dwc = dep->dwc;
  305. if (dep->trb_pool)
  306. return 0;
  307. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  308. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  309. &dep->trb_pool_dma, GFP_KERNEL);
  310. if (!dep->trb_pool) {
  311. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  312. dep->name);
  313. return -ENOMEM;
  314. }
  315. return 0;
  316. }
  317. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  318. {
  319. struct dwc3 *dwc = dep->dwc;
  320. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  321. dep->trb_pool, dep->trb_pool_dma);
  322. dep->trb_pool = NULL;
  323. dep->trb_pool_dma = 0;
  324. }
  325. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
  326. /**
  327. * dwc3_gadget_start_config - Configure EP resources
  328. * @dwc: pointer to our controller context structure
  329. * @dep: endpoint that is being enabled
  330. *
  331. * The assignment of transfer resources cannot perfectly follow the
  332. * data book due to the fact that the controller driver does not have
  333. * all knowledge of the configuration in advance. It is given this
  334. * information piecemeal by the composite gadget framework after every
  335. * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
  336. * programming model in this scenario can cause errors. For two
  337. * reasons:
  338. *
  339. * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
  340. * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
  341. * multiple interfaces.
  342. *
  343. * 2) The databook does not mention doing more DEPXFERCFG for new
  344. * endpoint on alt setting (8.1.6).
  345. *
  346. * The following simplified method is used instead:
  347. *
  348. * All hardware endpoints can be assigned a transfer resource and this
  349. * setting will stay persistent until either a core reset or
  350. * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
  351. * do DEPXFERCFG for every hardware endpoint as well. We are
  352. * guaranteed that there are as many transfer resources as endpoints.
  353. *
  354. * This function is called for each endpoint when it is being enabled
  355. * but is triggered only when called for EP0-out, which always happens
  356. * first, and which should only happen in one of the above conditions.
  357. */
  358. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  359. {
  360. struct dwc3_gadget_ep_cmd_params params;
  361. u32 cmd;
  362. int i;
  363. int ret;
  364. if (dep->number)
  365. return 0;
  366. memset(&params, 0x00, sizeof(params));
  367. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  368. ret = dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  369. if (ret)
  370. return ret;
  371. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  372. struct dwc3_ep *dep = dwc->eps[i];
  373. if (!dep)
  374. continue;
  375. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  376. if (ret)
  377. return ret;
  378. }
  379. return 0;
  380. }
  381. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  382. const struct usb_endpoint_descriptor *desc,
  383. const struct usb_ss_ep_comp_descriptor *comp_desc,
  384. bool ignore, bool restore)
  385. {
  386. struct dwc3_gadget_ep_cmd_params params;
  387. memset(&params, 0x00, sizeof(params));
  388. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  389. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
  390. /* Burst size is only needed in SuperSpeed mode */
  391. if (dwc->gadget.speed >= USB_SPEED_SUPER) {
  392. u32 burst = dep->endpoint.maxburst - 1;
  393. params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
  394. }
  395. if (ignore)
  396. params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
  397. if (restore) {
  398. params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
  399. params.param2 |= dep->saved_state;
  400. }
  401. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  402. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  403. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  404. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  405. | DWC3_DEPCFG_STREAM_EVENT_EN;
  406. dep->stream_capable = true;
  407. }
  408. if (!usb_endpoint_xfer_control(desc))
  409. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  410. /*
  411. * We are doing 1:1 mapping for endpoints, meaning
  412. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  413. * so on. We consider the direction bit as part of the physical
  414. * endpoint number. So USB endpoint 0x81 is 0x03.
  415. */
  416. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  417. /*
  418. * We must use the lower 16 TX FIFOs even though
  419. * HW might have more
  420. */
  421. if (dep->direction)
  422. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  423. if (desc->bInterval) {
  424. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  425. dep->interval = 1 << (desc->bInterval - 1);
  426. }
  427. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  428. DWC3_DEPCMD_SETEPCONFIG, &params);
  429. }
  430. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  431. {
  432. struct dwc3_gadget_ep_cmd_params params;
  433. memset(&params, 0x00, sizeof(params));
  434. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  435. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  436. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  437. }
  438. /**
  439. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  440. * @dep: endpoint to be initialized
  441. * @desc: USB Endpoint Descriptor
  442. *
  443. * Caller should take care of locking
  444. */
  445. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  446. const struct usb_endpoint_descriptor *desc,
  447. const struct usb_ss_ep_comp_descriptor *comp_desc,
  448. bool ignore, bool restore)
  449. {
  450. struct dwc3 *dwc = dep->dwc;
  451. u32 reg;
  452. int ret;
  453. dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
  454. if (!(dep->flags & DWC3_EP_ENABLED)) {
  455. ret = dwc3_gadget_start_config(dwc, dep);
  456. if (ret)
  457. return ret;
  458. }
  459. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
  460. restore);
  461. if (ret)
  462. return ret;
  463. if (!(dep->flags & DWC3_EP_ENABLED)) {
  464. struct dwc3_trb *trb_st_hw;
  465. struct dwc3_trb *trb_link;
  466. dep->endpoint.desc = desc;
  467. dep->comp_desc = comp_desc;
  468. dep->type = usb_endpoint_type(desc);
  469. dep->flags |= DWC3_EP_ENABLED;
  470. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  471. reg |= DWC3_DALEPENA_EP(dep->number);
  472. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  473. if (!usb_endpoint_xfer_isoc(desc))
  474. return 0;
  475. /* Link TRB for ISOC. The HWO bit is never reset */
  476. trb_st_hw = &dep->trb_pool[0];
  477. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  478. memset(trb_link, 0, sizeof(*trb_link));
  479. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  480. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  481. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  482. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  483. }
  484. switch (usb_endpoint_type(desc)) {
  485. case USB_ENDPOINT_XFER_CONTROL:
  486. strlcat(dep->name, "-control", sizeof(dep->name));
  487. break;
  488. case USB_ENDPOINT_XFER_ISOC:
  489. strlcat(dep->name, "-isoc", sizeof(dep->name));
  490. break;
  491. case USB_ENDPOINT_XFER_BULK:
  492. strlcat(dep->name, "-bulk", sizeof(dep->name));
  493. break;
  494. case USB_ENDPOINT_XFER_INT:
  495. strlcat(dep->name, "-int", sizeof(dep->name));
  496. break;
  497. default:
  498. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  499. }
  500. return 0;
  501. }
  502. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
  503. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  504. {
  505. struct dwc3_request *req;
  506. if (!list_empty(&dep->req_queued)) {
  507. dwc3_stop_active_transfer(dwc, dep->number, true);
  508. /* - giveback all requests to gadget driver */
  509. while (!list_empty(&dep->req_queued)) {
  510. req = next_request(&dep->req_queued);
  511. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  512. }
  513. }
  514. while (!list_empty(&dep->request_list)) {
  515. req = next_request(&dep->request_list);
  516. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  517. }
  518. }
  519. /**
  520. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  521. * @dep: the endpoint to disable
  522. *
  523. * This function also removes requests which are currently processed ny the
  524. * hardware and those which are not yet scheduled.
  525. * Caller should take care of locking.
  526. */
  527. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  528. {
  529. struct dwc3 *dwc = dep->dwc;
  530. u32 reg;
  531. dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
  532. dwc3_remove_requests(dwc, dep);
  533. /* make sure HW endpoint isn't stalled */
  534. if (dep->flags & DWC3_EP_STALL)
  535. __dwc3_gadget_ep_set_halt(dep, 0, false);
  536. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  537. reg &= ~DWC3_DALEPENA_EP(dep->number);
  538. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  539. dep->stream_capable = false;
  540. dep->endpoint.desc = NULL;
  541. dep->comp_desc = NULL;
  542. dep->type = 0;
  543. dep->flags = 0;
  544. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  545. dep->number >> 1,
  546. (dep->number & 1) ? "in" : "out");
  547. return 0;
  548. }
  549. /* -------------------------------------------------------------------------- */
  550. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  551. const struct usb_endpoint_descriptor *desc)
  552. {
  553. return -EINVAL;
  554. }
  555. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  556. {
  557. return -EINVAL;
  558. }
  559. /* -------------------------------------------------------------------------- */
  560. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  561. const struct usb_endpoint_descriptor *desc)
  562. {
  563. struct dwc3_ep *dep;
  564. struct dwc3 *dwc;
  565. unsigned long flags;
  566. int ret;
  567. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  568. pr_debug("dwc3: invalid parameters\n");
  569. return -EINVAL;
  570. }
  571. if (!desc->wMaxPacketSize) {
  572. pr_debug("dwc3: missing wMaxPacketSize\n");
  573. return -EINVAL;
  574. }
  575. dep = to_dwc3_ep(ep);
  576. dwc = dep->dwc;
  577. if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
  578. "%s is already enabled\n",
  579. dep->name))
  580. return 0;
  581. spin_lock_irqsave(&dwc->lock, flags);
  582. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
  583. spin_unlock_irqrestore(&dwc->lock, flags);
  584. return ret;
  585. }
  586. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  587. {
  588. struct dwc3_ep *dep;
  589. struct dwc3 *dwc;
  590. unsigned long flags;
  591. int ret;
  592. if (!ep) {
  593. pr_debug("dwc3: invalid parameters\n");
  594. return -EINVAL;
  595. }
  596. dep = to_dwc3_ep(ep);
  597. dwc = dep->dwc;
  598. if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
  599. "%s is already disabled\n",
  600. dep->name))
  601. return 0;
  602. spin_lock_irqsave(&dwc->lock, flags);
  603. ret = __dwc3_gadget_ep_disable(dep);
  604. spin_unlock_irqrestore(&dwc->lock, flags);
  605. return ret;
  606. }
  607. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  608. gfp_t gfp_flags)
  609. {
  610. struct dwc3_request *req;
  611. struct dwc3_ep *dep = to_dwc3_ep(ep);
  612. req = kzalloc(sizeof(*req), gfp_flags);
  613. if (!req)
  614. return NULL;
  615. req->epnum = dep->number;
  616. req->dep = dep;
  617. trace_dwc3_alloc_request(req);
  618. return &req->request;
  619. }
  620. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  621. struct usb_request *request)
  622. {
  623. struct dwc3_request *req = to_dwc3_request(request);
  624. trace_dwc3_free_request(req);
  625. kfree(req);
  626. }
  627. /**
  628. * dwc3_prepare_one_trb - setup one TRB from one request
  629. * @dep: endpoint for which this request is prepared
  630. * @req: dwc3_request pointer
  631. */
  632. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  633. struct dwc3_request *req, dma_addr_t dma,
  634. unsigned length, unsigned last, unsigned chain, unsigned node)
  635. {
  636. struct dwc3_trb *trb;
  637. dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
  638. dep->name, req, (unsigned long long) dma,
  639. length, last ? " last" : "",
  640. chain ? " chain" : "");
  641. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  642. if (!req->trb) {
  643. dwc3_gadget_move_request_queued(req);
  644. req->trb = trb;
  645. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  646. req->start_slot = dep->free_slot & DWC3_TRB_MASK;
  647. }
  648. dep->free_slot++;
  649. /* Skip the LINK-TRB on ISOC */
  650. if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  651. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  652. dep->free_slot++;
  653. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  654. trb->bpl = lower_32_bits(dma);
  655. trb->bph = upper_32_bits(dma);
  656. switch (usb_endpoint_type(dep->endpoint.desc)) {
  657. case USB_ENDPOINT_XFER_CONTROL:
  658. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  659. break;
  660. case USB_ENDPOINT_XFER_ISOC:
  661. if (!node)
  662. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  663. else
  664. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
  665. break;
  666. case USB_ENDPOINT_XFER_BULK:
  667. case USB_ENDPOINT_XFER_INT:
  668. trb->ctrl = DWC3_TRBCTL_NORMAL;
  669. break;
  670. default:
  671. /*
  672. * This is only possible with faulty memory because we
  673. * checked it already :)
  674. */
  675. BUG();
  676. }
  677. if (!req->request.no_interrupt && !chain)
  678. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  679. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  680. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  681. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  682. } else if (last) {
  683. trb->ctrl |= DWC3_TRB_CTRL_LST;
  684. }
  685. if (chain)
  686. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  687. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  688. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  689. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  690. trace_dwc3_prepare_trb(dep, trb);
  691. }
  692. /*
  693. * dwc3_prepare_trbs - setup TRBs from requests
  694. * @dep: endpoint for which requests are being prepared
  695. * @starting: true if the endpoint is idle and no requests are queued.
  696. *
  697. * The function goes through the requests list and sets up TRBs for the
  698. * transfers. The function returns once there are no more TRBs available or
  699. * it runs out of requests.
  700. */
  701. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  702. {
  703. struct dwc3_request *req, *n;
  704. u32 trbs_left;
  705. u32 max;
  706. unsigned int last_one = 0;
  707. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  708. /* the first request must not be queued */
  709. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  710. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  711. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  712. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  713. if (trbs_left > max)
  714. trbs_left = max;
  715. }
  716. /*
  717. * If busy & slot are equal than it is either full or empty. If we are
  718. * starting to process requests then we are empty. Otherwise we are
  719. * full and don't do anything
  720. */
  721. if (!trbs_left) {
  722. if (!starting)
  723. return;
  724. trbs_left = DWC3_TRB_NUM;
  725. /*
  726. * In case we start from scratch, we queue the ISOC requests
  727. * starting from slot 1. This is done because we use ring
  728. * buffer and have no LST bit to stop us. Instead, we place
  729. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  730. * after the first request so we start at slot 1 and have
  731. * 7 requests proceed before we hit the first IOC.
  732. * Other transfer types don't use the ring buffer and are
  733. * processed from the first TRB until the last one. Since we
  734. * don't wrap around we have to start at the beginning.
  735. */
  736. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  737. dep->busy_slot = 1;
  738. dep->free_slot = 1;
  739. } else {
  740. dep->busy_slot = 0;
  741. dep->free_slot = 0;
  742. }
  743. }
  744. /* The last TRB is a link TRB, not used for xfer */
  745. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  746. return;
  747. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  748. unsigned length;
  749. dma_addr_t dma;
  750. last_one = false;
  751. if (req->request.num_mapped_sgs > 0) {
  752. struct usb_request *request = &req->request;
  753. struct scatterlist *sg = request->sg;
  754. struct scatterlist *s;
  755. int i;
  756. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  757. unsigned chain = true;
  758. length = sg_dma_len(s);
  759. dma = sg_dma_address(s);
  760. if (i == (request->num_mapped_sgs - 1) ||
  761. sg_is_last(s)) {
  762. if (list_empty(&dep->request_list))
  763. last_one = true;
  764. chain = false;
  765. }
  766. trbs_left--;
  767. if (!trbs_left)
  768. last_one = true;
  769. if (last_one)
  770. chain = false;
  771. dwc3_prepare_one_trb(dep, req, dma, length,
  772. last_one, chain, i);
  773. if (last_one)
  774. break;
  775. }
  776. if (last_one)
  777. break;
  778. } else {
  779. dma = req->request.dma;
  780. length = req->request.length;
  781. trbs_left--;
  782. if (!trbs_left)
  783. last_one = 1;
  784. /* Is this the last request? */
  785. if (list_is_last(&req->list, &dep->request_list))
  786. last_one = 1;
  787. dwc3_prepare_one_trb(dep, req, dma, length,
  788. last_one, false, 0);
  789. if (last_one)
  790. break;
  791. }
  792. }
  793. }
  794. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  795. int start_new)
  796. {
  797. struct dwc3_gadget_ep_cmd_params params;
  798. struct dwc3_request *req;
  799. struct dwc3 *dwc = dep->dwc;
  800. int ret;
  801. u32 cmd;
  802. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  803. dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
  804. return -EBUSY;
  805. }
  806. /*
  807. * If we are getting here after a short-out-packet we don't enqueue any
  808. * new requests as we try to set the IOC bit only on the last request.
  809. */
  810. if (start_new) {
  811. if (list_empty(&dep->req_queued))
  812. dwc3_prepare_trbs(dep, start_new);
  813. /* req points to the first request which will be sent */
  814. req = next_request(&dep->req_queued);
  815. } else {
  816. dwc3_prepare_trbs(dep, start_new);
  817. /*
  818. * req points to the first request where HWO changed from 0 to 1
  819. */
  820. req = next_request(&dep->req_queued);
  821. }
  822. if (!req) {
  823. dep->flags |= DWC3_EP_PENDING_REQUEST;
  824. return 0;
  825. }
  826. memset(&params, 0, sizeof(params));
  827. if (start_new) {
  828. params.param0 = upper_32_bits(req->trb_dma);
  829. params.param1 = lower_32_bits(req->trb_dma);
  830. cmd = DWC3_DEPCMD_STARTTRANSFER;
  831. } else {
  832. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  833. }
  834. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  835. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  836. if (ret < 0) {
  837. /*
  838. * FIXME we need to iterate over the list of requests
  839. * here and stop, unmap, free and del each of the linked
  840. * requests instead of what we do now.
  841. */
  842. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  843. req->direction);
  844. list_del(&req->list);
  845. return ret;
  846. }
  847. dep->flags |= DWC3_EP_BUSY;
  848. if (start_new) {
  849. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  850. dep->number);
  851. WARN_ON_ONCE(!dep->resource_index);
  852. }
  853. return 0;
  854. }
  855. static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
  856. struct dwc3_ep *dep, u32 cur_uf)
  857. {
  858. u32 uf;
  859. if (list_empty(&dep->request_list)) {
  860. dwc3_trace(trace_dwc3_gadget,
  861. "ISOC ep %s run out for requests",
  862. dep->name);
  863. dep->flags |= DWC3_EP_PENDING_REQUEST;
  864. return;
  865. }
  866. /* 4 micro frames in the future */
  867. uf = cur_uf + dep->interval * 4;
  868. __dwc3_gadget_kick_transfer(dep, uf, 1);
  869. }
  870. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  871. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  872. {
  873. u32 cur_uf, mask;
  874. mask = ~(dep->interval - 1);
  875. cur_uf = event->parameters & mask;
  876. __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
  877. }
  878. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  879. {
  880. struct dwc3 *dwc = dep->dwc;
  881. int ret;
  882. if (!dep->endpoint.desc) {
  883. dwc3_trace(trace_dwc3_gadget,
  884. "trying to queue request %p to disabled %s\n",
  885. &req->request, dep->endpoint.name);
  886. return -ESHUTDOWN;
  887. }
  888. if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
  889. &req->request, req->dep->name)) {
  890. dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
  891. &req->request, req->dep->name);
  892. return -EINVAL;
  893. }
  894. req->request.actual = 0;
  895. req->request.status = -EINPROGRESS;
  896. req->direction = dep->direction;
  897. req->epnum = dep->number;
  898. trace_dwc3_ep_queue(req);
  899. /*
  900. * We only add to our list of requests now and
  901. * start consuming the list once we get XferNotReady
  902. * IRQ.
  903. *
  904. * That way, we avoid doing anything that we don't need
  905. * to do now and defer it until the point we receive a
  906. * particular token from the Host side.
  907. *
  908. * This will also avoid Host cancelling URBs due to too
  909. * many NAKs.
  910. */
  911. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  912. dep->direction);
  913. if (ret)
  914. return ret;
  915. list_add_tail(&req->list, &dep->request_list);
  916. /*
  917. * If there are no pending requests and the endpoint isn't already
  918. * busy, we will just start the request straight away.
  919. *
  920. * This will save one IRQ (XFER_NOT_READY) and possibly make it a
  921. * little bit faster.
  922. */
  923. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  924. !usb_endpoint_xfer_int(dep->endpoint.desc) &&
  925. !(dep->flags & DWC3_EP_BUSY)) {
  926. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  927. goto out;
  928. }
  929. /*
  930. * There are a few special cases:
  931. *
  932. * 1. XferNotReady with empty list of requests. We need to kick the
  933. * transfer here in that situation, otherwise we will be NAKing
  934. * forever. If we get XferNotReady before gadget driver has a
  935. * chance to queue a request, we will ACK the IRQ but won't be
  936. * able to receive the data until the next request is queued.
  937. * The following code is handling exactly that.
  938. *
  939. */
  940. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  941. /*
  942. * If xfernotready is already elapsed and it is a case
  943. * of isoc transfer, then issue END TRANSFER, so that
  944. * you can receive xfernotready again and can have
  945. * notion of current microframe.
  946. */
  947. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  948. if (list_empty(&dep->req_queued)) {
  949. dwc3_stop_active_transfer(dwc, dep->number, true);
  950. dep->flags = DWC3_EP_ENABLED;
  951. }
  952. return 0;
  953. }
  954. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  955. if (!ret)
  956. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  957. goto out;
  958. }
  959. /*
  960. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  961. * kick the transfer here after queuing a request, otherwise the
  962. * core may not see the modified TRB(s).
  963. */
  964. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  965. (dep->flags & DWC3_EP_BUSY) &&
  966. !(dep->flags & DWC3_EP_MISSED_ISOC)) {
  967. WARN_ON_ONCE(!dep->resource_index);
  968. ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
  969. false);
  970. goto out;
  971. }
  972. /*
  973. * 4. Stream Capable Bulk Endpoints. We need to start the transfer
  974. * right away, otherwise host will not know we have streams to be
  975. * handled.
  976. */
  977. if (dep->stream_capable)
  978. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  979. out:
  980. if (ret && ret != -EBUSY)
  981. dwc3_trace(trace_dwc3_gadget,
  982. "%s: failed to kick transfers\n",
  983. dep->name);
  984. if (ret == -EBUSY)
  985. ret = 0;
  986. return ret;
  987. }
  988. static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
  989. struct usb_request *request)
  990. {
  991. dwc3_gadget_ep_free_request(ep, request);
  992. }
  993. static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
  994. {
  995. struct dwc3_request *req;
  996. struct usb_request *request;
  997. struct usb_ep *ep = &dep->endpoint;
  998. dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
  999. request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
  1000. if (!request)
  1001. return -ENOMEM;
  1002. request->length = 0;
  1003. request->buf = dwc->zlp_buf;
  1004. request->complete = __dwc3_gadget_ep_zlp_complete;
  1005. req = to_dwc3_request(request);
  1006. return __dwc3_gadget_ep_queue(dep, req);
  1007. }
  1008. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  1009. gfp_t gfp_flags)
  1010. {
  1011. struct dwc3_request *req = to_dwc3_request(request);
  1012. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1013. struct dwc3 *dwc = dep->dwc;
  1014. unsigned long flags;
  1015. int ret;
  1016. spin_lock_irqsave(&dwc->lock, flags);
  1017. ret = __dwc3_gadget_ep_queue(dep, req);
  1018. /*
  1019. * Okay, here's the thing, if gadget driver has requested for a ZLP by
  1020. * setting request->zero, instead of doing magic, we will just queue an
  1021. * extra usb_request ourselves so that it gets handled the same way as
  1022. * any other request.
  1023. */
  1024. if (ret == 0 && request->zero && request->length &&
  1025. (request->length % ep->maxpacket == 0))
  1026. ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
  1027. spin_unlock_irqrestore(&dwc->lock, flags);
  1028. return ret;
  1029. }
  1030. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  1031. struct usb_request *request)
  1032. {
  1033. struct dwc3_request *req = to_dwc3_request(request);
  1034. struct dwc3_request *r = NULL;
  1035. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1036. struct dwc3 *dwc = dep->dwc;
  1037. unsigned long flags;
  1038. int ret = 0;
  1039. trace_dwc3_ep_dequeue(req);
  1040. spin_lock_irqsave(&dwc->lock, flags);
  1041. list_for_each_entry(r, &dep->request_list, list) {
  1042. if (r == req)
  1043. break;
  1044. }
  1045. if (r != req) {
  1046. list_for_each_entry(r, &dep->req_queued, list) {
  1047. if (r == req)
  1048. break;
  1049. }
  1050. if (r == req) {
  1051. /* wait until it is processed */
  1052. dwc3_stop_active_transfer(dwc, dep->number, true);
  1053. goto out1;
  1054. }
  1055. dev_err(dwc->dev, "request %p was not queued to %s\n",
  1056. request, ep->name);
  1057. ret = -EINVAL;
  1058. goto out0;
  1059. }
  1060. out1:
  1061. /* giveback the request */
  1062. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  1063. out0:
  1064. spin_unlock_irqrestore(&dwc->lock, flags);
  1065. return ret;
  1066. }
  1067. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
  1068. {
  1069. struct dwc3_gadget_ep_cmd_params params;
  1070. struct dwc3 *dwc = dep->dwc;
  1071. int ret;
  1072. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1073. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  1074. return -EINVAL;
  1075. }
  1076. memset(&params, 0x00, sizeof(params));
  1077. if (value) {
  1078. if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
  1079. (!list_empty(&dep->req_queued) ||
  1080. !list_empty(&dep->request_list)))) {
  1081. dwc3_trace(trace_dwc3_gadget,
  1082. "%s: pending request, cannot halt\n",
  1083. dep->name);
  1084. return -EAGAIN;
  1085. }
  1086. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1087. DWC3_DEPCMD_SETSTALL, &params);
  1088. if (ret)
  1089. dev_err(dwc->dev, "failed to set STALL on %s\n",
  1090. dep->name);
  1091. else
  1092. dep->flags |= DWC3_EP_STALL;
  1093. } else {
  1094. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1095. DWC3_DEPCMD_CLEARSTALL, &params);
  1096. if (ret)
  1097. dev_err(dwc->dev, "failed to clear STALL on %s\n",
  1098. dep->name);
  1099. else
  1100. dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
  1101. }
  1102. return ret;
  1103. }
  1104. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  1105. {
  1106. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1107. struct dwc3 *dwc = dep->dwc;
  1108. unsigned long flags;
  1109. int ret;
  1110. spin_lock_irqsave(&dwc->lock, flags);
  1111. ret = __dwc3_gadget_ep_set_halt(dep, value, false);
  1112. spin_unlock_irqrestore(&dwc->lock, flags);
  1113. return ret;
  1114. }
  1115. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  1116. {
  1117. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1118. struct dwc3 *dwc = dep->dwc;
  1119. unsigned long flags;
  1120. int ret;
  1121. spin_lock_irqsave(&dwc->lock, flags);
  1122. dep->flags |= DWC3_EP_WEDGE;
  1123. if (dep->number == 0 || dep->number == 1)
  1124. ret = __dwc3_gadget_ep0_set_halt(ep, 1);
  1125. else
  1126. ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
  1127. spin_unlock_irqrestore(&dwc->lock, flags);
  1128. return ret;
  1129. }
  1130. /* -------------------------------------------------------------------------- */
  1131. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  1132. .bLength = USB_DT_ENDPOINT_SIZE,
  1133. .bDescriptorType = USB_DT_ENDPOINT,
  1134. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  1135. };
  1136. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  1137. .enable = dwc3_gadget_ep0_enable,
  1138. .disable = dwc3_gadget_ep0_disable,
  1139. .alloc_request = dwc3_gadget_ep_alloc_request,
  1140. .free_request = dwc3_gadget_ep_free_request,
  1141. .queue = dwc3_gadget_ep0_queue,
  1142. .dequeue = dwc3_gadget_ep_dequeue,
  1143. .set_halt = dwc3_gadget_ep0_set_halt,
  1144. .set_wedge = dwc3_gadget_ep_set_wedge,
  1145. };
  1146. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  1147. .enable = dwc3_gadget_ep_enable,
  1148. .disable = dwc3_gadget_ep_disable,
  1149. .alloc_request = dwc3_gadget_ep_alloc_request,
  1150. .free_request = dwc3_gadget_ep_free_request,
  1151. .queue = dwc3_gadget_ep_queue,
  1152. .dequeue = dwc3_gadget_ep_dequeue,
  1153. .set_halt = dwc3_gadget_ep_set_halt,
  1154. .set_wedge = dwc3_gadget_ep_set_wedge,
  1155. };
  1156. /* -------------------------------------------------------------------------- */
  1157. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1158. {
  1159. struct dwc3 *dwc = gadget_to_dwc(g);
  1160. u32 reg;
  1161. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1162. return DWC3_DSTS_SOFFN(reg);
  1163. }
  1164. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1165. {
  1166. struct dwc3 *dwc = gadget_to_dwc(g);
  1167. unsigned long timeout;
  1168. unsigned long flags;
  1169. u32 reg;
  1170. int ret = 0;
  1171. u8 link_state;
  1172. u8 speed;
  1173. spin_lock_irqsave(&dwc->lock, flags);
  1174. /*
  1175. * According to the Databook Remote wakeup request should
  1176. * be issued only when the device is in early suspend state.
  1177. *
  1178. * We can check that via USB Link State bits in DSTS register.
  1179. */
  1180. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1181. speed = reg & DWC3_DSTS_CONNECTSPD;
  1182. if ((speed == DWC3_DSTS_SUPERSPEED) ||
  1183. (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
  1184. dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
  1185. ret = -EINVAL;
  1186. goto out;
  1187. }
  1188. link_state = DWC3_DSTS_USBLNKST(reg);
  1189. switch (link_state) {
  1190. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1191. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1192. break;
  1193. default:
  1194. dwc3_trace(trace_dwc3_gadget,
  1195. "can't wakeup from '%s'\n",
  1196. dwc3_gadget_link_string(link_state));
  1197. ret = -EINVAL;
  1198. goto out;
  1199. }
  1200. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1201. if (ret < 0) {
  1202. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1203. goto out;
  1204. }
  1205. /* Recent versions do this automatically */
  1206. if (dwc->revision < DWC3_REVISION_194A) {
  1207. /* write zeroes to Link Change Request */
  1208. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1209. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1210. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1211. }
  1212. /* poll until Link State changes to ON */
  1213. timeout = jiffies + msecs_to_jiffies(100);
  1214. while (!time_after(jiffies, timeout)) {
  1215. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1216. /* in HS, means ON */
  1217. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1218. break;
  1219. }
  1220. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1221. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1222. ret = -EINVAL;
  1223. }
  1224. out:
  1225. spin_unlock_irqrestore(&dwc->lock, flags);
  1226. return ret;
  1227. }
  1228. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1229. int is_selfpowered)
  1230. {
  1231. struct dwc3 *dwc = gadget_to_dwc(g);
  1232. unsigned long flags;
  1233. spin_lock_irqsave(&dwc->lock, flags);
  1234. g->is_selfpowered = !!is_selfpowered;
  1235. spin_unlock_irqrestore(&dwc->lock, flags);
  1236. return 0;
  1237. }
  1238. static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
  1239. {
  1240. u32 reg;
  1241. u32 timeout = 500;
  1242. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1243. if (is_on) {
  1244. if (dwc->revision <= DWC3_REVISION_187A) {
  1245. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1246. reg |= DWC3_DCTL_TRGTULST_RX_DET;
  1247. }
  1248. if (dwc->revision >= DWC3_REVISION_194A)
  1249. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1250. reg |= DWC3_DCTL_RUN_STOP;
  1251. if (dwc->has_hibernation)
  1252. reg |= DWC3_DCTL_KEEP_CONNECT;
  1253. dwc->pullups_connected = true;
  1254. } else {
  1255. reg &= ~DWC3_DCTL_RUN_STOP;
  1256. if (dwc->has_hibernation && !suspend)
  1257. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1258. dwc->pullups_connected = false;
  1259. }
  1260. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1261. do {
  1262. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1263. if (is_on) {
  1264. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1265. break;
  1266. } else {
  1267. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1268. break;
  1269. }
  1270. timeout--;
  1271. if (!timeout)
  1272. return -ETIMEDOUT;
  1273. udelay(1);
  1274. } while (1);
  1275. dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
  1276. dwc->gadget_driver
  1277. ? dwc->gadget_driver->function : "no-function",
  1278. is_on ? "connect" : "disconnect");
  1279. return 0;
  1280. }
  1281. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1282. {
  1283. struct dwc3 *dwc = gadget_to_dwc(g);
  1284. unsigned long flags;
  1285. int ret;
  1286. is_on = !!is_on;
  1287. spin_lock_irqsave(&dwc->lock, flags);
  1288. ret = dwc3_gadget_run_stop(dwc, is_on, false);
  1289. spin_unlock_irqrestore(&dwc->lock, flags);
  1290. return ret;
  1291. }
  1292. static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
  1293. {
  1294. u32 reg;
  1295. /* Enable all but Start and End of Frame IRQs */
  1296. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1297. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1298. DWC3_DEVTEN_CMDCMPLTEN |
  1299. DWC3_DEVTEN_ERRTICERREN |
  1300. DWC3_DEVTEN_WKUPEVTEN |
  1301. DWC3_DEVTEN_ULSTCNGEN |
  1302. DWC3_DEVTEN_CONNECTDONEEN |
  1303. DWC3_DEVTEN_USBRSTEN |
  1304. DWC3_DEVTEN_DISCONNEVTEN);
  1305. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1306. }
  1307. static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
  1308. {
  1309. /* mask all interrupts */
  1310. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1311. }
  1312. static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
  1313. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
  1314. static int dwc3_gadget_start(struct usb_gadget *g,
  1315. struct usb_gadget_driver *driver)
  1316. {
  1317. struct dwc3 *dwc = gadget_to_dwc(g);
  1318. struct dwc3_ep *dep;
  1319. unsigned long flags;
  1320. int ret = 0;
  1321. int irq;
  1322. u32 reg;
  1323. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1324. ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
  1325. IRQF_SHARED, "dwc3", dwc);
  1326. if (ret) {
  1327. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1328. irq, ret);
  1329. goto err0;
  1330. }
  1331. spin_lock_irqsave(&dwc->lock, flags);
  1332. if (dwc->gadget_driver) {
  1333. dev_err(dwc->dev, "%s is already bound to %s\n",
  1334. dwc->gadget.name,
  1335. dwc->gadget_driver->driver.name);
  1336. ret = -EBUSY;
  1337. goto err1;
  1338. }
  1339. dwc->gadget_driver = driver;
  1340. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1341. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1342. /**
  1343. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1344. * which would cause metastability state on Run/Stop
  1345. * bit if we try to force the IP to USB2-only mode.
  1346. *
  1347. * Because of that, we cannot configure the IP to any
  1348. * speed other than the SuperSpeed
  1349. *
  1350. * Refers to:
  1351. *
  1352. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1353. * USB 2.0 Mode
  1354. */
  1355. if (dwc->revision < DWC3_REVISION_220A) {
  1356. reg |= DWC3_DCFG_SUPERSPEED;
  1357. } else {
  1358. switch (dwc->maximum_speed) {
  1359. case USB_SPEED_LOW:
  1360. reg |= DWC3_DSTS_LOWSPEED;
  1361. break;
  1362. case USB_SPEED_FULL:
  1363. reg |= DWC3_DSTS_FULLSPEED1;
  1364. break;
  1365. case USB_SPEED_HIGH:
  1366. reg |= DWC3_DSTS_HIGHSPEED;
  1367. break;
  1368. case USB_SPEED_SUPER_PLUS:
  1369. reg |= DWC3_DSTS_SUPERSPEED_PLUS;
  1370. break;
  1371. default:
  1372. dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
  1373. dwc->maximum_speed);
  1374. /* fall through */
  1375. case USB_SPEED_SUPER:
  1376. reg |= DWC3_DCFG_SUPERSPEED;
  1377. break;
  1378. }
  1379. }
  1380. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1381. /* Start with SuperSpeed Default */
  1382. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1383. dep = dwc->eps[0];
  1384. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1385. false);
  1386. if (ret) {
  1387. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1388. goto err2;
  1389. }
  1390. dep = dwc->eps[1];
  1391. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1392. false);
  1393. if (ret) {
  1394. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1395. goto err3;
  1396. }
  1397. /* begin to receive SETUP packets */
  1398. dwc->ep0state = EP0_SETUP_PHASE;
  1399. dwc3_ep0_out_start(dwc);
  1400. dwc3_gadget_enable_irq(dwc);
  1401. spin_unlock_irqrestore(&dwc->lock, flags);
  1402. return 0;
  1403. err3:
  1404. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1405. err2:
  1406. dwc->gadget_driver = NULL;
  1407. err1:
  1408. spin_unlock_irqrestore(&dwc->lock, flags);
  1409. free_irq(irq, dwc);
  1410. err0:
  1411. return ret;
  1412. }
  1413. static int dwc3_gadget_stop(struct usb_gadget *g)
  1414. {
  1415. struct dwc3 *dwc = gadget_to_dwc(g);
  1416. unsigned long flags;
  1417. int irq;
  1418. spin_lock_irqsave(&dwc->lock, flags);
  1419. dwc3_gadget_disable_irq(dwc);
  1420. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1421. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1422. dwc->gadget_driver = NULL;
  1423. spin_unlock_irqrestore(&dwc->lock, flags);
  1424. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1425. free_irq(irq, dwc);
  1426. return 0;
  1427. }
  1428. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1429. .get_frame = dwc3_gadget_get_frame,
  1430. .wakeup = dwc3_gadget_wakeup,
  1431. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1432. .pullup = dwc3_gadget_pullup,
  1433. .udc_start = dwc3_gadget_start,
  1434. .udc_stop = dwc3_gadget_stop,
  1435. };
  1436. /* -------------------------------------------------------------------------- */
  1437. static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
  1438. u8 num, u32 direction)
  1439. {
  1440. struct dwc3_ep *dep;
  1441. u8 i;
  1442. for (i = 0; i < num; i++) {
  1443. u8 epnum = (i << 1) | (!!direction);
  1444. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1445. if (!dep)
  1446. return -ENOMEM;
  1447. dep->dwc = dwc;
  1448. dep->number = epnum;
  1449. dep->direction = !!direction;
  1450. dwc->eps[epnum] = dep;
  1451. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1452. (epnum & 1) ? "in" : "out");
  1453. dep->endpoint.name = dep->name;
  1454. dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
  1455. if (epnum == 0 || epnum == 1) {
  1456. usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
  1457. dep->endpoint.maxburst = 1;
  1458. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1459. if (!epnum)
  1460. dwc->gadget.ep0 = &dep->endpoint;
  1461. } else {
  1462. int ret;
  1463. usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
  1464. dep->endpoint.max_streams = 15;
  1465. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1466. list_add_tail(&dep->endpoint.ep_list,
  1467. &dwc->gadget.ep_list);
  1468. ret = dwc3_alloc_trb_pool(dep);
  1469. if (ret)
  1470. return ret;
  1471. }
  1472. if (epnum == 0 || epnum == 1) {
  1473. dep->endpoint.caps.type_control = true;
  1474. } else {
  1475. dep->endpoint.caps.type_iso = true;
  1476. dep->endpoint.caps.type_bulk = true;
  1477. dep->endpoint.caps.type_int = true;
  1478. }
  1479. dep->endpoint.caps.dir_in = !!direction;
  1480. dep->endpoint.caps.dir_out = !direction;
  1481. INIT_LIST_HEAD(&dep->request_list);
  1482. INIT_LIST_HEAD(&dep->req_queued);
  1483. }
  1484. return 0;
  1485. }
  1486. static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1487. {
  1488. int ret;
  1489. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1490. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
  1491. if (ret < 0) {
  1492. dwc3_trace(trace_dwc3_gadget,
  1493. "failed to allocate OUT endpoints");
  1494. return ret;
  1495. }
  1496. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
  1497. if (ret < 0) {
  1498. dwc3_trace(trace_dwc3_gadget,
  1499. "failed to allocate IN endpoints");
  1500. return ret;
  1501. }
  1502. return 0;
  1503. }
  1504. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1505. {
  1506. struct dwc3_ep *dep;
  1507. u8 epnum;
  1508. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1509. dep = dwc->eps[epnum];
  1510. if (!dep)
  1511. continue;
  1512. /*
  1513. * Physical endpoints 0 and 1 are special; they form the
  1514. * bi-directional USB endpoint 0.
  1515. *
  1516. * For those two physical endpoints, we don't allocate a TRB
  1517. * pool nor do we add them the endpoints list. Due to that, we
  1518. * shouldn't do these two operations otherwise we would end up
  1519. * with all sorts of bugs when removing dwc3.ko.
  1520. */
  1521. if (epnum != 0 && epnum != 1) {
  1522. dwc3_free_trb_pool(dep);
  1523. list_del(&dep->endpoint.ep_list);
  1524. }
  1525. kfree(dep);
  1526. }
  1527. }
  1528. /* -------------------------------------------------------------------------- */
  1529. static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1530. struct dwc3_request *req, struct dwc3_trb *trb,
  1531. const struct dwc3_event_depevt *event, int status)
  1532. {
  1533. unsigned int count;
  1534. unsigned int s_pkt = 0;
  1535. unsigned int trb_status;
  1536. trace_dwc3_complete_trb(dep, trb);
  1537. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1538. /*
  1539. * We continue despite the error. There is not much we
  1540. * can do. If we don't clean it up we loop forever. If
  1541. * we skip the TRB then it gets overwritten after a
  1542. * while since we use them in a ring buffer. A BUG()
  1543. * would help. Lets hope that if this occurs, someone
  1544. * fixes the root cause instead of looking away :)
  1545. */
  1546. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1547. dep->name, trb);
  1548. count = trb->size & DWC3_TRB_SIZE_MASK;
  1549. if (dep->direction) {
  1550. if (count) {
  1551. trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  1552. if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
  1553. dwc3_trace(trace_dwc3_gadget,
  1554. "%s: incomplete IN transfer\n",
  1555. dep->name);
  1556. /*
  1557. * If missed isoc occurred and there is
  1558. * no request queued then issue END
  1559. * TRANSFER, so that core generates
  1560. * next xfernotready and we will issue
  1561. * a fresh START TRANSFER.
  1562. * If there are still queued request
  1563. * then wait, do not issue either END
  1564. * or UPDATE TRANSFER, just attach next
  1565. * request in request_list during
  1566. * giveback.If any future queued request
  1567. * is successfully transferred then we
  1568. * will issue UPDATE TRANSFER for all
  1569. * request in the request_list.
  1570. */
  1571. dep->flags |= DWC3_EP_MISSED_ISOC;
  1572. } else {
  1573. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1574. dep->name);
  1575. status = -ECONNRESET;
  1576. }
  1577. } else {
  1578. dep->flags &= ~DWC3_EP_MISSED_ISOC;
  1579. }
  1580. } else {
  1581. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1582. s_pkt = 1;
  1583. }
  1584. /*
  1585. * We assume here we will always receive the entire data block
  1586. * which we should receive. Meaning, if we program RX to
  1587. * receive 4K but we receive only 2K, we assume that's all we
  1588. * should receive and we simply bounce the request back to the
  1589. * gadget driver for further processing.
  1590. */
  1591. req->request.actual += req->request.length - count;
  1592. if (s_pkt)
  1593. return 1;
  1594. if ((event->status & DEPEVT_STATUS_LST) &&
  1595. (trb->ctrl & (DWC3_TRB_CTRL_LST |
  1596. DWC3_TRB_CTRL_HWO)))
  1597. return 1;
  1598. if ((event->status & DEPEVT_STATUS_IOC) &&
  1599. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1600. return 1;
  1601. return 0;
  1602. }
  1603. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1604. const struct dwc3_event_depevt *event, int status)
  1605. {
  1606. struct dwc3_request *req;
  1607. struct dwc3_trb *trb;
  1608. unsigned int slot;
  1609. unsigned int i;
  1610. int ret;
  1611. do {
  1612. req = next_request(&dep->req_queued);
  1613. if (WARN_ON_ONCE(!req))
  1614. return 1;
  1615. i = 0;
  1616. do {
  1617. slot = req->start_slot + i;
  1618. if ((slot == DWC3_TRB_NUM - 1) &&
  1619. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  1620. slot++;
  1621. slot %= DWC3_TRB_NUM;
  1622. trb = &dep->trb_pool[slot];
  1623. ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
  1624. event, status);
  1625. if (ret)
  1626. break;
  1627. } while (++i < req->request.num_mapped_sgs);
  1628. dwc3_gadget_giveback(dep, req, status);
  1629. if (ret)
  1630. break;
  1631. } while (1);
  1632. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  1633. list_empty(&dep->req_queued)) {
  1634. if (list_empty(&dep->request_list)) {
  1635. /*
  1636. * If there is no entry in request list then do
  1637. * not issue END TRANSFER now. Just set PENDING
  1638. * flag, so that END TRANSFER is issued when an
  1639. * entry is added into request list.
  1640. */
  1641. dep->flags = DWC3_EP_PENDING_REQUEST;
  1642. } else {
  1643. dwc3_stop_active_transfer(dwc, dep->number, true);
  1644. dep->flags = DWC3_EP_ENABLED;
  1645. }
  1646. return 1;
  1647. }
  1648. return 1;
  1649. }
  1650. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1651. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1652. {
  1653. unsigned status = 0;
  1654. int clean_busy;
  1655. u32 is_xfer_complete;
  1656. is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
  1657. if (event->status & DEPEVT_STATUS_BUSERR)
  1658. status = -ECONNRESET;
  1659. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1660. if (clean_busy && (is_xfer_complete ||
  1661. usb_endpoint_xfer_isoc(dep->endpoint.desc)))
  1662. dep->flags &= ~DWC3_EP_BUSY;
  1663. /*
  1664. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1665. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1666. */
  1667. if (dwc->revision < DWC3_REVISION_183A) {
  1668. u32 reg;
  1669. int i;
  1670. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1671. dep = dwc->eps[i];
  1672. if (!(dep->flags & DWC3_EP_ENABLED))
  1673. continue;
  1674. if (!list_empty(&dep->req_queued))
  1675. return;
  1676. }
  1677. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1678. reg |= dwc->u1u2;
  1679. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1680. dwc->u1u2 = 0;
  1681. }
  1682. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1683. int ret;
  1684. ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
  1685. if (!ret || ret == -EBUSY)
  1686. return;
  1687. }
  1688. }
  1689. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1690. const struct dwc3_event_depevt *event)
  1691. {
  1692. struct dwc3_ep *dep;
  1693. u8 epnum = event->endpoint_number;
  1694. dep = dwc->eps[epnum];
  1695. if (!(dep->flags & DWC3_EP_ENABLED))
  1696. return;
  1697. if (epnum == 0 || epnum == 1) {
  1698. dwc3_ep0_interrupt(dwc, event);
  1699. return;
  1700. }
  1701. switch (event->endpoint_event) {
  1702. case DWC3_DEPEVT_XFERCOMPLETE:
  1703. dep->resource_index = 0;
  1704. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1705. dwc3_trace(trace_dwc3_gadget,
  1706. "%s is an Isochronous endpoint\n",
  1707. dep->name);
  1708. return;
  1709. }
  1710. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1711. break;
  1712. case DWC3_DEPEVT_XFERINPROGRESS:
  1713. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1714. break;
  1715. case DWC3_DEPEVT_XFERNOTREADY:
  1716. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1717. dwc3_gadget_start_isoc(dwc, dep, event);
  1718. } else {
  1719. int active;
  1720. int ret;
  1721. active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
  1722. dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
  1723. dep->name, active ? "Transfer Active"
  1724. : "Transfer Not Active");
  1725. ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
  1726. if (!ret || ret == -EBUSY)
  1727. return;
  1728. dwc3_trace(trace_dwc3_gadget,
  1729. "%s: failed to kick transfers\n",
  1730. dep->name);
  1731. }
  1732. break;
  1733. case DWC3_DEPEVT_STREAMEVT:
  1734. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1735. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1736. dep->name);
  1737. return;
  1738. }
  1739. switch (event->status) {
  1740. case DEPEVT_STREAMEVT_FOUND:
  1741. dwc3_trace(trace_dwc3_gadget,
  1742. "Stream %d found and started",
  1743. event->parameters);
  1744. break;
  1745. case DEPEVT_STREAMEVT_NOTFOUND:
  1746. /* FALLTHROUGH */
  1747. default:
  1748. dwc3_trace(trace_dwc3_gadget,
  1749. "unable to find suitable stream\n");
  1750. }
  1751. break;
  1752. case DWC3_DEPEVT_RXTXFIFOEVT:
  1753. dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
  1754. break;
  1755. case DWC3_DEPEVT_EPCMDCMPLT:
  1756. dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
  1757. break;
  1758. }
  1759. }
  1760. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1761. {
  1762. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1763. spin_unlock(&dwc->lock);
  1764. dwc->gadget_driver->disconnect(&dwc->gadget);
  1765. spin_lock(&dwc->lock);
  1766. }
  1767. }
  1768. static void dwc3_suspend_gadget(struct dwc3 *dwc)
  1769. {
  1770. if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
  1771. spin_unlock(&dwc->lock);
  1772. dwc->gadget_driver->suspend(&dwc->gadget);
  1773. spin_lock(&dwc->lock);
  1774. }
  1775. }
  1776. static void dwc3_resume_gadget(struct dwc3 *dwc)
  1777. {
  1778. if (dwc->gadget_driver && dwc->gadget_driver->resume) {
  1779. spin_unlock(&dwc->lock);
  1780. dwc->gadget_driver->resume(&dwc->gadget);
  1781. spin_lock(&dwc->lock);
  1782. }
  1783. }
  1784. static void dwc3_reset_gadget(struct dwc3 *dwc)
  1785. {
  1786. if (!dwc->gadget_driver)
  1787. return;
  1788. if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
  1789. spin_unlock(&dwc->lock);
  1790. usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
  1791. spin_lock(&dwc->lock);
  1792. }
  1793. }
  1794. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
  1795. {
  1796. struct dwc3_ep *dep;
  1797. struct dwc3_gadget_ep_cmd_params params;
  1798. u32 cmd;
  1799. int ret;
  1800. dep = dwc->eps[epnum];
  1801. if (!dep->resource_index)
  1802. return;
  1803. /*
  1804. * NOTICE: We are violating what the Databook says about the
  1805. * EndTransfer command. Ideally we would _always_ wait for the
  1806. * EndTransfer Command Completion IRQ, but that's causing too
  1807. * much trouble synchronizing between us and gadget driver.
  1808. *
  1809. * We have discussed this with the IP Provider and it was
  1810. * suggested to giveback all requests here, but give HW some
  1811. * extra time to synchronize with the interconnect. We're using
  1812. * an arbitrary 100us delay for that.
  1813. *
  1814. * Note also that a similar handling was tested by Synopsys
  1815. * (thanks a lot Paul) and nothing bad has come out of it.
  1816. * In short, what we're doing is:
  1817. *
  1818. * - Issue EndTransfer WITH CMDIOC bit set
  1819. * - Wait 100us
  1820. */
  1821. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1822. cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
  1823. cmd |= DWC3_DEPCMD_CMDIOC;
  1824. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  1825. memset(&params, 0, sizeof(params));
  1826. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1827. WARN_ON_ONCE(ret);
  1828. dep->resource_index = 0;
  1829. dep->flags &= ~DWC3_EP_BUSY;
  1830. udelay(100);
  1831. }
  1832. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1833. {
  1834. u32 epnum;
  1835. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1836. struct dwc3_ep *dep;
  1837. dep = dwc->eps[epnum];
  1838. if (!dep)
  1839. continue;
  1840. if (!(dep->flags & DWC3_EP_ENABLED))
  1841. continue;
  1842. dwc3_remove_requests(dwc, dep);
  1843. }
  1844. }
  1845. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1846. {
  1847. u32 epnum;
  1848. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1849. struct dwc3_ep *dep;
  1850. struct dwc3_gadget_ep_cmd_params params;
  1851. int ret;
  1852. dep = dwc->eps[epnum];
  1853. if (!dep)
  1854. continue;
  1855. if (!(dep->flags & DWC3_EP_STALL))
  1856. continue;
  1857. dep->flags &= ~DWC3_EP_STALL;
  1858. memset(&params, 0, sizeof(params));
  1859. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1860. DWC3_DEPCMD_CLEARSTALL, &params);
  1861. WARN_ON_ONCE(ret);
  1862. }
  1863. }
  1864. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1865. {
  1866. int reg;
  1867. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1868. reg &= ~DWC3_DCTL_INITU1ENA;
  1869. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1870. reg &= ~DWC3_DCTL_INITU2ENA;
  1871. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1872. dwc3_disconnect_gadget(dwc);
  1873. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1874. dwc->setup_packet_pending = false;
  1875. usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
  1876. }
  1877. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1878. {
  1879. u32 reg;
  1880. /*
  1881. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1882. * would cause a missing Disconnect Event if there's a
  1883. * pending Setup Packet in the FIFO.
  1884. *
  1885. * There's no suggested workaround on the official Bug
  1886. * report, which states that "unless the driver/application
  1887. * is doing any special handling of a disconnect event,
  1888. * there is no functional issue".
  1889. *
  1890. * Unfortunately, it turns out that we _do_ some special
  1891. * handling of a disconnect event, namely complete all
  1892. * pending transfers, notify gadget driver of the
  1893. * disconnection, and so on.
  1894. *
  1895. * Our suggested workaround is to follow the Disconnect
  1896. * Event steps here, instead, based on a setup_packet_pending
  1897. * flag. Such flag gets set whenever we have a SETUP_PENDING
  1898. * status for EP0 TRBs and gets cleared on XferComplete for the
  1899. * same endpoint.
  1900. *
  1901. * Refers to:
  1902. *
  1903. * STAR#9000466709: RTL: Device : Disconnect event not
  1904. * generated if setup packet pending in FIFO
  1905. */
  1906. if (dwc->revision < DWC3_REVISION_188A) {
  1907. if (dwc->setup_packet_pending)
  1908. dwc3_gadget_disconnect_interrupt(dwc);
  1909. }
  1910. dwc3_reset_gadget(dwc);
  1911. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1912. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1913. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1914. dwc->test_mode = false;
  1915. dwc3_stop_active_transfers(dwc);
  1916. dwc3_clear_stall_all_ep(dwc);
  1917. /* Reset device address to zero */
  1918. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1919. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1920. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1921. }
  1922. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1923. {
  1924. u32 reg;
  1925. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1926. /*
  1927. * We change the clock only at SS but I dunno why I would want to do
  1928. * this. Maybe it becomes part of the power saving plan.
  1929. */
  1930. if ((speed != DWC3_DSTS_SUPERSPEED) &&
  1931. (speed != DWC3_DSTS_SUPERSPEED_PLUS))
  1932. return;
  1933. /*
  1934. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1935. * each time on Connect Done.
  1936. */
  1937. if (!usb30_clock)
  1938. return;
  1939. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1940. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1941. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1942. }
  1943. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1944. {
  1945. struct dwc3_ep *dep;
  1946. int ret;
  1947. u32 reg;
  1948. u8 speed;
  1949. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1950. speed = reg & DWC3_DSTS_CONNECTSPD;
  1951. dwc->speed = speed;
  1952. dwc3_update_ram_clk_sel(dwc, speed);
  1953. switch (speed) {
  1954. case DWC3_DCFG_SUPERSPEED_PLUS:
  1955. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1956. dwc->gadget.ep0->maxpacket = 512;
  1957. dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
  1958. break;
  1959. case DWC3_DCFG_SUPERSPEED:
  1960. /*
  1961. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1962. * would cause a missing USB3 Reset event.
  1963. *
  1964. * In such situations, we should force a USB3 Reset
  1965. * event by calling our dwc3_gadget_reset_interrupt()
  1966. * routine.
  1967. *
  1968. * Refers to:
  1969. *
  1970. * STAR#9000483510: RTL: SS : USB3 reset event may
  1971. * not be generated always when the link enters poll
  1972. */
  1973. if (dwc->revision < DWC3_REVISION_190A)
  1974. dwc3_gadget_reset_interrupt(dwc);
  1975. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1976. dwc->gadget.ep0->maxpacket = 512;
  1977. dwc->gadget.speed = USB_SPEED_SUPER;
  1978. break;
  1979. case DWC3_DCFG_HIGHSPEED:
  1980. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1981. dwc->gadget.ep0->maxpacket = 64;
  1982. dwc->gadget.speed = USB_SPEED_HIGH;
  1983. break;
  1984. case DWC3_DCFG_FULLSPEED2:
  1985. case DWC3_DCFG_FULLSPEED1:
  1986. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1987. dwc->gadget.ep0->maxpacket = 64;
  1988. dwc->gadget.speed = USB_SPEED_FULL;
  1989. break;
  1990. case DWC3_DCFG_LOWSPEED:
  1991. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1992. dwc->gadget.ep0->maxpacket = 8;
  1993. dwc->gadget.speed = USB_SPEED_LOW;
  1994. break;
  1995. }
  1996. /* Enable USB2 LPM Capability */
  1997. if ((dwc->revision > DWC3_REVISION_194A) &&
  1998. (speed != DWC3_DCFG_SUPERSPEED) &&
  1999. (speed != DWC3_DCFG_SUPERSPEED_PLUS)) {
  2000. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  2001. reg |= DWC3_DCFG_LPM_CAP;
  2002. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  2003. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2004. reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
  2005. reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
  2006. /*
  2007. * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
  2008. * DCFG.LPMCap is set, core responses with an ACK and the
  2009. * BESL value in the LPM token is less than or equal to LPM
  2010. * NYET threshold.
  2011. */
  2012. WARN_ONCE(dwc->revision < DWC3_REVISION_240A
  2013. && dwc->has_lpm_erratum,
  2014. "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
  2015. if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
  2016. reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
  2017. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2018. } else {
  2019. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2020. reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
  2021. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2022. }
  2023. dep = dwc->eps[0];
  2024. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  2025. false);
  2026. if (ret) {
  2027. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  2028. return;
  2029. }
  2030. dep = dwc->eps[1];
  2031. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  2032. false);
  2033. if (ret) {
  2034. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  2035. return;
  2036. }
  2037. /*
  2038. * Configure PHY via GUSB3PIPECTLn if required.
  2039. *
  2040. * Update GTXFIFOSIZn
  2041. *
  2042. * In both cases reset values should be sufficient.
  2043. */
  2044. }
  2045. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  2046. {
  2047. /*
  2048. * TODO take core out of low power mode when that's
  2049. * implemented.
  2050. */
  2051. dwc->gadget_driver->resume(&dwc->gadget);
  2052. }
  2053. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  2054. unsigned int evtinfo)
  2055. {
  2056. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  2057. unsigned int pwropt;
  2058. /*
  2059. * WORKAROUND: DWC3 < 2.50a have an issue when configured without
  2060. * Hibernation mode enabled which would show up when device detects
  2061. * host-initiated U3 exit.
  2062. *
  2063. * In that case, device will generate a Link State Change Interrupt
  2064. * from U3 to RESUME which is only necessary if Hibernation is
  2065. * configured in.
  2066. *
  2067. * There are no functional changes due to such spurious event and we
  2068. * just need to ignore it.
  2069. *
  2070. * Refers to:
  2071. *
  2072. * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
  2073. * operational mode
  2074. */
  2075. pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
  2076. if ((dwc->revision < DWC3_REVISION_250A) &&
  2077. (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
  2078. if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
  2079. (next == DWC3_LINK_STATE_RESUME)) {
  2080. dwc3_trace(trace_dwc3_gadget,
  2081. "ignoring transition U3 -> Resume");
  2082. return;
  2083. }
  2084. }
  2085. /*
  2086. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  2087. * on the link partner, the USB session might do multiple entry/exit
  2088. * of low power states before a transfer takes place.
  2089. *
  2090. * Due to this problem, we might experience lower throughput. The
  2091. * suggested workaround is to disable DCTL[12:9] bits if we're
  2092. * transitioning from U1/U2 to U0 and enable those bits again
  2093. * after a transfer completes and there are no pending transfers
  2094. * on any of the enabled endpoints.
  2095. *
  2096. * This is the first half of that workaround.
  2097. *
  2098. * Refers to:
  2099. *
  2100. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  2101. * core send LGO_Ux entering U0
  2102. */
  2103. if (dwc->revision < DWC3_REVISION_183A) {
  2104. if (next == DWC3_LINK_STATE_U0) {
  2105. u32 u1u2;
  2106. u32 reg;
  2107. switch (dwc->link_state) {
  2108. case DWC3_LINK_STATE_U1:
  2109. case DWC3_LINK_STATE_U2:
  2110. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2111. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  2112. | DWC3_DCTL_ACCEPTU2ENA
  2113. | DWC3_DCTL_INITU1ENA
  2114. | DWC3_DCTL_ACCEPTU1ENA);
  2115. if (!dwc->u1u2)
  2116. dwc->u1u2 = reg & u1u2;
  2117. reg &= ~u1u2;
  2118. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2119. break;
  2120. default:
  2121. /* do nothing */
  2122. break;
  2123. }
  2124. }
  2125. }
  2126. switch (next) {
  2127. case DWC3_LINK_STATE_U1:
  2128. if (dwc->speed == USB_SPEED_SUPER)
  2129. dwc3_suspend_gadget(dwc);
  2130. break;
  2131. case DWC3_LINK_STATE_U2:
  2132. case DWC3_LINK_STATE_U3:
  2133. dwc3_suspend_gadget(dwc);
  2134. break;
  2135. case DWC3_LINK_STATE_RESUME:
  2136. dwc3_resume_gadget(dwc);
  2137. break;
  2138. default:
  2139. /* do nothing */
  2140. break;
  2141. }
  2142. dwc->link_state = next;
  2143. }
  2144. static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
  2145. unsigned int evtinfo)
  2146. {
  2147. unsigned int is_ss = evtinfo & BIT(4);
  2148. /**
  2149. * WORKAROUND: DWC3 revison 2.20a with hibernation support
  2150. * have a known issue which can cause USB CV TD.9.23 to fail
  2151. * randomly.
  2152. *
  2153. * Because of this issue, core could generate bogus hibernation
  2154. * events which SW needs to ignore.
  2155. *
  2156. * Refers to:
  2157. *
  2158. * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
  2159. * Device Fallback from SuperSpeed
  2160. */
  2161. if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
  2162. return;
  2163. /* enter hibernation here */
  2164. }
  2165. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  2166. const struct dwc3_event_devt *event)
  2167. {
  2168. switch (event->type) {
  2169. case DWC3_DEVICE_EVENT_DISCONNECT:
  2170. dwc3_gadget_disconnect_interrupt(dwc);
  2171. break;
  2172. case DWC3_DEVICE_EVENT_RESET:
  2173. dwc3_gadget_reset_interrupt(dwc);
  2174. break;
  2175. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  2176. dwc3_gadget_conndone_interrupt(dwc);
  2177. break;
  2178. case DWC3_DEVICE_EVENT_WAKEUP:
  2179. dwc3_gadget_wakeup_interrupt(dwc);
  2180. break;
  2181. case DWC3_DEVICE_EVENT_HIBER_REQ:
  2182. if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
  2183. "unexpected hibernation event\n"))
  2184. break;
  2185. dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
  2186. break;
  2187. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  2188. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  2189. break;
  2190. case DWC3_DEVICE_EVENT_EOPF:
  2191. dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
  2192. break;
  2193. case DWC3_DEVICE_EVENT_SOF:
  2194. dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
  2195. break;
  2196. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  2197. dwc3_trace(trace_dwc3_gadget, "Erratic Error");
  2198. break;
  2199. case DWC3_DEVICE_EVENT_CMD_CMPL:
  2200. dwc3_trace(trace_dwc3_gadget, "Command Complete");
  2201. break;
  2202. case DWC3_DEVICE_EVENT_OVERFLOW:
  2203. dwc3_trace(trace_dwc3_gadget, "Overflow");
  2204. break;
  2205. default:
  2206. dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  2207. }
  2208. }
  2209. static void dwc3_process_event_entry(struct dwc3 *dwc,
  2210. const union dwc3_event *event)
  2211. {
  2212. trace_dwc3_event(event->raw);
  2213. /* Endpoint IRQ, handle it and return early */
  2214. if (event->type.is_devspec == 0) {
  2215. /* depevt */
  2216. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  2217. }
  2218. switch (event->type.type) {
  2219. case DWC3_EVENT_TYPE_DEV:
  2220. dwc3_gadget_interrupt(dwc, &event->devt);
  2221. break;
  2222. /* REVISIT what to do with Carkit and I2C events ? */
  2223. default:
  2224. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  2225. }
  2226. }
  2227. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  2228. {
  2229. struct dwc3_event_buffer *evt;
  2230. irqreturn_t ret = IRQ_NONE;
  2231. int left;
  2232. u32 reg;
  2233. evt = dwc->ev_buffs[buf];
  2234. left = evt->count;
  2235. if (!(evt->flags & DWC3_EVENT_PENDING))
  2236. return IRQ_NONE;
  2237. while (left > 0) {
  2238. union dwc3_event event;
  2239. event.raw = *(u32 *) (evt->buf + evt->lpos);
  2240. dwc3_process_event_entry(dwc, &event);
  2241. /*
  2242. * FIXME we wrap around correctly to the next entry as
  2243. * almost all entries are 4 bytes in size. There is one
  2244. * entry which has 12 bytes which is a regular entry
  2245. * followed by 8 bytes data. ATM I don't know how
  2246. * things are organized if we get next to the a
  2247. * boundary so I worry about that once we try to handle
  2248. * that.
  2249. */
  2250. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  2251. left -= 4;
  2252. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  2253. }
  2254. evt->count = 0;
  2255. evt->flags &= ~DWC3_EVENT_PENDING;
  2256. ret = IRQ_HANDLED;
  2257. /* Unmask interrupt */
  2258. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2259. reg &= ~DWC3_GEVNTSIZ_INTMASK;
  2260. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2261. return ret;
  2262. }
  2263. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
  2264. {
  2265. struct dwc3 *dwc = _dwc;
  2266. unsigned long flags;
  2267. irqreturn_t ret = IRQ_NONE;
  2268. int i;
  2269. spin_lock_irqsave(&dwc->lock, flags);
  2270. for (i = 0; i < dwc->num_event_buffers; i++)
  2271. ret |= dwc3_process_event_buf(dwc, i);
  2272. spin_unlock_irqrestore(&dwc->lock, flags);
  2273. return ret;
  2274. }
  2275. static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
  2276. {
  2277. struct dwc3_event_buffer *evt;
  2278. u32 count;
  2279. u32 reg;
  2280. evt = dwc->ev_buffs[buf];
  2281. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  2282. count &= DWC3_GEVNTCOUNT_MASK;
  2283. if (!count)
  2284. return IRQ_NONE;
  2285. evt->count = count;
  2286. evt->flags |= DWC3_EVENT_PENDING;
  2287. /* Mask interrupt */
  2288. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2289. reg |= DWC3_GEVNTSIZ_INTMASK;
  2290. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2291. return IRQ_WAKE_THREAD;
  2292. }
  2293. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  2294. {
  2295. struct dwc3 *dwc = _dwc;
  2296. int i;
  2297. irqreturn_t ret = IRQ_NONE;
  2298. for (i = 0; i < dwc->num_event_buffers; i++) {
  2299. irqreturn_t status;
  2300. status = dwc3_check_event_buf(dwc, i);
  2301. if (status == IRQ_WAKE_THREAD)
  2302. ret = status;
  2303. }
  2304. return ret;
  2305. }
  2306. /**
  2307. * dwc3_gadget_init - Initializes gadget related registers
  2308. * @dwc: pointer to our controller context structure
  2309. *
  2310. * Returns 0 on success otherwise negative errno.
  2311. */
  2312. int dwc3_gadget_init(struct dwc3 *dwc)
  2313. {
  2314. int ret;
  2315. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2316. &dwc->ctrl_req_addr, GFP_KERNEL);
  2317. if (!dwc->ctrl_req) {
  2318. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  2319. ret = -ENOMEM;
  2320. goto err0;
  2321. }
  2322. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
  2323. &dwc->ep0_trb_addr, GFP_KERNEL);
  2324. if (!dwc->ep0_trb) {
  2325. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  2326. ret = -ENOMEM;
  2327. goto err1;
  2328. }
  2329. dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
  2330. if (!dwc->setup_buf) {
  2331. ret = -ENOMEM;
  2332. goto err2;
  2333. }
  2334. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  2335. DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
  2336. GFP_KERNEL);
  2337. if (!dwc->ep0_bounce) {
  2338. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  2339. ret = -ENOMEM;
  2340. goto err3;
  2341. }
  2342. dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
  2343. if (!dwc->zlp_buf) {
  2344. ret = -ENOMEM;
  2345. goto err4;
  2346. }
  2347. dwc->gadget.ops = &dwc3_gadget_ops;
  2348. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  2349. dwc->gadget.sg_supported = true;
  2350. dwc->gadget.name = "dwc3-gadget";
  2351. dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
  2352. /*
  2353. * FIXME We might be setting max_speed to <SUPER, however versions
  2354. * <2.20a of dwc3 have an issue with metastability (documented
  2355. * elsewhere in this driver) which tells us we can't set max speed to
  2356. * anything lower than SUPER.
  2357. *
  2358. * Because gadget.max_speed is only used by composite.c and function
  2359. * drivers (i.e. it won't go into dwc3's registers) we are allowing this
  2360. * to happen so we avoid sending SuperSpeed Capability descriptor
  2361. * together with our BOS descriptor as that could confuse host into
  2362. * thinking we can handle super speed.
  2363. *
  2364. * Note that, in fact, we won't even support GetBOS requests when speed
  2365. * is less than super speed because we don't have means, yet, to tell
  2366. * composite.c that we are USB 2.0 + LPM ECN.
  2367. */
  2368. if (dwc->revision < DWC3_REVISION_220A)
  2369. dwc3_trace(trace_dwc3_gadget,
  2370. "Changing max_speed on rev %08x\n",
  2371. dwc->revision);
  2372. dwc->gadget.max_speed = dwc->maximum_speed;
  2373. /*
  2374. * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
  2375. * on ep out.
  2376. */
  2377. dwc->gadget.quirk_ep_out_aligned_size = true;
  2378. /*
  2379. * REVISIT: Here we should clear all pending IRQs to be
  2380. * sure we're starting from a well known location.
  2381. */
  2382. ret = dwc3_gadget_init_endpoints(dwc);
  2383. if (ret)
  2384. goto err5;
  2385. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  2386. if (ret) {
  2387. dev_err(dwc->dev, "failed to register udc\n");
  2388. goto err5;
  2389. }
  2390. return 0;
  2391. err5:
  2392. kfree(dwc->zlp_buf);
  2393. err4:
  2394. dwc3_gadget_free_endpoints(dwc);
  2395. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2396. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2397. err3:
  2398. kfree(dwc->setup_buf);
  2399. err2:
  2400. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2401. dwc->ep0_trb, dwc->ep0_trb_addr);
  2402. err1:
  2403. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2404. dwc->ctrl_req, dwc->ctrl_req_addr);
  2405. err0:
  2406. return ret;
  2407. }
  2408. /* -------------------------------------------------------------------------- */
  2409. void dwc3_gadget_exit(struct dwc3 *dwc)
  2410. {
  2411. usb_del_gadget_udc(&dwc->gadget);
  2412. dwc3_gadget_free_endpoints(dwc);
  2413. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2414. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2415. kfree(dwc->setup_buf);
  2416. kfree(dwc->zlp_buf);
  2417. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2418. dwc->ep0_trb, dwc->ep0_trb_addr);
  2419. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2420. dwc->ctrl_req, dwc->ctrl_req_addr);
  2421. }
  2422. int dwc3_gadget_suspend(struct dwc3 *dwc)
  2423. {
  2424. if (dwc->pullups_connected) {
  2425. dwc3_gadget_disable_irq(dwc);
  2426. dwc3_gadget_run_stop(dwc, true, true);
  2427. }
  2428. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2429. __dwc3_gadget_ep_disable(dwc->eps[1]);
  2430. dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
  2431. return 0;
  2432. }
  2433. int dwc3_gadget_resume(struct dwc3 *dwc)
  2434. {
  2435. struct dwc3_ep *dep;
  2436. int ret;
  2437. /* Start with SuperSpeed Default */
  2438. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  2439. dep = dwc->eps[0];
  2440. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2441. false);
  2442. if (ret)
  2443. goto err0;
  2444. dep = dwc->eps[1];
  2445. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2446. false);
  2447. if (ret)
  2448. goto err1;
  2449. /* begin to receive SETUP packets */
  2450. dwc->ep0state = EP0_SETUP_PHASE;
  2451. dwc3_ep0_out_start(dwc);
  2452. dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
  2453. if (dwc->pullups_connected) {
  2454. dwc3_gadget_enable_irq(dwc);
  2455. dwc3_gadget_run_stop(dwc, true, false);
  2456. }
  2457. return 0;
  2458. err1:
  2459. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2460. err0:
  2461. return ret;
  2462. }