msm_serial.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654
  1. /*
  2. * Driver for msm7k serial device and console
  3. *
  4. * Copyright (C) 2007 Google, Inc.
  5. * Author: Robert Love <rlove@google.com>
  6. * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
  7. *
  8. * This software is licensed under the terms of the GNU General Public
  9. * License version 2, as published by the Free Software Foundation, and
  10. * may be copied, distributed, and modified under those terms.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  18. # define SUPPORT_SYSRQ
  19. #endif
  20. #include <linux/atomic.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/hrtimer.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/ioport.h>
  27. #include <linux/irq.h>
  28. #include <linux/init.h>
  29. #include <linux/console.h>
  30. #include <linux/tty.h>
  31. #include <linux/tty_flip.h>
  32. #include <linux/serial_core.h>
  33. #include <linux/serial.h>
  34. #include <linux/slab.h>
  35. #include <linux/clk.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/delay.h>
  38. #include <linux/of.h>
  39. #include <linux/of_device.h>
  40. #include "msm_serial.h"
  41. #define UARTDM_BURST_SIZE 16 /* in bytes */
  42. #define UARTDM_TX_AIGN(x) ((x) & ~0x3) /* valid for > 1p3 */
  43. #define UARTDM_TX_MAX 256 /* in bytes, valid for <= 1p3 */
  44. #define UARTDM_RX_SIZE (UART_XMIT_SIZE / 4)
  45. enum {
  46. UARTDM_1P1 = 1,
  47. UARTDM_1P2,
  48. UARTDM_1P3,
  49. UARTDM_1P4,
  50. };
  51. struct msm_dma {
  52. struct dma_chan *chan;
  53. enum dma_data_direction dir;
  54. dma_addr_t phys;
  55. unsigned char *virt;
  56. dma_cookie_t cookie;
  57. u32 enable_bit;
  58. unsigned int count;
  59. struct dma_async_tx_descriptor *desc;
  60. };
  61. struct msm_port {
  62. struct uart_port uart;
  63. char name[16];
  64. struct clk *clk;
  65. struct clk *pclk;
  66. unsigned int imr;
  67. int is_uartdm;
  68. unsigned int old_snap_state;
  69. bool break_detected;
  70. struct msm_dma tx_dma;
  71. struct msm_dma rx_dma;
  72. };
  73. static void msm_handle_tx(struct uart_port *port);
  74. static void msm_start_rx_dma(struct msm_port *msm_port);
  75. void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
  76. {
  77. struct device *dev = port->dev;
  78. unsigned int mapped;
  79. u32 val;
  80. mapped = dma->count;
  81. dma->count = 0;
  82. dmaengine_terminate_all(dma->chan);
  83. /*
  84. * DMA Stall happens if enqueue and flush command happens concurrently.
  85. * For example before changing the baud rate/protocol configuration and
  86. * sending flush command to ADM, disable the channel of UARTDM.
  87. * Note: should not reset the receiver here immediately as it is not
  88. * suggested to do disable/reset or reset/disable at the same time.
  89. */
  90. val = msm_read(port, UARTDM_DMEN);
  91. val &= ~dma->enable_bit;
  92. msm_write(port, val, UARTDM_DMEN);
  93. if (mapped)
  94. dma_unmap_single(dev, dma->phys, mapped, dma->dir);
  95. }
  96. static void msm_release_dma(struct msm_port *msm_port)
  97. {
  98. struct msm_dma *dma;
  99. dma = &msm_port->tx_dma;
  100. if (dma->chan) {
  101. msm_stop_dma(&msm_port->uart, dma);
  102. dma_release_channel(dma->chan);
  103. }
  104. memset(dma, 0, sizeof(*dma));
  105. dma = &msm_port->rx_dma;
  106. if (dma->chan) {
  107. msm_stop_dma(&msm_port->uart, dma);
  108. dma_release_channel(dma->chan);
  109. kfree(dma->virt);
  110. }
  111. memset(dma, 0, sizeof(*dma));
  112. }
  113. static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
  114. {
  115. struct device *dev = msm_port->uart.dev;
  116. struct dma_slave_config conf;
  117. struct msm_dma *dma;
  118. u32 crci = 0;
  119. int ret;
  120. dma = &msm_port->tx_dma;
  121. /* allocate DMA resources, if available */
  122. dma->chan = dma_request_slave_channel_reason(dev, "tx");
  123. if (IS_ERR(dma->chan))
  124. goto no_tx;
  125. of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
  126. memset(&conf, 0, sizeof(conf));
  127. conf.direction = DMA_MEM_TO_DEV;
  128. conf.device_fc = true;
  129. conf.dst_addr = base + UARTDM_TF;
  130. conf.dst_maxburst = UARTDM_BURST_SIZE;
  131. conf.slave_id = crci;
  132. ret = dmaengine_slave_config(dma->chan, &conf);
  133. if (ret)
  134. goto rel_tx;
  135. dma->dir = DMA_TO_DEVICE;
  136. if (msm_port->is_uartdm < UARTDM_1P4)
  137. dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
  138. else
  139. dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
  140. return;
  141. rel_tx:
  142. dma_release_channel(dma->chan);
  143. no_tx:
  144. memset(dma, 0, sizeof(*dma));
  145. }
  146. static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
  147. {
  148. struct device *dev = msm_port->uart.dev;
  149. struct dma_slave_config conf;
  150. struct msm_dma *dma;
  151. u32 crci = 0;
  152. int ret;
  153. dma = &msm_port->rx_dma;
  154. /* allocate DMA resources, if available */
  155. dma->chan = dma_request_slave_channel_reason(dev, "rx");
  156. if (IS_ERR(dma->chan))
  157. goto no_rx;
  158. of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
  159. dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
  160. if (!dma->virt)
  161. goto rel_rx;
  162. memset(&conf, 0, sizeof(conf));
  163. conf.direction = DMA_DEV_TO_MEM;
  164. conf.device_fc = true;
  165. conf.src_addr = base + UARTDM_RF;
  166. conf.src_maxburst = UARTDM_BURST_SIZE;
  167. conf.slave_id = crci;
  168. ret = dmaengine_slave_config(dma->chan, &conf);
  169. if (ret)
  170. goto err;
  171. dma->dir = DMA_FROM_DEVICE;
  172. if (msm_port->is_uartdm < UARTDM_1P4)
  173. dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
  174. else
  175. dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
  176. return;
  177. err:
  178. kfree(dma->virt);
  179. rel_rx:
  180. dma_release_channel(dma->chan);
  181. no_rx:
  182. memset(dma, 0, sizeof(*dma));
  183. }
  184. static inline void msm_wait_for_xmitr(struct uart_port *port)
  185. {
  186. while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
  187. if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
  188. break;
  189. udelay(1);
  190. }
  191. msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
  192. }
  193. static void msm_stop_tx(struct uart_port *port)
  194. {
  195. struct msm_port *msm_port = UART_TO_MSM(port);
  196. msm_port->imr &= ~UART_IMR_TXLEV;
  197. msm_write(port, msm_port->imr, UART_IMR);
  198. }
  199. static void msm_start_tx(struct uart_port *port)
  200. {
  201. struct msm_port *msm_port = UART_TO_MSM(port);
  202. struct msm_dma *dma = &msm_port->tx_dma;
  203. /* Already started in DMA mode */
  204. if (dma->count)
  205. return;
  206. msm_port->imr |= UART_IMR_TXLEV;
  207. msm_write(port, msm_port->imr, UART_IMR);
  208. }
  209. static void msm_reset_dm_count(struct uart_port *port, int count)
  210. {
  211. msm_wait_for_xmitr(port);
  212. msm_write(port, count, UARTDM_NCF_TX);
  213. msm_read(port, UARTDM_NCF_TX);
  214. }
  215. static void msm_complete_tx_dma(void *args)
  216. {
  217. struct msm_port *msm_port = args;
  218. struct uart_port *port = &msm_port->uart;
  219. struct circ_buf *xmit = &port->state->xmit;
  220. struct msm_dma *dma = &msm_port->tx_dma;
  221. struct dma_tx_state state;
  222. enum dma_status status;
  223. unsigned long flags;
  224. unsigned int count;
  225. u32 val;
  226. spin_lock_irqsave(&port->lock, flags);
  227. /* Already stopped */
  228. if (!dma->count)
  229. goto done;
  230. status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
  231. dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
  232. val = msm_read(port, UARTDM_DMEN);
  233. val &= ~dma->enable_bit;
  234. msm_write(port, val, UARTDM_DMEN);
  235. if (msm_port->is_uartdm > UARTDM_1P3) {
  236. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  237. msm_write(port, UART_CR_TX_ENABLE, UART_CR);
  238. }
  239. count = dma->count - state.residue;
  240. port->icount.tx += count;
  241. dma->count = 0;
  242. xmit->tail += count;
  243. xmit->tail &= UART_XMIT_SIZE - 1;
  244. /* Restore "Tx FIFO below watermark" interrupt */
  245. msm_port->imr |= UART_IMR_TXLEV;
  246. msm_write(port, msm_port->imr, UART_IMR);
  247. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  248. uart_write_wakeup(port);
  249. msm_handle_tx(port);
  250. done:
  251. spin_unlock_irqrestore(&port->lock, flags);
  252. }
  253. static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
  254. {
  255. struct circ_buf *xmit = &msm_port->uart.state->xmit;
  256. struct uart_port *port = &msm_port->uart;
  257. struct msm_dma *dma = &msm_port->tx_dma;
  258. void *cpu_addr;
  259. int ret;
  260. u32 val;
  261. cpu_addr = &xmit->buf[xmit->tail];
  262. dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
  263. ret = dma_mapping_error(port->dev, dma->phys);
  264. if (ret)
  265. return ret;
  266. dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
  267. count, DMA_MEM_TO_DEV,
  268. DMA_PREP_INTERRUPT |
  269. DMA_PREP_FENCE);
  270. if (!dma->desc) {
  271. ret = -EIO;
  272. goto unmap;
  273. }
  274. dma->desc->callback = msm_complete_tx_dma;
  275. dma->desc->callback_param = msm_port;
  276. dma->cookie = dmaengine_submit(dma->desc);
  277. ret = dma_submit_error(dma->cookie);
  278. if (ret)
  279. goto unmap;
  280. /*
  281. * Using DMA complete for Tx FIFO reload, no need for
  282. * "Tx FIFO below watermark" one, disable it
  283. */
  284. msm_port->imr &= ~UART_IMR_TXLEV;
  285. msm_write(port, msm_port->imr, UART_IMR);
  286. dma->count = count;
  287. val = msm_read(port, UARTDM_DMEN);
  288. val |= dma->enable_bit;
  289. if (msm_port->is_uartdm < UARTDM_1P4)
  290. msm_write(port, val, UARTDM_DMEN);
  291. msm_reset_dm_count(port, count);
  292. if (msm_port->is_uartdm > UARTDM_1P3)
  293. msm_write(port, val, UARTDM_DMEN);
  294. dma_async_issue_pending(dma->chan);
  295. return 0;
  296. unmap:
  297. dma_unmap_single(port->dev, dma->phys, count, dma->dir);
  298. return ret;
  299. }
  300. static void msm_complete_rx_dma(void *args)
  301. {
  302. struct msm_port *msm_port = args;
  303. struct uart_port *port = &msm_port->uart;
  304. struct tty_port *tport = &port->state->port;
  305. struct msm_dma *dma = &msm_port->rx_dma;
  306. int count = 0, i, sysrq;
  307. unsigned long flags;
  308. u32 val;
  309. spin_lock_irqsave(&port->lock, flags);
  310. /* Already stopped */
  311. if (!dma->count)
  312. goto done;
  313. val = msm_read(port, UARTDM_DMEN);
  314. val &= ~dma->enable_bit;
  315. msm_write(port, val, UARTDM_DMEN);
  316. /* Restore interrupts */
  317. msm_port->imr |= UART_IMR_RXLEV | UART_IMR_RXSTALE;
  318. msm_write(port, msm_port->imr, UART_IMR);
  319. if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
  320. port->icount.overrun++;
  321. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  322. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  323. }
  324. count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
  325. port->icount.rx += count;
  326. dma->count = 0;
  327. dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
  328. for (i = 0; i < count; i++) {
  329. char flag = TTY_NORMAL;
  330. if (msm_port->break_detected && dma->virt[i] == 0) {
  331. port->icount.brk++;
  332. flag = TTY_BREAK;
  333. msm_port->break_detected = false;
  334. if (uart_handle_break(port))
  335. continue;
  336. }
  337. if (!(port->read_status_mask & UART_SR_RX_BREAK))
  338. flag = TTY_NORMAL;
  339. spin_unlock_irqrestore(&port->lock, flags);
  340. sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
  341. spin_lock_irqsave(&port->lock, flags);
  342. if (!sysrq)
  343. tty_insert_flip_char(tport, dma->virt[i], flag);
  344. }
  345. msm_start_rx_dma(msm_port);
  346. done:
  347. spin_unlock_irqrestore(&port->lock, flags);
  348. if (count)
  349. tty_flip_buffer_push(tport);
  350. }
  351. static void msm_start_rx_dma(struct msm_port *msm_port)
  352. {
  353. struct msm_dma *dma = &msm_port->rx_dma;
  354. struct uart_port *uart = &msm_port->uart;
  355. u32 val;
  356. int ret;
  357. if (!dma->chan)
  358. return;
  359. dma->phys = dma_map_single(uart->dev, dma->virt,
  360. UARTDM_RX_SIZE, dma->dir);
  361. ret = dma_mapping_error(uart->dev, dma->phys);
  362. if (ret)
  363. return;
  364. dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
  365. UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
  366. DMA_PREP_INTERRUPT);
  367. if (!dma->desc)
  368. goto unmap;
  369. dma->desc->callback = msm_complete_rx_dma;
  370. dma->desc->callback_param = msm_port;
  371. dma->cookie = dmaengine_submit(dma->desc);
  372. ret = dma_submit_error(dma->cookie);
  373. if (ret)
  374. goto unmap;
  375. /*
  376. * Using DMA for FIFO off-load, no need for "Rx FIFO over
  377. * watermark" or "stale" interrupts, disable them
  378. */
  379. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  380. /*
  381. * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
  382. * we need RXSTALE to flush input DMA fifo to memory
  383. */
  384. if (msm_port->is_uartdm < UARTDM_1P4)
  385. msm_port->imr |= UART_IMR_RXSTALE;
  386. msm_write(uart, msm_port->imr, UART_IMR);
  387. dma->count = UARTDM_RX_SIZE;
  388. dma_async_issue_pending(dma->chan);
  389. msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  390. msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  391. val = msm_read(uart, UARTDM_DMEN);
  392. val |= dma->enable_bit;
  393. if (msm_port->is_uartdm < UARTDM_1P4)
  394. msm_write(uart, val, UARTDM_DMEN);
  395. msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
  396. if (msm_port->is_uartdm > UARTDM_1P3)
  397. msm_write(uart, val, UARTDM_DMEN);
  398. return;
  399. unmap:
  400. dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
  401. }
  402. static void msm_stop_rx(struct uart_port *port)
  403. {
  404. struct msm_port *msm_port = UART_TO_MSM(port);
  405. struct msm_dma *dma = &msm_port->rx_dma;
  406. msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
  407. msm_write(port, msm_port->imr, UART_IMR);
  408. if (dma->chan)
  409. msm_stop_dma(port, dma);
  410. }
  411. static void msm_enable_ms(struct uart_port *port)
  412. {
  413. struct msm_port *msm_port = UART_TO_MSM(port);
  414. msm_port->imr |= UART_IMR_DELTA_CTS;
  415. msm_write(port, msm_port->imr, UART_IMR);
  416. }
  417. static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
  418. {
  419. struct tty_port *tport = &port->state->port;
  420. unsigned int sr;
  421. int count = 0;
  422. struct msm_port *msm_port = UART_TO_MSM(port);
  423. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  424. port->icount.overrun++;
  425. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  426. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  427. }
  428. if (misr & UART_IMR_RXSTALE) {
  429. count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
  430. msm_port->old_snap_state;
  431. msm_port->old_snap_state = 0;
  432. } else {
  433. count = 4 * (msm_read(port, UART_RFWR));
  434. msm_port->old_snap_state += count;
  435. }
  436. /* TODO: Precise error reporting */
  437. port->icount.rx += count;
  438. while (count > 0) {
  439. unsigned char buf[4];
  440. int sysrq, r_count, i;
  441. sr = msm_read(port, UART_SR);
  442. if ((sr & UART_SR_RX_READY) == 0) {
  443. msm_port->old_snap_state -= count;
  444. break;
  445. }
  446. ioread32_rep(port->membase + UARTDM_RF, buf, 1);
  447. r_count = min_t(int, count, sizeof(buf));
  448. for (i = 0; i < r_count; i++) {
  449. char flag = TTY_NORMAL;
  450. if (msm_port->break_detected && buf[i] == 0) {
  451. port->icount.brk++;
  452. flag = TTY_BREAK;
  453. msm_port->break_detected = false;
  454. if (uart_handle_break(port))
  455. continue;
  456. }
  457. if (!(port->read_status_mask & UART_SR_RX_BREAK))
  458. flag = TTY_NORMAL;
  459. spin_unlock(&port->lock);
  460. sysrq = uart_handle_sysrq_char(port, buf[i]);
  461. spin_lock(&port->lock);
  462. if (!sysrq)
  463. tty_insert_flip_char(tport, buf[i], flag);
  464. }
  465. count -= r_count;
  466. }
  467. spin_unlock(&port->lock);
  468. tty_flip_buffer_push(tport);
  469. spin_lock(&port->lock);
  470. if (misr & (UART_IMR_RXSTALE))
  471. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  472. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  473. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  474. /* Try to use DMA */
  475. msm_start_rx_dma(msm_port);
  476. }
  477. static void msm_handle_rx(struct uart_port *port)
  478. {
  479. struct tty_port *tport = &port->state->port;
  480. unsigned int sr;
  481. /*
  482. * Handle overrun. My understanding of the hardware is that overrun
  483. * is not tied to the RX buffer, so we handle the case out of band.
  484. */
  485. if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
  486. port->icount.overrun++;
  487. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  488. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  489. }
  490. /* and now the main RX loop */
  491. while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
  492. unsigned int c;
  493. char flag = TTY_NORMAL;
  494. int sysrq;
  495. c = msm_read(port, UART_RF);
  496. if (sr & UART_SR_RX_BREAK) {
  497. port->icount.brk++;
  498. if (uart_handle_break(port))
  499. continue;
  500. } else if (sr & UART_SR_PAR_FRAME_ERR) {
  501. port->icount.frame++;
  502. } else {
  503. port->icount.rx++;
  504. }
  505. /* Mask conditions we're ignorning. */
  506. sr &= port->read_status_mask;
  507. if (sr & UART_SR_RX_BREAK)
  508. flag = TTY_BREAK;
  509. else if (sr & UART_SR_PAR_FRAME_ERR)
  510. flag = TTY_FRAME;
  511. spin_unlock(&port->lock);
  512. sysrq = uart_handle_sysrq_char(port, c);
  513. spin_lock(&port->lock);
  514. if (!sysrq)
  515. tty_insert_flip_char(tport, c, flag);
  516. }
  517. spin_unlock(&port->lock);
  518. tty_flip_buffer_push(tport);
  519. spin_lock(&port->lock);
  520. }
  521. static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
  522. {
  523. struct circ_buf *xmit = &port->state->xmit;
  524. struct msm_port *msm_port = UART_TO_MSM(port);
  525. unsigned int num_chars;
  526. unsigned int tf_pointer = 0;
  527. void __iomem *tf;
  528. if (msm_port->is_uartdm)
  529. tf = port->membase + UARTDM_TF;
  530. else
  531. tf = port->membase + UART_TF;
  532. if (tx_count && msm_port->is_uartdm)
  533. msm_reset_dm_count(port, tx_count);
  534. while (tf_pointer < tx_count) {
  535. int i;
  536. char buf[4] = { 0 };
  537. if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  538. break;
  539. if (msm_port->is_uartdm)
  540. num_chars = min(tx_count - tf_pointer,
  541. (unsigned int)sizeof(buf));
  542. else
  543. num_chars = 1;
  544. for (i = 0; i < num_chars; i++) {
  545. buf[i] = xmit->buf[xmit->tail + i];
  546. port->icount.tx++;
  547. }
  548. iowrite32_rep(tf, buf, 1);
  549. xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
  550. tf_pointer += num_chars;
  551. }
  552. /* disable tx interrupts if nothing more to send */
  553. if (uart_circ_empty(xmit))
  554. msm_stop_tx(port);
  555. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  556. uart_write_wakeup(port);
  557. }
  558. static void msm_handle_tx(struct uart_port *port)
  559. {
  560. struct msm_port *msm_port = UART_TO_MSM(port);
  561. struct circ_buf *xmit = &msm_port->uart.state->xmit;
  562. struct msm_dma *dma = &msm_port->tx_dma;
  563. unsigned int pio_count, dma_count, dma_min;
  564. void __iomem *tf;
  565. int err = 0;
  566. if (port->x_char) {
  567. if (msm_port->is_uartdm)
  568. tf = port->membase + UARTDM_TF;
  569. else
  570. tf = port->membase + UART_TF;
  571. if (msm_port->is_uartdm)
  572. msm_reset_dm_count(port, 1);
  573. iowrite8_rep(tf, &port->x_char, 1);
  574. port->icount.tx++;
  575. port->x_char = 0;
  576. return;
  577. }
  578. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  579. msm_stop_tx(port);
  580. return;
  581. }
  582. pio_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
  583. dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  584. dma_min = 1; /* Always DMA */
  585. if (msm_port->is_uartdm > UARTDM_1P3) {
  586. dma_count = UARTDM_TX_AIGN(dma_count);
  587. dma_min = UARTDM_BURST_SIZE;
  588. } else {
  589. if (dma_count > UARTDM_TX_MAX)
  590. dma_count = UARTDM_TX_MAX;
  591. }
  592. if (pio_count > port->fifosize)
  593. pio_count = port->fifosize;
  594. if (!dma->chan || dma_count < dma_min)
  595. msm_handle_tx_pio(port, pio_count);
  596. else
  597. err = msm_handle_tx_dma(msm_port, dma_count);
  598. if (err) /* fall back to PIO mode */
  599. msm_handle_tx_pio(port, pio_count);
  600. }
  601. static void msm_handle_delta_cts(struct uart_port *port)
  602. {
  603. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  604. port->icount.cts++;
  605. wake_up_interruptible(&port->state->port.delta_msr_wait);
  606. }
  607. static irqreturn_t msm_uart_irq(int irq, void *dev_id)
  608. {
  609. struct uart_port *port = dev_id;
  610. struct msm_port *msm_port = UART_TO_MSM(port);
  611. struct msm_dma *dma = &msm_port->rx_dma;
  612. unsigned long flags;
  613. unsigned int misr;
  614. u32 val;
  615. spin_lock_irqsave(&port->lock, flags);
  616. misr = msm_read(port, UART_MISR);
  617. msm_write(port, 0, UART_IMR); /* disable interrupt */
  618. if (misr & UART_IMR_RXBREAK_START) {
  619. msm_port->break_detected = true;
  620. msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
  621. }
  622. if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
  623. if (dma->count) {
  624. val = UART_CR_CMD_STALE_EVENT_DISABLE;
  625. msm_write(port, val, UART_CR);
  626. val = UART_CR_CMD_RESET_STALE_INT;
  627. msm_write(port, val, UART_CR);
  628. /*
  629. * Flush DMA input fifo to memory, this will also
  630. * trigger DMA RX completion
  631. */
  632. dmaengine_terminate_all(dma->chan);
  633. } else if (msm_port->is_uartdm) {
  634. msm_handle_rx_dm(port, misr);
  635. } else {
  636. msm_handle_rx(port);
  637. }
  638. }
  639. if (misr & UART_IMR_TXLEV)
  640. msm_handle_tx(port);
  641. if (misr & UART_IMR_DELTA_CTS)
  642. msm_handle_delta_cts(port);
  643. msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
  644. spin_unlock_irqrestore(&port->lock, flags);
  645. return IRQ_HANDLED;
  646. }
  647. static unsigned int msm_tx_empty(struct uart_port *port)
  648. {
  649. return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
  650. }
  651. static unsigned int msm_get_mctrl(struct uart_port *port)
  652. {
  653. return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
  654. }
  655. static void msm_reset(struct uart_port *port)
  656. {
  657. struct msm_port *msm_port = UART_TO_MSM(port);
  658. /* reset everything */
  659. msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
  660. msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
  661. msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
  662. msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
  663. msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
  664. msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
  665. /* Disable DM modes */
  666. if (msm_port->is_uartdm)
  667. msm_write(port, 0, UARTDM_DMEN);
  668. }
  669. static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
  670. {
  671. unsigned int mr;
  672. mr = msm_read(port, UART_MR1);
  673. if (!(mctrl & TIOCM_RTS)) {
  674. mr &= ~UART_MR1_RX_RDY_CTL;
  675. msm_write(port, mr, UART_MR1);
  676. msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
  677. } else {
  678. mr |= UART_MR1_RX_RDY_CTL;
  679. msm_write(port, mr, UART_MR1);
  680. }
  681. }
  682. static void msm_break_ctl(struct uart_port *port, int break_ctl)
  683. {
  684. if (break_ctl)
  685. msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
  686. else
  687. msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
  688. }
  689. struct msm_baud_map {
  690. u16 divisor;
  691. u8 code;
  692. u8 rxstale;
  693. };
  694. static const struct msm_baud_map *
  695. msm_find_best_baud(struct uart_port *port, unsigned int baud)
  696. {
  697. unsigned int i, divisor;
  698. const struct msm_baud_map *entry;
  699. static const struct msm_baud_map table[] = {
  700. { 1536, 0x00, 1 },
  701. { 768, 0x11, 1 },
  702. { 384, 0x22, 1 },
  703. { 192, 0x33, 1 },
  704. { 96, 0x44, 1 },
  705. { 48, 0x55, 1 },
  706. { 32, 0x66, 1 },
  707. { 24, 0x77, 1 },
  708. { 16, 0x88, 1 },
  709. { 12, 0x99, 6 },
  710. { 8, 0xaa, 6 },
  711. { 6, 0xbb, 6 },
  712. { 4, 0xcc, 6 },
  713. { 3, 0xdd, 8 },
  714. { 2, 0xee, 16 },
  715. { 1, 0xff, 31 },
  716. { 0, 0xff, 31 },
  717. };
  718. divisor = uart_get_divisor(port, baud);
  719. for (i = 0, entry = table; i < ARRAY_SIZE(table); i++, entry++)
  720. if (entry->divisor <= divisor)
  721. break;
  722. return entry; /* Default to smallest divider */
  723. }
  724. static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
  725. unsigned long *saved_flags)
  726. {
  727. unsigned int rxstale, watermark, mask;
  728. struct msm_port *msm_port = UART_TO_MSM(port);
  729. const struct msm_baud_map *entry;
  730. unsigned long flags;
  731. entry = msm_find_best_baud(port, baud);
  732. msm_write(port, entry->code, UART_CSR);
  733. if (baud > 460800)
  734. port->uartclk = baud * 16;
  735. flags = *saved_flags;
  736. spin_unlock_irqrestore(&port->lock, flags);
  737. clk_set_rate(msm_port->clk, port->uartclk);
  738. spin_lock_irqsave(&port->lock, flags);
  739. *saved_flags = flags;
  740. /* RX stale watermark */
  741. rxstale = entry->rxstale;
  742. watermark = UART_IPR_STALE_LSB & rxstale;
  743. if (msm_port->is_uartdm) {
  744. mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
  745. } else {
  746. watermark |= UART_IPR_RXSTALE_LAST;
  747. mask = UART_IPR_STALE_TIMEOUT_MSB;
  748. }
  749. watermark |= mask & (rxstale << 2);
  750. msm_write(port, watermark, UART_IPR);
  751. /* set RX watermark */
  752. watermark = (port->fifosize * 3) / 4;
  753. msm_write(port, watermark, UART_RFWR);
  754. /* set TX watermark */
  755. msm_write(port, 10, UART_TFWR);
  756. msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
  757. msm_reset(port);
  758. /* Enable RX and TX */
  759. msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
  760. /* turn on RX and CTS interrupts */
  761. msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
  762. UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
  763. msm_write(port, msm_port->imr, UART_IMR);
  764. if (msm_port->is_uartdm) {
  765. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  766. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  767. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
  768. }
  769. return baud;
  770. }
  771. static void msm_init_clock(struct uart_port *port)
  772. {
  773. struct msm_port *msm_port = UART_TO_MSM(port);
  774. clk_prepare_enable(msm_port->clk);
  775. clk_prepare_enable(msm_port->pclk);
  776. msm_serial_set_mnd_regs(port);
  777. }
  778. static int msm_startup(struct uart_port *port)
  779. {
  780. struct msm_port *msm_port = UART_TO_MSM(port);
  781. unsigned int data, rfr_level, mask;
  782. int ret;
  783. snprintf(msm_port->name, sizeof(msm_port->name),
  784. "msm_serial%d", port->line);
  785. ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
  786. msm_port->name, port);
  787. if (unlikely(ret))
  788. return ret;
  789. msm_init_clock(port);
  790. if (likely(port->fifosize > 12))
  791. rfr_level = port->fifosize - 12;
  792. else
  793. rfr_level = port->fifosize;
  794. /* set automatic RFR level */
  795. data = msm_read(port, UART_MR1);
  796. if (msm_port->is_uartdm)
  797. mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
  798. else
  799. mask = UART_MR1_AUTO_RFR_LEVEL1;
  800. data &= ~mask;
  801. data &= ~UART_MR1_AUTO_RFR_LEVEL0;
  802. data |= mask & (rfr_level << 2);
  803. data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
  804. msm_write(port, data, UART_MR1);
  805. if (msm_port->is_uartdm) {
  806. msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
  807. msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
  808. }
  809. return 0;
  810. }
  811. static void msm_shutdown(struct uart_port *port)
  812. {
  813. struct msm_port *msm_port = UART_TO_MSM(port);
  814. msm_port->imr = 0;
  815. msm_write(port, 0, UART_IMR); /* disable interrupts */
  816. if (msm_port->is_uartdm)
  817. msm_release_dma(msm_port);
  818. clk_disable_unprepare(msm_port->clk);
  819. free_irq(port->irq, port);
  820. }
  821. static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
  822. struct ktermios *old)
  823. {
  824. struct msm_port *msm_port = UART_TO_MSM(port);
  825. struct msm_dma *dma = &msm_port->rx_dma;
  826. unsigned long flags;
  827. unsigned int baud, mr;
  828. spin_lock_irqsave(&port->lock, flags);
  829. if (dma->chan) /* Terminate if any */
  830. msm_stop_dma(port, dma);
  831. /* calculate and set baud rate */
  832. baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
  833. baud = msm_set_baud_rate(port, baud, &flags);
  834. if (tty_termios_baud_rate(termios))
  835. tty_termios_encode_baud_rate(termios, baud, baud);
  836. /* calculate parity */
  837. mr = msm_read(port, UART_MR2);
  838. mr &= ~UART_MR2_PARITY_MODE;
  839. if (termios->c_cflag & PARENB) {
  840. if (termios->c_cflag & PARODD)
  841. mr |= UART_MR2_PARITY_MODE_ODD;
  842. else if (termios->c_cflag & CMSPAR)
  843. mr |= UART_MR2_PARITY_MODE_SPACE;
  844. else
  845. mr |= UART_MR2_PARITY_MODE_EVEN;
  846. }
  847. /* calculate bits per char */
  848. mr &= ~UART_MR2_BITS_PER_CHAR;
  849. switch (termios->c_cflag & CSIZE) {
  850. case CS5:
  851. mr |= UART_MR2_BITS_PER_CHAR_5;
  852. break;
  853. case CS6:
  854. mr |= UART_MR2_BITS_PER_CHAR_6;
  855. break;
  856. case CS7:
  857. mr |= UART_MR2_BITS_PER_CHAR_7;
  858. break;
  859. case CS8:
  860. default:
  861. mr |= UART_MR2_BITS_PER_CHAR_8;
  862. break;
  863. }
  864. /* calculate stop bits */
  865. mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
  866. if (termios->c_cflag & CSTOPB)
  867. mr |= UART_MR2_STOP_BIT_LEN_TWO;
  868. else
  869. mr |= UART_MR2_STOP_BIT_LEN_ONE;
  870. /* set parity, bits per char, and stop bit */
  871. msm_write(port, mr, UART_MR2);
  872. /* calculate and set hardware flow control */
  873. mr = msm_read(port, UART_MR1);
  874. mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
  875. if (termios->c_cflag & CRTSCTS) {
  876. mr |= UART_MR1_CTS_CTL;
  877. mr |= UART_MR1_RX_RDY_CTL;
  878. }
  879. msm_write(port, mr, UART_MR1);
  880. /* Configure status bits to ignore based on termio flags. */
  881. port->read_status_mask = 0;
  882. if (termios->c_iflag & INPCK)
  883. port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
  884. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  885. port->read_status_mask |= UART_SR_RX_BREAK;
  886. uart_update_timeout(port, termios->c_cflag, baud);
  887. /* Try to use DMA */
  888. msm_start_rx_dma(msm_port);
  889. spin_unlock_irqrestore(&port->lock, flags);
  890. }
  891. static const char *msm_type(struct uart_port *port)
  892. {
  893. return "MSM";
  894. }
  895. static void msm_release_port(struct uart_port *port)
  896. {
  897. struct platform_device *pdev = to_platform_device(port->dev);
  898. struct resource *uart_resource;
  899. resource_size_t size;
  900. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  901. if (unlikely(!uart_resource))
  902. return;
  903. size = resource_size(uart_resource);
  904. release_mem_region(port->mapbase, size);
  905. iounmap(port->membase);
  906. port->membase = NULL;
  907. }
  908. static int msm_request_port(struct uart_port *port)
  909. {
  910. struct platform_device *pdev = to_platform_device(port->dev);
  911. struct resource *uart_resource;
  912. resource_size_t size;
  913. int ret;
  914. uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  915. if (unlikely(!uart_resource))
  916. return -ENXIO;
  917. size = resource_size(uart_resource);
  918. if (!request_mem_region(port->mapbase, size, "msm_serial"))
  919. return -EBUSY;
  920. port->membase = ioremap(port->mapbase, size);
  921. if (!port->membase) {
  922. ret = -EBUSY;
  923. goto fail_release_port;
  924. }
  925. return 0;
  926. fail_release_port:
  927. release_mem_region(port->mapbase, size);
  928. return ret;
  929. }
  930. static void msm_config_port(struct uart_port *port, int flags)
  931. {
  932. int ret;
  933. if (flags & UART_CONFIG_TYPE) {
  934. port->type = PORT_MSM;
  935. ret = msm_request_port(port);
  936. if (ret)
  937. return;
  938. }
  939. }
  940. static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
  941. {
  942. if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
  943. return -EINVAL;
  944. if (unlikely(port->irq != ser->irq))
  945. return -EINVAL;
  946. return 0;
  947. }
  948. static void msm_power(struct uart_port *port, unsigned int state,
  949. unsigned int oldstate)
  950. {
  951. struct msm_port *msm_port = UART_TO_MSM(port);
  952. switch (state) {
  953. case 0:
  954. clk_prepare_enable(msm_port->clk);
  955. clk_prepare_enable(msm_port->pclk);
  956. break;
  957. case 3:
  958. clk_disable_unprepare(msm_port->clk);
  959. clk_disable_unprepare(msm_port->pclk);
  960. break;
  961. default:
  962. pr_err("msm_serial: Unknown PM state %d\n", state);
  963. }
  964. }
  965. #ifdef CONFIG_CONSOLE_POLL
  966. static int msm_poll_get_char_single(struct uart_port *port)
  967. {
  968. struct msm_port *msm_port = UART_TO_MSM(port);
  969. unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
  970. if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
  971. return NO_POLL_CHAR;
  972. return msm_read(port, rf_reg) & 0xff;
  973. }
  974. static int msm_poll_get_char_dm(struct uart_port *port)
  975. {
  976. int c;
  977. static u32 slop;
  978. static int count;
  979. unsigned char *sp = (unsigned char *)&slop;
  980. /* Check if a previous read had more than one char */
  981. if (count) {
  982. c = sp[sizeof(slop) - count];
  983. count--;
  984. /* Or if FIFO is empty */
  985. } else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
  986. /*
  987. * If RX packing buffer has less than a word, force stale to
  988. * push contents into RX FIFO
  989. */
  990. count = msm_read(port, UARTDM_RXFS);
  991. count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
  992. if (count) {
  993. msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
  994. slop = msm_read(port, UARTDM_RF);
  995. c = sp[0];
  996. count--;
  997. msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
  998. msm_write(port, 0xFFFFFF, UARTDM_DMRX);
  999. msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
  1000. UART_CR);
  1001. } else {
  1002. c = NO_POLL_CHAR;
  1003. }
  1004. /* FIFO has a word */
  1005. } else {
  1006. slop = msm_read(port, UARTDM_RF);
  1007. c = sp[0];
  1008. count = sizeof(slop) - 1;
  1009. }
  1010. return c;
  1011. }
  1012. static int msm_poll_get_char(struct uart_port *port)
  1013. {
  1014. u32 imr;
  1015. int c;
  1016. struct msm_port *msm_port = UART_TO_MSM(port);
  1017. /* Disable all interrupts */
  1018. imr = msm_read(port, UART_IMR);
  1019. msm_write(port, 0, UART_IMR);
  1020. if (msm_port->is_uartdm)
  1021. c = msm_poll_get_char_dm(port);
  1022. else
  1023. c = msm_poll_get_char_single(port);
  1024. /* Enable interrupts */
  1025. msm_write(port, imr, UART_IMR);
  1026. return c;
  1027. }
  1028. static void msm_poll_put_char(struct uart_port *port, unsigned char c)
  1029. {
  1030. u32 imr;
  1031. struct msm_port *msm_port = UART_TO_MSM(port);
  1032. /* Disable all interrupts */
  1033. imr = msm_read(port, UART_IMR);
  1034. msm_write(port, 0, UART_IMR);
  1035. if (msm_port->is_uartdm)
  1036. msm_reset_dm_count(port, 1);
  1037. /* Wait until FIFO is empty */
  1038. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1039. cpu_relax();
  1040. /* Write a character */
  1041. msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
  1042. /* Wait until FIFO is empty */
  1043. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1044. cpu_relax();
  1045. /* Enable interrupts */
  1046. msm_write(port, imr, UART_IMR);
  1047. }
  1048. #endif
  1049. static struct uart_ops msm_uart_pops = {
  1050. .tx_empty = msm_tx_empty,
  1051. .set_mctrl = msm_set_mctrl,
  1052. .get_mctrl = msm_get_mctrl,
  1053. .stop_tx = msm_stop_tx,
  1054. .start_tx = msm_start_tx,
  1055. .stop_rx = msm_stop_rx,
  1056. .enable_ms = msm_enable_ms,
  1057. .break_ctl = msm_break_ctl,
  1058. .startup = msm_startup,
  1059. .shutdown = msm_shutdown,
  1060. .set_termios = msm_set_termios,
  1061. .type = msm_type,
  1062. .release_port = msm_release_port,
  1063. .request_port = msm_request_port,
  1064. .config_port = msm_config_port,
  1065. .verify_port = msm_verify_port,
  1066. .pm = msm_power,
  1067. #ifdef CONFIG_CONSOLE_POLL
  1068. .poll_get_char = msm_poll_get_char,
  1069. .poll_put_char = msm_poll_put_char,
  1070. #endif
  1071. };
  1072. static struct msm_port msm_uart_ports[] = {
  1073. {
  1074. .uart = {
  1075. .iotype = UPIO_MEM,
  1076. .ops = &msm_uart_pops,
  1077. .flags = UPF_BOOT_AUTOCONF,
  1078. .fifosize = 64,
  1079. .line = 0,
  1080. },
  1081. },
  1082. {
  1083. .uart = {
  1084. .iotype = UPIO_MEM,
  1085. .ops = &msm_uart_pops,
  1086. .flags = UPF_BOOT_AUTOCONF,
  1087. .fifosize = 64,
  1088. .line = 1,
  1089. },
  1090. },
  1091. {
  1092. .uart = {
  1093. .iotype = UPIO_MEM,
  1094. .ops = &msm_uart_pops,
  1095. .flags = UPF_BOOT_AUTOCONF,
  1096. .fifosize = 64,
  1097. .line = 2,
  1098. },
  1099. },
  1100. };
  1101. #define UART_NR ARRAY_SIZE(msm_uart_ports)
  1102. static inline struct uart_port *msm_get_port_from_line(unsigned int line)
  1103. {
  1104. return &msm_uart_ports[line].uart;
  1105. }
  1106. #ifdef CONFIG_SERIAL_MSM_CONSOLE
  1107. static void __msm_console_write(struct uart_port *port, const char *s,
  1108. unsigned int count, bool is_uartdm)
  1109. {
  1110. int i;
  1111. int num_newlines = 0;
  1112. bool replaced = false;
  1113. void __iomem *tf;
  1114. if (is_uartdm)
  1115. tf = port->membase + UARTDM_TF;
  1116. else
  1117. tf = port->membase + UART_TF;
  1118. /* Account for newlines that will get a carriage return added */
  1119. for (i = 0; i < count; i++)
  1120. if (s[i] == '\n')
  1121. num_newlines++;
  1122. count += num_newlines;
  1123. spin_lock(&port->lock);
  1124. if (is_uartdm)
  1125. msm_reset_dm_count(port, count);
  1126. i = 0;
  1127. while (i < count) {
  1128. int j;
  1129. unsigned int num_chars;
  1130. char buf[4] = { 0 };
  1131. if (is_uartdm)
  1132. num_chars = min(count - i, (unsigned int)sizeof(buf));
  1133. else
  1134. num_chars = 1;
  1135. for (j = 0; j < num_chars; j++) {
  1136. char c = *s;
  1137. if (c == '\n' && !replaced) {
  1138. buf[j] = '\r';
  1139. j++;
  1140. replaced = true;
  1141. }
  1142. if (j < num_chars) {
  1143. buf[j] = c;
  1144. s++;
  1145. replaced = false;
  1146. }
  1147. }
  1148. while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
  1149. cpu_relax();
  1150. iowrite32_rep(tf, buf, 1);
  1151. i += num_chars;
  1152. }
  1153. spin_unlock(&port->lock);
  1154. }
  1155. static void msm_console_write(struct console *co, const char *s,
  1156. unsigned int count)
  1157. {
  1158. struct uart_port *port;
  1159. struct msm_port *msm_port;
  1160. BUG_ON(co->index < 0 || co->index >= UART_NR);
  1161. port = msm_get_port_from_line(co->index);
  1162. msm_port = UART_TO_MSM(port);
  1163. __msm_console_write(port, s, count, msm_port->is_uartdm);
  1164. }
  1165. static int __init msm_console_setup(struct console *co, char *options)
  1166. {
  1167. struct uart_port *port;
  1168. int baud = 115200;
  1169. int bits = 8;
  1170. int parity = 'n';
  1171. int flow = 'n';
  1172. if (unlikely(co->index >= UART_NR || co->index < 0))
  1173. return -ENXIO;
  1174. port = msm_get_port_from_line(co->index);
  1175. if (unlikely(!port->membase))
  1176. return -ENXIO;
  1177. msm_init_clock(port);
  1178. if (options)
  1179. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1180. pr_info("msm_serial: console setup on port #%d\n", port->line);
  1181. return uart_set_options(port, co, baud, parity, bits, flow);
  1182. }
  1183. static void
  1184. msm_serial_early_write(struct console *con, const char *s, unsigned n)
  1185. {
  1186. struct earlycon_device *dev = con->data;
  1187. __msm_console_write(&dev->port, s, n, false);
  1188. }
  1189. static int __init
  1190. msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
  1191. {
  1192. if (!device->port.membase)
  1193. return -ENODEV;
  1194. device->con->write = msm_serial_early_write;
  1195. return 0;
  1196. }
  1197. OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
  1198. msm_serial_early_console_setup);
  1199. static void
  1200. msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
  1201. {
  1202. struct earlycon_device *dev = con->data;
  1203. __msm_console_write(&dev->port, s, n, true);
  1204. }
  1205. static int __init
  1206. msm_serial_early_console_setup_dm(struct earlycon_device *device,
  1207. const char *opt)
  1208. {
  1209. if (!device->port.membase)
  1210. return -ENODEV;
  1211. device->con->write = msm_serial_early_write_dm;
  1212. return 0;
  1213. }
  1214. OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
  1215. msm_serial_early_console_setup_dm);
  1216. static struct uart_driver msm_uart_driver;
  1217. static struct console msm_console = {
  1218. .name = "ttyMSM",
  1219. .write = msm_console_write,
  1220. .device = uart_console_device,
  1221. .setup = msm_console_setup,
  1222. .flags = CON_PRINTBUFFER,
  1223. .index = -1,
  1224. .data = &msm_uart_driver,
  1225. };
  1226. #define MSM_CONSOLE (&msm_console)
  1227. #else
  1228. #define MSM_CONSOLE NULL
  1229. #endif
  1230. static struct uart_driver msm_uart_driver = {
  1231. .owner = THIS_MODULE,
  1232. .driver_name = "msm_serial",
  1233. .dev_name = "ttyMSM",
  1234. .nr = UART_NR,
  1235. .cons = MSM_CONSOLE,
  1236. };
  1237. static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
  1238. static const struct of_device_id msm_uartdm_table[] = {
  1239. { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
  1240. { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
  1241. { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
  1242. { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
  1243. { }
  1244. };
  1245. static int msm_serial_probe(struct platform_device *pdev)
  1246. {
  1247. struct msm_port *msm_port;
  1248. struct resource *resource;
  1249. struct uart_port *port;
  1250. const struct of_device_id *id;
  1251. int irq, line;
  1252. if (pdev->dev.of_node)
  1253. line = of_alias_get_id(pdev->dev.of_node, "serial");
  1254. else
  1255. line = pdev->id;
  1256. if (line < 0)
  1257. line = atomic_inc_return(&msm_uart_next_id) - 1;
  1258. if (unlikely(line < 0 || line >= UART_NR))
  1259. return -ENXIO;
  1260. dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
  1261. port = msm_get_port_from_line(line);
  1262. port->dev = &pdev->dev;
  1263. msm_port = UART_TO_MSM(port);
  1264. id = of_match_device(msm_uartdm_table, &pdev->dev);
  1265. if (id)
  1266. msm_port->is_uartdm = (unsigned long)id->data;
  1267. else
  1268. msm_port->is_uartdm = 0;
  1269. msm_port->clk = devm_clk_get(&pdev->dev, "core");
  1270. if (IS_ERR(msm_port->clk))
  1271. return PTR_ERR(msm_port->clk);
  1272. if (msm_port->is_uartdm) {
  1273. msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
  1274. if (IS_ERR(msm_port->pclk))
  1275. return PTR_ERR(msm_port->pclk);
  1276. clk_set_rate(msm_port->clk, 1843200);
  1277. }
  1278. port->uartclk = clk_get_rate(msm_port->clk);
  1279. dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
  1280. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1281. if (unlikely(!resource))
  1282. return -ENXIO;
  1283. port->mapbase = resource->start;
  1284. irq = platform_get_irq(pdev, 0);
  1285. if (unlikely(irq < 0))
  1286. return -ENXIO;
  1287. port->irq = irq;
  1288. platform_set_drvdata(pdev, port);
  1289. return uart_add_one_port(&msm_uart_driver, port);
  1290. }
  1291. static int msm_serial_remove(struct platform_device *pdev)
  1292. {
  1293. struct uart_port *port = platform_get_drvdata(pdev);
  1294. uart_remove_one_port(&msm_uart_driver, port);
  1295. return 0;
  1296. }
  1297. static const struct of_device_id msm_match_table[] = {
  1298. { .compatible = "qcom,msm-uart" },
  1299. { .compatible = "qcom,msm-uartdm" },
  1300. {}
  1301. };
  1302. static struct platform_driver msm_platform_driver = {
  1303. .remove = msm_serial_remove,
  1304. .probe = msm_serial_probe,
  1305. .driver = {
  1306. .name = "msm_serial",
  1307. .of_match_table = msm_match_table,
  1308. },
  1309. };
  1310. static int __init msm_serial_init(void)
  1311. {
  1312. int ret;
  1313. ret = uart_register_driver(&msm_uart_driver);
  1314. if (unlikely(ret))
  1315. return ret;
  1316. ret = platform_driver_register(&msm_platform_driver);
  1317. if (unlikely(ret))
  1318. uart_unregister_driver(&msm_uart_driver);
  1319. pr_info("msm_serial: driver initialized\n");
  1320. return ret;
  1321. }
  1322. static void __exit msm_serial_exit(void)
  1323. {
  1324. platform_driver_unregister(&msm_platform_driver);
  1325. uart_unregister_driver(&msm_uart_driver);
  1326. }
  1327. module_init(msm_serial_init);
  1328. module_exit(msm_serial_exit);
  1329. MODULE_AUTHOR("Robert Love <rlove@google.com>");
  1330. MODULE_DESCRIPTION("Driver for msm7x serial device");
  1331. MODULE_LICENSE("GPL");