spi-dw.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * Designware SPI core controller driver (refer pxa2xx_spi.c)
  3. *
  4. * Copyright (c) 2009, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. */
  15. #include <linux/dma-mapping.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/module.h>
  18. #include <linux/highmem.h>
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/spi/spi.h>
  22. #include <linux/gpio.h>
  23. #include "spi-dw.h"
  24. #ifdef CONFIG_DEBUG_FS
  25. #include <linux/debugfs.h>
  26. #endif
  27. /* Slave spi_dev related */
  28. struct chip_data {
  29. u8 cs; /* chip select pin */
  30. u8 tmode; /* TR/TO/RO/EEPROM */
  31. u8 type; /* SPI/SSP/MicroWire */
  32. u8 poll_mode; /* 1 means use poll mode */
  33. u8 enable_dma;
  34. u16 clk_div; /* baud rate divider */
  35. u32 speed_hz; /* baud rate */
  36. void (*cs_control)(u32 command);
  37. };
  38. #ifdef CONFIG_DEBUG_FS
  39. #define SPI_REGS_BUFSIZE 1024
  40. static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
  41. size_t count, loff_t *ppos)
  42. {
  43. struct dw_spi *dws = file->private_data;
  44. char *buf;
  45. u32 len = 0;
  46. ssize_t ret;
  47. buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
  48. if (!buf)
  49. return 0;
  50. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  51. "%s registers:\n", dev_name(&dws->master->dev));
  52. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  53. "=================================\n");
  54. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  55. "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
  56. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  57. "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
  58. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  59. "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
  60. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  61. "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
  62. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  63. "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
  64. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  65. "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
  66. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  67. "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
  68. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  69. "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
  70. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  71. "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
  72. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  73. "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
  74. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  75. "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
  76. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  77. "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
  78. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  79. "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
  80. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  81. "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
  82. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  83. "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
  84. len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
  85. "=================================\n");
  86. ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
  87. kfree(buf);
  88. return ret;
  89. }
  90. static const struct file_operations dw_spi_regs_ops = {
  91. .owner = THIS_MODULE,
  92. .open = simple_open,
  93. .read = dw_spi_show_regs,
  94. .llseek = default_llseek,
  95. };
  96. static int dw_spi_debugfs_init(struct dw_spi *dws)
  97. {
  98. dws->debugfs = debugfs_create_dir("dw_spi", NULL);
  99. if (!dws->debugfs)
  100. return -ENOMEM;
  101. debugfs_create_file("registers", S_IFREG | S_IRUGO,
  102. dws->debugfs, (void *)dws, &dw_spi_regs_ops);
  103. return 0;
  104. }
  105. static void dw_spi_debugfs_remove(struct dw_spi *dws)
  106. {
  107. debugfs_remove_recursive(dws->debugfs);
  108. }
  109. #else
  110. static inline int dw_spi_debugfs_init(struct dw_spi *dws)
  111. {
  112. return 0;
  113. }
  114. static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
  115. {
  116. }
  117. #endif /* CONFIG_DEBUG_FS */
  118. static void dw_spi_set_cs(struct spi_device *spi, bool enable)
  119. {
  120. struct dw_spi *dws = spi_master_get_devdata(spi->master);
  121. struct chip_data *chip = spi_get_ctldata(spi);
  122. /* Chip select logic is inverted from spi_set_cs() */
  123. if (chip && chip->cs_control)
  124. chip->cs_control(!enable);
  125. if (!enable)
  126. dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
  127. }
  128. /* Return the max entries we can fill into tx fifo */
  129. static inline u32 tx_max(struct dw_spi *dws)
  130. {
  131. u32 tx_left, tx_room, rxtx_gap;
  132. tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
  133. tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
  134. /*
  135. * Another concern is about the tx/rx mismatch, we
  136. * though to use (dws->fifo_len - rxflr - txflr) as
  137. * one maximum value for tx, but it doesn't cover the
  138. * data which is out of tx/rx fifo and inside the
  139. * shift registers. So a control from sw point of
  140. * view is taken.
  141. */
  142. rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
  143. / dws->n_bytes;
  144. return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
  145. }
  146. /* Return the max entries we should read out of rx fifo */
  147. static inline u32 rx_max(struct dw_spi *dws)
  148. {
  149. u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
  150. return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
  151. }
  152. static void dw_writer(struct dw_spi *dws)
  153. {
  154. u32 max = tx_max(dws);
  155. u16 txw = 0;
  156. while (max--) {
  157. /* Set the tx word if the transfer's original "tx" is not null */
  158. if (dws->tx_end - dws->len) {
  159. if (dws->n_bytes == 1)
  160. txw = *(u8 *)(dws->tx);
  161. else
  162. txw = *(u16 *)(dws->tx);
  163. }
  164. dw_write_io_reg(dws, DW_SPI_DR, txw);
  165. dws->tx += dws->n_bytes;
  166. }
  167. }
  168. static void dw_reader(struct dw_spi *dws)
  169. {
  170. u32 max = rx_max(dws);
  171. u16 rxw;
  172. while (max--) {
  173. rxw = dw_read_io_reg(dws, DW_SPI_DR);
  174. /* Care rx only if the transfer's original "rx" is not null */
  175. if (dws->rx_end - dws->len) {
  176. if (dws->n_bytes == 1)
  177. *(u8 *)(dws->rx) = rxw;
  178. else
  179. *(u16 *)(dws->rx) = rxw;
  180. }
  181. dws->rx += dws->n_bytes;
  182. }
  183. }
  184. static void int_error_stop(struct dw_spi *dws, const char *msg)
  185. {
  186. spi_reset_chip(dws);
  187. dev_err(&dws->master->dev, "%s\n", msg);
  188. dws->master->cur_msg->status = -EIO;
  189. spi_finalize_current_transfer(dws->master);
  190. }
  191. static irqreturn_t interrupt_transfer(struct dw_spi *dws)
  192. {
  193. u16 irq_status = dw_readl(dws, DW_SPI_ISR);
  194. /* Error handling */
  195. if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
  196. dw_readl(dws, DW_SPI_ICR);
  197. int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
  198. return IRQ_HANDLED;
  199. }
  200. dw_reader(dws);
  201. if (dws->rx_end == dws->rx) {
  202. spi_mask_intr(dws, SPI_INT_TXEI);
  203. spi_finalize_current_transfer(dws->master);
  204. return IRQ_HANDLED;
  205. }
  206. if (irq_status & SPI_INT_TXEI) {
  207. spi_mask_intr(dws, SPI_INT_TXEI);
  208. dw_writer(dws);
  209. /* Enable TX irq always, it will be disabled when RX finished */
  210. spi_umask_intr(dws, SPI_INT_TXEI);
  211. }
  212. return IRQ_HANDLED;
  213. }
  214. static irqreturn_t dw_spi_irq(int irq, void *dev_id)
  215. {
  216. struct spi_master *master = dev_id;
  217. struct dw_spi *dws = spi_master_get_devdata(master);
  218. u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
  219. if (!irq_status)
  220. return IRQ_NONE;
  221. if (!master->cur_msg) {
  222. spi_mask_intr(dws, SPI_INT_TXEI);
  223. return IRQ_HANDLED;
  224. }
  225. return dws->transfer_handler(dws);
  226. }
  227. /* Must be called inside pump_transfers() */
  228. static int poll_transfer(struct dw_spi *dws)
  229. {
  230. do {
  231. dw_writer(dws);
  232. dw_reader(dws);
  233. cpu_relax();
  234. } while (dws->rx_end > dws->rx);
  235. return 0;
  236. }
  237. static int dw_spi_transfer_one(struct spi_master *master,
  238. struct spi_device *spi, struct spi_transfer *transfer)
  239. {
  240. struct dw_spi *dws = spi_master_get_devdata(master);
  241. struct chip_data *chip = spi_get_ctldata(spi);
  242. u8 imask = 0;
  243. u16 txlevel = 0;
  244. u16 clk_div;
  245. u32 cr0;
  246. int ret;
  247. dws->dma_mapped = 0;
  248. dws->tx = (void *)transfer->tx_buf;
  249. dws->tx_end = dws->tx + transfer->len;
  250. dws->rx = transfer->rx_buf;
  251. dws->rx_end = dws->rx + transfer->len;
  252. dws->len = transfer->len;
  253. spi_enable_chip(dws, 0);
  254. /* Handle per transfer options for bpw and speed */
  255. if (transfer->speed_hz != chip->speed_hz) {
  256. /* clk_div doesn't support odd number */
  257. clk_div = (dws->max_freq / transfer->speed_hz + 1) & 0xfffe;
  258. chip->speed_hz = transfer->speed_hz;
  259. chip->clk_div = clk_div;
  260. spi_set_clk(dws, chip->clk_div);
  261. }
  262. if (transfer->bits_per_word == 8) {
  263. dws->n_bytes = 1;
  264. dws->dma_width = 1;
  265. } else if (transfer->bits_per_word == 16) {
  266. dws->n_bytes = 2;
  267. dws->dma_width = 2;
  268. } else {
  269. return -EINVAL;
  270. }
  271. /* Default SPI mode is SCPOL = 0, SCPH = 0 */
  272. cr0 = (transfer->bits_per_word - 1)
  273. | (chip->type << SPI_FRF_OFFSET)
  274. | (spi->mode << SPI_MODE_OFFSET)
  275. | (chip->tmode << SPI_TMOD_OFFSET);
  276. /*
  277. * Adjust transfer mode if necessary. Requires platform dependent
  278. * chipselect mechanism.
  279. */
  280. if (chip->cs_control) {
  281. if (dws->rx && dws->tx)
  282. chip->tmode = SPI_TMOD_TR;
  283. else if (dws->rx)
  284. chip->tmode = SPI_TMOD_RO;
  285. else
  286. chip->tmode = SPI_TMOD_TO;
  287. cr0 &= ~SPI_TMOD_MASK;
  288. cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
  289. }
  290. dw_writel(dws, DW_SPI_CTRL0, cr0);
  291. /* Check if current transfer is a DMA transaction */
  292. if (master->can_dma && master->can_dma(master, spi, transfer))
  293. dws->dma_mapped = master->cur_msg_mapped;
  294. /* For poll mode just disable all interrupts */
  295. spi_mask_intr(dws, 0xff);
  296. /*
  297. * Interrupt mode
  298. * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
  299. */
  300. if (dws->dma_mapped) {
  301. ret = dws->dma_ops->dma_setup(dws, transfer);
  302. if (ret < 0) {
  303. spi_enable_chip(dws, 1);
  304. return ret;
  305. }
  306. } else if (!chip->poll_mode) {
  307. txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
  308. dw_writel(dws, DW_SPI_TXFLTR, txlevel);
  309. /* Set the interrupt mask */
  310. imask |= SPI_INT_TXEI | SPI_INT_TXOI |
  311. SPI_INT_RXUI | SPI_INT_RXOI;
  312. spi_umask_intr(dws, imask);
  313. dws->transfer_handler = interrupt_transfer;
  314. }
  315. spi_enable_chip(dws, 1);
  316. if (dws->dma_mapped) {
  317. ret = dws->dma_ops->dma_transfer(dws, transfer);
  318. if (ret < 0)
  319. return ret;
  320. }
  321. if (chip->poll_mode)
  322. return poll_transfer(dws);
  323. return 1;
  324. }
  325. static void dw_spi_handle_err(struct spi_master *master,
  326. struct spi_message *msg)
  327. {
  328. struct dw_spi *dws = spi_master_get_devdata(master);
  329. if (dws->dma_mapped)
  330. dws->dma_ops->dma_stop(dws);
  331. spi_reset_chip(dws);
  332. }
  333. /* This may be called twice for each spi dev */
  334. static int dw_spi_setup(struct spi_device *spi)
  335. {
  336. struct dw_spi_chip *chip_info = NULL;
  337. struct chip_data *chip;
  338. int ret;
  339. /* Only alloc on first setup */
  340. chip = spi_get_ctldata(spi);
  341. if (!chip) {
  342. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  343. if (!chip)
  344. return -ENOMEM;
  345. spi_set_ctldata(spi, chip);
  346. }
  347. /*
  348. * Protocol drivers may change the chip settings, so...
  349. * if chip_info exists, use it
  350. */
  351. chip_info = spi->controller_data;
  352. /* chip_info doesn't always exist */
  353. if (chip_info) {
  354. if (chip_info->cs_control)
  355. chip->cs_control = chip_info->cs_control;
  356. chip->poll_mode = chip_info->poll_mode;
  357. chip->type = chip_info->type;
  358. }
  359. chip->tmode = SPI_TMOD_TR;
  360. if (gpio_is_valid(spi->cs_gpio)) {
  361. ret = gpio_direction_output(spi->cs_gpio,
  362. !(spi->mode & SPI_CS_HIGH));
  363. if (ret)
  364. return ret;
  365. }
  366. return 0;
  367. }
  368. static void dw_spi_cleanup(struct spi_device *spi)
  369. {
  370. struct chip_data *chip = spi_get_ctldata(spi);
  371. kfree(chip);
  372. spi_set_ctldata(spi, NULL);
  373. }
  374. /* Restart the controller, disable all interrupts, clean rx fifo */
  375. static void spi_hw_init(struct device *dev, struct dw_spi *dws)
  376. {
  377. spi_reset_chip(dws);
  378. /*
  379. * Try to detect the FIFO depth if not set by interface driver,
  380. * the depth could be from 2 to 256 from HW spec
  381. */
  382. if (!dws->fifo_len) {
  383. u32 fifo;
  384. for (fifo = 1; fifo < 256; fifo++) {
  385. dw_writel(dws, DW_SPI_TXFLTR, fifo);
  386. if (fifo != dw_readl(dws, DW_SPI_TXFLTR))
  387. break;
  388. }
  389. dw_writel(dws, DW_SPI_TXFLTR, 0);
  390. dws->fifo_len = (fifo == 1) ? 0 : fifo;
  391. dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
  392. }
  393. }
  394. int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
  395. {
  396. struct spi_master *master;
  397. int ret;
  398. BUG_ON(dws == NULL);
  399. master = spi_alloc_master(dev, 0);
  400. if (!master)
  401. return -ENOMEM;
  402. dws->master = master;
  403. dws->type = SSI_MOTO_SPI;
  404. dws->dma_inited = 0;
  405. dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
  406. snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
  407. ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dws->name, master);
  408. if (ret < 0) {
  409. dev_err(dev, "can not get IRQ\n");
  410. goto err_free_master;
  411. }
  412. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
  413. master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
  414. master->bus_num = dws->bus_num;
  415. master->num_chipselect = dws->num_cs;
  416. master->setup = dw_spi_setup;
  417. master->cleanup = dw_spi_cleanup;
  418. master->set_cs = dw_spi_set_cs;
  419. master->transfer_one = dw_spi_transfer_one;
  420. master->handle_err = dw_spi_handle_err;
  421. master->max_speed_hz = dws->max_freq;
  422. master->dev.of_node = dev->of_node;
  423. /* Basic HW init */
  424. spi_hw_init(dev, dws);
  425. if (dws->dma_ops && dws->dma_ops->dma_init) {
  426. ret = dws->dma_ops->dma_init(dws);
  427. if (ret) {
  428. dev_warn(dev, "DMA init failed\n");
  429. dws->dma_inited = 0;
  430. } else {
  431. master->can_dma = dws->dma_ops->can_dma;
  432. }
  433. }
  434. spi_master_set_devdata(master, dws);
  435. ret = devm_spi_register_master(dev, master);
  436. if (ret) {
  437. dev_err(&master->dev, "problem registering spi master\n");
  438. goto err_dma_exit;
  439. }
  440. dw_spi_debugfs_init(dws);
  441. return 0;
  442. err_dma_exit:
  443. if (dws->dma_ops && dws->dma_ops->dma_exit)
  444. dws->dma_ops->dma_exit(dws);
  445. spi_enable_chip(dws, 0);
  446. free_irq(dws->irq, master);
  447. err_free_master:
  448. spi_master_put(master);
  449. return ret;
  450. }
  451. EXPORT_SYMBOL_GPL(dw_spi_add_host);
  452. void dw_spi_remove_host(struct dw_spi *dws)
  453. {
  454. dw_spi_debugfs_remove(dws);
  455. if (dws->dma_ops && dws->dma_ops->dma_exit)
  456. dws->dma_ops->dma_exit(dws);
  457. spi_shutdown_chip(dws);
  458. free_irq(dws->irq, dws->master);
  459. }
  460. EXPORT_SYMBOL_GPL(dw_spi_remove_host);
  461. int dw_spi_suspend_host(struct dw_spi *dws)
  462. {
  463. int ret;
  464. ret = spi_master_suspend(dws->master);
  465. if (ret)
  466. return ret;
  467. spi_shutdown_chip(dws);
  468. return 0;
  469. }
  470. EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
  471. int dw_spi_resume_host(struct dw_spi *dws)
  472. {
  473. int ret;
  474. spi_hw_init(&dws->master->dev, dws);
  475. ret = spi_master_resume(dws->master);
  476. if (ret)
  477. dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
  478. return ret;
  479. }
  480. EXPORT_SYMBOL_GPL(dw_spi_resume_host);
  481. MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
  482. MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
  483. MODULE_LICENSE("GPL v2");