pm_domains.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * Rockchip Generic power domain support.
  3. *
  4. * Copyright (c) 2015 ROCKCHIP, Co. Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/pm_clock.h>
  13. #include <linux/pm_domain.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/clk.h>
  17. #include <linux/regmap.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <dt-bindings/power/rk3288-power.h>
  20. #include <dt-bindings/power/rk3368-power.h>
  21. struct rockchip_domain_info {
  22. int pwr_mask;
  23. int status_mask;
  24. int req_mask;
  25. int idle_mask;
  26. int ack_mask;
  27. };
  28. struct rockchip_pmu_info {
  29. u32 pwr_offset;
  30. u32 status_offset;
  31. u32 req_offset;
  32. u32 idle_offset;
  33. u32 ack_offset;
  34. u32 core_pwrcnt_offset;
  35. u32 gpu_pwrcnt_offset;
  36. unsigned int core_power_transition_time;
  37. unsigned int gpu_power_transition_time;
  38. int num_domains;
  39. const struct rockchip_domain_info *domain_info;
  40. };
  41. struct rockchip_pm_domain {
  42. struct generic_pm_domain genpd;
  43. const struct rockchip_domain_info *info;
  44. struct rockchip_pmu *pmu;
  45. int num_clks;
  46. struct clk *clks[];
  47. };
  48. struct rockchip_pmu {
  49. struct device *dev;
  50. struct regmap *regmap;
  51. const struct rockchip_pmu_info *info;
  52. struct mutex mutex; /* mutex lock for pmu */
  53. struct genpd_onecell_data genpd_data;
  54. struct generic_pm_domain *domains[];
  55. };
  56. #define to_rockchip_pd(gpd) container_of(gpd, struct rockchip_pm_domain, genpd)
  57. #define DOMAIN(pwr, status, req, idle, ack) \
  58. { \
  59. .pwr_mask = BIT(pwr), \
  60. .status_mask = BIT(status), \
  61. .req_mask = BIT(req), \
  62. .idle_mask = BIT(idle), \
  63. .ack_mask = BIT(ack), \
  64. }
  65. #define DOMAIN_RK3288(pwr, status, req) \
  66. DOMAIN(pwr, status, req, req, (req) + 16)
  67. #define DOMAIN_RK3368(pwr, status, req) \
  68. DOMAIN(pwr, status, req, (req) + 16, req)
  69. static bool rockchip_pmu_domain_is_idle(struct rockchip_pm_domain *pd)
  70. {
  71. struct rockchip_pmu *pmu = pd->pmu;
  72. const struct rockchip_domain_info *pd_info = pd->info;
  73. unsigned int val;
  74. regmap_read(pmu->regmap, pmu->info->idle_offset, &val);
  75. return (val & pd_info->idle_mask) == pd_info->idle_mask;
  76. }
  77. static int rockchip_pmu_set_idle_request(struct rockchip_pm_domain *pd,
  78. bool idle)
  79. {
  80. const struct rockchip_domain_info *pd_info = pd->info;
  81. struct rockchip_pmu *pmu = pd->pmu;
  82. unsigned int val;
  83. regmap_update_bits(pmu->regmap, pmu->info->req_offset,
  84. pd_info->req_mask, idle ? -1U : 0);
  85. dsb(sy);
  86. do {
  87. regmap_read(pmu->regmap, pmu->info->ack_offset, &val);
  88. } while ((val & pd_info->ack_mask) != (idle ? pd_info->ack_mask : 0));
  89. while (rockchip_pmu_domain_is_idle(pd) != idle)
  90. cpu_relax();
  91. return 0;
  92. }
  93. static bool rockchip_pmu_domain_is_on(struct rockchip_pm_domain *pd)
  94. {
  95. struct rockchip_pmu *pmu = pd->pmu;
  96. unsigned int val;
  97. regmap_read(pmu->regmap, pmu->info->status_offset, &val);
  98. /* 1'b0: power on, 1'b1: power off */
  99. return !(val & pd->info->status_mask);
  100. }
  101. static void rockchip_do_pmu_set_power_domain(struct rockchip_pm_domain *pd,
  102. bool on)
  103. {
  104. struct rockchip_pmu *pmu = pd->pmu;
  105. regmap_update_bits(pmu->regmap, pmu->info->pwr_offset,
  106. pd->info->pwr_mask, on ? 0 : -1U);
  107. dsb(sy);
  108. while (rockchip_pmu_domain_is_on(pd) != on)
  109. cpu_relax();
  110. }
  111. static int rockchip_pd_power(struct rockchip_pm_domain *pd, bool power_on)
  112. {
  113. int i;
  114. mutex_lock(&pd->pmu->mutex);
  115. if (rockchip_pmu_domain_is_on(pd) != power_on) {
  116. for (i = 0; i < pd->num_clks; i++)
  117. clk_enable(pd->clks[i]);
  118. if (!power_on) {
  119. /* FIXME: add code to save AXI_QOS */
  120. /* if powering down, idle request to NIU first */
  121. rockchip_pmu_set_idle_request(pd, true);
  122. }
  123. rockchip_do_pmu_set_power_domain(pd, power_on);
  124. if (power_on) {
  125. /* if powering up, leave idle mode */
  126. rockchip_pmu_set_idle_request(pd, false);
  127. /* FIXME: add code to restore AXI_QOS */
  128. }
  129. for (i = pd->num_clks - 1; i >= 0; i--)
  130. clk_disable(pd->clks[i]);
  131. }
  132. mutex_unlock(&pd->pmu->mutex);
  133. return 0;
  134. }
  135. static int rockchip_pd_power_on(struct generic_pm_domain *domain)
  136. {
  137. struct rockchip_pm_domain *pd = to_rockchip_pd(domain);
  138. return rockchip_pd_power(pd, true);
  139. }
  140. static int rockchip_pd_power_off(struct generic_pm_domain *domain)
  141. {
  142. struct rockchip_pm_domain *pd = to_rockchip_pd(domain);
  143. return rockchip_pd_power(pd, false);
  144. }
  145. static int rockchip_pd_attach_dev(struct generic_pm_domain *genpd,
  146. struct device *dev)
  147. {
  148. struct clk *clk;
  149. int i;
  150. int error;
  151. dev_dbg(dev, "attaching to power domain '%s'\n", genpd->name);
  152. error = pm_clk_create(dev);
  153. if (error) {
  154. dev_err(dev, "pm_clk_create failed %d\n", error);
  155. return error;
  156. }
  157. i = 0;
  158. while ((clk = of_clk_get(dev->of_node, i++)) && !IS_ERR(clk)) {
  159. dev_dbg(dev, "adding clock '%pC' to list of PM clocks\n", clk);
  160. error = pm_clk_add_clk(dev, clk);
  161. if (error) {
  162. dev_err(dev, "pm_clk_add_clk failed %d\n", error);
  163. clk_put(clk);
  164. pm_clk_destroy(dev);
  165. return error;
  166. }
  167. }
  168. return 0;
  169. }
  170. static void rockchip_pd_detach_dev(struct generic_pm_domain *genpd,
  171. struct device *dev)
  172. {
  173. dev_dbg(dev, "detaching from power domain '%s'\n", genpd->name);
  174. pm_clk_destroy(dev);
  175. }
  176. static int rockchip_pm_add_one_domain(struct rockchip_pmu *pmu,
  177. struct device_node *node)
  178. {
  179. const struct rockchip_domain_info *pd_info;
  180. struct rockchip_pm_domain *pd;
  181. struct clk *clk;
  182. int clk_cnt;
  183. int i;
  184. u32 id;
  185. int error;
  186. error = of_property_read_u32(node, "reg", &id);
  187. if (error) {
  188. dev_err(pmu->dev,
  189. "%s: failed to retrieve domain id (reg): %d\n",
  190. node->name, error);
  191. return -EINVAL;
  192. }
  193. if (id >= pmu->info->num_domains) {
  194. dev_err(pmu->dev, "%s: invalid domain id %d\n",
  195. node->name, id);
  196. return -EINVAL;
  197. }
  198. pd_info = &pmu->info->domain_info[id];
  199. if (!pd_info) {
  200. dev_err(pmu->dev, "%s: undefined domain id %d\n",
  201. node->name, id);
  202. return -EINVAL;
  203. }
  204. clk_cnt = of_count_phandle_with_args(node, "clocks", "#clock-cells");
  205. pd = devm_kzalloc(pmu->dev,
  206. sizeof(*pd) + clk_cnt * sizeof(pd->clks[0]),
  207. GFP_KERNEL);
  208. if (!pd)
  209. return -ENOMEM;
  210. pd->info = pd_info;
  211. pd->pmu = pmu;
  212. for (i = 0; i < clk_cnt; i++) {
  213. clk = of_clk_get(node, i);
  214. if (IS_ERR(clk)) {
  215. error = PTR_ERR(clk);
  216. dev_err(pmu->dev,
  217. "%s: failed to get clk at index %d: %d\n",
  218. node->name, i, error);
  219. goto err_out;
  220. }
  221. error = clk_prepare(clk);
  222. if (error) {
  223. dev_err(pmu->dev,
  224. "%s: failed to prepare clk %pC (index %d): %d\n",
  225. node->name, clk, i, error);
  226. clk_put(clk);
  227. goto err_out;
  228. }
  229. pd->clks[pd->num_clks++] = clk;
  230. dev_dbg(pmu->dev, "added clock '%pC' to domain '%s'\n",
  231. clk, node->name);
  232. }
  233. error = rockchip_pd_power(pd, true);
  234. if (error) {
  235. dev_err(pmu->dev,
  236. "failed to power on domain '%s': %d\n",
  237. node->name, error);
  238. goto err_out;
  239. }
  240. pd->genpd.name = node->name;
  241. pd->genpd.power_off = rockchip_pd_power_off;
  242. pd->genpd.power_on = rockchip_pd_power_on;
  243. pd->genpd.attach_dev = rockchip_pd_attach_dev;
  244. pd->genpd.detach_dev = rockchip_pd_detach_dev;
  245. pd->genpd.flags = GENPD_FLAG_PM_CLK;
  246. pm_genpd_init(&pd->genpd, NULL, false);
  247. pmu->genpd_data.domains[id] = &pd->genpd;
  248. return 0;
  249. err_out:
  250. while (--i >= 0) {
  251. clk_unprepare(pd->clks[i]);
  252. clk_put(pd->clks[i]);
  253. }
  254. return error;
  255. }
  256. static void rockchip_pm_remove_one_domain(struct rockchip_pm_domain *pd)
  257. {
  258. int i;
  259. for (i = 0; i < pd->num_clks; i++) {
  260. clk_unprepare(pd->clks[i]);
  261. clk_put(pd->clks[i]);
  262. }
  263. /* protect the zeroing of pm->num_clks */
  264. mutex_lock(&pd->pmu->mutex);
  265. pd->num_clks = 0;
  266. mutex_unlock(&pd->pmu->mutex);
  267. /* devm will free our memory */
  268. }
  269. static void rockchip_pm_domain_cleanup(struct rockchip_pmu *pmu)
  270. {
  271. struct generic_pm_domain *genpd;
  272. struct rockchip_pm_domain *pd;
  273. int i;
  274. for (i = 0; i < pmu->genpd_data.num_domains; i++) {
  275. genpd = pmu->genpd_data.domains[i];
  276. if (genpd) {
  277. pd = to_rockchip_pd(genpd);
  278. rockchip_pm_remove_one_domain(pd);
  279. }
  280. }
  281. /* devm will free our memory */
  282. }
  283. static void rockchip_configure_pd_cnt(struct rockchip_pmu *pmu,
  284. u32 domain_reg_offset,
  285. unsigned int count)
  286. {
  287. /* First configure domain power down transition count ... */
  288. regmap_write(pmu->regmap, domain_reg_offset, count);
  289. /* ... and then power up count. */
  290. regmap_write(pmu->regmap, domain_reg_offset + 4, count);
  291. }
  292. static int rockchip_pm_domain_probe(struct platform_device *pdev)
  293. {
  294. struct device *dev = &pdev->dev;
  295. struct device_node *np = dev->of_node;
  296. struct device_node *node;
  297. struct device *parent;
  298. struct rockchip_pmu *pmu;
  299. const struct of_device_id *match;
  300. const struct rockchip_pmu_info *pmu_info;
  301. int error;
  302. if (!np) {
  303. dev_err(dev, "device tree node not found\n");
  304. return -ENODEV;
  305. }
  306. match = of_match_device(dev->driver->of_match_table, dev);
  307. if (!match || !match->data) {
  308. dev_err(dev, "missing pmu data\n");
  309. return -EINVAL;
  310. }
  311. pmu_info = match->data;
  312. pmu = devm_kzalloc(dev,
  313. sizeof(*pmu) +
  314. pmu_info->num_domains * sizeof(pmu->domains[0]),
  315. GFP_KERNEL);
  316. if (!pmu)
  317. return -ENOMEM;
  318. pmu->dev = &pdev->dev;
  319. mutex_init(&pmu->mutex);
  320. pmu->info = pmu_info;
  321. pmu->genpd_data.domains = pmu->domains;
  322. pmu->genpd_data.num_domains = pmu_info->num_domains;
  323. parent = dev->parent;
  324. if (!parent) {
  325. dev_err(dev, "no parent for syscon devices\n");
  326. return -ENODEV;
  327. }
  328. pmu->regmap = syscon_node_to_regmap(parent->of_node);
  329. /*
  330. * Configure power up and down transition delays for CORE
  331. * and GPU domains.
  332. */
  333. rockchip_configure_pd_cnt(pmu, pmu_info->core_pwrcnt_offset,
  334. pmu_info->core_power_transition_time);
  335. rockchip_configure_pd_cnt(pmu, pmu_info->gpu_pwrcnt_offset,
  336. pmu_info->gpu_power_transition_time);
  337. error = -ENODEV;
  338. for_each_available_child_of_node(np, node) {
  339. error = rockchip_pm_add_one_domain(pmu, node);
  340. if (error) {
  341. dev_err(dev, "failed to handle node %s: %d\n",
  342. node->name, error);
  343. of_node_put(node);
  344. goto err_out;
  345. }
  346. }
  347. if (error) {
  348. dev_dbg(dev, "no power domains defined\n");
  349. goto err_out;
  350. }
  351. of_genpd_add_provider_onecell(np, &pmu->genpd_data);
  352. return 0;
  353. err_out:
  354. rockchip_pm_domain_cleanup(pmu);
  355. return error;
  356. }
  357. static const struct rockchip_domain_info rk3288_pm_domains[] = {
  358. [RK3288_PD_VIO] = DOMAIN_RK3288(7, 7, 4),
  359. [RK3288_PD_HEVC] = DOMAIN_RK3288(14, 10, 9),
  360. [RK3288_PD_VIDEO] = DOMAIN_RK3288(8, 8, 3),
  361. [RK3288_PD_GPU] = DOMAIN_RK3288(9, 9, 2),
  362. };
  363. static const struct rockchip_domain_info rk3368_pm_domains[] = {
  364. [RK3368_PD_PERI] = DOMAIN_RK3368(13, 12, 6),
  365. [RK3368_PD_VIO] = DOMAIN_RK3368(15, 14, 8),
  366. [RK3368_PD_VIDEO] = DOMAIN_RK3368(14, 13, 7),
  367. [RK3368_PD_GPU_0] = DOMAIN_RK3368(16, 15, 2),
  368. [RK3368_PD_GPU_1] = DOMAIN_RK3368(17, 16, 2),
  369. };
  370. static const struct rockchip_pmu_info rk3288_pmu = {
  371. .pwr_offset = 0x08,
  372. .status_offset = 0x0c,
  373. .req_offset = 0x10,
  374. .idle_offset = 0x14,
  375. .ack_offset = 0x14,
  376. .core_pwrcnt_offset = 0x34,
  377. .gpu_pwrcnt_offset = 0x3c,
  378. .core_power_transition_time = 24, /* 1us */
  379. .gpu_power_transition_time = 24, /* 1us */
  380. .num_domains = ARRAY_SIZE(rk3288_pm_domains),
  381. .domain_info = rk3288_pm_domains,
  382. };
  383. static const struct rockchip_pmu_info rk3368_pmu = {
  384. .pwr_offset = 0x0c,
  385. .status_offset = 0x10,
  386. .req_offset = 0x3c,
  387. .idle_offset = 0x40,
  388. .ack_offset = 0x40,
  389. .core_pwrcnt_offset = 0x48,
  390. .gpu_pwrcnt_offset = 0x50,
  391. .core_power_transition_time = 24,
  392. .gpu_power_transition_time = 24,
  393. .num_domains = ARRAY_SIZE(rk3368_pm_domains),
  394. .domain_info = rk3368_pm_domains,
  395. };
  396. static const struct of_device_id rockchip_pm_domain_dt_match[] = {
  397. {
  398. .compatible = "rockchip,rk3288-power-controller",
  399. .data = (void *)&rk3288_pmu,
  400. },
  401. {
  402. .compatible = "rockchip,rk3368-power-controller",
  403. .data = (void *)&rk3368_pmu,
  404. },
  405. { /* sentinel */ },
  406. };
  407. static struct platform_driver rockchip_pm_domain_driver = {
  408. .probe = rockchip_pm_domain_probe,
  409. .driver = {
  410. .name = "rockchip-pm-domain",
  411. .of_match_table = rockchip_pm_domain_dt_match,
  412. /*
  413. * We can't forcibly eject devices form power domain,
  414. * so we can't really remove power domains once they
  415. * were added.
  416. */
  417. .suppress_bind_attrs = true,
  418. },
  419. };
  420. static int __init rockchip_pm_domain_drv_register(void)
  421. {
  422. return platform_driver_register(&rockchip_pm_domain_driver);
  423. }
  424. postcore_initcall(rockchip_pm_domain_drv_register);