mtk-pmic-wrap.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Flora Fu, MediaTek
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset.h>
  23. #define PWRAP_MT8135_BRIDGE_IORD_ARB_EN 0x4
  24. #define PWRAP_MT8135_BRIDGE_WACS3_EN 0x10
  25. #define PWRAP_MT8135_BRIDGE_INIT_DONE3 0x14
  26. #define PWRAP_MT8135_BRIDGE_WACS4_EN 0x24
  27. #define PWRAP_MT8135_BRIDGE_INIT_DONE4 0x28
  28. #define PWRAP_MT8135_BRIDGE_INT_EN 0x38
  29. #define PWRAP_MT8135_BRIDGE_TIMER_EN 0x48
  30. #define PWRAP_MT8135_BRIDGE_WDT_UNIT 0x50
  31. #define PWRAP_MT8135_BRIDGE_WDT_SRC_EN 0x54
  32. /* macro for wrapper status */
  33. #define PWRAP_GET_WACS_RDATA(x) (((x) >> 0) & 0x0000ffff)
  34. #define PWRAP_GET_WACS_FSM(x) (((x) >> 16) & 0x00000007)
  35. #define PWRAP_GET_WACS_REQ(x) (((x) >> 19) & 0x00000001)
  36. #define PWRAP_STATE_SYNC_IDLE0 (1 << 20)
  37. #define PWRAP_STATE_INIT_DONE0 (1 << 21)
  38. /* macro for WACS FSM */
  39. #define PWRAP_WACS_FSM_IDLE 0x00
  40. #define PWRAP_WACS_FSM_REQ 0x02
  41. #define PWRAP_WACS_FSM_WFDLE 0x04
  42. #define PWRAP_WACS_FSM_WFVLDCLR 0x06
  43. #define PWRAP_WACS_INIT_DONE 0x01
  44. #define PWRAP_WACS_WACS_SYNC_IDLE 0x01
  45. #define PWRAP_WACS_SYNC_BUSY 0x00
  46. /* macro for device wrapper default value */
  47. #define PWRAP_DEW_READ_TEST_VAL 0x5aa5
  48. #define PWRAP_DEW_WRITE_TEST_VAL 0xa55a
  49. /* macro for manual command */
  50. #define PWRAP_MAN_CMD_SPI_WRITE (1 << 13)
  51. #define PWRAP_MAN_CMD_OP_CSH (0x0 << 8)
  52. #define PWRAP_MAN_CMD_OP_CSL (0x1 << 8)
  53. #define PWRAP_MAN_CMD_OP_CK (0x2 << 8)
  54. #define PWRAP_MAN_CMD_OP_OUTS (0x8 << 8)
  55. #define PWRAP_MAN_CMD_OP_OUTD (0x9 << 8)
  56. #define PWRAP_MAN_CMD_OP_OUTQ (0xa << 8)
  57. /* macro for Watch Dog Timer Source */
  58. #define PWRAP_WDT_SRC_EN_STAUPD_TRIG (1 << 25)
  59. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE (1 << 20)
  60. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE (1 << 6)
  61. #define PWRAP_WDT_SRC_MASK_ALL 0xffffffff
  62. #define PWRAP_WDT_SRC_MASK_NO_STAUPD ~(PWRAP_WDT_SRC_EN_STAUPD_TRIG | \
  63. PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE | \
  64. PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE)
  65. /* macro for slave device wrapper registers */
  66. #define PWRAP_DEW_BASE 0xbc00
  67. #define PWRAP_DEW_EVENT_OUT_EN (PWRAP_DEW_BASE + 0x0)
  68. #define PWRAP_DEW_DIO_EN (PWRAP_DEW_BASE + 0x2)
  69. #define PWRAP_DEW_EVENT_SRC_EN (PWRAP_DEW_BASE + 0x4)
  70. #define PWRAP_DEW_EVENT_SRC (PWRAP_DEW_BASE + 0x6)
  71. #define PWRAP_DEW_EVENT_FLAG (PWRAP_DEW_BASE + 0x8)
  72. #define PWRAP_DEW_READ_TEST (PWRAP_DEW_BASE + 0xa)
  73. #define PWRAP_DEW_WRITE_TEST (PWRAP_DEW_BASE + 0xc)
  74. #define PWRAP_DEW_CRC_EN (PWRAP_DEW_BASE + 0xe)
  75. #define PWRAP_DEW_CRC_VAL (PWRAP_DEW_BASE + 0x10)
  76. #define PWRAP_DEW_MON_GRP_SEL (PWRAP_DEW_BASE + 0x12)
  77. #define PWRAP_DEW_MON_FLAG_SEL (PWRAP_DEW_BASE + 0x14)
  78. #define PWRAP_DEW_EVENT_TEST (PWRAP_DEW_BASE + 0x16)
  79. #define PWRAP_DEW_CIPHER_KEY_SEL (PWRAP_DEW_BASE + 0x18)
  80. #define PWRAP_DEW_CIPHER_IV_SEL (PWRAP_DEW_BASE + 0x1a)
  81. #define PWRAP_DEW_CIPHER_LOAD (PWRAP_DEW_BASE + 0x1c)
  82. #define PWRAP_DEW_CIPHER_START (PWRAP_DEW_BASE + 0x1e)
  83. #define PWRAP_DEW_CIPHER_RDY (PWRAP_DEW_BASE + 0x20)
  84. #define PWRAP_DEW_CIPHER_MODE (PWRAP_DEW_BASE + 0x22)
  85. #define PWRAP_DEW_CIPHER_SWRST (PWRAP_DEW_BASE + 0x24)
  86. #define PWRAP_MT8173_DEW_CIPHER_IV0 (PWRAP_DEW_BASE + 0x26)
  87. #define PWRAP_MT8173_DEW_CIPHER_IV1 (PWRAP_DEW_BASE + 0x28)
  88. #define PWRAP_MT8173_DEW_CIPHER_IV2 (PWRAP_DEW_BASE + 0x2a)
  89. #define PWRAP_MT8173_DEW_CIPHER_IV3 (PWRAP_DEW_BASE + 0x2c)
  90. #define PWRAP_MT8173_DEW_CIPHER_IV4 (PWRAP_DEW_BASE + 0x2e)
  91. #define PWRAP_MT8173_DEW_CIPHER_IV5 (PWRAP_DEW_BASE + 0x30)
  92. enum pwrap_regs {
  93. PWRAP_MUX_SEL,
  94. PWRAP_WRAP_EN,
  95. PWRAP_DIO_EN,
  96. PWRAP_SIDLY,
  97. PWRAP_CSHEXT_WRITE,
  98. PWRAP_CSHEXT_READ,
  99. PWRAP_CSLEXT_START,
  100. PWRAP_CSLEXT_END,
  101. PWRAP_STAUPD_PRD,
  102. PWRAP_STAUPD_GRPEN,
  103. PWRAP_STAUPD_MAN_TRIG,
  104. PWRAP_STAUPD_STA,
  105. PWRAP_WRAP_STA,
  106. PWRAP_HARB_INIT,
  107. PWRAP_HARB_HPRIO,
  108. PWRAP_HIPRIO_ARB_EN,
  109. PWRAP_HARB_STA0,
  110. PWRAP_HARB_STA1,
  111. PWRAP_MAN_EN,
  112. PWRAP_MAN_CMD,
  113. PWRAP_MAN_RDATA,
  114. PWRAP_MAN_VLDCLR,
  115. PWRAP_WACS0_EN,
  116. PWRAP_INIT_DONE0,
  117. PWRAP_WACS0_CMD,
  118. PWRAP_WACS0_RDATA,
  119. PWRAP_WACS0_VLDCLR,
  120. PWRAP_WACS1_EN,
  121. PWRAP_INIT_DONE1,
  122. PWRAP_WACS1_CMD,
  123. PWRAP_WACS1_RDATA,
  124. PWRAP_WACS1_VLDCLR,
  125. PWRAP_WACS2_EN,
  126. PWRAP_INIT_DONE2,
  127. PWRAP_WACS2_CMD,
  128. PWRAP_WACS2_RDATA,
  129. PWRAP_WACS2_VLDCLR,
  130. PWRAP_INT_EN,
  131. PWRAP_INT_FLG_RAW,
  132. PWRAP_INT_FLG,
  133. PWRAP_INT_CLR,
  134. PWRAP_SIG_ADR,
  135. PWRAP_SIG_MODE,
  136. PWRAP_SIG_VALUE,
  137. PWRAP_SIG_ERRVAL,
  138. PWRAP_CRC_EN,
  139. PWRAP_TIMER_EN,
  140. PWRAP_TIMER_STA,
  141. PWRAP_WDT_UNIT,
  142. PWRAP_WDT_SRC_EN,
  143. PWRAP_WDT_FLG,
  144. PWRAP_DEBUG_INT_SEL,
  145. PWRAP_CIPHER_KEY_SEL,
  146. PWRAP_CIPHER_IV_SEL,
  147. PWRAP_CIPHER_RDY,
  148. PWRAP_CIPHER_MODE,
  149. PWRAP_CIPHER_SWRST,
  150. PWRAP_DCM_EN,
  151. PWRAP_DCM_DBC_PRD,
  152. /* MT8135 only regs */
  153. PWRAP_CSHEXT,
  154. PWRAP_EVENT_IN_EN,
  155. PWRAP_EVENT_DST_EN,
  156. PWRAP_RRARB_INIT,
  157. PWRAP_RRARB_EN,
  158. PWRAP_RRARB_STA0,
  159. PWRAP_RRARB_STA1,
  160. PWRAP_EVENT_STA,
  161. PWRAP_EVENT_STACLR,
  162. PWRAP_CIPHER_LOAD,
  163. PWRAP_CIPHER_START,
  164. /* MT8173 only regs */
  165. PWRAP_RDDMY,
  166. PWRAP_SI_CK_CON,
  167. PWRAP_DVFS_ADR0,
  168. PWRAP_DVFS_WDATA0,
  169. PWRAP_DVFS_ADR1,
  170. PWRAP_DVFS_WDATA1,
  171. PWRAP_DVFS_ADR2,
  172. PWRAP_DVFS_WDATA2,
  173. PWRAP_DVFS_ADR3,
  174. PWRAP_DVFS_WDATA3,
  175. PWRAP_DVFS_ADR4,
  176. PWRAP_DVFS_WDATA4,
  177. PWRAP_DVFS_ADR5,
  178. PWRAP_DVFS_WDATA5,
  179. PWRAP_DVFS_ADR6,
  180. PWRAP_DVFS_WDATA6,
  181. PWRAP_DVFS_ADR7,
  182. PWRAP_DVFS_WDATA7,
  183. PWRAP_SPMINF_STA,
  184. PWRAP_CIPHER_EN,
  185. };
  186. static int mt8173_regs[] = {
  187. [PWRAP_MUX_SEL] = 0x0,
  188. [PWRAP_WRAP_EN] = 0x4,
  189. [PWRAP_DIO_EN] = 0x8,
  190. [PWRAP_SIDLY] = 0xc,
  191. [PWRAP_RDDMY] = 0x10,
  192. [PWRAP_SI_CK_CON] = 0x14,
  193. [PWRAP_CSHEXT_WRITE] = 0x18,
  194. [PWRAP_CSHEXT_READ] = 0x1c,
  195. [PWRAP_CSLEXT_START] = 0x20,
  196. [PWRAP_CSLEXT_END] = 0x24,
  197. [PWRAP_STAUPD_PRD] = 0x28,
  198. [PWRAP_STAUPD_GRPEN] = 0x2c,
  199. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  200. [PWRAP_STAUPD_STA] = 0x44,
  201. [PWRAP_WRAP_STA] = 0x48,
  202. [PWRAP_HARB_INIT] = 0x4c,
  203. [PWRAP_HARB_HPRIO] = 0x50,
  204. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  205. [PWRAP_HARB_STA0] = 0x58,
  206. [PWRAP_HARB_STA1] = 0x5c,
  207. [PWRAP_MAN_EN] = 0x60,
  208. [PWRAP_MAN_CMD] = 0x64,
  209. [PWRAP_MAN_RDATA] = 0x68,
  210. [PWRAP_MAN_VLDCLR] = 0x6c,
  211. [PWRAP_WACS0_EN] = 0x70,
  212. [PWRAP_INIT_DONE0] = 0x74,
  213. [PWRAP_WACS0_CMD] = 0x78,
  214. [PWRAP_WACS0_RDATA] = 0x7c,
  215. [PWRAP_WACS0_VLDCLR] = 0x80,
  216. [PWRAP_WACS1_EN] = 0x84,
  217. [PWRAP_INIT_DONE1] = 0x88,
  218. [PWRAP_WACS1_CMD] = 0x8c,
  219. [PWRAP_WACS1_RDATA] = 0x90,
  220. [PWRAP_WACS1_VLDCLR] = 0x94,
  221. [PWRAP_WACS2_EN] = 0x98,
  222. [PWRAP_INIT_DONE2] = 0x9c,
  223. [PWRAP_WACS2_CMD] = 0xa0,
  224. [PWRAP_WACS2_RDATA] = 0xa4,
  225. [PWRAP_WACS2_VLDCLR] = 0xa8,
  226. [PWRAP_INT_EN] = 0xac,
  227. [PWRAP_INT_FLG_RAW] = 0xb0,
  228. [PWRAP_INT_FLG] = 0xb4,
  229. [PWRAP_INT_CLR] = 0xb8,
  230. [PWRAP_SIG_ADR] = 0xbc,
  231. [PWRAP_SIG_MODE] = 0xc0,
  232. [PWRAP_SIG_VALUE] = 0xc4,
  233. [PWRAP_SIG_ERRVAL] = 0xc8,
  234. [PWRAP_CRC_EN] = 0xcc,
  235. [PWRAP_TIMER_EN] = 0xd0,
  236. [PWRAP_TIMER_STA] = 0xd4,
  237. [PWRAP_WDT_UNIT] = 0xd8,
  238. [PWRAP_WDT_SRC_EN] = 0xdc,
  239. [PWRAP_WDT_FLG] = 0xe0,
  240. [PWRAP_DEBUG_INT_SEL] = 0xe4,
  241. [PWRAP_DVFS_ADR0] = 0xe8,
  242. [PWRAP_DVFS_WDATA0] = 0xec,
  243. [PWRAP_DVFS_ADR1] = 0xf0,
  244. [PWRAP_DVFS_WDATA1] = 0xf4,
  245. [PWRAP_DVFS_ADR2] = 0xf8,
  246. [PWRAP_DVFS_WDATA2] = 0xfc,
  247. [PWRAP_DVFS_ADR3] = 0x100,
  248. [PWRAP_DVFS_WDATA3] = 0x104,
  249. [PWRAP_DVFS_ADR4] = 0x108,
  250. [PWRAP_DVFS_WDATA4] = 0x10c,
  251. [PWRAP_DVFS_ADR5] = 0x110,
  252. [PWRAP_DVFS_WDATA5] = 0x114,
  253. [PWRAP_DVFS_ADR6] = 0x118,
  254. [PWRAP_DVFS_WDATA6] = 0x11c,
  255. [PWRAP_DVFS_ADR7] = 0x120,
  256. [PWRAP_DVFS_WDATA7] = 0x124,
  257. [PWRAP_SPMINF_STA] = 0x128,
  258. [PWRAP_CIPHER_KEY_SEL] = 0x12c,
  259. [PWRAP_CIPHER_IV_SEL] = 0x130,
  260. [PWRAP_CIPHER_EN] = 0x134,
  261. [PWRAP_CIPHER_RDY] = 0x138,
  262. [PWRAP_CIPHER_MODE] = 0x13c,
  263. [PWRAP_CIPHER_SWRST] = 0x140,
  264. [PWRAP_DCM_EN] = 0x144,
  265. [PWRAP_DCM_DBC_PRD] = 0x148,
  266. };
  267. static int mt8135_regs[] = {
  268. [PWRAP_MUX_SEL] = 0x0,
  269. [PWRAP_WRAP_EN] = 0x4,
  270. [PWRAP_DIO_EN] = 0x8,
  271. [PWRAP_SIDLY] = 0xc,
  272. [PWRAP_CSHEXT] = 0x10,
  273. [PWRAP_CSHEXT_WRITE] = 0x14,
  274. [PWRAP_CSHEXT_READ] = 0x18,
  275. [PWRAP_CSLEXT_START] = 0x1c,
  276. [PWRAP_CSLEXT_END] = 0x20,
  277. [PWRAP_STAUPD_PRD] = 0x24,
  278. [PWRAP_STAUPD_GRPEN] = 0x28,
  279. [PWRAP_STAUPD_MAN_TRIG] = 0x2c,
  280. [PWRAP_STAUPD_STA] = 0x30,
  281. [PWRAP_EVENT_IN_EN] = 0x34,
  282. [PWRAP_EVENT_DST_EN] = 0x38,
  283. [PWRAP_WRAP_STA] = 0x3c,
  284. [PWRAP_RRARB_INIT] = 0x40,
  285. [PWRAP_RRARB_EN] = 0x44,
  286. [PWRAP_RRARB_STA0] = 0x48,
  287. [PWRAP_RRARB_STA1] = 0x4c,
  288. [PWRAP_HARB_INIT] = 0x50,
  289. [PWRAP_HARB_HPRIO] = 0x54,
  290. [PWRAP_HIPRIO_ARB_EN] = 0x58,
  291. [PWRAP_HARB_STA0] = 0x5c,
  292. [PWRAP_HARB_STA1] = 0x60,
  293. [PWRAP_MAN_EN] = 0x64,
  294. [PWRAP_MAN_CMD] = 0x68,
  295. [PWRAP_MAN_RDATA] = 0x6c,
  296. [PWRAP_MAN_VLDCLR] = 0x70,
  297. [PWRAP_WACS0_EN] = 0x74,
  298. [PWRAP_INIT_DONE0] = 0x78,
  299. [PWRAP_WACS0_CMD] = 0x7c,
  300. [PWRAP_WACS0_RDATA] = 0x80,
  301. [PWRAP_WACS0_VLDCLR] = 0x84,
  302. [PWRAP_WACS1_EN] = 0x88,
  303. [PWRAP_INIT_DONE1] = 0x8c,
  304. [PWRAP_WACS1_CMD] = 0x90,
  305. [PWRAP_WACS1_RDATA] = 0x94,
  306. [PWRAP_WACS1_VLDCLR] = 0x98,
  307. [PWRAP_WACS2_EN] = 0x9c,
  308. [PWRAP_INIT_DONE2] = 0xa0,
  309. [PWRAP_WACS2_CMD] = 0xa4,
  310. [PWRAP_WACS2_RDATA] = 0xa8,
  311. [PWRAP_WACS2_VLDCLR] = 0xac,
  312. [PWRAP_INT_EN] = 0xb0,
  313. [PWRAP_INT_FLG_RAW] = 0xb4,
  314. [PWRAP_INT_FLG] = 0xb8,
  315. [PWRAP_INT_CLR] = 0xbc,
  316. [PWRAP_SIG_ADR] = 0xc0,
  317. [PWRAP_SIG_MODE] = 0xc4,
  318. [PWRAP_SIG_VALUE] = 0xc8,
  319. [PWRAP_SIG_ERRVAL] = 0xcc,
  320. [PWRAP_CRC_EN] = 0xd0,
  321. [PWRAP_EVENT_STA] = 0xd4,
  322. [PWRAP_EVENT_STACLR] = 0xd8,
  323. [PWRAP_TIMER_EN] = 0xdc,
  324. [PWRAP_TIMER_STA] = 0xe0,
  325. [PWRAP_WDT_UNIT] = 0xe4,
  326. [PWRAP_WDT_SRC_EN] = 0xe8,
  327. [PWRAP_WDT_FLG] = 0xec,
  328. [PWRAP_DEBUG_INT_SEL] = 0xf0,
  329. [PWRAP_CIPHER_KEY_SEL] = 0x134,
  330. [PWRAP_CIPHER_IV_SEL] = 0x138,
  331. [PWRAP_CIPHER_LOAD] = 0x13c,
  332. [PWRAP_CIPHER_START] = 0x140,
  333. [PWRAP_CIPHER_RDY] = 0x144,
  334. [PWRAP_CIPHER_MODE] = 0x148,
  335. [PWRAP_CIPHER_SWRST] = 0x14c,
  336. [PWRAP_DCM_EN] = 0x15c,
  337. [PWRAP_DCM_DBC_PRD] = 0x160,
  338. };
  339. enum pwrap_type {
  340. PWRAP_MT8135,
  341. PWRAP_MT8173,
  342. };
  343. struct pmic_wrapper_type {
  344. int *regs;
  345. enum pwrap_type type;
  346. u32 arb_en_all;
  347. };
  348. static struct pmic_wrapper_type pwrap_mt8135 = {
  349. .regs = mt8135_regs,
  350. .type = PWRAP_MT8135,
  351. .arb_en_all = 0x1ff,
  352. };
  353. static struct pmic_wrapper_type pwrap_mt8173 = {
  354. .regs = mt8173_regs,
  355. .type = PWRAP_MT8173,
  356. .arb_en_all = 0x3f,
  357. };
  358. struct pmic_wrapper {
  359. struct device *dev;
  360. void __iomem *base;
  361. struct regmap *regmap;
  362. int *regs;
  363. enum pwrap_type type;
  364. u32 arb_en_all;
  365. struct clk *clk_spi;
  366. struct clk *clk_wrap;
  367. struct reset_control *rstc;
  368. struct reset_control *rstc_bridge;
  369. void __iomem *bridge_base;
  370. };
  371. static inline int pwrap_is_mt8135(struct pmic_wrapper *wrp)
  372. {
  373. return wrp->type == PWRAP_MT8135;
  374. }
  375. static inline int pwrap_is_mt8173(struct pmic_wrapper *wrp)
  376. {
  377. return wrp->type == PWRAP_MT8173;
  378. }
  379. static u32 pwrap_readl(struct pmic_wrapper *wrp, enum pwrap_regs reg)
  380. {
  381. return readl(wrp->base + wrp->regs[reg]);
  382. }
  383. static void pwrap_writel(struct pmic_wrapper *wrp, u32 val, enum pwrap_regs reg)
  384. {
  385. writel(val, wrp->base + wrp->regs[reg]);
  386. }
  387. static bool pwrap_is_fsm_idle(struct pmic_wrapper *wrp)
  388. {
  389. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  390. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE;
  391. }
  392. static bool pwrap_is_fsm_vldclr(struct pmic_wrapper *wrp)
  393. {
  394. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  395. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_WFVLDCLR;
  396. }
  397. /*
  398. * Timeout issue sometimes caused by the last read command
  399. * failed because pmic wrap could not got the FSM_VLDCLR
  400. * in time after finishing WACS2_CMD. It made state machine
  401. * still on FSM_VLDCLR and timeout next time.
  402. * Check the status of FSM and clear the vldclr to recovery the
  403. * error.
  404. */
  405. static inline void pwrap_leave_fsm_vldclr(struct pmic_wrapper *wrp)
  406. {
  407. if (pwrap_is_fsm_vldclr(wrp))
  408. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  409. }
  410. static bool pwrap_is_sync_idle(struct pmic_wrapper *wrp)
  411. {
  412. return pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_SYNC_IDLE0;
  413. }
  414. static bool pwrap_is_fsm_idle_and_sync_idle(struct pmic_wrapper *wrp)
  415. {
  416. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  417. return (PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE) &&
  418. (val & PWRAP_STATE_SYNC_IDLE0);
  419. }
  420. static int pwrap_wait_for_state(struct pmic_wrapper *wrp,
  421. bool (*fp)(struct pmic_wrapper *))
  422. {
  423. unsigned long timeout;
  424. timeout = jiffies + usecs_to_jiffies(255);
  425. do {
  426. if (time_after(jiffies, timeout))
  427. return fp(wrp) ? 0 : -ETIMEDOUT;
  428. if (fp(wrp))
  429. return 0;
  430. } while (1);
  431. }
  432. static int pwrap_write(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  433. {
  434. int ret;
  435. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  436. if (ret) {
  437. pwrap_leave_fsm_vldclr(wrp);
  438. return ret;
  439. }
  440. pwrap_writel(wrp, (1 << 31) | ((adr >> 1) << 16) | wdata,
  441. PWRAP_WACS2_CMD);
  442. return 0;
  443. }
  444. static int pwrap_read(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  445. {
  446. int ret;
  447. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  448. if (ret) {
  449. pwrap_leave_fsm_vldclr(wrp);
  450. return ret;
  451. }
  452. pwrap_writel(wrp, (adr >> 1) << 16, PWRAP_WACS2_CMD);
  453. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_vldclr);
  454. if (ret)
  455. return ret;
  456. *rdata = PWRAP_GET_WACS_RDATA(pwrap_readl(wrp, PWRAP_WACS2_RDATA));
  457. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  458. return 0;
  459. }
  460. static int pwrap_regmap_read(void *context, u32 adr, u32 *rdata)
  461. {
  462. return pwrap_read(context, adr, rdata);
  463. }
  464. static int pwrap_regmap_write(void *context, u32 adr, u32 wdata)
  465. {
  466. return pwrap_write(context, adr, wdata);
  467. }
  468. static int pwrap_reset_spislave(struct pmic_wrapper *wrp)
  469. {
  470. int ret, i;
  471. pwrap_writel(wrp, 0, PWRAP_HIPRIO_ARB_EN);
  472. pwrap_writel(wrp, 0, PWRAP_WRAP_EN);
  473. pwrap_writel(wrp, 1, PWRAP_MUX_SEL);
  474. pwrap_writel(wrp, 1, PWRAP_MAN_EN);
  475. pwrap_writel(wrp, 0, PWRAP_DIO_EN);
  476. pwrap_writel(wrp, PWRAP_MAN_CMD_SPI_WRITE | PWRAP_MAN_CMD_OP_CSL,
  477. PWRAP_MAN_CMD);
  478. pwrap_writel(wrp, PWRAP_MAN_CMD_SPI_WRITE | PWRAP_MAN_CMD_OP_OUTS,
  479. PWRAP_MAN_CMD);
  480. pwrap_writel(wrp, PWRAP_MAN_CMD_SPI_WRITE | PWRAP_MAN_CMD_OP_CSH,
  481. PWRAP_MAN_CMD);
  482. for (i = 0; i < 4; i++)
  483. pwrap_writel(wrp, PWRAP_MAN_CMD_SPI_WRITE | PWRAP_MAN_CMD_OP_OUTS,
  484. PWRAP_MAN_CMD);
  485. ret = pwrap_wait_for_state(wrp, pwrap_is_sync_idle);
  486. if (ret) {
  487. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  488. return ret;
  489. }
  490. pwrap_writel(wrp, 0, PWRAP_MAN_EN);
  491. pwrap_writel(wrp, 0, PWRAP_MUX_SEL);
  492. return 0;
  493. }
  494. /*
  495. * pwrap_init_sidly - configure serial input delay
  496. *
  497. * This configures the serial input delay. We can configure 0, 2, 4 or 6ns
  498. * delay. Do a read test with all possible values and chose the best delay.
  499. */
  500. static int pwrap_init_sidly(struct pmic_wrapper *wrp)
  501. {
  502. u32 rdata;
  503. u32 i;
  504. u32 pass = 0;
  505. signed char dly[16] = {
  506. -1, 0, 1, 0, 2, -1, 1, 1, 3, -1, -1, -1, 3, -1, 2, 1
  507. };
  508. for (i = 0; i < 4; i++) {
  509. pwrap_writel(wrp, i, PWRAP_SIDLY);
  510. pwrap_read(wrp, PWRAP_DEW_READ_TEST, &rdata);
  511. if (rdata == PWRAP_DEW_READ_TEST_VAL) {
  512. dev_dbg(wrp->dev, "[Read Test] pass, SIDLY=%x\n", i);
  513. pass |= 1 << i;
  514. }
  515. }
  516. if (dly[pass] < 0) {
  517. dev_err(wrp->dev, "sidly pass range 0x%x not continuous\n",
  518. pass);
  519. return -EIO;
  520. }
  521. pwrap_writel(wrp, dly[pass], PWRAP_SIDLY);
  522. return 0;
  523. }
  524. static int pwrap_init_reg_clock(struct pmic_wrapper *wrp)
  525. {
  526. if (pwrap_is_mt8135(wrp)) {
  527. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT);
  528. pwrap_writel(wrp, 0x0, PWRAP_CSHEXT_WRITE);
  529. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT_READ);
  530. pwrap_writel(wrp, 0x0, PWRAP_CSLEXT_START);
  531. pwrap_writel(wrp, 0x0, PWRAP_CSLEXT_END);
  532. } else {
  533. pwrap_writel(wrp, 0x0, PWRAP_CSHEXT_WRITE);
  534. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT_READ);
  535. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_START);
  536. pwrap_writel(wrp, 0x2, PWRAP_CSLEXT_END);
  537. }
  538. return 0;
  539. }
  540. static bool pwrap_is_cipher_ready(struct pmic_wrapper *wrp)
  541. {
  542. return pwrap_readl(wrp, PWRAP_CIPHER_RDY) & 1;
  543. }
  544. static bool pwrap_is_pmic_cipher_ready(struct pmic_wrapper *wrp)
  545. {
  546. u32 rdata;
  547. int ret;
  548. ret = pwrap_read(wrp, PWRAP_DEW_CIPHER_RDY, &rdata);
  549. if (ret)
  550. return 0;
  551. return rdata == 1;
  552. }
  553. static int pwrap_init_cipher(struct pmic_wrapper *wrp)
  554. {
  555. int ret;
  556. u32 rdata;
  557. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_SWRST);
  558. pwrap_writel(wrp, 0x0, PWRAP_CIPHER_SWRST);
  559. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_KEY_SEL);
  560. pwrap_writel(wrp, 0x2, PWRAP_CIPHER_IV_SEL);
  561. if (pwrap_is_mt8135(wrp)) {
  562. pwrap_writel(wrp, 1, PWRAP_CIPHER_LOAD);
  563. pwrap_writel(wrp, 1, PWRAP_CIPHER_START);
  564. } else {
  565. pwrap_writel(wrp, 1, PWRAP_CIPHER_EN);
  566. }
  567. /* Config cipher mode @PMIC */
  568. pwrap_write(wrp, PWRAP_DEW_CIPHER_SWRST, 0x1);
  569. pwrap_write(wrp, PWRAP_DEW_CIPHER_SWRST, 0x0);
  570. pwrap_write(wrp, PWRAP_DEW_CIPHER_KEY_SEL, 0x1);
  571. pwrap_write(wrp, PWRAP_DEW_CIPHER_IV_SEL, 0x2);
  572. pwrap_write(wrp, PWRAP_DEW_CIPHER_LOAD, 0x1);
  573. pwrap_write(wrp, PWRAP_DEW_CIPHER_START, 0x1);
  574. /* wait for cipher data ready@AP */
  575. ret = pwrap_wait_for_state(wrp, pwrap_is_cipher_ready);
  576. if (ret) {
  577. dev_err(wrp->dev, "cipher data ready@AP fail, ret=%d\n", ret);
  578. return ret;
  579. }
  580. /* wait for cipher data ready@PMIC */
  581. ret = pwrap_wait_for_state(wrp, pwrap_is_pmic_cipher_ready);
  582. if (ret) {
  583. dev_err(wrp->dev, "timeout waiting for cipher data ready@PMIC\n");
  584. return ret;
  585. }
  586. /* wait for cipher mode idle */
  587. pwrap_write(wrp, PWRAP_DEW_CIPHER_MODE, 0x1);
  588. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle_and_sync_idle);
  589. if (ret) {
  590. dev_err(wrp->dev, "cipher mode idle fail, ret=%d\n", ret);
  591. return ret;
  592. }
  593. pwrap_writel(wrp, 1, PWRAP_CIPHER_MODE);
  594. /* Write Test */
  595. if (pwrap_write(wrp, PWRAP_DEW_WRITE_TEST, PWRAP_DEW_WRITE_TEST_VAL) ||
  596. pwrap_read(wrp, PWRAP_DEW_WRITE_TEST, &rdata) ||
  597. (rdata != PWRAP_DEW_WRITE_TEST_VAL)) {
  598. dev_err(wrp->dev, "rdata=0x%04X\n", rdata);
  599. return -EFAULT;
  600. }
  601. return 0;
  602. }
  603. static int pwrap_init(struct pmic_wrapper *wrp)
  604. {
  605. int ret;
  606. u32 rdata;
  607. reset_control_reset(wrp->rstc);
  608. if (wrp->rstc_bridge)
  609. reset_control_reset(wrp->rstc_bridge);
  610. if (pwrap_is_mt8173(wrp)) {
  611. /* Enable DCM */
  612. pwrap_writel(wrp, 3, PWRAP_DCM_EN);
  613. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  614. }
  615. /* Reset SPI slave */
  616. ret = pwrap_reset_spislave(wrp);
  617. if (ret)
  618. return ret;
  619. pwrap_writel(wrp, 1, PWRAP_WRAP_EN);
  620. pwrap_writel(wrp, wrp->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  621. pwrap_writel(wrp, 1, PWRAP_WACS2_EN);
  622. ret = pwrap_init_reg_clock(wrp);
  623. if (ret)
  624. return ret;
  625. /* Setup serial input delay */
  626. ret = pwrap_init_sidly(wrp);
  627. if (ret)
  628. return ret;
  629. /* Enable dual IO mode */
  630. pwrap_write(wrp, PWRAP_DEW_DIO_EN, 1);
  631. /* Check IDLE & INIT_DONE in advance */
  632. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle_and_sync_idle);
  633. if (ret) {
  634. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  635. return ret;
  636. }
  637. pwrap_writel(wrp, 1, PWRAP_DIO_EN);
  638. /* Read Test */
  639. pwrap_read(wrp, PWRAP_DEW_READ_TEST, &rdata);
  640. if (rdata != PWRAP_DEW_READ_TEST_VAL) {
  641. dev_err(wrp->dev, "Read test failed after switch to DIO mode: 0x%04x != 0x%04x\n",
  642. PWRAP_DEW_READ_TEST_VAL, rdata);
  643. return -EFAULT;
  644. }
  645. /* Enable encryption */
  646. ret = pwrap_init_cipher(wrp);
  647. if (ret)
  648. return ret;
  649. /* Signature checking - using CRC */
  650. if (pwrap_write(wrp, PWRAP_DEW_CRC_EN, 0x1))
  651. return -EFAULT;
  652. pwrap_writel(wrp, 0x1, PWRAP_CRC_EN);
  653. pwrap_writel(wrp, 0x0, PWRAP_SIG_MODE);
  654. pwrap_writel(wrp, PWRAP_DEW_CRC_VAL, PWRAP_SIG_ADR);
  655. pwrap_writel(wrp, wrp->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  656. if (pwrap_is_mt8135(wrp))
  657. pwrap_writel(wrp, 0x7, PWRAP_RRARB_EN);
  658. pwrap_writel(wrp, 0x1, PWRAP_WACS0_EN);
  659. pwrap_writel(wrp, 0x1, PWRAP_WACS1_EN);
  660. pwrap_writel(wrp, 0x1, PWRAP_WACS2_EN);
  661. pwrap_writel(wrp, 0x5, PWRAP_STAUPD_PRD);
  662. pwrap_writel(wrp, 0xff, PWRAP_STAUPD_GRPEN);
  663. if (pwrap_is_mt8135(wrp)) {
  664. /* enable pwrap events and pwrap bridge in AP side */
  665. pwrap_writel(wrp, 0x1, PWRAP_EVENT_IN_EN);
  666. pwrap_writel(wrp, 0xffff, PWRAP_EVENT_DST_EN);
  667. writel(0x7f, wrp->bridge_base + PWRAP_MT8135_BRIDGE_IORD_ARB_EN);
  668. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS3_EN);
  669. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS4_EN);
  670. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_UNIT);
  671. writel(0xffff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_SRC_EN);
  672. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_TIMER_EN);
  673. writel(0x7ff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INT_EN);
  674. /* enable PMIC event out and sources */
  675. if (pwrap_write(wrp, PWRAP_DEW_EVENT_OUT_EN, 0x1) ||
  676. pwrap_write(wrp, PWRAP_DEW_EVENT_SRC_EN, 0xffff)) {
  677. dev_err(wrp->dev, "enable dewrap fail\n");
  678. return -EFAULT;
  679. }
  680. } else {
  681. /* PMIC_DEWRAP enables */
  682. if (pwrap_write(wrp, PWRAP_DEW_EVENT_OUT_EN, 0x1) ||
  683. pwrap_write(wrp, PWRAP_DEW_EVENT_SRC_EN, 0xffff)) {
  684. dev_err(wrp->dev, "enable dewrap fail\n");
  685. return -EFAULT;
  686. }
  687. }
  688. /* Setup the init done registers */
  689. pwrap_writel(wrp, 1, PWRAP_INIT_DONE2);
  690. pwrap_writel(wrp, 1, PWRAP_INIT_DONE0);
  691. pwrap_writel(wrp, 1, PWRAP_INIT_DONE1);
  692. if (pwrap_is_mt8135(wrp)) {
  693. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE3);
  694. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE4);
  695. }
  696. return 0;
  697. }
  698. static irqreturn_t pwrap_interrupt(int irqno, void *dev_id)
  699. {
  700. u32 rdata;
  701. struct pmic_wrapper *wrp = dev_id;
  702. rdata = pwrap_readl(wrp, PWRAP_INT_FLG);
  703. dev_err(wrp->dev, "unexpected interrupt int=0x%x\n", rdata);
  704. pwrap_writel(wrp, 0xffffffff, PWRAP_INT_CLR);
  705. return IRQ_HANDLED;
  706. }
  707. static const struct regmap_config pwrap_regmap_config = {
  708. .reg_bits = 16,
  709. .val_bits = 16,
  710. .reg_stride = 2,
  711. .reg_read = pwrap_regmap_read,
  712. .reg_write = pwrap_regmap_write,
  713. .max_register = 0xffff,
  714. };
  715. static struct of_device_id of_pwrap_match_tbl[] = {
  716. {
  717. .compatible = "mediatek,mt8135-pwrap",
  718. .data = &pwrap_mt8135,
  719. }, {
  720. .compatible = "mediatek,mt8173-pwrap",
  721. .data = &pwrap_mt8173,
  722. }, {
  723. /* sentinel */
  724. }
  725. };
  726. MODULE_DEVICE_TABLE(of, of_pwrap_match_tbl);
  727. static int pwrap_probe(struct platform_device *pdev)
  728. {
  729. int ret, irq, wdt_src;
  730. struct pmic_wrapper *wrp;
  731. struct device_node *np = pdev->dev.of_node;
  732. const struct of_device_id *of_id =
  733. of_match_device(of_pwrap_match_tbl, &pdev->dev);
  734. const struct pmic_wrapper_type *type;
  735. struct resource *res;
  736. wrp = devm_kzalloc(&pdev->dev, sizeof(*wrp), GFP_KERNEL);
  737. if (!wrp)
  738. return -ENOMEM;
  739. platform_set_drvdata(pdev, wrp);
  740. type = of_id->data;
  741. wrp->regs = type->regs;
  742. wrp->type = type->type;
  743. wrp->arb_en_all = type->arb_en_all;
  744. wrp->dev = &pdev->dev;
  745. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwrap");
  746. wrp->base = devm_ioremap_resource(wrp->dev, res);
  747. if (IS_ERR(wrp->base))
  748. return PTR_ERR(wrp->base);
  749. wrp->rstc = devm_reset_control_get(wrp->dev, "pwrap");
  750. if (IS_ERR(wrp->rstc)) {
  751. ret = PTR_ERR(wrp->rstc);
  752. dev_dbg(wrp->dev, "cannot get pwrap reset: %d\n", ret);
  753. return ret;
  754. }
  755. if (pwrap_is_mt8135(wrp)) {
  756. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  757. "pwrap-bridge");
  758. wrp->bridge_base = devm_ioremap_resource(wrp->dev, res);
  759. if (IS_ERR(wrp->bridge_base))
  760. return PTR_ERR(wrp->bridge_base);
  761. wrp->rstc_bridge = devm_reset_control_get(wrp->dev, "pwrap-bridge");
  762. if (IS_ERR(wrp->rstc_bridge)) {
  763. ret = PTR_ERR(wrp->rstc_bridge);
  764. dev_dbg(wrp->dev, "cannot get pwrap-bridge reset: %d\n", ret);
  765. return ret;
  766. }
  767. }
  768. wrp->clk_spi = devm_clk_get(wrp->dev, "spi");
  769. if (IS_ERR(wrp->clk_spi)) {
  770. dev_dbg(wrp->dev, "failed to get clock: %ld\n", PTR_ERR(wrp->clk_spi));
  771. return PTR_ERR(wrp->clk_spi);
  772. }
  773. wrp->clk_wrap = devm_clk_get(wrp->dev, "wrap");
  774. if (IS_ERR(wrp->clk_wrap)) {
  775. dev_dbg(wrp->dev, "failed to get clock: %ld\n", PTR_ERR(wrp->clk_wrap));
  776. return PTR_ERR(wrp->clk_wrap);
  777. }
  778. ret = clk_prepare_enable(wrp->clk_spi);
  779. if (ret)
  780. return ret;
  781. ret = clk_prepare_enable(wrp->clk_wrap);
  782. if (ret)
  783. goto err_out1;
  784. /* Enable internal dynamic clock */
  785. pwrap_writel(wrp, 1, PWRAP_DCM_EN);
  786. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  787. /*
  788. * The PMIC could already be initialized by the bootloader.
  789. * Skip initialization here in this case.
  790. */
  791. if (!pwrap_readl(wrp, PWRAP_INIT_DONE2)) {
  792. ret = pwrap_init(wrp);
  793. if (ret) {
  794. dev_dbg(wrp->dev, "init failed with %d\n", ret);
  795. goto err_out2;
  796. }
  797. }
  798. if (!(pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_INIT_DONE0)) {
  799. dev_dbg(wrp->dev, "initialization isn't finished\n");
  800. return -ENODEV;
  801. }
  802. /* Initialize watchdog, may not be done by the bootloader */
  803. pwrap_writel(wrp, 0xf, PWRAP_WDT_UNIT);
  804. /*
  805. * Since STAUPD was not used on mt8173 platform,
  806. * so STAUPD of WDT_SRC which should be turned off
  807. */
  808. wdt_src = pwrap_is_mt8173(wrp) ?
  809. PWRAP_WDT_SRC_MASK_NO_STAUPD : PWRAP_WDT_SRC_MASK_ALL;
  810. pwrap_writel(wrp, wdt_src, PWRAP_WDT_SRC_EN);
  811. pwrap_writel(wrp, 0x1, PWRAP_TIMER_EN);
  812. pwrap_writel(wrp, ~((1 << 31) | (1 << 1)), PWRAP_INT_EN);
  813. irq = platform_get_irq(pdev, 0);
  814. ret = devm_request_irq(wrp->dev, irq, pwrap_interrupt, IRQF_TRIGGER_HIGH,
  815. "mt-pmic-pwrap", wrp);
  816. if (ret)
  817. goto err_out2;
  818. wrp->regmap = devm_regmap_init(wrp->dev, NULL, wrp, &pwrap_regmap_config);
  819. if (IS_ERR(wrp->regmap))
  820. return PTR_ERR(wrp->regmap);
  821. ret = of_platform_populate(np, NULL, NULL, wrp->dev);
  822. if (ret) {
  823. dev_dbg(wrp->dev, "failed to create child devices at %s\n",
  824. np->full_name);
  825. goto err_out2;
  826. }
  827. return 0;
  828. err_out2:
  829. clk_disable_unprepare(wrp->clk_wrap);
  830. err_out1:
  831. clk_disable_unprepare(wrp->clk_spi);
  832. return ret;
  833. }
  834. static struct platform_driver pwrap_drv = {
  835. .driver = {
  836. .name = "mt-pmic-pwrap",
  837. .of_match_table = of_match_ptr(of_pwrap_match_tbl),
  838. },
  839. .probe = pwrap_probe,
  840. };
  841. module_platform_driver(pwrap_drv);
  842. MODULE_AUTHOR("Flora Fu, MediaTek");
  843. MODULE_DESCRIPTION("MediaTek MT8135 PMIC Wrapper Driver");
  844. MODULE_LICENSE("GPL v2");