setup-res.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * drivers/pci/setup-res.c
  3. *
  4. * Extruded from code written by
  5. * Dave Rusling (david.rusling@reo.mts.dec.com)
  6. * David Mosberger (davidm@cs.arizona.edu)
  7. * David Miller (davem@redhat.com)
  8. *
  9. * Support routines for initializing a PCI subsystem.
  10. */
  11. /* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */
  12. /*
  13. * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  14. * Resource sorting
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/export.h>
  18. #include <linux/pci.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/cache.h>
  22. #include <linux/slab.h>
  23. #include "pci.h"
  24. void pci_update_resource(struct pci_dev *dev, int resno)
  25. {
  26. struct pci_bus_region region;
  27. bool disable;
  28. u16 cmd;
  29. u32 new, check, mask;
  30. int reg;
  31. enum pci_bar_type type;
  32. struct resource *res = dev->resource + resno;
  33. if (dev->is_virtfn) {
  34. dev_warn(&dev->dev, "can't update VF BAR%d\n", resno);
  35. return;
  36. }
  37. /*
  38. * Ignore resources for unimplemented BARs and unused resource slots
  39. * for 64 bit BARs.
  40. */
  41. if (!res->flags)
  42. return;
  43. if (res->flags & IORESOURCE_UNSET)
  44. return;
  45. /*
  46. * Ignore non-moveable resources. This might be legacy resources for
  47. * which no functional BAR register exists or another important
  48. * system resource we shouldn't move around.
  49. */
  50. if (res->flags & IORESOURCE_PCI_FIXED)
  51. return;
  52. pcibios_resource_to_bus(dev->bus, &region, res);
  53. new = region.start | (res->flags & PCI_REGION_FLAG_MASK);
  54. if (res->flags & IORESOURCE_IO)
  55. mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
  56. else
  57. mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
  58. reg = pci_resource_bar(dev, resno, &type);
  59. if (!reg)
  60. return;
  61. if (type != pci_bar_unknown) {
  62. if (!(res->flags & IORESOURCE_ROM_ENABLE))
  63. return;
  64. new |= PCI_ROM_ADDRESS_ENABLE;
  65. }
  66. /*
  67. * We can't update a 64-bit BAR atomically, so when possible,
  68. * disable decoding so that a half-updated BAR won't conflict
  69. * with another device.
  70. */
  71. disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
  72. if (disable) {
  73. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  74. pci_write_config_word(dev, PCI_COMMAND,
  75. cmd & ~PCI_COMMAND_MEMORY);
  76. }
  77. pci_write_config_dword(dev, reg, new);
  78. pci_read_config_dword(dev, reg, &check);
  79. if ((new ^ check) & mask) {
  80. dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
  81. resno, new, check);
  82. }
  83. if (res->flags & IORESOURCE_MEM_64) {
  84. new = region.start >> 16 >> 16;
  85. pci_write_config_dword(dev, reg + 4, new);
  86. pci_read_config_dword(dev, reg + 4, &check);
  87. if (check != new) {
  88. dev_err(&dev->dev, "BAR %d: error updating (high %#08x != %#08x)\n",
  89. resno, new, check);
  90. }
  91. }
  92. if (disable)
  93. pci_write_config_word(dev, PCI_COMMAND, cmd);
  94. }
  95. int pci_claim_resource(struct pci_dev *dev, int resource)
  96. {
  97. struct resource *res = &dev->resource[resource];
  98. struct resource *root, *conflict;
  99. if (res->flags & IORESOURCE_UNSET) {
  100. dev_info(&dev->dev, "can't claim BAR %d %pR: no address assigned\n",
  101. resource, res);
  102. return -EINVAL;
  103. }
  104. root = pci_find_parent_resource(dev, res);
  105. if (!root) {
  106. dev_info(&dev->dev, "can't claim BAR %d %pR: no compatible bridge window\n",
  107. resource, res);
  108. res->flags |= IORESOURCE_UNSET;
  109. return -EINVAL;
  110. }
  111. conflict = request_resource_conflict(root, res);
  112. if (conflict) {
  113. dev_info(&dev->dev, "can't claim BAR %d %pR: address conflict with %s %pR\n",
  114. resource, res, conflict->name, conflict);
  115. res->flags |= IORESOURCE_UNSET;
  116. return -EBUSY;
  117. }
  118. return 0;
  119. }
  120. EXPORT_SYMBOL(pci_claim_resource);
  121. void pci_disable_bridge_window(struct pci_dev *dev)
  122. {
  123. dev_info(&dev->dev, "disabling bridge mem windows\n");
  124. /* MMIO Base/Limit */
  125. pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
  126. /* Prefetchable MMIO Base/Limit */
  127. pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
  128. pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
  129. pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
  130. }
  131. /*
  132. * Generic function that returns a value indicating that the device's
  133. * original BIOS BAR address was not saved and so is not available for
  134. * reinstatement.
  135. *
  136. * Can be over-ridden by architecture specific code that implements
  137. * reinstatement functionality rather than leaving it disabled when
  138. * normal allocation attempts fail.
  139. */
  140. resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
  141. {
  142. return 0;
  143. }
  144. static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
  145. int resno, resource_size_t size)
  146. {
  147. struct resource *root, *conflict;
  148. resource_size_t fw_addr, start, end;
  149. fw_addr = pcibios_retrieve_fw_addr(dev, resno);
  150. if (!fw_addr)
  151. return -ENOMEM;
  152. start = res->start;
  153. end = res->end;
  154. res->start = fw_addr;
  155. res->end = res->start + size - 1;
  156. res->flags &= ~IORESOURCE_UNSET;
  157. root = pci_find_parent_resource(dev, res);
  158. if (!root) {
  159. if (res->flags & IORESOURCE_IO)
  160. root = &ioport_resource;
  161. else
  162. root = &iomem_resource;
  163. }
  164. dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
  165. resno, res);
  166. conflict = request_resource_conflict(root, res);
  167. if (conflict) {
  168. dev_info(&dev->dev, "BAR %d: %pR conflicts with %s %pR\n",
  169. resno, res, conflict->name, conflict);
  170. res->start = start;
  171. res->end = end;
  172. res->flags |= IORESOURCE_UNSET;
  173. return -EBUSY;
  174. }
  175. return 0;
  176. }
  177. static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
  178. int resno, resource_size_t size, resource_size_t align)
  179. {
  180. struct resource *res = dev->resource + resno;
  181. resource_size_t min;
  182. int ret;
  183. min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
  184. /*
  185. * First, try exact prefetching match. Even if a 64-bit
  186. * prefetchable bridge window is below 4GB, we can't put a 32-bit
  187. * prefetchable resource in it because pbus_size_mem() assumes a
  188. * 64-bit window will contain no 32-bit resources. If we assign
  189. * things differently than they were sized, not everything will fit.
  190. */
  191. ret = pci_bus_alloc_resource(bus, res, size, align, min,
  192. IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
  193. pcibios_align_resource, dev);
  194. if (ret == 0)
  195. return 0;
  196. /*
  197. * If the prefetchable window is only 32 bits wide, we can put
  198. * 64-bit prefetchable resources in it.
  199. */
  200. if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
  201. (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
  202. ret = pci_bus_alloc_resource(bus, res, size, align, min,
  203. IORESOURCE_PREFETCH,
  204. pcibios_align_resource, dev);
  205. if (ret == 0)
  206. return 0;
  207. }
  208. /*
  209. * If we didn't find a better match, we can put any memory resource
  210. * in a non-prefetchable window. If this resource is 32 bits and
  211. * non-prefetchable, the first call already tried the only possibility
  212. * so we don't need to try again.
  213. */
  214. if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
  215. ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
  216. pcibios_align_resource, dev);
  217. return ret;
  218. }
  219. static int _pci_assign_resource(struct pci_dev *dev, int resno,
  220. resource_size_t size, resource_size_t min_align)
  221. {
  222. struct pci_bus *bus;
  223. int ret;
  224. bus = dev->bus;
  225. while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
  226. if (!bus->parent || !bus->self->transparent)
  227. break;
  228. bus = bus->parent;
  229. }
  230. return ret;
  231. }
  232. int pci_assign_resource(struct pci_dev *dev, int resno)
  233. {
  234. struct resource *res = dev->resource + resno;
  235. resource_size_t align, size;
  236. int ret;
  237. if (res->flags & IORESOURCE_PCI_FIXED)
  238. return 0;
  239. res->flags |= IORESOURCE_UNSET;
  240. align = pci_resource_alignment(dev, res);
  241. if (!align) {
  242. dev_info(&dev->dev, "BAR %d: can't assign %pR (bogus alignment)\n",
  243. resno, res);
  244. return -EINVAL;
  245. }
  246. size = resource_size(res);
  247. ret = _pci_assign_resource(dev, resno, size, align);
  248. /*
  249. * If we failed to assign anything, let's try the address
  250. * where firmware left it. That at least has a chance of
  251. * working, which is better than just leaving it disabled.
  252. */
  253. if (ret < 0) {
  254. dev_info(&dev->dev, "BAR %d: no space for %pR\n", resno, res);
  255. ret = pci_revert_fw_address(res, dev, resno, size);
  256. }
  257. if (ret < 0) {
  258. dev_info(&dev->dev, "BAR %d: failed to assign %pR\n", resno,
  259. res);
  260. return ret;
  261. }
  262. res->flags &= ~IORESOURCE_UNSET;
  263. res->flags &= ~IORESOURCE_STARTALIGN;
  264. dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
  265. if (resno < PCI_BRIDGE_RESOURCES)
  266. pci_update_resource(dev, resno);
  267. return 0;
  268. }
  269. EXPORT_SYMBOL(pci_assign_resource);
  270. int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
  271. resource_size_t min_align)
  272. {
  273. struct resource *res = dev->resource + resno;
  274. unsigned long flags;
  275. resource_size_t new_size;
  276. int ret;
  277. if (res->flags & IORESOURCE_PCI_FIXED)
  278. return 0;
  279. flags = res->flags;
  280. res->flags |= IORESOURCE_UNSET;
  281. if (!res->parent) {
  282. dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resource %pR\n",
  283. resno, res);
  284. return -EINVAL;
  285. }
  286. /* already aligned with min_align */
  287. new_size = resource_size(res) + addsize;
  288. ret = _pci_assign_resource(dev, resno, new_size, min_align);
  289. if (ret) {
  290. res->flags = flags;
  291. dev_info(&dev->dev, "BAR %d: %pR (failed to expand by %#llx)\n",
  292. resno, res, (unsigned long long) addsize);
  293. return ret;
  294. }
  295. res->flags &= ~IORESOURCE_UNSET;
  296. res->flags &= ~IORESOURCE_STARTALIGN;
  297. dev_info(&dev->dev, "BAR %d: reassigned %pR (expanded by %#llx)\n",
  298. resno, res, (unsigned long long) addsize);
  299. if (resno < PCI_BRIDGE_RESOURCES)
  300. pci_update_resource(dev, resno);
  301. return 0;
  302. }
  303. int pci_enable_resources(struct pci_dev *dev, int mask)
  304. {
  305. u16 cmd, old_cmd;
  306. int i;
  307. struct resource *r;
  308. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  309. old_cmd = cmd;
  310. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  311. if (!(mask & (1 << i)))
  312. continue;
  313. r = &dev->resource[i];
  314. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  315. continue;
  316. if ((i == PCI_ROM_RESOURCE) &&
  317. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  318. continue;
  319. if (r->flags & IORESOURCE_UNSET) {
  320. dev_err(&dev->dev, "can't enable device: BAR %d %pR not assigned\n",
  321. i, r);
  322. return -EINVAL;
  323. }
  324. if (!r->parent) {
  325. dev_err(&dev->dev, "can't enable device: BAR %d %pR not claimed\n",
  326. i, r);
  327. return -EINVAL;
  328. }
  329. if (r->flags & IORESOURCE_IO)
  330. cmd |= PCI_COMMAND_IO;
  331. if (r->flags & IORESOURCE_MEM)
  332. cmd |= PCI_COMMAND_MEMORY;
  333. }
  334. if (cmd != old_cmd) {
  335. dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
  336. old_cmd, cmd);
  337. pci_write_config_word(dev, PCI_COMMAND, cmd);
  338. }
  339. return 0;
  340. }