quirks.c 150 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  31. * conflict. But doing so may cause problems on host bridge and perhaps other
  32. * key system devices. For devices that need to have mmio decoding always-on,
  33. * we need to set the dev->mmio_always_on bit.
  34. */
  35. static void quirk_mmio_always_on(struct pci_dev *dev)
  36. {
  37. dev->mmio_always_on = 1;
  38. }
  39. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  40. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  41. /* The Mellanox Tavor device gives false positive parity errors
  42. * Mark this device with a broken_parity_status, to allow
  43. * PCI scanning code to "skip" this now blacklisted device.
  44. */
  45. static void quirk_mellanox_tavor(struct pci_dev *dev)
  46. {
  47. dev->broken_parity_status = 1; /* This device gives false positives */
  48. }
  49. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  50. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  51. /* Deal with broken BIOSes that neglect to enable passive release,
  52. which can cause problems in combination with the 82441FX/PPro MTRRs */
  53. static void quirk_passive_release(struct pci_dev *dev)
  54. {
  55. struct pci_dev *d = NULL;
  56. unsigned char dlc;
  57. /* We have to make sure a particular bit is set in the PIIX3
  58. ISA bridge, so we have to go out and find it. */
  59. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  60. pci_read_config_byte(d, 0x82, &dlc);
  61. if (!(dlc & 1<<1)) {
  62. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  63. dlc |= 1<<1;
  64. pci_write_config_byte(d, 0x82, dlc);
  65. }
  66. }
  67. }
  68. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  69. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  70. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  71. but VIA don't answer queries. If you happen to have good contacts at VIA
  72. ask them for me please -- Alan
  73. This appears to be BIOS not version dependent. So presumably there is a
  74. chipset level fix */
  75. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  76. {
  77. if (!isa_dma_bridge_buggy) {
  78. isa_dma_bridge_buggy = 1;
  79. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  80. }
  81. }
  82. /*
  83. * Its not totally clear which chipsets are the problematic ones
  84. * We know 82C586 and 82C596 variants are affected.
  85. */
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  93. /*
  94. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  95. * for some HT machines to use C4 w/o hanging.
  96. */
  97. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  98. {
  99. u32 pmbase;
  100. u16 pm1a;
  101. pci_read_config_dword(dev, 0x40, &pmbase);
  102. pmbase = pmbase & 0xff80;
  103. pm1a = inw(pmbase);
  104. if (pm1a & 0x10) {
  105. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  106. outw(0x10, pmbase);
  107. }
  108. }
  109. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  110. /*
  111. * Chipsets where PCI->PCI transfers vanish or hang
  112. */
  113. static void quirk_nopcipci(struct pci_dev *dev)
  114. {
  115. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  116. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  117. pci_pci_problems |= PCIPCI_FAIL;
  118. }
  119. }
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  122. static void quirk_nopciamd(struct pci_dev *dev)
  123. {
  124. u8 rev;
  125. pci_read_config_byte(dev, 0x08, &rev);
  126. if (rev == 0x13) {
  127. /* Erratum 24 */
  128. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  129. pci_pci_problems |= PCIAGP_FAIL;
  130. }
  131. }
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  133. /*
  134. * Triton requires workarounds to be used by the drivers
  135. */
  136. static void quirk_triton(struct pci_dev *dev)
  137. {
  138. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  139. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  140. pci_pci_problems |= PCIPCI_TRITON;
  141. }
  142. }
  143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  147. /*
  148. * VIA Apollo KT133 needs PCI latency patch
  149. * Made according to a windows driver based patch by George E. Breese
  150. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  151. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  152. * the info on which Mr Breese based his work.
  153. *
  154. * Updated based on further information from the site and also on
  155. * information provided by VIA
  156. */
  157. static void quirk_vialatency(struct pci_dev *dev)
  158. {
  159. struct pci_dev *p;
  160. u8 busarb;
  161. /* Ok we have a potential problem chipset here. Now see if we have
  162. a buggy southbridge */
  163. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  164. if (p != NULL) {
  165. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  166. /* Check for buggy part revisions */
  167. if (p->revision < 0x40 || p->revision > 0x42)
  168. goto exit;
  169. } else {
  170. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  171. if (p == NULL) /* No problem parts */
  172. goto exit;
  173. /* Check for buggy part revisions */
  174. if (p->revision < 0x10 || p->revision > 0x12)
  175. goto exit;
  176. }
  177. /*
  178. * Ok we have the problem. Now set the PCI master grant to
  179. * occur every master grant. The apparent bug is that under high
  180. * PCI load (quite common in Linux of course) you can get data
  181. * loss when the CPU is held off the bus for 3 bus master requests
  182. * This happens to include the IDE controllers....
  183. *
  184. * VIA only apply this fix when an SB Live! is present but under
  185. * both Linux and Windows this isn't enough, and we have seen
  186. * corruption without SB Live! but with things like 3 UDMA IDE
  187. * controllers. So we ignore that bit of the VIA recommendation..
  188. */
  189. pci_read_config_byte(dev, 0x76, &busarb);
  190. /* Set bit 4 and bi 5 of byte 76 to 0x01
  191. "Master priority rotation on every PCI master grant */
  192. busarb &= ~(1<<5);
  193. busarb |= (1<<4);
  194. pci_write_config_byte(dev, 0x76, busarb);
  195. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  196. exit:
  197. pci_dev_put(p);
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  202. /* Must restore this on a resume from RAM */
  203. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  206. /*
  207. * VIA Apollo VP3 needs ETBF on BT848/878
  208. */
  209. static void quirk_viaetbf(struct pci_dev *dev)
  210. {
  211. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  212. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  213. pci_pci_problems |= PCIPCI_VIAETBF;
  214. }
  215. }
  216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  217. static void quirk_vsfx(struct pci_dev *dev)
  218. {
  219. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  220. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  221. pci_pci_problems |= PCIPCI_VSFX;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  225. /*
  226. * Ali Magik requires workarounds to be used by the drivers
  227. * that DMA to AGP space. Latency must be set to 0xA and triton
  228. * workaround applied too
  229. * [Info kindly provided by ALi]
  230. */
  231. static void quirk_alimagik(struct pci_dev *dev)
  232. {
  233. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  234. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  235. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  236. }
  237. }
  238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  240. /*
  241. * Natoma has some interesting boundary conditions with Zoran stuff
  242. * at least
  243. */
  244. static void quirk_natoma(struct pci_dev *dev)
  245. {
  246. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  247. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  248. pci_pci_problems |= PCIPCI_NATOMA;
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  257. /*
  258. * This chip can cause PCI parity errors if config register 0xA0 is read
  259. * while DMAs are occurring.
  260. */
  261. static void quirk_citrine(struct pci_dev *dev)
  262. {
  263. dev->cfg_size = 0xA0;
  264. }
  265. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  266. /*
  267. * This chip can cause bus lockups if config addresses above 0x600
  268. * are read or written.
  269. */
  270. static void quirk_nfp6000(struct pci_dev *dev)
  271. {
  272. dev->cfg_size = 0x600;
  273. }
  274. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  275. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  277. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  278. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  279. {
  280. int i;
  281. for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
  282. struct resource *r = &dev->resource[i];
  283. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  284. r->end = PAGE_SIZE - 1;
  285. r->start = 0;
  286. r->flags |= IORESOURCE_UNSET;
  287. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  288. i, r);
  289. }
  290. }
  291. }
  292. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  293. /*
  294. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  295. * If it's needed, re-allocate the region.
  296. */
  297. static void quirk_s3_64M(struct pci_dev *dev)
  298. {
  299. struct resource *r = &dev->resource[0];
  300. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  301. r->flags |= IORESOURCE_UNSET;
  302. r->start = 0;
  303. r->end = 0x3ffffff;
  304. }
  305. }
  306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  308. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  309. const char *name)
  310. {
  311. u32 region;
  312. struct pci_bus_region bus_region;
  313. struct resource *res = dev->resource + pos;
  314. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  315. if (!region)
  316. return;
  317. res->name = pci_name(dev);
  318. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  319. res->flags |=
  320. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  321. region &= ~(size - 1);
  322. /* Convert from PCI bus to resource space */
  323. bus_region.start = region;
  324. bus_region.end = region + size - 1;
  325. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  326. dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  327. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  328. }
  329. /*
  330. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  331. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  332. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  333. * (which conflicts w/ BAR1's memory range).
  334. *
  335. * CS553x's ISA PCI BARs may also be read-only (ref:
  336. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  337. */
  338. static void quirk_cs5536_vsa(struct pci_dev *dev)
  339. {
  340. static char *name = "CS5536 ISA bridge";
  341. if (pci_resource_len(dev, 0) != 8) {
  342. quirk_io(dev, 0, 8, name); /* SMB */
  343. quirk_io(dev, 1, 256, name); /* GPIO */
  344. quirk_io(dev, 2, 64, name); /* MFGPT */
  345. dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
  346. name);
  347. }
  348. }
  349. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  350. static void quirk_io_region(struct pci_dev *dev, int port,
  351. unsigned size, int nr, const char *name)
  352. {
  353. u16 region;
  354. struct pci_bus_region bus_region;
  355. struct resource *res = dev->resource + nr;
  356. pci_read_config_word(dev, port, &region);
  357. region &= ~(size - 1);
  358. if (!region)
  359. return;
  360. res->name = pci_name(dev);
  361. res->flags = IORESOURCE_IO;
  362. /* Convert from PCI bus to resource space */
  363. bus_region.start = region;
  364. bus_region.end = region + size - 1;
  365. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  366. if (!pci_claim_resource(dev, nr))
  367. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  368. }
  369. /*
  370. * ATI Northbridge setups MCE the processor if you even
  371. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  372. */
  373. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  374. {
  375. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  376. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  377. request_region(0x3b0, 0x0C, "RadeonIGP");
  378. request_region(0x3d3, 0x01, "RadeonIGP");
  379. }
  380. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  381. /*
  382. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  383. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  384. * claim it.
  385. * But the dwc3 driver is a more specific driver for this device, and we'd
  386. * prefer to use it instead of xhci. To prevent xhci from claiming the
  387. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  388. * defines as "USB device (not host controller)". The dwc3 driver can then
  389. * claim it based on its Vendor and Device ID.
  390. */
  391. static void quirk_amd_nl_class(struct pci_dev *pdev)
  392. {
  393. u32 class = pdev->class;
  394. /* Use "USB Device (not host controller)" class */
  395. pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
  396. dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  397. class, pdev->class);
  398. }
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  400. quirk_amd_nl_class);
  401. /*
  402. * Let's make the southbridge information explicit instead
  403. * of having to worry about people probing the ACPI areas,
  404. * for example.. (Yes, it happens, and if you read the wrong
  405. * ACPI register it will put the machine to sleep with no
  406. * way of waking it up again. Bummer).
  407. *
  408. * ALI M7101: Two IO regions pointed to by words at
  409. * 0xE0 (64 bytes of ACPI registers)
  410. * 0xE2 (32 bytes of SMB registers)
  411. */
  412. static void quirk_ali7101_acpi(struct pci_dev *dev)
  413. {
  414. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  415. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  416. }
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  418. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  419. {
  420. u32 devres;
  421. u32 mask, size, base;
  422. pci_read_config_dword(dev, port, &devres);
  423. if ((devres & enable) != enable)
  424. return;
  425. mask = (devres >> 16) & 15;
  426. base = devres & 0xffff;
  427. size = 16;
  428. for (;;) {
  429. unsigned bit = size >> 1;
  430. if ((bit & mask) == bit)
  431. break;
  432. size = bit;
  433. }
  434. /*
  435. * For now we only print it out. Eventually we'll want to
  436. * reserve it (at least if it's in the 0x1000+ range), but
  437. * let's get enough confirmation reports first.
  438. */
  439. base &= -size;
  440. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  441. base + size - 1);
  442. }
  443. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  444. {
  445. u32 devres;
  446. u32 mask, size, base;
  447. pci_read_config_dword(dev, port, &devres);
  448. if ((devres & enable) != enable)
  449. return;
  450. base = devres & 0xffff0000;
  451. mask = (devres & 0x3f) << 16;
  452. size = 128 << 16;
  453. for (;;) {
  454. unsigned bit = size >> 1;
  455. if ((bit & mask) == bit)
  456. break;
  457. size = bit;
  458. }
  459. /*
  460. * For now we only print it out. Eventually we'll want to
  461. * reserve it, but let's get enough confirmation reports first.
  462. */
  463. base &= -size;
  464. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  465. base + size - 1);
  466. }
  467. /*
  468. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  469. * 0x40 (64 bytes of ACPI registers)
  470. * 0x90 (16 bytes of SMB registers)
  471. * and a few strange programmable PIIX4 device resources.
  472. */
  473. static void quirk_piix4_acpi(struct pci_dev *dev)
  474. {
  475. u32 res_a;
  476. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  477. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  478. /* Device resource A has enables for some of the other ones */
  479. pci_read_config_dword(dev, 0x5c, &res_a);
  480. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  481. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  482. /* Device resource D is just bitfields for static resources */
  483. /* Device 12 enabled? */
  484. if (res_a & (1 << 29)) {
  485. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  486. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  487. }
  488. /* Device 13 enabled? */
  489. if (res_a & (1 << 30)) {
  490. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  491. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  492. }
  493. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  494. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  495. }
  496. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  497. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  498. #define ICH_PMBASE 0x40
  499. #define ICH_ACPI_CNTL 0x44
  500. #define ICH4_ACPI_EN 0x10
  501. #define ICH6_ACPI_EN 0x80
  502. #define ICH4_GPIOBASE 0x58
  503. #define ICH4_GPIO_CNTL 0x5c
  504. #define ICH4_GPIO_EN 0x10
  505. #define ICH6_GPIOBASE 0x48
  506. #define ICH6_GPIO_CNTL 0x4c
  507. #define ICH6_GPIO_EN 0x10
  508. /*
  509. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  510. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  511. * 0x58 (64 bytes of GPIO I/O space)
  512. */
  513. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  514. {
  515. u8 enable;
  516. /*
  517. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  518. * with low legacy (and fixed) ports. We don't know the decoding
  519. * priority and can't tell whether the legacy device or the one created
  520. * here is really at that address. This happens on boards with broken
  521. * BIOSes.
  522. */
  523. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  524. if (enable & ICH4_ACPI_EN)
  525. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  526. "ICH4 ACPI/GPIO/TCO");
  527. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  528. if (enable & ICH4_GPIO_EN)
  529. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  530. "ICH4 GPIO");
  531. }
  532. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  542. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  543. {
  544. u8 enable;
  545. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  546. if (enable & ICH6_ACPI_EN)
  547. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  548. "ICH6 ACPI/GPIO/TCO");
  549. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  550. if (enable & ICH6_GPIO_EN)
  551. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  552. "ICH6 GPIO");
  553. }
  554. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  555. {
  556. u32 val;
  557. u32 size, base;
  558. pci_read_config_dword(dev, reg, &val);
  559. /* Enabled? */
  560. if (!(val & 1))
  561. return;
  562. base = val & 0xfffc;
  563. if (dynsize) {
  564. /*
  565. * This is not correct. It is 16, 32 or 64 bytes depending on
  566. * register D31:F0:ADh bits 5:4.
  567. *
  568. * But this gets us at least _part_ of it.
  569. */
  570. size = 16;
  571. } else {
  572. size = 128;
  573. }
  574. base &= ~(size-1);
  575. /* Just print it out for now. We should reserve it after more debugging */
  576. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  577. }
  578. static void quirk_ich6_lpc(struct pci_dev *dev)
  579. {
  580. /* Shared ACPI/GPIO decode with all ICH6+ */
  581. ich6_lpc_acpi_gpio(dev);
  582. /* ICH6-specific generic IO decode */
  583. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  584. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  585. }
  586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  588. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  589. {
  590. u32 val;
  591. u32 mask, base;
  592. pci_read_config_dword(dev, reg, &val);
  593. /* Enabled? */
  594. if (!(val & 1))
  595. return;
  596. /*
  597. * IO base in bits 15:2, mask in bits 23:18, both
  598. * are dword-based
  599. */
  600. base = val & 0xfffc;
  601. mask = (val >> 16) & 0xfc;
  602. mask |= 3;
  603. /* Just print it out for now. We should reserve it after more debugging */
  604. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  605. }
  606. /* ICH7-10 has the same common LPC generic IO decode registers */
  607. static void quirk_ich7_lpc(struct pci_dev *dev)
  608. {
  609. /* We share the common ACPI/GPIO decode with ICH6 */
  610. ich6_lpc_acpi_gpio(dev);
  611. /* And have 4 ICH7+ generic decodes */
  612. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  613. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  614. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  615. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  616. }
  617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  619. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  630. /*
  631. * VIA ACPI: One IO region pointed to by longword at
  632. * 0x48 or 0x20 (256 bytes of ACPI registers)
  633. */
  634. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  635. {
  636. if (dev->revision & 0x10)
  637. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  638. "vt82c586 ACPI");
  639. }
  640. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  641. /*
  642. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  643. * 0x48 (256 bytes of ACPI registers)
  644. * 0x70 (128 bytes of hardware monitoring register)
  645. * 0x90 (16 bytes of SMB registers)
  646. */
  647. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  648. {
  649. quirk_vt82c586_acpi(dev);
  650. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  651. "vt82c686 HW-mon");
  652. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  653. }
  654. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  655. /*
  656. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  657. * 0x88 (128 bytes of power management registers)
  658. * 0xd0 (16 bytes of SMB registers)
  659. */
  660. static void quirk_vt8235_acpi(struct pci_dev *dev)
  661. {
  662. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  663. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  664. }
  665. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  666. /*
  667. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  668. * Disable fast back-to-back on the secondary bus segment
  669. */
  670. static void quirk_xio2000a(struct pci_dev *dev)
  671. {
  672. struct pci_dev *pdev;
  673. u16 command;
  674. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  675. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  676. pci_read_config_word(pdev, PCI_COMMAND, &command);
  677. if (command & PCI_COMMAND_FAST_BACK)
  678. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  679. }
  680. }
  681. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  682. quirk_xio2000a);
  683. #ifdef CONFIG_X86_IO_APIC
  684. #include <asm/io_apic.h>
  685. /*
  686. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  687. * devices to the external APIC.
  688. *
  689. * TODO: When we have device-specific interrupt routers,
  690. * this code will go away from quirks.
  691. */
  692. static void quirk_via_ioapic(struct pci_dev *dev)
  693. {
  694. u8 tmp;
  695. if (nr_ioapics < 1)
  696. tmp = 0; /* nothing routed to external APIC */
  697. else
  698. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  699. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  700. tmp == 0 ? "Disa" : "Ena");
  701. /* Offset 0x58: External APIC IRQ output control */
  702. pci_write_config_byte(dev, 0x58, tmp);
  703. }
  704. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  705. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  706. /*
  707. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  708. * This leads to doubled level interrupt rates.
  709. * Set this bit to get rid of cycle wastage.
  710. * Otherwise uncritical.
  711. */
  712. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  713. {
  714. u8 misc_control2;
  715. #define BYPASS_APIC_DEASSERT 8
  716. pci_read_config_byte(dev, 0x5B, &misc_control2);
  717. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  718. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  719. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  720. }
  721. }
  722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  723. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  724. /*
  725. * The AMD io apic can hang the box when an apic irq is masked.
  726. * We check all revs >= B0 (yet not in the pre production!) as the bug
  727. * is currently marked NoFix
  728. *
  729. * We have multiple reports of hangs with this chipset that went away with
  730. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  731. * of course. However the advice is demonstrably good even if so..
  732. */
  733. static void quirk_amd_ioapic(struct pci_dev *dev)
  734. {
  735. if (dev->revision >= 0x02) {
  736. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  737. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  738. }
  739. }
  740. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  741. #endif /* CONFIG_X86_IO_APIC */
  742. /*
  743. * Some settings of MMRBC can lead to data corruption so block changes.
  744. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  745. */
  746. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  747. {
  748. if (dev->subordinate && dev->revision <= 0x12) {
  749. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  750. dev->revision);
  751. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  752. }
  753. }
  754. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  755. /*
  756. * FIXME: it is questionable that quirk_via_acpi
  757. * is needed. It shows up as an ISA bridge, and does not
  758. * support the PCI_INTERRUPT_LINE register at all. Therefore
  759. * it seems like setting the pci_dev's 'irq' to the
  760. * value of the ACPI SCI interrupt is only done for convenience.
  761. * -jgarzik
  762. */
  763. static void quirk_via_acpi(struct pci_dev *d)
  764. {
  765. /*
  766. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  767. */
  768. u8 irq;
  769. pci_read_config_byte(d, 0x42, &irq);
  770. irq &= 0xf;
  771. if (irq && (irq != 2))
  772. d->irq = irq;
  773. }
  774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  776. /*
  777. * VIA bridges which have VLink
  778. */
  779. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  780. static void quirk_via_bridge(struct pci_dev *dev)
  781. {
  782. /* See what bridge we have and find the device ranges */
  783. switch (dev->device) {
  784. case PCI_DEVICE_ID_VIA_82C686:
  785. /* The VT82C686 is special, it attaches to PCI and can have
  786. any device number. All its subdevices are functions of
  787. that single device. */
  788. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  789. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  790. break;
  791. case PCI_DEVICE_ID_VIA_8237:
  792. case PCI_DEVICE_ID_VIA_8237A:
  793. via_vlink_dev_lo = 15;
  794. break;
  795. case PCI_DEVICE_ID_VIA_8235:
  796. via_vlink_dev_lo = 16;
  797. break;
  798. case PCI_DEVICE_ID_VIA_8231:
  799. case PCI_DEVICE_ID_VIA_8233_0:
  800. case PCI_DEVICE_ID_VIA_8233A:
  801. case PCI_DEVICE_ID_VIA_8233C_0:
  802. via_vlink_dev_lo = 17;
  803. break;
  804. }
  805. }
  806. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  807. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  808. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  809. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  810. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  811. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  812. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  813. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  814. /**
  815. * quirk_via_vlink - VIA VLink IRQ number update
  816. * @dev: PCI device
  817. *
  818. * If the device we are dealing with is on a PIC IRQ we need to
  819. * ensure that the IRQ line register which usually is not relevant
  820. * for PCI cards, is actually written so that interrupts get sent
  821. * to the right place.
  822. * We only do this on systems where a VIA south bridge was detected,
  823. * and only for VIA devices on the motherboard (see quirk_via_bridge
  824. * above).
  825. */
  826. static void quirk_via_vlink(struct pci_dev *dev)
  827. {
  828. u8 irq, new_irq;
  829. /* Check if we have VLink at all */
  830. if (via_vlink_dev_lo == -1)
  831. return;
  832. new_irq = dev->irq;
  833. /* Don't quirk interrupts outside the legacy IRQ range */
  834. if (!new_irq || new_irq > 15)
  835. return;
  836. /* Internal device ? */
  837. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  838. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  839. return;
  840. /* This is an internal VLink device on a PIC interrupt. The BIOS
  841. ought to have set this but may not have, so we redo it */
  842. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  843. if (new_irq != irq) {
  844. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  845. irq, new_irq);
  846. udelay(15); /* unknown if delay really needed */
  847. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  848. }
  849. }
  850. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  851. /*
  852. * VIA VT82C598 has its device ID settable and many BIOSes
  853. * set it to the ID of VT82C597 for backward compatibility.
  854. * We need to switch it off to be able to recognize the real
  855. * type of the chip.
  856. */
  857. static void quirk_vt82c598_id(struct pci_dev *dev)
  858. {
  859. pci_write_config_byte(dev, 0xfc, 0);
  860. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  861. }
  862. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  863. /*
  864. * CardBus controllers have a legacy base address that enables them
  865. * to respond as i82365 pcmcia controllers. We don't want them to
  866. * do this even if the Linux CardBus driver is not loaded, because
  867. * the Linux i82365 driver does not (and should not) handle CardBus.
  868. */
  869. static void quirk_cardbus_legacy(struct pci_dev *dev)
  870. {
  871. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  872. }
  873. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  874. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  875. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  876. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  877. /*
  878. * Following the PCI ordering rules is optional on the AMD762. I'm not
  879. * sure what the designers were smoking but let's not inhale...
  880. *
  881. * To be fair to AMD, it follows the spec by default, its BIOS people
  882. * who turn it off!
  883. */
  884. static void quirk_amd_ordering(struct pci_dev *dev)
  885. {
  886. u32 pcic;
  887. pci_read_config_dword(dev, 0x4C, &pcic);
  888. if ((pcic & 6) != 6) {
  889. pcic |= 6;
  890. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  891. pci_write_config_dword(dev, 0x4C, pcic);
  892. pci_read_config_dword(dev, 0x84, &pcic);
  893. pcic |= (1 << 23); /* Required in this mode */
  894. pci_write_config_dword(dev, 0x84, pcic);
  895. }
  896. }
  897. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  898. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  899. /*
  900. * DreamWorks provided workaround for Dunord I-3000 problem
  901. *
  902. * This card decodes and responds to addresses not apparently
  903. * assigned to it. We force a larger allocation to ensure that
  904. * nothing gets put too close to it.
  905. */
  906. static void quirk_dunord(struct pci_dev *dev)
  907. {
  908. struct resource *r = &dev->resource[1];
  909. r->flags |= IORESOURCE_UNSET;
  910. r->start = 0;
  911. r->end = 0xffffff;
  912. }
  913. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  914. /*
  915. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  916. * is subtractive decoding (transparent), and does indicate this
  917. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  918. * instead of 0x01.
  919. */
  920. static void quirk_transparent_bridge(struct pci_dev *dev)
  921. {
  922. dev->transparent = 1;
  923. }
  924. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  925. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  926. /*
  927. * Common misconfiguration of the MediaGX/Geode PCI master that will
  928. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  929. * datasheets found at http://www.national.com/analog for info on what
  930. * these bits do. <christer@weinigel.se>
  931. */
  932. static void quirk_mediagx_master(struct pci_dev *dev)
  933. {
  934. u8 reg;
  935. pci_read_config_byte(dev, 0x41, &reg);
  936. if (reg & 2) {
  937. reg &= ~2;
  938. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  939. reg);
  940. pci_write_config_byte(dev, 0x41, reg);
  941. }
  942. }
  943. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  944. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  945. /*
  946. * Ensure C0 rev restreaming is off. This is normally done by
  947. * the BIOS but in the odd case it is not the results are corruption
  948. * hence the presence of a Linux check
  949. */
  950. static void quirk_disable_pxb(struct pci_dev *pdev)
  951. {
  952. u16 config;
  953. if (pdev->revision != 0x04) /* Only C0 requires this */
  954. return;
  955. pci_read_config_word(pdev, 0x40, &config);
  956. if (config & (1<<6)) {
  957. config &= ~(1<<6);
  958. pci_write_config_word(pdev, 0x40, config);
  959. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  960. }
  961. }
  962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  963. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  964. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  965. {
  966. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  967. u8 tmp;
  968. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  969. if (tmp == 0x01) {
  970. pci_read_config_byte(pdev, 0x40, &tmp);
  971. pci_write_config_byte(pdev, 0x40, tmp|1);
  972. pci_write_config_byte(pdev, 0x9, 1);
  973. pci_write_config_byte(pdev, 0xa, 6);
  974. pci_write_config_byte(pdev, 0x40, tmp);
  975. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  976. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  977. }
  978. }
  979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  980. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  982. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  983. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  984. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  985. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  986. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  987. /*
  988. * Serverworks CSB5 IDE does not fully support native mode
  989. */
  990. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  991. {
  992. u8 prog;
  993. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  994. if (prog & 5) {
  995. prog &= ~5;
  996. pdev->class &= ~5;
  997. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  998. /* PCI layer will sort out resources */
  999. }
  1000. }
  1001. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1002. /*
  1003. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1004. */
  1005. static void quirk_ide_samemode(struct pci_dev *pdev)
  1006. {
  1007. u8 prog;
  1008. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1009. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1010. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1011. prog &= ~5;
  1012. pdev->class &= ~5;
  1013. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1014. }
  1015. }
  1016. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1017. /*
  1018. * Some ATA devices break if put into D3
  1019. */
  1020. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1021. {
  1022. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1023. }
  1024. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1025. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1026. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1027. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1028. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1029. /* ALi loses some register settings that we cannot then restore */
  1030. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1031. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1032. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1033. occur when mode detecting */
  1034. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1035. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1036. /* This was originally an Alpha specific thing, but it really fits here.
  1037. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1038. */
  1039. static void quirk_eisa_bridge(struct pci_dev *dev)
  1040. {
  1041. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1042. }
  1043. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1044. /*
  1045. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1046. * is not activated. The myth is that Asus said that they do not want the
  1047. * users to be irritated by just another PCI Device in the Win98 device
  1048. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1049. * package 2.7.0 for details)
  1050. *
  1051. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1052. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1053. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1054. * is either the Host bridge (preferred) or on-board VGA controller.
  1055. *
  1056. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1057. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1058. * was done by SMM code, which could cause unsynchronized concurrent
  1059. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1060. * should be very careful when adding new entries: if SMM is accessing the
  1061. * Intel SMBus, this is a very good reason to leave it hidden.
  1062. *
  1063. * Likewise, many recent laptops use ACPI for thermal management. If the
  1064. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1065. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1066. * are about to add an entry in the table below, please first disassemble
  1067. * the DSDT and double-check that there is no code accessing the SMBus.
  1068. */
  1069. static int asus_hides_smbus;
  1070. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1071. {
  1072. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1073. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1074. switch (dev->subsystem_device) {
  1075. case 0x8025: /* P4B-LX */
  1076. case 0x8070: /* P4B */
  1077. case 0x8088: /* P4B533 */
  1078. case 0x1626: /* L3C notebook */
  1079. asus_hides_smbus = 1;
  1080. }
  1081. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1082. switch (dev->subsystem_device) {
  1083. case 0x80b1: /* P4GE-V */
  1084. case 0x80b2: /* P4PE */
  1085. case 0x8093: /* P4B533-V */
  1086. asus_hides_smbus = 1;
  1087. }
  1088. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1089. switch (dev->subsystem_device) {
  1090. case 0x8030: /* P4T533 */
  1091. asus_hides_smbus = 1;
  1092. }
  1093. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1094. switch (dev->subsystem_device) {
  1095. case 0x8070: /* P4G8X Deluxe */
  1096. asus_hides_smbus = 1;
  1097. }
  1098. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1099. switch (dev->subsystem_device) {
  1100. case 0x80c9: /* PU-DLS */
  1101. asus_hides_smbus = 1;
  1102. }
  1103. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1104. switch (dev->subsystem_device) {
  1105. case 0x1751: /* M2N notebook */
  1106. case 0x1821: /* M5N notebook */
  1107. case 0x1897: /* A6L notebook */
  1108. asus_hides_smbus = 1;
  1109. }
  1110. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1111. switch (dev->subsystem_device) {
  1112. case 0x184b: /* W1N notebook */
  1113. case 0x186a: /* M6Ne notebook */
  1114. asus_hides_smbus = 1;
  1115. }
  1116. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1117. switch (dev->subsystem_device) {
  1118. case 0x80f2: /* P4P800-X */
  1119. asus_hides_smbus = 1;
  1120. }
  1121. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1122. switch (dev->subsystem_device) {
  1123. case 0x1882: /* M6V notebook */
  1124. case 0x1977: /* A6VA notebook */
  1125. asus_hides_smbus = 1;
  1126. }
  1127. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1128. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1129. switch (dev->subsystem_device) {
  1130. case 0x088C: /* HP Compaq nc8000 */
  1131. case 0x0890: /* HP Compaq nc6000 */
  1132. asus_hides_smbus = 1;
  1133. }
  1134. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1135. switch (dev->subsystem_device) {
  1136. case 0x12bc: /* HP D330L */
  1137. case 0x12bd: /* HP D530 */
  1138. case 0x006a: /* HP Compaq nx9500 */
  1139. asus_hides_smbus = 1;
  1140. }
  1141. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1142. switch (dev->subsystem_device) {
  1143. case 0x12bf: /* HP xw4100 */
  1144. asus_hides_smbus = 1;
  1145. }
  1146. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1147. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1148. switch (dev->subsystem_device) {
  1149. case 0xC00C: /* Samsung P35 notebook */
  1150. asus_hides_smbus = 1;
  1151. }
  1152. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1153. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1154. switch (dev->subsystem_device) {
  1155. case 0x0058: /* Compaq Evo N620c */
  1156. asus_hides_smbus = 1;
  1157. }
  1158. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1159. switch (dev->subsystem_device) {
  1160. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1161. /* Motherboard doesn't have Host bridge
  1162. * subvendor/subdevice IDs, therefore checking
  1163. * its on-board VGA controller */
  1164. asus_hides_smbus = 1;
  1165. }
  1166. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1167. switch (dev->subsystem_device) {
  1168. case 0x00b8: /* Compaq Evo D510 CMT */
  1169. case 0x00b9: /* Compaq Evo D510 SFF */
  1170. case 0x00ba: /* Compaq Evo D510 USDT */
  1171. /* Motherboard doesn't have Host bridge
  1172. * subvendor/subdevice IDs and on-board VGA
  1173. * controller is disabled if an AGP card is
  1174. * inserted, therefore checking USB UHCI
  1175. * Controller #1 */
  1176. asus_hides_smbus = 1;
  1177. }
  1178. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1179. switch (dev->subsystem_device) {
  1180. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1181. /* Motherboard doesn't have host bridge
  1182. * subvendor/subdevice IDs, therefore checking
  1183. * its on-board VGA controller */
  1184. asus_hides_smbus = 1;
  1185. }
  1186. }
  1187. }
  1188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1189. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1190. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1191. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1192. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1193. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1194. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1195. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1196. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1197. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1198. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1201. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1202. {
  1203. u16 val;
  1204. if (likely(!asus_hides_smbus))
  1205. return;
  1206. pci_read_config_word(dev, 0xF2, &val);
  1207. if (val & 0x8) {
  1208. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1209. pci_read_config_word(dev, 0xF2, &val);
  1210. if (val & 0x8)
  1211. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1212. val);
  1213. else
  1214. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1215. }
  1216. }
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1220. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1223. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1224. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1225. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1226. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1227. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1228. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1229. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1230. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1231. /* It appears we just have one such device. If not, we have a warning */
  1232. static void __iomem *asus_rcba_base;
  1233. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1234. {
  1235. u32 rcba;
  1236. if (likely(!asus_hides_smbus))
  1237. return;
  1238. WARN_ON(asus_rcba_base);
  1239. pci_read_config_dword(dev, 0xF0, &rcba);
  1240. /* use bits 31:14, 16 kB aligned */
  1241. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1242. if (asus_rcba_base == NULL)
  1243. return;
  1244. }
  1245. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1246. {
  1247. u32 val;
  1248. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1249. return;
  1250. /* read the Function Disable register, dword mode only */
  1251. val = readl(asus_rcba_base + 0x3418);
  1252. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1253. }
  1254. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1255. {
  1256. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1257. return;
  1258. iounmap(asus_rcba_base);
  1259. asus_rcba_base = NULL;
  1260. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1261. }
  1262. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1263. {
  1264. asus_hides_smbus_lpc_ich6_suspend(dev);
  1265. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1266. asus_hides_smbus_lpc_ich6_resume(dev);
  1267. }
  1268. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1269. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1270. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1271. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1272. /*
  1273. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1274. */
  1275. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1276. {
  1277. u8 val = 0;
  1278. pci_read_config_byte(dev, 0x77, &val);
  1279. if (val & 0x10) {
  1280. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1281. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1282. }
  1283. }
  1284. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1285. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1286. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1287. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1288. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1289. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1290. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1291. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1292. /*
  1293. * ... This is further complicated by the fact that some SiS96x south
  1294. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1295. * spotted a compatible north bridge to make sure.
  1296. * (pci_find_device doesn't work yet)
  1297. *
  1298. * We can also enable the sis96x bit in the discovery register..
  1299. */
  1300. #define SIS_DETECT_REGISTER 0x40
  1301. static void quirk_sis_503(struct pci_dev *dev)
  1302. {
  1303. u8 reg;
  1304. u16 devid;
  1305. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1306. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1307. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1308. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1309. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1310. return;
  1311. }
  1312. /*
  1313. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1314. * hand in case it has already been processed.
  1315. * (depends on link order, which is apparently not guaranteed)
  1316. */
  1317. dev->device = devid;
  1318. quirk_sis_96x_smbus(dev);
  1319. }
  1320. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1321. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1322. /*
  1323. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1324. * and MC97 modem controller are disabled when a second PCI soundcard is
  1325. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1326. * -- bjd
  1327. */
  1328. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1329. {
  1330. u8 val;
  1331. int asus_hides_ac97 = 0;
  1332. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1333. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1334. asus_hides_ac97 = 1;
  1335. }
  1336. if (!asus_hides_ac97)
  1337. return;
  1338. pci_read_config_byte(dev, 0x50, &val);
  1339. if (val & 0xc0) {
  1340. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1341. pci_read_config_byte(dev, 0x50, &val);
  1342. if (val & 0xc0)
  1343. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1344. val);
  1345. else
  1346. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1347. }
  1348. }
  1349. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1350. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1351. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1352. /*
  1353. * If we are using libata we can drive this chip properly but must
  1354. * do this early on to make the additional device appear during
  1355. * the PCI scanning.
  1356. */
  1357. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1358. {
  1359. u32 conf1, conf5, class;
  1360. u8 hdr;
  1361. /* Only poke fn 0 */
  1362. if (PCI_FUNC(pdev->devfn))
  1363. return;
  1364. pci_read_config_dword(pdev, 0x40, &conf1);
  1365. pci_read_config_dword(pdev, 0x80, &conf5);
  1366. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1367. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1368. switch (pdev->device) {
  1369. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1370. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1371. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1372. /* The controller should be in single function ahci mode */
  1373. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1374. break;
  1375. case PCI_DEVICE_ID_JMICRON_JMB365:
  1376. case PCI_DEVICE_ID_JMICRON_JMB366:
  1377. /* Redirect IDE second PATA port to the right spot */
  1378. conf5 |= (1 << 24);
  1379. /* Fall through */
  1380. case PCI_DEVICE_ID_JMICRON_JMB361:
  1381. case PCI_DEVICE_ID_JMICRON_JMB363:
  1382. case PCI_DEVICE_ID_JMICRON_JMB369:
  1383. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1384. /* Set the class codes correctly and then direct IDE 0 */
  1385. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1386. break;
  1387. case PCI_DEVICE_ID_JMICRON_JMB368:
  1388. /* The controller should be in single function IDE mode */
  1389. conf1 |= 0x00C00000; /* Set 22, 23 */
  1390. break;
  1391. }
  1392. pci_write_config_dword(pdev, 0x40, conf1);
  1393. pci_write_config_dword(pdev, 0x80, conf5);
  1394. /* Update pdev accordingly */
  1395. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1396. pdev->hdr_type = hdr & 0x7f;
  1397. pdev->multifunction = !!(hdr & 0x80);
  1398. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1399. pdev->class = class >> 8;
  1400. }
  1401. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1402. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1403. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1404. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1405. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1406. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1407. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1408. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1409. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1410. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1411. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1412. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1413. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1414. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1415. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1416. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1417. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1418. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1419. #endif
  1420. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1421. {
  1422. if (dev->multifunction) {
  1423. device_disable_async_suspend(&dev->dev);
  1424. dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1425. }
  1426. }
  1427. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1428. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1429. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1430. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1431. #ifdef CONFIG_X86_IO_APIC
  1432. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1433. {
  1434. int i;
  1435. if ((pdev->class >> 8) != 0xff00)
  1436. return;
  1437. /* the first BAR is the location of the IO APIC...we must
  1438. * not touch this (and it's already covered by the fixmap), so
  1439. * forcibly insert it into the resource tree */
  1440. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1441. insert_resource(&iomem_resource, &pdev->resource[0]);
  1442. /* The next five BARs all seem to be rubbish, so just clean
  1443. * them out */
  1444. for (i = 1; i < 6; i++)
  1445. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1446. }
  1447. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1448. #endif
  1449. static void quirk_pcie_mch(struct pci_dev *pdev)
  1450. {
  1451. pdev->no_msi = 1;
  1452. }
  1453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1454. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1456. /*
  1457. * It's possible for the MSI to get corrupted if shpc and acpi
  1458. * are used together on certain PXH-based systems.
  1459. */
  1460. static void quirk_pcie_pxh(struct pci_dev *dev)
  1461. {
  1462. dev->no_msi = 1;
  1463. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1464. }
  1465. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1466. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1467. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1468. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1469. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1470. /*
  1471. * Some Intel PCI Express chipsets have trouble with downstream
  1472. * device power management.
  1473. */
  1474. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1475. {
  1476. pci_pm_d3_delay = 120;
  1477. dev->no_d1d2 = 1;
  1478. }
  1479. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1480. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1481. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1482. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1485. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1486. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1488. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1500. #ifdef CONFIG_X86_IO_APIC
  1501. /*
  1502. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1503. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1504. * that a PCI device's interrupt handler is installed on the boot interrupt
  1505. * line instead.
  1506. */
  1507. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1508. {
  1509. if (noioapicquirk || noioapicreroute)
  1510. return;
  1511. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1512. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1513. dev->vendor, dev->device);
  1514. }
  1515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1516. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1517. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1520. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1522. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1523. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1524. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1525. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1526. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1527. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1528. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1529. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1530. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1531. /*
  1532. * On some chipsets we can disable the generation of legacy INTx boot
  1533. * interrupts.
  1534. */
  1535. /*
  1536. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1537. * 300641-004US, section 5.7.3.
  1538. */
  1539. #define INTEL_6300_IOAPIC_ABAR 0x40
  1540. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1541. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1542. {
  1543. u16 pci_config_word;
  1544. if (noioapicquirk)
  1545. return;
  1546. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1547. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1548. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1549. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1550. dev->vendor, dev->device);
  1551. }
  1552. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1553. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1554. /*
  1555. * disable boot interrupts on HT-1000
  1556. */
  1557. #define BC_HT1000_FEATURE_REG 0x64
  1558. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1559. #define BC_HT1000_MAP_IDX 0xC00
  1560. #define BC_HT1000_MAP_DATA 0xC01
  1561. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1562. {
  1563. u32 pci_config_dword;
  1564. u8 irq;
  1565. if (noioapicquirk)
  1566. return;
  1567. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1568. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1569. BC_HT1000_PIC_REGS_ENABLE);
  1570. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1571. outb(irq, BC_HT1000_MAP_IDX);
  1572. outb(0x00, BC_HT1000_MAP_DATA);
  1573. }
  1574. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1575. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1576. dev->vendor, dev->device);
  1577. }
  1578. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1579. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1580. /*
  1581. * disable boot interrupts on AMD and ATI chipsets
  1582. */
  1583. /*
  1584. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1585. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1586. * (due to an erratum).
  1587. */
  1588. #define AMD_813X_MISC 0x40
  1589. #define AMD_813X_NOIOAMODE (1<<0)
  1590. #define AMD_813X_REV_B1 0x12
  1591. #define AMD_813X_REV_B2 0x13
  1592. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1593. {
  1594. u32 pci_config_dword;
  1595. if (noioapicquirk)
  1596. return;
  1597. if ((dev->revision == AMD_813X_REV_B1) ||
  1598. (dev->revision == AMD_813X_REV_B2))
  1599. return;
  1600. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1601. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1602. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1603. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1604. dev->vendor, dev->device);
  1605. }
  1606. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1607. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1608. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1609. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1610. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1611. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1612. {
  1613. u16 pci_config_word;
  1614. if (noioapicquirk)
  1615. return;
  1616. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1617. if (!pci_config_word) {
  1618. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1619. dev->vendor, dev->device);
  1620. return;
  1621. }
  1622. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1623. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1624. dev->vendor, dev->device);
  1625. }
  1626. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1627. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1628. #endif /* CONFIG_X86_IO_APIC */
  1629. /*
  1630. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1631. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1632. * Re-allocate the region if needed...
  1633. */
  1634. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1635. {
  1636. struct resource *r = &dev->resource[0];
  1637. if (r->start & 0x8) {
  1638. r->flags |= IORESOURCE_UNSET;
  1639. r->start = 0;
  1640. r->end = 0xf;
  1641. }
  1642. }
  1643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1644. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1645. quirk_tc86c001_ide);
  1646. /*
  1647. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1648. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1649. * being read correctly if bit 7 of the base address is set.
  1650. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1651. * Re-allocate the regions to a 256-byte boundary if necessary.
  1652. */
  1653. static void quirk_plx_pci9050(struct pci_dev *dev)
  1654. {
  1655. unsigned int bar;
  1656. /* Fixed in revision 2 (PCI 9052). */
  1657. if (dev->revision >= 2)
  1658. return;
  1659. for (bar = 0; bar <= 1; bar++)
  1660. if (pci_resource_len(dev, bar) == 0x80 &&
  1661. (pci_resource_start(dev, bar) & 0x80)) {
  1662. struct resource *r = &dev->resource[bar];
  1663. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1664. bar);
  1665. r->flags |= IORESOURCE_UNSET;
  1666. r->start = 0;
  1667. r->end = 0xff;
  1668. }
  1669. }
  1670. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1671. quirk_plx_pci9050);
  1672. /*
  1673. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1674. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1675. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1676. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1677. *
  1678. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1679. * driver.
  1680. */
  1681. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1682. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1683. static void quirk_netmos(struct pci_dev *dev)
  1684. {
  1685. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1686. unsigned int num_serial = dev->subsystem_device & 0xf;
  1687. /*
  1688. * These Netmos parts are multiport serial devices with optional
  1689. * parallel ports. Even when parallel ports are present, they
  1690. * are identified as class SERIAL, which means the serial driver
  1691. * will claim them. To prevent this, mark them as class OTHER.
  1692. * These combo devices should be claimed by parport_serial.
  1693. *
  1694. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1695. * of parallel ports and <S> is the number of serial ports.
  1696. */
  1697. switch (dev->device) {
  1698. case PCI_DEVICE_ID_NETMOS_9835:
  1699. /* Well, this rule doesn't hold for the following 9835 device */
  1700. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1701. dev->subsystem_device == 0x0299)
  1702. return;
  1703. case PCI_DEVICE_ID_NETMOS_9735:
  1704. case PCI_DEVICE_ID_NETMOS_9745:
  1705. case PCI_DEVICE_ID_NETMOS_9845:
  1706. case PCI_DEVICE_ID_NETMOS_9855:
  1707. if (num_parallel) {
  1708. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1709. dev->device, num_parallel, num_serial);
  1710. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1711. (dev->class & 0xff);
  1712. }
  1713. }
  1714. }
  1715. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1716. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1717. /*
  1718. * Quirk non-zero PCI functions to route VPD access through function 0 for
  1719. * devices that share VPD resources between functions. The functions are
  1720. * expected to be identical devices.
  1721. */
  1722. static void quirk_f0_vpd_link(struct pci_dev *dev)
  1723. {
  1724. struct pci_dev *f0;
  1725. if (!PCI_FUNC(dev->devfn))
  1726. return;
  1727. f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  1728. if (!f0)
  1729. return;
  1730. if (f0->vpd && dev->class == f0->class &&
  1731. dev->vendor == f0->vendor && dev->device == f0->device)
  1732. dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
  1733. pci_dev_put(f0);
  1734. }
  1735. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1736. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
  1737. static void quirk_e100_interrupt(struct pci_dev *dev)
  1738. {
  1739. u16 command, pmcsr;
  1740. u8 __iomem *csr;
  1741. u8 cmd_hi;
  1742. switch (dev->device) {
  1743. /* PCI IDs taken from drivers/net/e100.c */
  1744. case 0x1029:
  1745. case 0x1030 ... 0x1034:
  1746. case 0x1038 ... 0x103E:
  1747. case 0x1050 ... 0x1057:
  1748. case 0x1059:
  1749. case 0x1064 ... 0x106B:
  1750. case 0x1091 ... 0x1095:
  1751. case 0x1209:
  1752. case 0x1229:
  1753. case 0x2449:
  1754. case 0x2459:
  1755. case 0x245D:
  1756. case 0x27DC:
  1757. break;
  1758. default:
  1759. return;
  1760. }
  1761. /*
  1762. * Some firmware hands off the e100 with interrupts enabled,
  1763. * which can cause a flood of interrupts if packets are
  1764. * received before the driver attaches to the device. So
  1765. * disable all e100 interrupts here. The driver will
  1766. * re-enable them when it's ready.
  1767. */
  1768. pci_read_config_word(dev, PCI_COMMAND, &command);
  1769. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1770. return;
  1771. /*
  1772. * Check that the device is in the D0 power state. If it's not,
  1773. * there is no point to look any further.
  1774. */
  1775. if (dev->pm_cap) {
  1776. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1777. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1778. return;
  1779. }
  1780. /* Convert from PCI bus to resource space. */
  1781. csr = ioremap(pci_resource_start(dev, 0), 8);
  1782. if (!csr) {
  1783. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1784. return;
  1785. }
  1786. cmd_hi = readb(csr + 3);
  1787. if (cmd_hi == 0) {
  1788. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1789. writeb(1, csr + 3);
  1790. }
  1791. iounmap(csr);
  1792. }
  1793. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1794. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1795. /*
  1796. * The 82575 and 82598 may experience data corruption issues when transitioning
  1797. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1798. */
  1799. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1800. {
  1801. dev_info(&dev->dev, "Disabling L0s\n");
  1802. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1803. }
  1804. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1805. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1806. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1807. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1808. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1809. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1810. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1811. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1812. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1813. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1814. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1815. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1816. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1817. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1818. static void fixup_rev1_53c810(struct pci_dev *dev)
  1819. {
  1820. u32 class = dev->class;
  1821. /*
  1822. * rev 1 ncr53c810 chips don't set the class at all which means
  1823. * they don't get their resources remapped. Fix that here.
  1824. */
  1825. if (class)
  1826. return;
  1827. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1828. dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1829. class, dev->class);
  1830. }
  1831. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1832. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1833. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1834. {
  1835. u16 en1k;
  1836. pci_read_config_word(dev, 0x40, &en1k);
  1837. if (en1k & 0x200) {
  1838. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1839. dev->io_window_1k = 1;
  1840. }
  1841. }
  1842. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1843. /* Under some circumstances, AER is not linked with extended capabilities.
  1844. * Force it to be linked by setting the corresponding control bit in the
  1845. * config space.
  1846. */
  1847. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1848. {
  1849. uint8_t b;
  1850. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1851. if (!(b & 0x20)) {
  1852. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1853. dev_info(&dev->dev, "Linking AER extended capability\n");
  1854. }
  1855. }
  1856. }
  1857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1858. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1859. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1860. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1861. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1862. {
  1863. /*
  1864. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1865. * which causes unspecified timing errors with a VT6212L on the PCI
  1866. * bus leading to USB2.0 packet loss.
  1867. *
  1868. * This quirk is only enabled if a second (on the external PCI bus)
  1869. * VT6212L is found -- the CX700 core itself also contains a USB
  1870. * host controller with the same PCI ID as the VT6212L.
  1871. */
  1872. /* Count VT6212L instances */
  1873. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1874. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1875. uint8_t b;
  1876. /* p should contain the first (internal) VT6212L -- see if we have
  1877. an external one by searching again */
  1878. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1879. if (!p)
  1880. return;
  1881. pci_dev_put(p);
  1882. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1883. if (b & 0x40) {
  1884. /* Turn off PCI Bus Parking */
  1885. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1886. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1887. }
  1888. }
  1889. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1890. if (b != 0) {
  1891. /* Turn off PCI Master read caching */
  1892. pci_write_config_byte(dev, 0x72, 0x0);
  1893. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1894. pci_write_config_byte(dev, 0x75, 0x1);
  1895. /* Disable "Read FIFO Timer" */
  1896. pci_write_config_byte(dev, 0x77, 0x0);
  1897. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1898. }
  1899. }
  1900. }
  1901. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1902. /*
  1903. * If a device follows the VPD format spec, the PCI core will not read or
  1904. * write past the VPD End Tag. But some vendors do not follow the VPD
  1905. * format spec, so we can't tell how much data is safe to access. Devices
  1906. * may behave unpredictably if we access too much. Blacklist these devices
  1907. * so we don't touch VPD at all.
  1908. */
  1909. static void quirk_blacklist_vpd(struct pci_dev *dev)
  1910. {
  1911. if (dev->vpd) {
  1912. dev->vpd->len = 0;
  1913. dev_warn(&dev->dev, FW_BUG "VPD access disabled\n");
  1914. }
  1915. }
  1916. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0060, quirk_blacklist_vpd);
  1917. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x007c, quirk_blacklist_vpd);
  1918. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0413, quirk_blacklist_vpd);
  1919. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0078, quirk_blacklist_vpd);
  1920. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0079, quirk_blacklist_vpd);
  1921. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0073, quirk_blacklist_vpd);
  1922. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0071, quirk_blacklist_vpd);
  1923. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005b, quirk_blacklist_vpd);
  1924. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x002f, quirk_blacklist_vpd);
  1925. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005d, quirk_blacklist_vpd);
  1926. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005f, quirk_blacklist_vpd);
  1927. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, PCI_ANY_ID,
  1928. quirk_blacklist_vpd);
  1929. /*
  1930. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1931. * VPD end tag will hang the device. This problem was initially
  1932. * observed when a vpd entry was created in sysfs
  1933. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1934. * will dump 32k of data. Reading a full 32k will cause an access
  1935. * beyond the VPD end tag causing the device to hang. Once the device
  1936. * is hung, the bnx2 driver will not be able to reset the device.
  1937. * We believe that it is legal to read beyond the end tag and
  1938. * therefore the solution is to limit the read/write length.
  1939. */
  1940. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1941. {
  1942. /*
  1943. * Only disable the VPD capability for 5706, 5706S, 5708,
  1944. * 5708S and 5709 rev. A
  1945. */
  1946. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1947. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1948. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1949. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1950. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1951. (dev->revision & 0xf0) == 0x0)) {
  1952. if (dev->vpd)
  1953. dev->vpd->len = 0x80;
  1954. }
  1955. }
  1956. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1957. PCI_DEVICE_ID_NX2_5706,
  1958. quirk_brcm_570x_limit_vpd);
  1959. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1960. PCI_DEVICE_ID_NX2_5706S,
  1961. quirk_brcm_570x_limit_vpd);
  1962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1963. PCI_DEVICE_ID_NX2_5708,
  1964. quirk_brcm_570x_limit_vpd);
  1965. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1966. PCI_DEVICE_ID_NX2_5708S,
  1967. quirk_brcm_570x_limit_vpd);
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1969. PCI_DEVICE_ID_NX2_5709,
  1970. quirk_brcm_570x_limit_vpd);
  1971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1972. PCI_DEVICE_ID_NX2_5709S,
  1973. quirk_brcm_570x_limit_vpd);
  1974. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1975. {
  1976. u32 rev;
  1977. pci_read_config_dword(dev, 0xf4, &rev);
  1978. /* Only CAP the MRRS if the device is a 5719 A0 */
  1979. if (rev == 0x05719000) {
  1980. int readrq = pcie_get_readrq(dev);
  1981. if (readrq > 2048)
  1982. pcie_set_readrq(dev, 2048);
  1983. }
  1984. }
  1985. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1986. PCI_DEVICE_ID_TIGON3_5719,
  1987. quirk_brcm_5719_limit_mrrs);
  1988. /* Originally in EDAC sources for i82875P:
  1989. * Intel tells BIOS developers to hide device 6 which
  1990. * configures the overflow device access containing
  1991. * the DRBs - this is where we expose device 6.
  1992. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1993. */
  1994. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1995. {
  1996. u8 reg;
  1997. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1998. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1999. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  2000. }
  2001. }
  2002. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  2003. quirk_unhide_mch_dev6);
  2004. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  2005. quirk_unhide_mch_dev6);
  2006. #ifdef CONFIG_TILEPRO
  2007. /*
  2008. * The Tilera TILEmpower tilepro platform needs to set the link speed
  2009. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  2010. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  2011. * capability register of the PEX8624 PCIe switch. The switch
  2012. * supports link speed auto negotiation, but falsely sets
  2013. * the link speed to 5GT/s.
  2014. */
  2015. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  2016. {
  2017. if (tile_plx_gen1) {
  2018. pci_write_config_dword(dev, 0x98, 0x1);
  2019. mdelay(50);
  2020. }
  2021. }
  2022. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  2023. #endif /* CONFIG_TILEPRO */
  2024. #ifdef CONFIG_PCI_MSI
  2025. /* Some chipsets do not support MSI. We cannot easily rely on setting
  2026. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  2027. * some other buses controlled by the chipset even if Linux is not
  2028. * aware of it. Instead of setting the flag on all buses in the
  2029. * machine, simply disable MSI globally.
  2030. */
  2031. static void quirk_disable_all_msi(struct pci_dev *dev)
  2032. {
  2033. pci_no_msi();
  2034. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  2035. }
  2036. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  2037. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  2038. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2039. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2040. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2041. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2042. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2043. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  2044. /* Disable MSI on chipsets that are known to not support it */
  2045. static void quirk_disable_msi(struct pci_dev *dev)
  2046. {
  2047. if (dev->subordinate) {
  2048. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2049. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2050. }
  2051. }
  2052. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2053. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2054. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2055. /*
  2056. * The APC bridge device in AMD 780 family northbridges has some random
  2057. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2058. * we use the possible vendor/device IDs of the host bridge for the
  2059. * declared quirk, and search for the APC bridge by slot number.
  2060. */
  2061. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2062. {
  2063. struct pci_dev *apc_bridge;
  2064. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2065. if (apc_bridge) {
  2066. if (apc_bridge->device == 0x9602)
  2067. quirk_disable_msi(apc_bridge);
  2068. pci_dev_put(apc_bridge);
  2069. }
  2070. }
  2071. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2072. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2073. /* Go through the list of Hypertransport capabilities and
  2074. * return 1 if a HT MSI capability is found and enabled */
  2075. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2076. {
  2077. int pos, ttl = PCI_FIND_CAP_TTL;
  2078. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2079. while (pos && ttl--) {
  2080. u8 flags;
  2081. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2082. &flags) == 0) {
  2083. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2084. flags & HT_MSI_FLAGS_ENABLE ?
  2085. "enabled" : "disabled");
  2086. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2087. }
  2088. pos = pci_find_next_ht_capability(dev, pos,
  2089. HT_CAPTYPE_MSI_MAPPING);
  2090. }
  2091. return 0;
  2092. }
  2093. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2094. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2095. {
  2096. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2097. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2098. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2099. }
  2100. }
  2101. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2102. quirk_msi_ht_cap);
  2103. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2104. * MSI are supported if the MSI capability set in any of these mappings.
  2105. */
  2106. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2107. {
  2108. struct pci_dev *pdev;
  2109. if (!dev->subordinate)
  2110. return;
  2111. /* check HT MSI cap on this chipset and the root one.
  2112. * a single one having MSI is enough to be sure that MSI are supported.
  2113. */
  2114. pdev = pci_get_slot(dev->bus, 0);
  2115. if (!pdev)
  2116. return;
  2117. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2118. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2119. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2120. }
  2121. pci_dev_put(pdev);
  2122. }
  2123. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2124. quirk_nvidia_ck804_msi_ht_cap);
  2125. /* Force enable MSI mapping capability on HT bridges */
  2126. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2127. {
  2128. int pos, ttl = PCI_FIND_CAP_TTL;
  2129. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2130. while (pos && ttl--) {
  2131. u8 flags;
  2132. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2133. &flags) == 0) {
  2134. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2135. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2136. flags | HT_MSI_FLAGS_ENABLE);
  2137. }
  2138. pos = pci_find_next_ht_capability(dev, pos,
  2139. HT_CAPTYPE_MSI_MAPPING);
  2140. }
  2141. }
  2142. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2143. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2144. ht_enable_msi_mapping);
  2145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2146. ht_enable_msi_mapping);
  2147. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2148. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2149. * also affects other devices. As for now, turn off msi for this device.
  2150. */
  2151. static void nvenet_msi_disable(struct pci_dev *dev)
  2152. {
  2153. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2154. if (board_name &&
  2155. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2156. strstr(board_name, "P5N32-E SLI"))) {
  2157. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2158. dev->no_msi = 1;
  2159. }
  2160. }
  2161. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2162. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2163. nvenet_msi_disable);
  2164. /*
  2165. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2166. * config register. This register controls the routing of legacy
  2167. * interrupts from devices that route through the MCP55. If this register
  2168. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2169. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2170. * having this register set properly prevents kdump from booting up
  2171. * properly, so let's make sure that we have it set correctly.
  2172. * Note that this is an undocumented register.
  2173. */
  2174. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2175. {
  2176. u32 cfg;
  2177. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2178. return;
  2179. pci_read_config_dword(dev, 0x74, &cfg);
  2180. if (cfg & ((1 << 2) | (1 << 15))) {
  2181. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2182. cfg &= ~((1 << 2) | (1 << 15));
  2183. pci_write_config_dword(dev, 0x74, cfg);
  2184. }
  2185. }
  2186. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2187. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2188. nvbridge_check_legacy_irq_routing);
  2189. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2190. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2191. nvbridge_check_legacy_irq_routing);
  2192. static int ht_check_msi_mapping(struct pci_dev *dev)
  2193. {
  2194. int pos, ttl = PCI_FIND_CAP_TTL;
  2195. int found = 0;
  2196. /* check if there is HT MSI cap or enabled on this device */
  2197. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2198. while (pos && ttl--) {
  2199. u8 flags;
  2200. if (found < 1)
  2201. found = 1;
  2202. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2203. &flags) == 0) {
  2204. if (flags & HT_MSI_FLAGS_ENABLE) {
  2205. if (found < 2) {
  2206. found = 2;
  2207. break;
  2208. }
  2209. }
  2210. }
  2211. pos = pci_find_next_ht_capability(dev, pos,
  2212. HT_CAPTYPE_MSI_MAPPING);
  2213. }
  2214. return found;
  2215. }
  2216. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2217. {
  2218. struct pci_dev *dev;
  2219. int pos;
  2220. int i, dev_no;
  2221. int found = 0;
  2222. dev_no = host_bridge->devfn >> 3;
  2223. for (i = dev_no + 1; i < 0x20; i++) {
  2224. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2225. if (!dev)
  2226. continue;
  2227. /* found next host bridge ?*/
  2228. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2229. if (pos != 0) {
  2230. pci_dev_put(dev);
  2231. break;
  2232. }
  2233. if (ht_check_msi_mapping(dev)) {
  2234. found = 1;
  2235. pci_dev_put(dev);
  2236. break;
  2237. }
  2238. pci_dev_put(dev);
  2239. }
  2240. return found;
  2241. }
  2242. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2243. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2244. static int is_end_of_ht_chain(struct pci_dev *dev)
  2245. {
  2246. int pos, ctrl_off;
  2247. int end = 0;
  2248. u16 flags, ctrl;
  2249. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2250. if (!pos)
  2251. goto out;
  2252. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2253. ctrl_off = ((flags >> 10) & 1) ?
  2254. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2255. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2256. if (ctrl & (1 << 6))
  2257. end = 1;
  2258. out:
  2259. return end;
  2260. }
  2261. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2262. {
  2263. struct pci_dev *host_bridge;
  2264. int pos;
  2265. int i, dev_no;
  2266. int found = 0;
  2267. dev_no = dev->devfn >> 3;
  2268. for (i = dev_no; i >= 0; i--) {
  2269. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2270. if (!host_bridge)
  2271. continue;
  2272. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2273. if (pos != 0) {
  2274. found = 1;
  2275. break;
  2276. }
  2277. pci_dev_put(host_bridge);
  2278. }
  2279. if (!found)
  2280. return;
  2281. /* don't enable end_device/host_bridge with leaf directly here */
  2282. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2283. host_bridge_with_leaf(host_bridge))
  2284. goto out;
  2285. /* root did that ! */
  2286. if (msi_ht_cap_enabled(host_bridge))
  2287. goto out;
  2288. ht_enable_msi_mapping(dev);
  2289. out:
  2290. pci_dev_put(host_bridge);
  2291. }
  2292. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2293. {
  2294. int pos, ttl = PCI_FIND_CAP_TTL;
  2295. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2296. while (pos && ttl--) {
  2297. u8 flags;
  2298. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2299. &flags) == 0) {
  2300. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2301. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2302. flags & ~HT_MSI_FLAGS_ENABLE);
  2303. }
  2304. pos = pci_find_next_ht_capability(dev, pos,
  2305. HT_CAPTYPE_MSI_MAPPING);
  2306. }
  2307. }
  2308. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2309. {
  2310. struct pci_dev *host_bridge;
  2311. int pos;
  2312. int found;
  2313. if (!pci_msi_enabled())
  2314. return;
  2315. /* check if there is HT MSI cap or enabled on this device */
  2316. found = ht_check_msi_mapping(dev);
  2317. /* no HT MSI CAP */
  2318. if (found == 0)
  2319. return;
  2320. /*
  2321. * HT MSI mapping should be disabled on devices that are below
  2322. * a non-Hypertransport host bridge. Locate the host bridge...
  2323. */
  2324. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2325. if (host_bridge == NULL) {
  2326. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2327. return;
  2328. }
  2329. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2330. if (pos != 0) {
  2331. /* Host bridge is to HT */
  2332. if (found == 1) {
  2333. /* it is not enabled, try to enable it */
  2334. if (all)
  2335. ht_enable_msi_mapping(dev);
  2336. else
  2337. nv_ht_enable_msi_mapping(dev);
  2338. }
  2339. goto out;
  2340. }
  2341. /* HT MSI is not enabled */
  2342. if (found == 1)
  2343. goto out;
  2344. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2345. ht_disable_msi_mapping(dev);
  2346. out:
  2347. pci_dev_put(host_bridge);
  2348. }
  2349. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2350. {
  2351. return __nv_msi_ht_cap_quirk(dev, 1);
  2352. }
  2353. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2354. {
  2355. return __nv_msi_ht_cap_quirk(dev, 0);
  2356. }
  2357. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2358. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2359. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2360. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2361. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2362. {
  2363. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2364. }
  2365. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2366. {
  2367. struct pci_dev *p;
  2368. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2369. * we need check PCI REVISION ID of SMBus controller to get SB700
  2370. * revision.
  2371. */
  2372. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2373. NULL);
  2374. if (!p)
  2375. return;
  2376. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2377. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2378. pci_dev_put(p);
  2379. }
  2380. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2381. {
  2382. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2383. if (dev->revision < 0x18) {
  2384. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2385. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2386. }
  2387. }
  2388. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2389. PCI_DEVICE_ID_TIGON3_5780,
  2390. quirk_msi_intx_disable_bug);
  2391. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2392. PCI_DEVICE_ID_TIGON3_5780S,
  2393. quirk_msi_intx_disable_bug);
  2394. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2395. PCI_DEVICE_ID_TIGON3_5714,
  2396. quirk_msi_intx_disable_bug);
  2397. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2398. PCI_DEVICE_ID_TIGON3_5714S,
  2399. quirk_msi_intx_disable_bug);
  2400. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2401. PCI_DEVICE_ID_TIGON3_5715,
  2402. quirk_msi_intx_disable_bug);
  2403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2404. PCI_DEVICE_ID_TIGON3_5715S,
  2405. quirk_msi_intx_disable_bug);
  2406. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2407. quirk_msi_intx_disable_ati_bug);
  2408. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2409. quirk_msi_intx_disable_ati_bug);
  2410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2411. quirk_msi_intx_disable_ati_bug);
  2412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2413. quirk_msi_intx_disable_ati_bug);
  2414. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2415. quirk_msi_intx_disable_ati_bug);
  2416. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2417. quirk_msi_intx_disable_bug);
  2418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2419. quirk_msi_intx_disable_bug);
  2420. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2421. quirk_msi_intx_disable_bug);
  2422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2423. quirk_msi_intx_disable_bug);
  2424. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2425. quirk_msi_intx_disable_bug);
  2426. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2427. quirk_msi_intx_disable_bug);
  2428. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2429. quirk_msi_intx_disable_bug);
  2430. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2431. quirk_msi_intx_disable_bug);
  2432. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2433. quirk_msi_intx_disable_bug);
  2434. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2435. quirk_msi_intx_disable_qca_bug);
  2436. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2437. quirk_msi_intx_disable_qca_bug);
  2438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2439. quirk_msi_intx_disable_qca_bug);
  2440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2441. quirk_msi_intx_disable_qca_bug);
  2442. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2443. quirk_msi_intx_disable_qca_bug);
  2444. #endif /* CONFIG_PCI_MSI */
  2445. /* Allow manual resource allocation for PCI hotplug bridges
  2446. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2447. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2448. * kernel fails to allocate resources when hotplug device is
  2449. * inserted and PCI bus is rescanned.
  2450. */
  2451. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2452. {
  2453. dev->is_hotplug_bridge = 1;
  2454. }
  2455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2456. /*
  2457. * This is a quirk for the Ricoh MMC controller found as a part of
  2458. * some mulifunction chips.
  2459. * This is very similar and based on the ricoh_mmc driver written by
  2460. * Philip Langdale. Thank you for these magic sequences.
  2461. *
  2462. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2463. * and one or both of cardbus or firewire.
  2464. *
  2465. * It happens that they implement SD and MMC
  2466. * support as separate controllers (and PCI functions). The linux SDHCI
  2467. * driver supports MMC cards but the chip detects MMC cards in hardware
  2468. * and directs them to the MMC controller - so the SDHCI driver never sees
  2469. * them.
  2470. *
  2471. * To get around this, we must disable the useless MMC controller.
  2472. * At that point, the SDHCI controller will start seeing them
  2473. * It seems to be the case that the relevant PCI registers to deactivate the
  2474. * MMC controller live on PCI function 0, which might be the cardbus controller
  2475. * or the firewire controller, depending on the particular chip in question
  2476. *
  2477. * This has to be done early, because as soon as we disable the MMC controller
  2478. * other pci functions shift up one level, e.g. function #2 becomes function
  2479. * #1, and this will confuse the pci core.
  2480. */
  2481. #ifdef CONFIG_MMC_RICOH_MMC
  2482. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2483. {
  2484. /* disable via cardbus interface */
  2485. u8 write_enable;
  2486. u8 write_target;
  2487. u8 disable;
  2488. /* disable must be done via function #0 */
  2489. if (PCI_FUNC(dev->devfn))
  2490. return;
  2491. pci_read_config_byte(dev, 0xB7, &disable);
  2492. if (disable & 0x02)
  2493. return;
  2494. pci_read_config_byte(dev, 0x8E, &write_enable);
  2495. pci_write_config_byte(dev, 0x8E, 0xAA);
  2496. pci_read_config_byte(dev, 0x8D, &write_target);
  2497. pci_write_config_byte(dev, 0x8D, 0xB7);
  2498. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2499. pci_write_config_byte(dev, 0x8E, write_enable);
  2500. pci_write_config_byte(dev, 0x8D, write_target);
  2501. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2502. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2503. }
  2504. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2505. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2506. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2507. {
  2508. /* disable via firewire interface */
  2509. u8 write_enable;
  2510. u8 disable;
  2511. /* disable must be done via function #0 */
  2512. if (PCI_FUNC(dev->devfn))
  2513. return;
  2514. /*
  2515. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2516. * certain types of SD/MMC cards. Lowering the SD base
  2517. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2518. *
  2519. * 0x150 - SD2.0 mode enable for changing base clock
  2520. * frequency to 50Mhz
  2521. * 0xe1 - Base clock frequency
  2522. * 0x32 - 50Mhz new clock frequency
  2523. * 0xf9 - Key register for 0x150
  2524. * 0xfc - key register for 0xe1
  2525. */
  2526. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2527. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2528. pci_write_config_byte(dev, 0xf9, 0xfc);
  2529. pci_write_config_byte(dev, 0x150, 0x10);
  2530. pci_write_config_byte(dev, 0xf9, 0x00);
  2531. pci_write_config_byte(dev, 0xfc, 0x01);
  2532. pci_write_config_byte(dev, 0xe1, 0x32);
  2533. pci_write_config_byte(dev, 0xfc, 0x00);
  2534. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2535. }
  2536. pci_read_config_byte(dev, 0xCB, &disable);
  2537. if (disable & 0x02)
  2538. return;
  2539. pci_read_config_byte(dev, 0xCA, &write_enable);
  2540. pci_write_config_byte(dev, 0xCA, 0x57);
  2541. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2542. pci_write_config_byte(dev, 0xCA, write_enable);
  2543. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2544. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2545. }
  2546. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2547. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2548. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2549. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2550. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2551. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2552. #endif /*CONFIG_MMC_RICOH_MMC*/
  2553. #ifdef CONFIG_DMAR_TABLE
  2554. #define VTUNCERRMSK_REG 0x1ac
  2555. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2556. /*
  2557. * This is a quirk for masking vt-d spec defined errors to platform error
  2558. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2559. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2560. * on the RAS config settings of the platform) when a vt-d fault happens.
  2561. * The resulting SMI caused the system to hang.
  2562. *
  2563. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2564. * need to report the same error through other channels.
  2565. */
  2566. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2567. {
  2568. u32 word;
  2569. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2570. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2571. }
  2572. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2573. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2574. #endif
  2575. static void fixup_ti816x_class(struct pci_dev *dev)
  2576. {
  2577. u32 class = dev->class;
  2578. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2579. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2580. dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
  2581. class, dev->class);
  2582. }
  2583. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2584. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2585. /* Some PCIe devices do not work reliably with the claimed maximum
  2586. * payload size supported.
  2587. */
  2588. static void fixup_mpss_256(struct pci_dev *dev)
  2589. {
  2590. dev->pcie_mpss = 1; /* 256 bytes */
  2591. }
  2592. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2593. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2594. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2595. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2596. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2597. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2598. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2599. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2600. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2601. * until all of the devices are discovered and buses walked, read completion
  2602. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2603. * it is possible to hotplug a device with MPS of 256B.
  2604. */
  2605. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2606. {
  2607. int err;
  2608. u16 rcc;
  2609. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2610. pcie_bus_config == PCIE_BUS_DEFAULT)
  2611. return;
  2612. /* Intel errata specifies bits to change but does not say what they are.
  2613. * Keeping them magical until such time as the registers and values can
  2614. * be explained.
  2615. */
  2616. err = pci_read_config_word(dev, 0x48, &rcc);
  2617. if (err) {
  2618. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2619. return;
  2620. }
  2621. if (!(rcc & (1 << 10)))
  2622. return;
  2623. rcc &= ~(1 << 10);
  2624. err = pci_write_config_word(dev, 0x48, rcc);
  2625. if (err) {
  2626. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2627. return;
  2628. }
  2629. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2630. }
  2631. /* Intel 5000 series memory controllers and ports 2-7 */
  2632. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2634. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2635. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2636. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2637. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2638. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2639. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2640. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2641. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2642. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2644. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2645. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2646. /* Intel 5100 series memory controllers and ports 2-7 */
  2647. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2648. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2649. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2650. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2651. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2652. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2653. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2654. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2655. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2656. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2657. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2658. /*
  2659. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2660. * work around this, query the size it should be configured to by the device and
  2661. * modify the resource end to correspond to this new size.
  2662. */
  2663. static void quirk_intel_ntb(struct pci_dev *dev)
  2664. {
  2665. int rc;
  2666. u8 val;
  2667. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2668. if (rc)
  2669. return;
  2670. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2671. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2672. if (rc)
  2673. return;
  2674. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2675. }
  2676. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2677. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2678. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2679. void (*fn)(struct pci_dev *dev))
  2680. {
  2681. ktime_t calltime = ktime_set(0, 0);
  2682. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2683. if (initcall_debug) {
  2684. pr_debug("calling %pF @ %i for %s\n",
  2685. fn, task_pid_nr(current), dev_name(&dev->dev));
  2686. calltime = ktime_get();
  2687. }
  2688. return calltime;
  2689. }
  2690. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2691. void (*fn)(struct pci_dev *dev))
  2692. {
  2693. ktime_t delta, rettime;
  2694. unsigned long long duration;
  2695. if (initcall_debug) {
  2696. rettime = ktime_get();
  2697. delta = ktime_sub(rettime, calltime);
  2698. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2699. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2700. fn, duration, dev_name(&dev->dev));
  2701. }
  2702. }
  2703. /*
  2704. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2705. * even though no one is handling them (f.e. i915 driver is never loaded).
  2706. * Additionally the interrupt destination is not set up properly
  2707. * and the interrupt ends up -somewhere-.
  2708. *
  2709. * These spurious interrupts are "sticky" and the kernel disables
  2710. * the (shared) interrupt line after 100.000+ generated interrupts.
  2711. *
  2712. * Fix it by disabling the still enabled interrupts.
  2713. * This resolves crashes often seen on monitor unplug.
  2714. */
  2715. #define I915_DEIER_REG 0x4400c
  2716. static void disable_igfx_irq(struct pci_dev *dev)
  2717. {
  2718. void __iomem *regs = pci_iomap(dev, 0, 0);
  2719. if (regs == NULL) {
  2720. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2721. return;
  2722. }
  2723. /* Check if any interrupt line is still enabled */
  2724. if (readl(regs + I915_DEIER_REG) != 0) {
  2725. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2726. writel(0, regs + I915_DEIER_REG);
  2727. }
  2728. pci_iounmap(dev, regs);
  2729. }
  2730. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2731. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2732. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2733. /*
  2734. * PCI devices which are on Intel chips can skip the 10ms delay
  2735. * before entering D3 mode.
  2736. */
  2737. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2738. {
  2739. dev->d3_delay = 0;
  2740. }
  2741. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2742. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2743. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2744. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2745. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2746. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2747. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2748. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2749. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2750. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2751. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2752. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2753. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2754. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2755. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2756. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2757. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2758. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2759. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2760. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2761. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2765. /*
  2766. * Some devices may pass our check in pci_intx_mask_supported if
  2767. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2768. * support this feature.
  2769. */
  2770. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2771. {
  2772. dev->broken_intx_masking = 1;
  2773. }
  2774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2775. quirk_broken_intx_masking);
  2776. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2777. quirk_broken_intx_masking);
  2778. /*
  2779. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2780. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2781. *
  2782. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2783. */
  2784. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
  2785. quirk_broken_intx_masking);
  2786. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2787. quirk_broken_intx_masking);
  2788. static void quirk_no_bus_reset(struct pci_dev *dev)
  2789. {
  2790. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2791. }
  2792. /*
  2793. * Atheros AR93xx chips do not behave after a bus reset. The device will
  2794. * throw a Link Down error on AER-capable systems and regardless of AER,
  2795. * config space of the device is never accessible again and typically
  2796. * causes the system to hang or reset when access is attempted.
  2797. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2798. */
  2799. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2800. static void quirk_no_pm_reset(struct pci_dev *dev)
  2801. {
  2802. /*
  2803. * We can't do a bus reset on root bus devices, but an ineffective
  2804. * PM reset may be better than nothing.
  2805. */
  2806. if (!pci_is_root_bus(dev->bus))
  2807. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2808. }
  2809. /*
  2810. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  2811. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  2812. * to have no effect on the device: it retains the framebuffer contents and
  2813. * monitor sync. Advertising this support makes other layers, like VFIO,
  2814. * assume pci_reset_function() is viable for this device. Mark it as
  2815. * unavailable to skip it when testing reset methods.
  2816. */
  2817. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  2818. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  2819. #ifdef CONFIG_ACPI
  2820. /*
  2821. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  2822. *
  2823. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  2824. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  2825. * be present after resume if a device was plugged in before suspend.
  2826. *
  2827. * The thunderbolt controller consists of a pcie switch with downstream
  2828. * bridges leading to the NHI and to the tunnel pci bridges.
  2829. *
  2830. * This quirk cuts power to the whole chip. Therefore we have to apply it
  2831. * during suspend_noirq of the upstream bridge.
  2832. *
  2833. * Power is automagically restored before resume. No action is needed.
  2834. */
  2835. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  2836. {
  2837. acpi_handle bridge, SXIO, SXFP, SXLV;
  2838. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2839. return;
  2840. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  2841. return;
  2842. bridge = ACPI_HANDLE(&dev->dev);
  2843. if (!bridge)
  2844. return;
  2845. /*
  2846. * SXIO and SXLV are present only on machines requiring this quirk.
  2847. * TB bridges in external devices might have the same device id as those
  2848. * on the host, but they will not have the associated ACPI methods. This
  2849. * implicitly checks that we are at the right bridge.
  2850. */
  2851. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  2852. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  2853. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  2854. return;
  2855. dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
  2856. /* magic sequence */
  2857. acpi_execute_simple_method(SXIO, NULL, 1);
  2858. acpi_execute_simple_method(SXFP, NULL, 0);
  2859. msleep(300);
  2860. acpi_execute_simple_method(SXLV, NULL, 0);
  2861. acpi_execute_simple_method(SXIO, NULL, 0);
  2862. acpi_execute_simple_method(SXLV, NULL, 0);
  2863. }
  2864. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
  2865. quirk_apple_poweroff_thunderbolt);
  2866. /*
  2867. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  2868. *
  2869. * During suspend the thunderbolt controller is reset and all pci
  2870. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  2871. * during resume. We have to manually wait for the NHI since there is
  2872. * no parent child relationship between the NHI and the tunneled
  2873. * bridges.
  2874. */
  2875. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  2876. {
  2877. struct pci_dev *sibling = NULL;
  2878. struct pci_dev *nhi = NULL;
  2879. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2880. return;
  2881. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  2882. return;
  2883. /*
  2884. * Find the NHI and confirm that we are a bridge on the tb host
  2885. * controller and not on a tb endpoint.
  2886. */
  2887. sibling = pci_get_slot(dev->bus, 0x0);
  2888. if (sibling == dev)
  2889. goto out; /* we are the downstream bridge to the NHI */
  2890. if (!sibling || !sibling->subordinate)
  2891. goto out;
  2892. nhi = pci_get_slot(sibling->subordinate, 0x0);
  2893. if (!nhi)
  2894. goto out;
  2895. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  2896. || (nhi->device != 0x1547 && nhi->device != 0x156c)
  2897. || nhi->subsystem_vendor != 0x2222
  2898. || nhi->subsystem_device != 0x1111)
  2899. goto out;
  2900. dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
  2901. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  2902. out:
  2903. pci_dev_put(nhi);
  2904. pci_dev_put(sibling);
  2905. }
  2906. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
  2907. quirk_apple_wait_for_thunderbolt);
  2908. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
  2909. quirk_apple_wait_for_thunderbolt);
  2910. #endif
  2911. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2912. struct pci_fixup *end)
  2913. {
  2914. ktime_t calltime;
  2915. for (; f < end; f++)
  2916. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2917. f->class == (u32) PCI_ANY_ID) &&
  2918. (f->vendor == dev->vendor ||
  2919. f->vendor == (u16) PCI_ANY_ID) &&
  2920. (f->device == dev->device ||
  2921. f->device == (u16) PCI_ANY_ID)) {
  2922. calltime = fixup_debug_start(dev, f->hook);
  2923. f->hook(dev);
  2924. fixup_debug_report(dev, calltime, f->hook);
  2925. }
  2926. }
  2927. extern struct pci_fixup __start_pci_fixups_early[];
  2928. extern struct pci_fixup __end_pci_fixups_early[];
  2929. extern struct pci_fixup __start_pci_fixups_header[];
  2930. extern struct pci_fixup __end_pci_fixups_header[];
  2931. extern struct pci_fixup __start_pci_fixups_final[];
  2932. extern struct pci_fixup __end_pci_fixups_final[];
  2933. extern struct pci_fixup __start_pci_fixups_enable[];
  2934. extern struct pci_fixup __end_pci_fixups_enable[];
  2935. extern struct pci_fixup __start_pci_fixups_resume[];
  2936. extern struct pci_fixup __end_pci_fixups_resume[];
  2937. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2938. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2939. extern struct pci_fixup __start_pci_fixups_suspend[];
  2940. extern struct pci_fixup __end_pci_fixups_suspend[];
  2941. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  2942. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  2943. static bool pci_apply_fixup_final_quirks;
  2944. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2945. {
  2946. struct pci_fixup *start, *end;
  2947. switch (pass) {
  2948. case pci_fixup_early:
  2949. start = __start_pci_fixups_early;
  2950. end = __end_pci_fixups_early;
  2951. break;
  2952. case pci_fixup_header:
  2953. start = __start_pci_fixups_header;
  2954. end = __end_pci_fixups_header;
  2955. break;
  2956. case pci_fixup_final:
  2957. if (!pci_apply_fixup_final_quirks)
  2958. return;
  2959. start = __start_pci_fixups_final;
  2960. end = __end_pci_fixups_final;
  2961. break;
  2962. case pci_fixup_enable:
  2963. start = __start_pci_fixups_enable;
  2964. end = __end_pci_fixups_enable;
  2965. break;
  2966. case pci_fixup_resume:
  2967. start = __start_pci_fixups_resume;
  2968. end = __end_pci_fixups_resume;
  2969. break;
  2970. case pci_fixup_resume_early:
  2971. start = __start_pci_fixups_resume_early;
  2972. end = __end_pci_fixups_resume_early;
  2973. break;
  2974. case pci_fixup_suspend:
  2975. start = __start_pci_fixups_suspend;
  2976. end = __end_pci_fixups_suspend;
  2977. break;
  2978. case pci_fixup_suspend_late:
  2979. start = __start_pci_fixups_suspend_late;
  2980. end = __end_pci_fixups_suspend_late;
  2981. break;
  2982. default:
  2983. /* stupid compiler warning, you would think with an enum... */
  2984. return;
  2985. }
  2986. pci_do_fixups(dev, start, end);
  2987. }
  2988. EXPORT_SYMBOL(pci_fixup_device);
  2989. static int __init pci_apply_final_quirks(void)
  2990. {
  2991. struct pci_dev *dev = NULL;
  2992. u8 cls = 0;
  2993. u8 tmp;
  2994. if (pci_cache_line_size)
  2995. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2996. pci_cache_line_size << 2);
  2997. pci_apply_fixup_final_quirks = true;
  2998. for_each_pci_dev(dev) {
  2999. pci_fixup_device(pci_fixup_final, dev);
  3000. /*
  3001. * If arch hasn't set it explicitly yet, use the CLS
  3002. * value shared by all PCI devices. If there's a
  3003. * mismatch, fall back to the default value.
  3004. */
  3005. if (!pci_cache_line_size) {
  3006. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  3007. if (!cls)
  3008. cls = tmp;
  3009. if (!tmp || cls == tmp)
  3010. continue;
  3011. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  3012. cls << 2, tmp << 2,
  3013. pci_dfl_cache_line_size << 2);
  3014. pci_cache_line_size = pci_dfl_cache_line_size;
  3015. }
  3016. }
  3017. if (!pci_cache_line_size) {
  3018. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  3019. cls << 2, pci_dfl_cache_line_size << 2);
  3020. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  3021. }
  3022. return 0;
  3023. }
  3024. fs_initcall_sync(pci_apply_final_quirks);
  3025. /*
  3026. * Followings are device-specific reset methods which can be used to
  3027. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3028. * not available.
  3029. */
  3030. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3031. {
  3032. /*
  3033. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3034. *
  3035. * The 82599 supports FLR on VFs, but FLR support is reported only
  3036. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3037. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  3038. */
  3039. if (probe)
  3040. return 0;
  3041. if (!pci_wait_for_pending_transaction(dev))
  3042. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  3043. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3044. msleep(100);
  3045. return 0;
  3046. }
  3047. #define SOUTH_CHICKEN2 0xc2004
  3048. #define PCH_PP_STATUS 0xc7200
  3049. #define PCH_PP_CONTROL 0xc7204
  3050. #define MSG_CTL 0x45010
  3051. #define NSDE_PWR_STATE 0xd0100
  3052. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3053. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3054. {
  3055. void __iomem *mmio_base;
  3056. unsigned long timeout;
  3057. u32 val;
  3058. if (probe)
  3059. return 0;
  3060. mmio_base = pci_iomap(dev, 0, 0);
  3061. if (!mmio_base)
  3062. return -ENOMEM;
  3063. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3064. /*
  3065. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3066. * driver loaded sets the right bits. However, this's a reset and
  3067. * the bits have been set by i915 previously, so we clobber
  3068. * SOUTH_CHICKEN2 register directly here.
  3069. */
  3070. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3071. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3072. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3073. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3074. do {
  3075. val = ioread32(mmio_base + PCH_PP_STATUS);
  3076. if ((val & 0xb0000000) == 0)
  3077. goto reset_complete;
  3078. msleep(10);
  3079. } while (time_before(jiffies, timeout));
  3080. dev_warn(&dev->dev, "timeout during reset\n");
  3081. reset_complete:
  3082. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3083. pci_iounmap(dev, mmio_base);
  3084. return 0;
  3085. }
  3086. /*
  3087. * Device-specific reset method for Chelsio T4-based adapters.
  3088. */
  3089. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3090. {
  3091. u16 old_command;
  3092. u16 msix_flags;
  3093. /*
  3094. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3095. * that we have no device-specific reset method.
  3096. */
  3097. if ((dev->device & 0xf000) != 0x4000)
  3098. return -ENOTTY;
  3099. /*
  3100. * If this is the "probe" phase, return 0 indicating that we can
  3101. * reset this device.
  3102. */
  3103. if (probe)
  3104. return 0;
  3105. /*
  3106. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3107. * Master has been disabled. We need to have it on till the Function
  3108. * Level Reset completes. (BUS_MASTER is disabled in
  3109. * pci_reset_function()).
  3110. */
  3111. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3112. pci_write_config_word(dev, PCI_COMMAND,
  3113. old_command | PCI_COMMAND_MASTER);
  3114. /*
  3115. * Perform the actual device function reset, saving and restoring
  3116. * configuration information around the reset.
  3117. */
  3118. pci_save_state(dev);
  3119. /*
  3120. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3121. * are disabled when an MSI-X interrupt message needs to be delivered.
  3122. * So we briefly re-enable MSI-X interrupts for the duration of the
  3123. * FLR. The pci_restore_state() below will restore the original
  3124. * MSI-X state.
  3125. */
  3126. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3127. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3128. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3129. msix_flags |
  3130. PCI_MSIX_FLAGS_ENABLE |
  3131. PCI_MSIX_FLAGS_MASKALL);
  3132. /*
  3133. * Start of pcie_flr() code sequence. This reset code is a copy of
  3134. * the guts of pcie_flr() because that's not an exported function.
  3135. */
  3136. if (!pci_wait_for_pending_transaction(dev))
  3137. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  3138. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3139. msleep(100);
  3140. /*
  3141. * End of pcie_flr() code sequence.
  3142. */
  3143. /*
  3144. * Restore the configuration information (BAR values, etc.) including
  3145. * the original PCI Configuration Space Command word, and return
  3146. * success.
  3147. */
  3148. pci_restore_state(dev);
  3149. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3150. return 0;
  3151. }
  3152. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3153. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3154. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3155. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3156. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3157. reset_intel_82599_sfp_virtfn },
  3158. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3159. reset_ivb_igd },
  3160. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3161. reset_ivb_igd },
  3162. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3163. reset_chelsio_generic_dev },
  3164. { 0 }
  3165. };
  3166. /*
  3167. * These device-specific reset methods are here rather than in a driver
  3168. * because when a host assigns a device to a guest VM, the host may need
  3169. * to reset the device but probably doesn't have a driver for it.
  3170. */
  3171. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3172. {
  3173. const struct pci_dev_reset_methods *i;
  3174. for (i = pci_dev_reset_methods; i->reset; i++) {
  3175. if ((i->vendor == dev->vendor ||
  3176. i->vendor == (u16)PCI_ANY_ID) &&
  3177. (i->device == dev->device ||
  3178. i->device == (u16)PCI_ANY_ID))
  3179. return i->reset(dev, probe);
  3180. }
  3181. return -ENOTTY;
  3182. }
  3183. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3184. {
  3185. if (PCI_FUNC(dev->devfn) != 0) {
  3186. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
  3187. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3188. }
  3189. }
  3190. /*
  3191. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3192. *
  3193. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3194. */
  3195. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3196. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3197. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3198. {
  3199. if (PCI_FUNC(dev->devfn) != 1) {
  3200. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
  3201. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3202. }
  3203. }
  3204. /*
  3205. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3206. * SKUs function 1 is present and is a legacy IDE controller, in other
  3207. * SKUs this function is not present, making this a ghost requester.
  3208. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3209. */
  3210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3211. quirk_dma_func1_alias);
  3212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3213. quirk_dma_func1_alias);
  3214. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3216. quirk_dma_func1_alias);
  3217. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3219. quirk_dma_func1_alias);
  3220. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3222. quirk_dma_func1_alias);
  3223. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3224. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3225. quirk_dma_func1_alias);
  3226. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3227. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3228. quirk_dma_func1_alias);
  3229. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3230. quirk_dma_func1_alias);
  3231. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3233. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3234. quirk_dma_func1_alias);
  3235. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
  3236. DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
  3237. 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
  3238. quirk_dma_func1_alias);
  3239. /*
  3240. * Some devices DMA with the wrong devfn, not just the wrong function.
  3241. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3242. * the alias is "fixed" and independent of the device devfn.
  3243. *
  3244. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3245. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3246. * single device on the secondary bus. In reality, the single exposed
  3247. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3248. * that provides a bridge to the internal bus of the I/O processor. The
  3249. * controller supports private devices, which can be hidden from PCI config
  3250. * space. In the case of the Adaptec 3405, a private device at 01.0
  3251. * appears to be the DMA engine, which therefore needs to become a DMA
  3252. * alias for the device.
  3253. */
  3254. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3255. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3256. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3257. .driver_data = PCI_DEVFN(1, 0) },
  3258. { 0 }
  3259. };
  3260. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3261. {
  3262. const struct pci_device_id *id;
  3263. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3264. if (id) {
  3265. dev->dma_alias_devfn = id->driver_data;
  3266. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3267. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  3268. PCI_SLOT(dev->dma_alias_devfn),
  3269. PCI_FUNC(dev->dma_alias_devfn));
  3270. }
  3271. }
  3272. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3273. /*
  3274. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3275. * using the wrong DMA alias for the device. Some of these devices can be
  3276. * used as either forward or reverse bridges, so we need to test whether the
  3277. * device is operating in the correct mode. We could probably apply this
  3278. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3279. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3280. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3281. */
  3282. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3283. {
  3284. if (!pci_is_root_bus(pdev->bus) &&
  3285. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3286. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3287. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3288. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3289. }
  3290. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3291. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3292. quirk_use_pcie_bridge_dma_alias);
  3293. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3294. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3295. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3296. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3297. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3298. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3299. /*
  3300. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3301. * class code. Fix it.
  3302. */
  3303. static void quirk_tw686x_class(struct pci_dev *pdev)
  3304. {
  3305. u32 class = pdev->class;
  3306. /* Use "Multimedia controller" class */
  3307. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3308. dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3309. class, pdev->class);
  3310. }
  3311. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3312. quirk_tw686x_class);
  3313. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3314. quirk_tw686x_class);
  3315. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3316. quirk_tw686x_class);
  3317. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3318. quirk_tw686x_class);
  3319. /*
  3320. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3321. * values for the Attribute as were supplied in the header of the
  3322. * corresponding Request, except as explicitly allowed when IDO is used."
  3323. *
  3324. * If a non-compliant device generates a completion with a different
  3325. * attribute than the request, the receiver may accept it (which itself
  3326. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3327. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3328. * device access timeout.
  3329. *
  3330. * If the non-compliant device generates completions with zero attributes
  3331. * (instead of copying the attributes from the request), we can work around
  3332. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3333. * upstream devices so they always generate requests with zero attributes.
  3334. *
  3335. * This affects other devices under the same Root Port, but since these
  3336. * attributes are performance hints, there should be no functional problem.
  3337. *
  3338. * Note that Configuration Space accesses are never supposed to have TLP
  3339. * Attributes, so we're safe waiting till after any Configuration Space
  3340. * accesses to do the Root Port fixup.
  3341. */
  3342. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3343. {
  3344. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3345. if (!root_port) {
  3346. dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
  3347. return;
  3348. }
  3349. dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3350. dev_name(&pdev->dev));
  3351. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3352. PCI_EXP_DEVCTL_RELAX_EN |
  3353. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3354. }
  3355. /*
  3356. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3357. * Completion it generates.
  3358. */
  3359. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3360. {
  3361. /*
  3362. * This mask/compare operation selects for Physical Function 4 on a
  3363. * T5. We only need to fix up the Root Port once for any of the
  3364. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3365. * 0x54xx so we use that one,
  3366. */
  3367. if ((pdev->device & 0xff00) == 0x5400)
  3368. quirk_disable_root_port_attributes(pdev);
  3369. }
  3370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3371. quirk_chelsio_T5_disable_root_port_attributes);
  3372. /*
  3373. * AMD has indicated that the devices below do not support peer-to-peer
  3374. * in any system where they are found in the southbridge with an AMD
  3375. * IOMMU in the system. Multifunction devices that do not support
  3376. * peer-to-peer between functions can claim to support a subset of ACS.
  3377. * Such devices effectively enable request redirect (RR) and completion
  3378. * redirect (CR) since all transactions are redirected to the upstream
  3379. * root complex.
  3380. *
  3381. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3382. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3383. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3384. *
  3385. * 1002:4385 SBx00 SMBus Controller
  3386. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3387. * 1002:4383 SBx00 Azalia (Intel HDA)
  3388. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3389. * 1002:4384 SBx00 PCI to PCI Bridge
  3390. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3391. *
  3392. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3393. *
  3394. * 1022:780f [AMD] FCH PCI Bridge
  3395. * 1022:7809 [AMD] FCH USB OHCI Controller
  3396. */
  3397. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3398. {
  3399. #ifdef CONFIG_ACPI
  3400. struct acpi_table_header *header = NULL;
  3401. acpi_status status;
  3402. /* Targeting multifunction devices on the SB (appears on root bus) */
  3403. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3404. return -ENODEV;
  3405. /* The IVRS table describes the AMD IOMMU */
  3406. status = acpi_get_table("IVRS", 0, &header);
  3407. if (ACPI_FAILURE(status))
  3408. return -ENODEV;
  3409. /* Filter out flags not applicable to multifunction */
  3410. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3411. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3412. #else
  3413. return -ENODEV;
  3414. #endif
  3415. }
  3416. static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
  3417. {
  3418. /*
  3419. * Cavium devices matching this quirk do not perform peer-to-peer
  3420. * with other functions, allowing masking out these bits as if they
  3421. * were unimplemented in the ACS capability.
  3422. */
  3423. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3424. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3425. return acs_flags ? 0 : 1;
  3426. }
  3427. /*
  3428. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3429. * transactions and validate bus numbers in requests, but do not provide an
  3430. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3431. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3432. */
  3433. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3434. /* Ibexpeak PCH */
  3435. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3436. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3437. /* Cougarpoint PCH */
  3438. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3439. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3440. /* Pantherpoint PCH */
  3441. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3442. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3443. /* Lynxpoint-H PCH */
  3444. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3445. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3446. /* Lynxpoint-LP PCH */
  3447. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3448. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3449. /* Wildcat PCH */
  3450. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3451. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3452. /* Patsburg (X79) PCH */
  3453. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3454. /* Wellsburg (X99) PCH */
  3455. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3456. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3457. /* Lynx Point (9 series) PCH */
  3458. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3459. };
  3460. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3461. {
  3462. int i;
  3463. /* Filter out a few obvious non-matches first */
  3464. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3465. return false;
  3466. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3467. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3468. return true;
  3469. return false;
  3470. }
  3471. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3472. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3473. {
  3474. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3475. INTEL_PCH_ACS_FLAGS : 0;
  3476. if (!pci_quirk_intel_pch_acs_match(dev))
  3477. return -ENOTTY;
  3478. return acs_flags & ~flags ? 0 : 1;
  3479. }
  3480. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3481. {
  3482. /*
  3483. * SV, TB, and UF are not relevant to multifunction endpoints.
  3484. *
  3485. * Multifunction devices are only required to implement RR, CR, and DT
  3486. * in their ACS capability if they support peer-to-peer transactions.
  3487. * Devices matching this quirk have been verified by the vendor to not
  3488. * perform peer-to-peer with other functions, allowing us to mask out
  3489. * these bits as if they were unimplemented in the ACS capability.
  3490. */
  3491. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3492. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3493. return acs_flags ? 0 : 1;
  3494. }
  3495. static const struct pci_dev_acs_enabled {
  3496. u16 vendor;
  3497. u16 device;
  3498. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3499. } pci_dev_acs_enabled[] = {
  3500. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3501. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3502. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3503. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3504. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3505. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3506. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3507. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3508. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3509. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3510. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3511. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3512. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3513. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3514. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3515. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3516. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3517. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3518. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3519. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3520. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3521. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3522. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3523. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3524. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3525. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3526. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3527. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3528. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3529. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3530. /* 82580 */
  3531. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3532. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3533. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3534. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3535. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3536. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3537. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3538. /* 82576 */
  3539. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3540. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3541. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3542. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3543. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3544. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3545. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3546. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3547. /* 82575 */
  3548. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3549. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3550. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3551. /* I350 */
  3552. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3553. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3554. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3555. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3556. /* 82571 (Quads omitted due to non-ACS switch) */
  3557. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3558. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3559. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3560. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3561. /* I219 */
  3562. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  3563. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  3564. /* Intel PCH root ports */
  3565. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3566. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3567. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3568. /* Cavium ThunderX */
  3569. { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
  3570. { 0 }
  3571. };
  3572. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3573. {
  3574. const struct pci_dev_acs_enabled *i;
  3575. int ret;
  3576. /*
  3577. * Allow devices that do not expose standard PCIe ACS capabilities
  3578. * or control to indicate their support here. Multi-function express
  3579. * devices which do not allow internal peer-to-peer between functions,
  3580. * but do not implement PCIe ACS may wish to return true here.
  3581. */
  3582. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3583. if ((i->vendor == dev->vendor ||
  3584. i->vendor == (u16)PCI_ANY_ID) &&
  3585. (i->device == dev->device ||
  3586. i->device == (u16)PCI_ANY_ID)) {
  3587. ret = i->acs_enabled(dev, acs_flags);
  3588. if (ret >= 0)
  3589. return ret;
  3590. }
  3591. }
  3592. return -ENOTTY;
  3593. }
  3594. /* Config space offset of Root Complex Base Address register */
  3595. #define INTEL_LPC_RCBA_REG 0xf0
  3596. /* 31:14 RCBA address */
  3597. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3598. /* RCBA Enable */
  3599. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3600. /* Backbone Scratch Pad Register */
  3601. #define INTEL_BSPR_REG 0x1104
  3602. /* Backbone Peer Non-Posted Disable */
  3603. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3604. /* Backbone Peer Posted Disable */
  3605. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3606. /* Upstream Peer Decode Configuration Register */
  3607. #define INTEL_UPDCR_REG 0x1114
  3608. /* 5:0 Peer Decode Enable bits */
  3609. #define INTEL_UPDCR_REG_MASK 0x3f
  3610. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3611. {
  3612. u32 rcba, bspr, updcr;
  3613. void __iomem *rcba_mem;
  3614. /*
  3615. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3616. * are D28:F* and therefore get probed before LPC, thus we can't
  3617. * use pci_get_slot/pci_read_config_dword here.
  3618. */
  3619. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3620. INTEL_LPC_RCBA_REG, &rcba);
  3621. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3622. return -EINVAL;
  3623. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3624. PAGE_ALIGN(INTEL_UPDCR_REG));
  3625. if (!rcba_mem)
  3626. return -ENOMEM;
  3627. /*
  3628. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3629. * therefore read-only. If both posted and non-posted peer cycles are
  3630. * disallowed, we're ok. If either are allowed, then we need to use
  3631. * the UPDCR to disable peer decodes for each port. This provides the
  3632. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3633. */
  3634. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3635. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3636. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3637. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3638. if (updcr & INTEL_UPDCR_REG_MASK) {
  3639. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  3640. updcr &= ~INTEL_UPDCR_REG_MASK;
  3641. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3642. }
  3643. }
  3644. iounmap(rcba_mem);
  3645. return 0;
  3646. }
  3647. /* Miscellaneous Port Configuration register */
  3648. #define INTEL_MPC_REG 0xd8
  3649. /* MPC: Invalid Receive Bus Number Check Enable */
  3650. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  3651. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  3652. {
  3653. u32 mpc;
  3654. /*
  3655. * When enabled, the IRBNCE bit of the MPC register enables the
  3656. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  3657. * ensures that requester IDs fall within the bus number range
  3658. * of the bridge. Enable if not already.
  3659. */
  3660. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  3661. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  3662. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  3663. mpc |= INTEL_MPC_REG_IRBNCE;
  3664. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  3665. }
  3666. }
  3667. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  3668. {
  3669. if (!pci_quirk_intel_pch_acs_match(dev))
  3670. return -ENOTTY;
  3671. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  3672. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  3673. return 0;
  3674. }
  3675. pci_quirk_enable_intel_rp_mpc_acs(dev);
  3676. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  3677. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  3678. return 0;
  3679. }
  3680. static const struct pci_dev_enable_acs {
  3681. u16 vendor;
  3682. u16 device;
  3683. int (*enable_acs)(struct pci_dev *dev);
  3684. } pci_dev_enable_acs[] = {
  3685. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  3686. { 0 }
  3687. };
  3688. void pci_dev_specific_enable_acs(struct pci_dev *dev)
  3689. {
  3690. const struct pci_dev_enable_acs *i;
  3691. int ret;
  3692. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  3693. if ((i->vendor == dev->vendor ||
  3694. i->vendor == (u16)PCI_ANY_ID) &&
  3695. (i->device == dev->device ||
  3696. i->device == (u16)PCI_ANY_ID)) {
  3697. ret = i->enable_acs(dev);
  3698. if (ret >= 0)
  3699. return;
  3700. }
  3701. }
  3702. }
  3703. /*
  3704. * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
  3705. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  3706. * Next Capability pointer in the MSI Capability Structure should point to
  3707. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  3708. * the list.
  3709. */
  3710. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  3711. {
  3712. int pos, i = 0;
  3713. u8 next_cap;
  3714. u16 reg16, *cap;
  3715. struct pci_cap_saved_state *state;
  3716. /* Bail if the hardware bug is fixed */
  3717. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  3718. return;
  3719. /* Bail if MSI Capability Structure is not found for some reason */
  3720. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  3721. if (!pos)
  3722. return;
  3723. /*
  3724. * Bail if Next Capability pointer in the MSI Capability Structure
  3725. * is not the expected incorrect 0x00.
  3726. */
  3727. pci_read_config_byte(pdev, pos + 1, &next_cap);
  3728. if (next_cap)
  3729. return;
  3730. /*
  3731. * PCIe Capability Structure is expected to be at 0x50 and should
  3732. * terminate the list (Next Capability pointer is 0x00). Verify
  3733. * Capability Id and Next Capability pointer is as expected.
  3734. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  3735. * to correctly set kernel data structures which have already been
  3736. * set incorrectly due to the hardware bug.
  3737. */
  3738. pos = 0x50;
  3739. pci_read_config_word(pdev, pos, &reg16);
  3740. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  3741. u32 status;
  3742. #ifndef PCI_EXP_SAVE_REGS
  3743. #define PCI_EXP_SAVE_REGS 7
  3744. #endif
  3745. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  3746. pdev->pcie_cap = pos;
  3747. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  3748. pdev->pcie_flags_reg = reg16;
  3749. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  3750. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  3751. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  3752. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  3753. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  3754. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  3755. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  3756. return;
  3757. /*
  3758. * Save PCIE cap
  3759. */
  3760. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  3761. if (!state)
  3762. return;
  3763. state->cap.cap_nr = PCI_CAP_ID_EXP;
  3764. state->cap.cap_extended = 0;
  3765. state->cap.size = size;
  3766. cap = (u16 *)&state->cap.data[0];
  3767. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  3768. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  3769. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  3770. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  3771. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  3772. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  3773. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  3774. hlist_add_head(&state->next, &pdev->saved_cap_space);
  3775. }
  3776. }
  3777. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);