pcie-qcom.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
  3. * Copyright 2015 Linaro Limited.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 and
  7. * only version 2 as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/gpio.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/iopoll.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/of_device.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/pci.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/phy/phy.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/reset.h>
  29. #include <linux/slab.h>
  30. #include <linux/types.h>
  31. #include "pcie-designware.h"
  32. #define PCIE20_PARF_PHY_CTRL 0x40
  33. #define PCIE20_PARF_PHY_REFCLK 0x4C
  34. #define PCIE20_PARF_DBI_BASE_ADDR 0x168
  35. #define PCIE20_PARF_SLV_ADDR_SPACE_SIZE 0x16c
  36. #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT 0x178
  37. #define PCIE20_ELBI_SYS_CTRL 0x04
  38. #define PCIE20_ELBI_SYS_CTRL_LT_ENABLE BIT(0)
  39. #define PCIE20_CAP 0x70
  40. #define PERST_DELAY_US 1000
  41. struct qcom_pcie_resources_v0 {
  42. struct clk *iface_clk;
  43. struct clk *core_clk;
  44. struct clk *phy_clk;
  45. struct reset_control *pci_reset;
  46. struct reset_control *axi_reset;
  47. struct reset_control *ahb_reset;
  48. struct reset_control *por_reset;
  49. struct reset_control *phy_reset;
  50. struct regulator *vdda;
  51. struct regulator *vdda_phy;
  52. struct regulator *vdda_refclk;
  53. };
  54. struct qcom_pcie_resources_v1 {
  55. struct clk *iface;
  56. struct clk *aux;
  57. struct clk *master_bus;
  58. struct clk *slave_bus;
  59. struct reset_control *core;
  60. struct regulator *vdda;
  61. };
  62. union qcom_pcie_resources {
  63. struct qcom_pcie_resources_v0 v0;
  64. struct qcom_pcie_resources_v1 v1;
  65. };
  66. struct qcom_pcie;
  67. struct qcom_pcie_ops {
  68. int (*get_resources)(struct qcom_pcie *pcie);
  69. int (*init)(struct qcom_pcie *pcie);
  70. void (*deinit)(struct qcom_pcie *pcie);
  71. };
  72. struct qcom_pcie {
  73. struct pcie_port pp;
  74. struct device *dev;
  75. union qcom_pcie_resources res;
  76. void __iomem *parf;
  77. void __iomem *dbi;
  78. void __iomem *elbi;
  79. struct phy *phy;
  80. struct gpio_desc *reset;
  81. struct qcom_pcie_ops *ops;
  82. };
  83. #define to_qcom_pcie(x) container_of(x, struct qcom_pcie, pp)
  84. static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
  85. {
  86. gpiod_set_value(pcie->reset, 1);
  87. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  88. }
  89. static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
  90. {
  91. gpiod_set_value(pcie->reset, 0);
  92. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  93. }
  94. static irqreturn_t qcom_pcie_msi_irq_handler(int irq, void *arg)
  95. {
  96. struct pcie_port *pp = arg;
  97. return dw_handle_msi_irq(pp);
  98. }
  99. static int qcom_pcie_establish_link(struct qcom_pcie *pcie)
  100. {
  101. u32 val;
  102. if (dw_pcie_link_up(&pcie->pp))
  103. return 0;
  104. /* enable link training */
  105. val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  106. val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
  107. writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  108. return dw_pcie_wait_for_link(&pcie->pp);
  109. }
  110. static int qcom_pcie_get_resources_v0(struct qcom_pcie *pcie)
  111. {
  112. struct qcom_pcie_resources_v0 *res = &pcie->res.v0;
  113. struct device *dev = pcie->dev;
  114. res->vdda = devm_regulator_get(dev, "vdda");
  115. if (IS_ERR(res->vdda))
  116. return PTR_ERR(res->vdda);
  117. res->vdda_phy = devm_regulator_get(dev, "vdda_phy");
  118. if (IS_ERR(res->vdda_phy))
  119. return PTR_ERR(res->vdda_phy);
  120. res->vdda_refclk = devm_regulator_get(dev, "vdda_refclk");
  121. if (IS_ERR(res->vdda_refclk))
  122. return PTR_ERR(res->vdda_refclk);
  123. res->iface_clk = devm_clk_get(dev, "iface");
  124. if (IS_ERR(res->iface_clk))
  125. return PTR_ERR(res->iface_clk);
  126. res->core_clk = devm_clk_get(dev, "core");
  127. if (IS_ERR(res->core_clk))
  128. return PTR_ERR(res->core_clk);
  129. res->phy_clk = devm_clk_get(dev, "phy");
  130. if (IS_ERR(res->phy_clk))
  131. return PTR_ERR(res->phy_clk);
  132. res->pci_reset = devm_reset_control_get(dev, "pci");
  133. if (IS_ERR(res->pci_reset))
  134. return PTR_ERR(res->pci_reset);
  135. res->axi_reset = devm_reset_control_get(dev, "axi");
  136. if (IS_ERR(res->axi_reset))
  137. return PTR_ERR(res->axi_reset);
  138. res->ahb_reset = devm_reset_control_get(dev, "ahb");
  139. if (IS_ERR(res->ahb_reset))
  140. return PTR_ERR(res->ahb_reset);
  141. res->por_reset = devm_reset_control_get(dev, "por");
  142. if (IS_ERR(res->por_reset))
  143. return PTR_ERR(res->por_reset);
  144. res->phy_reset = devm_reset_control_get(dev, "phy");
  145. if (IS_ERR(res->phy_reset))
  146. return PTR_ERR(res->phy_reset);
  147. return 0;
  148. }
  149. static int qcom_pcie_get_resources_v1(struct qcom_pcie *pcie)
  150. {
  151. struct qcom_pcie_resources_v1 *res = &pcie->res.v1;
  152. struct device *dev = pcie->dev;
  153. res->vdda = devm_regulator_get(dev, "vdda");
  154. if (IS_ERR(res->vdda))
  155. return PTR_ERR(res->vdda);
  156. res->iface = devm_clk_get(dev, "iface");
  157. if (IS_ERR(res->iface))
  158. return PTR_ERR(res->iface);
  159. res->aux = devm_clk_get(dev, "aux");
  160. if (IS_ERR(res->aux))
  161. return PTR_ERR(res->aux);
  162. res->master_bus = devm_clk_get(dev, "master_bus");
  163. if (IS_ERR(res->master_bus))
  164. return PTR_ERR(res->master_bus);
  165. res->slave_bus = devm_clk_get(dev, "slave_bus");
  166. if (IS_ERR(res->slave_bus))
  167. return PTR_ERR(res->slave_bus);
  168. res->core = devm_reset_control_get(dev, "core");
  169. if (IS_ERR(res->core))
  170. return PTR_ERR(res->core);
  171. return 0;
  172. }
  173. static void qcom_pcie_deinit_v0(struct qcom_pcie *pcie)
  174. {
  175. struct qcom_pcie_resources_v0 *res = &pcie->res.v0;
  176. reset_control_assert(res->pci_reset);
  177. reset_control_assert(res->axi_reset);
  178. reset_control_assert(res->ahb_reset);
  179. reset_control_assert(res->por_reset);
  180. reset_control_assert(res->pci_reset);
  181. clk_disable_unprepare(res->iface_clk);
  182. clk_disable_unprepare(res->core_clk);
  183. clk_disable_unprepare(res->phy_clk);
  184. regulator_disable(res->vdda);
  185. regulator_disable(res->vdda_phy);
  186. regulator_disable(res->vdda_refclk);
  187. }
  188. static int qcom_pcie_init_v0(struct qcom_pcie *pcie)
  189. {
  190. struct qcom_pcie_resources_v0 *res = &pcie->res.v0;
  191. struct device *dev = pcie->dev;
  192. u32 val;
  193. int ret;
  194. ret = regulator_enable(res->vdda);
  195. if (ret) {
  196. dev_err(dev, "cannot enable vdda regulator\n");
  197. return ret;
  198. }
  199. ret = regulator_enable(res->vdda_refclk);
  200. if (ret) {
  201. dev_err(dev, "cannot enable vdda_refclk regulator\n");
  202. goto err_refclk;
  203. }
  204. ret = regulator_enable(res->vdda_phy);
  205. if (ret) {
  206. dev_err(dev, "cannot enable vdda_phy regulator\n");
  207. goto err_vdda_phy;
  208. }
  209. ret = reset_control_assert(res->ahb_reset);
  210. if (ret) {
  211. dev_err(dev, "cannot assert ahb reset\n");
  212. goto err_assert_ahb;
  213. }
  214. ret = clk_prepare_enable(res->iface_clk);
  215. if (ret) {
  216. dev_err(dev, "cannot prepare/enable iface clock\n");
  217. goto err_assert_ahb;
  218. }
  219. ret = clk_prepare_enable(res->phy_clk);
  220. if (ret) {
  221. dev_err(dev, "cannot prepare/enable phy clock\n");
  222. goto err_clk_phy;
  223. }
  224. ret = clk_prepare_enable(res->core_clk);
  225. if (ret) {
  226. dev_err(dev, "cannot prepare/enable core clock\n");
  227. goto err_clk_core;
  228. }
  229. ret = reset_control_deassert(res->ahb_reset);
  230. if (ret) {
  231. dev_err(dev, "cannot deassert ahb reset\n");
  232. goto err_deassert_ahb;
  233. }
  234. /* enable PCIe clocks and resets */
  235. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  236. val &= ~BIT(0);
  237. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  238. /* enable external reference clock */
  239. val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
  240. val |= BIT(16);
  241. writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
  242. ret = reset_control_deassert(res->phy_reset);
  243. if (ret) {
  244. dev_err(dev, "cannot deassert phy reset\n");
  245. return ret;
  246. }
  247. ret = reset_control_deassert(res->pci_reset);
  248. if (ret) {
  249. dev_err(dev, "cannot deassert pci reset\n");
  250. return ret;
  251. }
  252. ret = reset_control_deassert(res->por_reset);
  253. if (ret) {
  254. dev_err(dev, "cannot deassert por reset\n");
  255. return ret;
  256. }
  257. ret = reset_control_deassert(res->axi_reset);
  258. if (ret) {
  259. dev_err(dev, "cannot deassert axi reset\n");
  260. return ret;
  261. }
  262. /* wait for clock acquisition */
  263. usleep_range(1000, 1500);
  264. return 0;
  265. err_deassert_ahb:
  266. clk_disable_unprepare(res->core_clk);
  267. err_clk_core:
  268. clk_disable_unprepare(res->phy_clk);
  269. err_clk_phy:
  270. clk_disable_unprepare(res->iface_clk);
  271. err_assert_ahb:
  272. regulator_disable(res->vdda_phy);
  273. err_vdda_phy:
  274. regulator_disable(res->vdda_refclk);
  275. err_refclk:
  276. regulator_disable(res->vdda);
  277. return ret;
  278. }
  279. static void qcom_pcie_deinit_v1(struct qcom_pcie *pcie)
  280. {
  281. struct qcom_pcie_resources_v1 *res = &pcie->res.v1;
  282. reset_control_assert(res->core);
  283. clk_disable_unprepare(res->slave_bus);
  284. clk_disable_unprepare(res->master_bus);
  285. clk_disable_unprepare(res->iface);
  286. clk_disable_unprepare(res->aux);
  287. regulator_disable(res->vdda);
  288. }
  289. static int qcom_pcie_init_v1(struct qcom_pcie *pcie)
  290. {
  291. struct qcom_pcie_resources_v1 *res = &pcie->res.v1;
  292. struct device *dev = pcie->dev;
  293. int ret;
  294. ret = reset_control_deassert(res->core);
  295. if (ret) {
  296. dev_err(dev, "cannot deassert core reset\n");
  297. return ret;
  298. }
  299. ret = clk_prepare_enable(res->aux);
  300. if (ret) {
  301. dev_err(dev, "cannot prepare/enable aux clock\n");
  302. goto err_res;
  303. }
  304. ret = clk_prepare_enable(res->iface);
  305. if (ret) {
  306. dev_err(dev, "cannot prepare/enable iface clock\n");
  307. goto err_aux;
  308. }
  309. ret = clk_prepare_enable(res->master_bus);
  310. if (ret) {
  311. dev_err(dev, "cannot prepare/enable master_bus clock\n");
  312. goto err_iface;
  313. }
  314. ret = clk_prepare_enable(res->slave_bus);
  315. if (ret) {
  316. dev_err(dev, "cannot prepare/enable slave_bus clock\n");
  317. goto err_master;
  318. }
  319. ret = regulator_enable(res->vdda);
  320. if (ret) {
  321. dev_err(dev, "cannot enable vdda regulator\n");
  322. goto err_slave;
  323. }
  324. /* change DBI base address */
  325. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  326. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  327. u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  328. val |= BIT(31);
  329. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  330. }
  331. return 0;
  332. err_slave:
  333. clk_disable_unprepare(res->slave_bus);
  334. err_master:
  335. clk_disable_unprepare(res->master_bus);
  336. err_iface:
  337. clk_disable_unprepare(res->iface);
  338. err_aux:
  339. clk_disable_unprepare(res->aux);
  340. err_res:
  341. reset_control_assert(res->core);
  342. return ret;
  343. }
  344. static int qcom_pcie_link_up(struct pcie_port *pp)
  345. {
  346. struct qcom_pcie *pcie = to_qcom_pcie(pp);
  347. u16 val = readw(pcie->dbi + PCIE20_CAP + PCI_EXP_LNKSTA);
  348. return !!(val & PCI_EXP_LNKSTA_DLLLA);
  349. }
  350. static void qcom_pcie_host_init(struct pcie_port *pp)
  351. {
  352. struct qcom_pcie *pcie = to_qcom_pcie(pp);
  353. int ret;
  354. qcom_ep_reset_assert(pcie);
  355. ret = pcie->ops->init(pcie);
  356. if (ret)
  357. goto err_deinit;
  358. ret = phy_power_on(pcie->phy);
  359. if (ret)
  360. goto err_deinit;
  361. dw_pcie_setup_rc(pp);
  362. if (IS_ENABLED(CONFIG_PCI_MSI))
  363. dw_pcie_msi_init(pp);
  364. qcom_ep_reset_deassert(pcie);
  365. ret = qcom_pcie_establish_link(pcie);
  366. if (ret)
  367. goto err;
  368. return;
  369. err:
  370. qcom_ep_reset_assert(pcie);
  371. phy_power_off(pcie->phy);
  372. err_deinit:
  373. pcie->ops->deinit(pcie);
  374. }
  375. static int qcom_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
  376. u32 *val)
  377. {
  378. /* the device class is not reported correctly from the register */
  379. if (where == PCI_CLASS_REVISION && size == 4) {
  380. *val = readl(pp->dbi_base + PCI_CLASS_REVISION);
  381. *val &= 0xff; /* keep revision id */
  382. *val |= PCI_CLASS_BRIDGE_PCI << 16;
  383. return PCIBIOS_SUCCESSFUL;
  384. }
  385. return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
  386. }
  387. static struct pcie_host_ops qcom_pcie_dw_ops = {
  388. .link_up = qcom_pcie_link_up,
  389. .host_init = qcom_pcie_host_init,
  390. .rd_own_conf = qcom_pcie_rd_own_conf,
  391. };
  392. static const struct qcom_pcie_ops ops_v0 = {
  393. .get_resources = qcom_pcie_get_resources_v0,
  394. .init = qcom_pcie_init_v0,
  395. .deinit = qcom_pcie_deinit_v0,
  396. };
  397. static const struct qcom_pcie_ops ops_v1 = {
  398. .get_resources = qcom_pcie_get_resources_v1,
  399. .init = qcom_pcie_init_v1,
  400. .deinit = qcom_pcie_deinit_v1,
  401. };
  402. static int qcom_pcie_probe(struct platform_device *pdev)
  403. {
  404. struct device *dev = &pdev->dev;
  405. struct resource *res;
  406. struct qcom_pcie *pcie;
  407. struct pcie_port *pp;
  408. int ret;
  409. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  410. if (!pcie)
  411. return -ENOMEM;
  412. pcie->ops = (struct qcom_pcie_ops *)of_device_get_match_data(dev);
  413. pcie->dev = dev;
  414. pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_LOW);
  415. if (IS_ERR(pcie->reset))
  416. return PTR_ERR(pcie->reset);
  417. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "parf");
  418. pcie->parf = devm_ioremap_resource(dev, res);
  419. if (IS_ERR(pcie->parf))
  420. return PTR_ERR(pcie->parf);
  421. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
  422. pcie->dbi = devm_ioremap_resource(dev, res);
  423. if (IS_ERR(pcie->dbi))
  424. return PTR_ERR(pcie->dbi);
  425. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "elbi");
  426. pcie->elbi = devm_ioremap_resource(dev, res);
  427. if (IS_ERR(pcie->elbi))
  428. return PTR_ERR(pcie->elbi);
  429. pcie->phy = devm_phy_optional_get(dev, "pciephy");
  430. if (IS_ERR(pcie->phy))
  431. return PTR_ERR(pcie->phy);
  432. ret = pcie->ops->get_resources(pcie);
  433. if (ret)
  434. return ret;
  435. pp = &pcie->pp;
  436. pp->dev = dev;
  437. pp->dbi_base = pcie->dbi;
  438. pp->root_bus_nr = -1;
  439. pp->ops = &qcom_pcie_dw_ops;
  440. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  441. pp->msi_irq = platform_get_irq_byname(pdev, "msi");
  442. if (pp->msi_irq < 0)
  443. return pp->msi_irq;
  444. ret = devm_request_irq(dev, pp->msi_irq,
  445. qcom_pcie_msi_irq_handler,
  446. IRQF_SHARED, "qcom-pcie-msi", pp);
  447. if (ret) {
  448. dev_err(dev, "cannot request msi irq\n");
  449. return ret;
  450. }
  451. }
  452. ret = phy_init(pcie->phy);
  453. if (ret)
  454. return ret;
  455. ret = dw_pcie_host_init(pp);
  456. if (ret) {
  457. dev_err(dev, "cannot initialize host\n");
  458. return ret;
  459. }
  460. platform_set_drvdata(pdev, pcie);
  461. return 0;
  462. }
  463. static int qcom_pcie_remove(struct platform_device *pdev)
  464. {
  465. struct qcom_pcie *pcie = platform_get_drvdata(pdev);
  466. qcom_ep_reset_assert(pcie);
  467. phy_power_off(pcie->phy);
  468. phy_exit(pcie->phy);
  469. pcie->ops->deinit(pcie);
  470. return 0;
  471. }
  472. static const struct of_device_id qcom_pcie_match[] = {
  473. { .compatible = "qcom,pcie-ipq8064", .data = &ops_v0 },
  474. { .compatible = "qcom,pcie-apq8064", .data = &ops_v0 },
  475. { .compatible = "qcom,pcie-apq8084", .data = &ops_v1 },
  476. { }
  477. };
  478. MODULE_DEVICE_TABLE(of, qcom_pcie_match);
  479. static struct platform_driver qcom_pcie_driver = {
  480. .probe = qcom_pcie_probe,
  481. .remove = qcom_pcie_remove,
  482. .driver = {
  483. .name = "qcom-pcie",
  484. .of_match_table = qcom_pcie_match,
  485. },
  486. };
  487. module_platform_driver(qcom_pcie_driver);
  488. MODULE_AUTHOR("Stanimir Varbanov <svarbanov@mm-sol.com>");
  489. MODULE_DESCRIPTION("Qualcomm PCIe root complex driver");
  490. MODULE_LICENSE("GPL v2");