phy.c 144 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../ps.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "rf.h"
  32. #include "dm.h"
  33. #include "table.h"
  34. #include "trx.h"
  35. #include "../btcoexist/halbt_precomp.h"
  36. #include "hw.h"
  37. #include "../efuse.h"
  38. #define READ_NEXT_PAIR(array_table, v1, v2, i) \
  39. do { \
  40. i += 2; \
  41. v1 = array_table[i]; \
  42. v2 = array_table[i+1]; \
  43. } while (0)
  44. static u32 _rtl8821ae_phy_rf_serial_read(struct ieee80211_hw *hw,
  45. enum radio_path rfpath, u32 offset);
  46. static void _rtl8821ae_phy_rf_serial_write(struct ieee80211_hw *hw,
  47. enum radio_path rfpath, u32 offset,
  48. u32 data);
  49. static u32 _rtl8821ae_phy_calculate_bit_shift(u32 bitmask);
  50. static bool _rtl8821ae_phy_bb8821a_config_parafile(struct ieee80211_hw *hw);
  51. /*static bool _rtl8812ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);*/
  52. static bool _rtl8821ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
  53. static bool _rtl8821ae_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  54. u8 configtype);
  55. static bool _rtl8821ae_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  56. u8 configtype);
  57. static void phy_init_bb_rf_register_definition(struct ieee80211_hw *hw);
  58. static long _rtl8821ae_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  59. enum wireless_mode wirelessmode,
  60. u8 txpwridx);
  61. static void rtl8821ae_phy_set_rf_on(struct ieee80211_hw *hw);
  62. static void rtl8821ae_phy_set_io(struct ieee80211_hw *hw);
  63. static void rtl8812ae_fixspur(struct ieee80211_hw *hw,
  64. enum ht_channel_width band_width, u8 channel)
  65. {
  66. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  67. /*C cut Item12 ADC FIFO CLOCK*/
  68. if (IS_VENDOR_8812A_C_CUT(rtlhal->version)) {
  69. if (band_width == HT_CHANNEL_WIDTH_20_40 && channel == 11)
  70. rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x3);
  71. /* 0x8AC[11:10] = 2'b11*/
  72. else
  73. rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x2);
  74. /* 0x8AC[11:10] = 2'b10*/
  75. /* <20120914, Kordan> A workarould to resolve
  76. * 2480Mhz spur by setting ADC clock as 160M. (Asked by Binson)
  77. */
  78. if (band_width == HT_CHANNEL_WIDTH_20 &&
  79. (channel == 13 || channel == 14)) {
  80. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3);
  81. /*0x8AC[9:8] = 2'b11*/
  82. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  83. /* 0x8C4[30] = 1*/
  84. } else if (band_width == HT_CHANNEL_WIDTH_20_40 &&
  85. channel == 11) {
  86. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  87. /*0x8C4[30] = 1*/
  88. } else if (band_width != HT_CHANNEL_WIDTH_80) {
  89. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2);
  90. /*0x8AC[9:8] = 2'b10*/
  91. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  92. /*0x8C4[30] = 0*/
  93. }
  94. } else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  95. /* <20120914, Kordan> A workarould to resolve
  96. * 2480Mhz spur by setting ADC clock as 160M.
  97. */
  98. if (band_width == HT_CHANNEL_WIDTH_20 &&
  99. (channel == 13 || channel == 14))
  100. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3);
  101. /*0x8AC[9:8] = 11*/
  102. else if (channel <= 14) /*2.4G only*/
  103. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2);
  104. /*0x8AC[9:8] = 10*/
  105. }
  106. }
  107. u32 rtl8821ae_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr,
  108. u32 bitmask)
  109. {
  110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  111. u32 returnvalue, originalvalue, bitshift;
  112. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  113. "regaddr(%#x), bitmask(%#x)\n",
  114. regaddr, bitmask);
  115. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  116. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  117. returnvalue = (originalvalue & bitmask) >> bitshift;
  118. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  119. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  120. bitmask, regaddr, originalvalue);
  121. return returnvalue;
  122. }
  123. void rtl8821ae_phy_set_bb_reg(struct ieee80211_hw *hw,
  124. u32 regaddr, u32 bitmask, u32 data)
  125. {
  126. struct rtl_priv *rtlpriv = rtl_priv(hw);
  127. u32 originalvalue, bitshift;
  128. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  129. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  130. regaddr, bitmask, data);
  131. if (bitmask != MASKDWORD) {
  132. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  133. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  134. data = ((originalvalue & (~bitmask)) |
  135. ((data << bitshift) & bitmask));
  136. }
  137. rtl_write_dword(rtlpriv, regaddr, data);
  138. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  139. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  140. regaddr, bitmask, data);
  141. }
  142. u32 rtl8821ae_phy_query_rf_reg(struct ieee80211_hw *hw,
  143. enum radio_path rfpath, u32 regaddr,
  144. u32 bitmask)
  145. {
  146. struct rtl_priv *rtlpriv = rtl_priv(hw);
  147. u32 original_value, readback_value, bitshift;
  148. unsigned long flags;
  149. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  150. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  151. regaddr, rfpath, bitmask);
  152. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  153. original_value = _rtl8821ae_phy_rf_serial_read(hw, rfpath, regaddr);
  154. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  155. readback_value = (original_value & bitmask) >> bitshift;
  156. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  157. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  158. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  159. regaddr, rfpath, bitmask, original_value);
  160. return readback_value;
  161. }
  162. void rtl8821ae_phy_set_rf_reg(struct ieee80211_hw *hw,
  163. enum radio_path rfpath,
  164. u32 regaddr, u32 bitmask, u32 data)
  165. {
  166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  167. u32 original_value, bitshift;
  168. unsigned long flags;
  169. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  170. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  171. regaddr, bitmask, data, rfpath);
  172. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  173. if (bitmask != RFREG_OFFSET_MASK) {
  174. original_value =
  175. _rtl8821ae_phy_rf_serial_read(hw, rfpath, regaddr);
  176. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  177. data = ((original_value & (~bitmask)) | (data << bitshift));
  178. }
  179. _rtl8821ae_phy_rf_serial_write(hw, rfpath, regaddr, data);
  180. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  181. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  182. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  183. regaddr, bitmask, data, rfpath);
  184. }
  185. static u32 _rtl8821ae_phy_rf_serial_read(struct ieee80211_hw *hw,
  186. enum radio_path rfpath, u32 offset)
  187. {
  188. struct rtl_priv *rtlpriv = rtl_priv(hw);
  189. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  190. bool is_pi_mode = false;
  191. u32 retvalue = 0;
  192. /* 2009/06/17 MH We can not execute IO for power
  193. save or other accident mode.*/
  194. if (RT_CANNOT_IO(hw)) {
  195. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "return all one\n");
  196. return 0xFFFFFFFF;
  197. }
  198. /* <20120809, Kordan> CCA OFF(when entering),
  199. asked by James to avoid reading the wrong value.
  200. <20120828, Kordan> Toggling CCA would affect RF 0x0, skip it!*/
  201. if (offset != 0x0 &&
  202. !((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  203. (IS_VENDOR_8812A_C_CUT(rtlhal->version))))
  204. rtl_set_bbreg(hw, RCCAONSEC, 0x8, 1);
  205. offset &= 0xff;
  206. if (rfpath == RF90_PATH_A)
  207. is_pi_mode = (bool)rtl_get_bbreg(hw, 0xC00, 0x4);
  208. else if (rfpath == RF90_PATH_B)
  209. is_pi_mode = (bool)rtl_get_bbreg(hw, 0xE00, 0x4);
  210. rtl_set_bbreg(hw, RHSSIREAD_8821AE, 0xff, offset);
  211. if ((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  212. (IS_VENDOR_8812A_C_CUT(rtlhal->version)))
  213. udelay(20);
  214. if (is_pi_mode) {
  215. if (rfpath == RF90_PATH_A)
  216. retvalue =
  217. rtl_get_bbreg(hw, RA_PIREAD_8821A, BLSSIREADBACKDATA);
  218. else if (rfpath == RF90_PATH_B)
  219. retvalue =
  220. rtl_get_bbreg(hw, RB_PIREAD_8821A, BLSSIREADBACKDATA);
  221. } else {
  222. if (rfpath == RF90_PATH_A)
  223. retvalue =
  224. rtl_get_bbreg(hw, RA_SIREAD_8821A, BLSSIREADBACKDATA);
  225. else if (rfpath == RF90_PATH_B)
  226. retvalue =
  227. rtl_get_bbreg(hw, RB_SIREAD_8821A, BLSSIREADBACKDATA);
  228. }
  229. /*<20120809, Kordan> CCA ON(when exiting),
  230. * asked by James to avoid reading the wrong value.
  231. * <20120828, Kordan> Toggling CCA would affect RF 0x0, skip it!
  232. */
  233. if (offset != 0x0 &&
  234. !((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  235. (IS_VENDOR_8812A_C_CUT(rtlhal->version))))
  236. rtl_set_bbreg(hw, RCCAONSEC, 0x8, 0);
  237. return retvalue;
  238. }
  239. static void _rtl8821ae_phy_rf_serial_write(struct ieee80211_hw *hw,
  240. enum radio_path rfpath, u32 offset,
  241. u32 data)
  242. {
  243. struct rtl_priv *rtlpriv = rtl_priv(hw);
  244. struct rtl_phy *rtlphy = &rtlpriv->phy;
  245. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  246. u32 data_and_addr;
  247. u32 newoffset;
  248. if (RT_CANNOT_IO(hw)) {
  249. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "stop\n");
  250. return;
  251. }
  252. offset &= 0xff;
  253. newoffset = offset;
  254. data_and_addr = ((newoffset << 20) |
  255. (data & 0x000fffff)) & 0x0fffffff;
  256. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  257. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  258. "RFW-%d Addr[0x%x]=0x%x\n",
  259. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  260. }
  261. static u32 _rtl8821ae_phy_calculate_bit_shift(u32 bitmask)
  262. {
  263. u32 i;
  264. for (i = 0; i <= 31; i++) {
  265. if (((bitmask >> i) & 0x1) == 1)
  266. break;
  267. }
  268. return i;
  269. }
  270. bool rtl8821ae_phy_mac_config(struct ieee80211_hw *hw)
  271. {
  272. bool rtstatus = 0;
  273. rtstatus = _rtl8821ae_phy_config_mac_with_headerfile(hw);
  274. return rtstatus;
  275. }
  276. bool rtl8821ae_phy_bb_config(struct ieee80211_hw *hw)
  277. {
  278. bool rtstatus = true;
  279. struct rtl_priv *rtlpriv = rtl_priv(hw);
  280. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  281. struct rtl_phy *rtlphy = &rtlpriv->phy;
  282. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  283. u8 regval;
  284. u8 crystal_cap;
  285. phy_init_bb_rf_register_definition(hw);
  286. regval = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  287. regval |= FEN_PCIEA;
  288. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, regval);
  289. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
  290. regval | FEN_BB_GLB_RSTN | FEN_BBRSTB);
  291. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x7);
  292. rtl_write_byte(rtlpriv, REG_OPT_CTRL + 2, 0x7);
  293. rtstatus = _rtl8821ae_phy_bb8821a_config_parafile(hw);
  294. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  295. crystal_cap = rtlefuse->crystalcap & 0x3F;
  296. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0x7FF80000,
  297. (crystal_cap | (crystal_cap << 6)));
  298. } else {
  299. crystal_cap = rtlefuse->crystalcap & 0x3F;
  300. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  301. (crystal_cap | (crystal_cap << 6)));
  302. }
  303. rtlphy->reg_837 = rtl_read_byte(rtlpriv, 0x837);
  304. return rtstatus;
  305. }
  306. bool rtl8821ae_phy_rf_config(struct ieee80211_hw *hw)
  307. {
  308. return rtl8821ae_phy_rf6052_config(hw);
  309. }
  310. u32 phy_get_tx_swing_8812A(struct ieee80211_hw *hw, u8 band,
  311. u8 rf_path)
  312. {
  313. struct rtl_priv *rtlpriv = rtl_priv(hw);
  314. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  315. struct rtl_dm *rtldm = rtl_dm(rtlpriv);
  316. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  317. char reg_swing_2g = -1;/* 0xff; */
  318. char reg_swing_5g = -1;/* 0xff; */
  319. char swing_2g = -1 * reg_swing_2g;
  320. char swing_5g = -1 * reg_swing_5g;
  321. u32 out = 0x200;
  322. const char auto_temp = -1;
  323. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  324. "===> PHY_GetTxBBSwing_8812A, bbSwing_2G: %d, bbSwing_5G: %d,autoload_failflag=%d.\n",
  325. (int)swing_2g, (int)swing_5g,
  326. (int)rtlefuse->autoload_failflag);
  327. if (rtlefuse->autoload_failflag) {
  328. if (band == BAND_ON_2_4G) {
  329. rtldm->swing_diff_2g = swing_2g;
  330. if (swing_2g == 0) {
  331. out = 0x200; /* 0 dB */
  332. } else if (swing_2g == -3) {
  333. out = 0x16A; /* -3 dB */
  334. } else if (swing_2g == -6) {
  335. out = 0x101; /* -6 dB */
  336. } else if (swing_2g == -9) {
  337. out = 0x0B6; /* -9 dB */
  338. } else {
  339. rtldm->swing_diff_2g = 0;
  340. out = 0x200;
  341. }
  342. } else if (band == BAND_ON_5G) {
  343. rtldm->swing_diff_5g = swing_5g;
  344. if (swing_5g == 0) {
  345. out = 0x200; /* 0 dB */
  346. } else if (swing_5g == -3) {
  347. out = 0x16A; /* -3 dB */
  348. } else if (swing_5g == -6) {
  349. out = 0x101; /* -6 dB */
  350. } else if (swing_5g == -9) {
  351. out = 0x0B6; /* -9 dB */
  352. } else {
  353. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  354. rtldm->swing_diff_5g = -3;
  355. out = 0x16A;
  356. } else {
  357. rtldm->swing_diff_5g = 0;
  358. out = 0x200;
  359. }
  360. }
  361. } else {
  362. rtldm->swing_diff_2g = -3;
  363. rtldm->swing_diff_5g = -3;
  364. out = 0x16A; /* -3 dB */
  365. }
  366. } else {
  367. u32 swing = 0, swing_a = 0, swing_b = 0;
  368. if (band == BAND_ON_2_4G) {
  369. if (reg_swing_2g == auto_temp) {
  370. efuse_shadow_read(hw, 1, 0xC6, (u32 *)&swing);
  371. swing = (swing == 0xFF) ? 0x00 : swing;
  372. } else if (swing_2g == 0) {
  373. swing = 0x00; /* 0 dB */
  374. } else if (swing_2g == -3) {
  375. swing = 0x05; /* -3 dB */
  376. } else if (swing_2g == -6) {
  377. swing = 0x0A; /* -6 dB */
  378. } else if (swing_2g == -9) {
  379. swing = 0xFF; /* -9 dB */
  380. } else {
  381. swing = 0x00;
  382. }
  383. } else {
  384. if (reg_swing_5g == auto_temp) {
  385. efuse_shadow_read(hw, 1, 0xC7, (u32 *)&swing);
  386. swing = (swing == 0xFF) ? 0x00 : swing;
  387. } else if (swing_5g == 0) {
  388. swing = 0x00; /* 0 dB */
  389. } else if (swing_5g == -3) {
  390. swing = 0x05; /* -3 dB */
  391. } else if (swing_5g == -6) {
  392. swing = 0x0A; /* -6 dB */
  393. } else if (swing_5g == -9) {
  394. swing = 0xFF; /* -9 dB */
  395. } else {
  396. swing = 0x00;
  397. }
  398. }
  399. swing_a = (swing & 0x3) >> 0; /* 0xC6/C7[1:0] */
  400. swing_b = (swing & 0xC) >> 2; /* 0xC6/C7[3:2] */
  401. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  402. "===> PHY_GetTxBBSwing_8812A, swingA: 0x%X, swingB: 0x%X\n",
  403. swing_a, swing_b);
  404. /* 3 Path-A */
  405. if (swing_a == 0x0) {
  406. if (band == BAND_ON_2_4G)
  407. rtldm->swing_diff_2g = 0;
  408. else
  409. rtldm->swing_diff_5g = 0;
  410. out = 0x200; /* 0 dB */
  411. } else if (swing_a == 0x1) {
  412. if (band == BAND_ON_2_4G)
  413. rtldm->swing_diff_2g = -3;
  414. else
  415. rtldm->swing_diff_5g = -3;
  416. out = 0x16A; /* -3 dB */
  417. } else if (swing_a == 0x2) {
  418. if (band == BAND_ON_2_4G)
  419. rtldm->swing_diff_2g = -6;
  420. else
  421. rtldm->swing_diff_5g = -6;
  422. out = 0x101; /* -6 dB */
  423. } else if (swing_a == 0x3) {
  424. if (band == BAND_ON_2_4G)
  425. rtldm->swing_diff_2g = -9;
  426. else
  427. rtldm->swing_diff_5g = -9;
  428. out = 0x0B6; /* -9 dB */
  429. }
  430. /* 3 Path-B */
  431. if (swing_b == 0x0) {
  432. if (band == BAND_ON_2_4G)
  433. rtldm->swing_diff_2g = 0;
  434. else
  435. rtldm->swing_diff_5g = 0;
  436. out = 0x200; /* 0 dB */
  437. } else if (swing_b == 0x1) {
  438. if (band == BAND_ON_2_4G)
  439. rtldm->swing_diff_2g = -3;
  440. else
  441. rtldm->swing_diff_5g = -3;
  442. out = 0x16A; /* -3 dB */
  443. } else if (swing_b == 0x2) {
  444. if (band == BAND_ON_2_4G)
  445. rtldm->swing_diff_2g = -6;
  446. else
  447. rtldm->swing_diff_5g = -6;
  448. out = 0x101; /* -6 dB */
  449. } else if (swing_b == 0x3) {
  450. if (band == BAND_ON_2_4G)
  451. rtldm->swing_diff_2g = -9;
  452. else
  453. rtldm->swing_diff_5g = -9;
  454. out = 0x0B6; /* -9 dB */
  455. }
  456. }
  457. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  458. "<=== PHY_GetTxBBSwing_8812A, out = 0x%X\n", out);
  459. return out;
  460. }
  461. void rtl8821ae_phy_switch_wirelessband(struct ieee80211_hw *hw, u8 band)
  462. {
  463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  464. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  465. struct rtl_dm *rtldm = rtl_dm(rtlpriv);
  466. u8 current_band = rtlhal->current_bandtype;
  467. u32 txpath, rxpath;
  468. char bb_diff_between_band;
  469. txpath = rtl8821ae_phy_query_bb_reg(hw, RTXPATH, 0xf0);
  470. rxpath = rtl8821ae_phy_query_bb_reg(hw, RCCK_RX, 0x0f000000);
  471. rtlhal->current_bandtype = (enum band_type) band;
  472. /* reconfig BB/RF according to wireless mode */
  473. if (rtlhal->current_bandtype == BAND_ON_2_4G) {
  474. /* BB & RF Config */
  475. rtl_set_bbreg(hw, ROFDMCCKEN, BOFDMEN|BCCKEN, 0x03);
  476. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  477. /* 0xCB0[15:12] = 0x7 (LNA_On)*/
  478. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF000, 0x7);
  479. /* 0xCB0[7:4] = 0x7 (PAPE_A)*/
  480. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF0, 0x7);
  481. }
  482. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  483. /*0x834[1:0] = 0x1*/
  484. rtl_set_bbreg(hw, 0x834, 0x3, 0x1);
  485. }
  486. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  487. /* 0xC1C[11:8] = 0 */
  488. rtl_set_bbreg(hw, RA_TXSCALE, 0xF00, 0);
  489. } else {
  490. /* 0x82C[1:0] = 2b'00 */
  491. rtl_set_bbreg(hw, 0x82c, 0x3, 0);
  492. }
  493. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  494. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD,
  495. 0x77777777);
  496. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD,
  497. 0x77777777);
  498. rtl_set_bbreg(hw, RA_RFE_INV, 0x3ff00000, 0x000);
  499. rtl_set_bbreg(hw, RB_RFE_INV, 0x3ff00000, 0x000);
  500. }
  501. rtl_set_bbreg(hw, RTXPATH, 0xf0, 0x1);
  502. rtl_set_bbreg(hw, RCCK_RX, 0x0f000000, 0x1);
  503. rtl_write_byte(rtlpriv, REG_CCK_CHECK, 0x0);
  504. } else {/* 5G band */
  505. u16 count, reg_41a;
  506. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  507. /*0xCB0[15:12] = 0x5 (LNA_On)*/
  508. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF000, 0x5);
  509. /*0xCB0[7:4] = 0x4 (PAPE_A)*/
  510. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF0, 0x4);
  511. }
  512. /*CCK_CHECK_en*/
  513. rtl_write_byte(rtlpriv, REG_CCK_CHECK, 0x80);
  514. count = 0;
  515. reg_41a = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  516. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  517. "Reg41A value %d", reg_41a);
  518. reg_41a &= 0x30;
  519. while ((reg_41a != 0x30) && (count < 50)) {
  520. udelay(50);
  521. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "Delay 50us\n");
  522. reg_41a = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  523. reg_41a &= 0x30;
  524. count++;
  525. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  526. "Reg41A value %d", reg_41a);
  527. }
  528. if (count != 0)
  529. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  530. "PHY_SwitchWirelessBand8812(): Switch to 5G Band. Count = %d reg41A=0x%x\n",
  531. count, reg_41a);
  532. /* 2012/02/01, Sinda add registry to switch workaround
  533. without long-run verification for scan issue. */
  534. rtl_set_bbreg(hw, ROFDMCCKEN, BOFDMEN|BCCKEN, 0x03);
  535. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  536. /*0x834[1:0] = 0x2*/
  537. rtl_set_bbreg(hw, 0x834, 0x3, 0x2);
  538. }
  539. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  540. /* AGC table select */
  541. /* 0xC1C[11:8] = 1*/
  542. rtl_set_bbreg(hw, RA_TXSCALE, 0xF00, 1);
  543. } else
  544. /* 0x82C[1:0] = 2'b00 */
  545. rtl_set_bbreg(hw, 0x82c, 0x3, 1);
  546. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  547. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD,
  548. 0x77337777);
  549. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD,
  550. 0x77337777);
  551. rtl_set_bbreg(hw, RA_RFE_INV, 0x3ff00000, 0x010);
  552. rtl_set_bbreg(hw, RB_RFE_INV, 0x3ff00000, 0x010);
  553. }
  554. rtl_set_bbreg(hw, RTXPATH, 0xf0, 0);
  555. rtl_set_bbreg(hw, RCCK_RX, 0x0f000000, 0xf);
  556. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  557. "==>PHY_SwitchWirelessBand8812() BAND_ON_5G settings OFDM index 0x%x\n",
  558. rtlpriv->dm.ofdm_index[RF90_PATH_A]);
  559. }
  560. if ((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  561. (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)) {
  562. /* 0xC1C[31:21] */
  563. rtl_set_bbreg(hw, RA_TXSCALE, 0xFFE00000,
  564. phy_get_tx_swing_8812A(hw, band, RF90_PATH_A));
  565. /* 0xE1C[31:21] */
  566. rtl_set_bbreg(hw, RB_TXSCALE, 0xFFE00000,
  567. phy_get_tx_swing_8812A(hw, band, RF90_PATH_B));
  568. /* <20121005, Kordan> When TxPowerTrack is ON,
  569. * we should take care of the change of BB swing.
  570. * That is, reset all info to trigger Tx power tracking.
  571. */
  572. if (band != current_band) {
  573. bb_diff_between_band =
  574. (rtldm->swing_diff_2g - rtldm->swing_diff_5g);
  575. bb_diff_between_band = (band == BAND_ON_2_4G) ?
  576. bb_diff_between_band :
  577. (-1 * bb_diff_between_band);
  578. rtldm->default_ofdm_index += bb_diff_between_band * 2;
  579. }
  580. rtl8821ae_dm_clear_txpower_tracking_state(hw);
  581. }
  582. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  583. "<==rtl8821ae_phy_switch_wirelessband():Switch Band OK.\n");
  584. return;
  585. }
  586. static bool _rtl8821ae_check_condition(struct ieee80211_hw *hw,
  587. const u32 condition)
  588. {
  589. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  590. u32 _board = rtlefuse->board_type; /*need efuse define*/
  591. u32 _interface = 0x01; /* ODM_ITRF_PCIE */
  592. u32 _platform = 0x08;/* ODM_WIN */
  593. u32 cond = condition;
  594. if (condition == 0xCDCDCDCD)
  595. return true;
  596. cond = condition & 0xFF;
  597. if ((_board != cond) && cond != 0xFF)
  598. return false;
  599. cond = condition & 0xFF00;
  600. cond = cond >> 8;
  601. if ((_interface & cond) == 0 && cond != 0x07)
  602. return false;
  603. cond = condition & 0xFF0000;
  604. cond = cond >> 16;
  605. if ((_platform & cond) == 0 && cond != 0x0F)
  606. return false;
  607. return true;
  608. }
  609. static void _rtl8821ae_config_rf_reg(struct ieee80211_hw *hw,
  610. u32 addr, u32 data,
  611. enum radio_path rfpath, u32 regaddr)
  612. {
  613. if (addr == 0xfe || addr == 0xffe) {
  614. /* In order not to disturb BT music when
  615. * wifi init.(1ant NIC only)
  616. */
  617. mdelay(50);
  618. } else {
  619. rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
  620. udelay(1);
  621. }
  622. }
  623. static void _rtl8821ae_config_rf_radio_a(struct ieee80211_hw *hw,
  624. u32 addr, u32 data)
  625. {
  626. u32 content = 0x1000; /*RF Content: radio_a_txt*/
  627. u32 maskforphyset = (u32)(content & 0xE000);
  628. _rtl8821ae_config_rf_reg(hw, addr, data,
  629. RF90_PATH_A, addr | maskforphyset);
  630. }
  631. static void _rtl8821ae_config_rf_radio_b(struct ieee80211_hw *hw,
  632. u32 addr, u32 data)
  633. {
  634. u32 content = 0x1001; /*RF Content: radio_b_txt*/
  635. u32 maskforphyset = (u32)(content & 0xE000);
  636. _rtl8821ae_config_rf_reg(hw, addr, data,
  637. RF90_PATH_B, addr | maskforphyset);
  638. }
  639. static void _rtl8821ae_config_bb_reg(struct ieee80211_hw *hw,
  640. u32 addr, u32 data)
  641. {
  642. if (addr == 0xfe)
  643. mdelay(50);
  644. else if (addr == 0xfd)
  645. mdelay(5);
  646. else if (addr == 0xfc)
  647. mdelay(1);
  648. else if (addr == 0xfb)
  649. udelay(50);
  650. else if (addr == 0xfa)
  651. udelay(5);
  652. else if (addr == 0xf9)
  653. udelay(1);
  654. else
  655. rtl_set_bbreg(hw, addr, MASKDWORD, data);
  656. udelay(1);
  657. }
  658. static void _rtl8821ae_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
  659. {
  660. struct rtl_priv *rtlpriv = rtl_priv(hw);
  661. struct rtl_phy *rtlphy = &rtlpriv->phy;
  662. u8 band, rfpath, txnum, rate_section;
  663. for (band = BAND_ON_2_4G; band <= BAND_ON_5G; ++band)
  664. for (rfpath = 0; rfpath < TX_PWR_BY_RATE_NUM_RF; ++rfpath)
  665. for (txnum = 0; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
  666. for (rate_section = 0;
  667. rate_section < TX_PWR_BY_RATE_NUM_SECTION;
  668. ++rate_section)
  669. rtlphy->tx_power_by_rate_offset[band]
  670. [rfpath][txnum][rate_section] = 0;
  671. }
  672. static void _rtl8821ae_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
  673. u8 band, u8 path,
  674. u8 rate_section,
  675. u8 txnum, u8 value)
  676. {
  677. struct rtl_priv *rtlpriv = rtl_priv(hw);
  678. struct rtl_phy *rtlphy = &rtlpriv->phy;
  679. if (path > RF90_PATH_D) {
  680. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  681. "Invalid Rf Path %d in phy_SetTxPowerByRatBase()\n", path);
  682. return;
  683. }
  684. if (band == BAND_ON_2_4G) {
  685. switch (rate_section) {
  686. case CCK:
  687. rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
  688. break;
  689. case OFDM:
  690. rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
  691. break;
  692. case HT_MCS0_MCS7:
  693. rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
  694. break;
  695. case HT_MCS8_MCS15:
  696. rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
  697. break;
  698. case VHT_1SSMCS0_1SSMCS9:
  699. rtlphy->txpwr_by_rate_base_24g[path][txnum][4] = value;
  700. break;
  701. case VHT_2SSMCS0_2SSMCS9:
  702. rtlphy->txpwr_by_rate_base_24g[path][txnum][5] = value;
  703. break;
  704. default:
  705. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  706. "Invalid RateSection %d in Band 2.4G,Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  707. rate_section, path, txnum);
  708. break;
  709. }
  710. } else if (band == BAND_ON_5G) {
  711. switch (rate_section) {
  712. case OFDM:
  713. rtlphy->txpwr_by_rate_base_5g[path][txnum][0] = value;
  714. break;
  715. case HT_MCS0_MCS7:
  716. rtlphy->txpwr_by_rate_base_5g[path][txnum][1] = value;
  717. break;
  718. case HT_MCS8_MCS15:
  719. rtlphy->txpwr_by_rate_base_5g[path][txnum][2] = value;
  720. break;
  721. case VHT_1SSMCS0_1SSMCS9:
  722. rtlphy->txpwr_by_rate_base_5g[path][txnum][3] = value;
  723. break;
  724. case VHT_2SSMCS0_2SSMCS9:
  725. rtlphy->txpwr_by_rate_base_5g[path][txnum][4] = value;
  726. break;
  727. default:
  728. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  729. "Invalid RateSection %d in Band 5G, Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  730. rate_section, path, txnum);
  731. break;
  732. }
  733. } else {
  734. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  735. "Invalid Band %d in PHY_SetTxPowerByRateBase()\n", band);
  736. }
  737. }
  738. static u8 _rtl8821ae_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
  739. u8 band, u8 path,
  740. u8 txnum, u8 rate_section)
  741. {
  742. struct rtl_priv *rtlpriv = rtl_priv(hw);
  743. struct rtl_phy *rtlphy = &rtlpriv->phy;
  744. u8 value = 0;
  745. if (path > RF90_PATH_D) {
  746. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  747. "Invalid Rf Path %d in PHY_GetTxPowerByRateBase()\n",
  748. path);
  749. return 0;
  750. }
  751. if (band == BAND_ON_2_4G) {
  752. switch (rate_section) {
  753. case CCK:
  754. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
  755. break;
  756. case OFDM:
  757. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
  758. break;
  759. case HT_MCS0_MCS7:
  760. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
  761. break;
  762. case HT_MCS8_MCS15:
  763. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
  764. break;
  765. case VHT_1SSMCS0_1SSMCS9:
  766. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][4];
  767. break;
  768. case VHT_2SSMCS0_2SSMCS9:
  769. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][5];
  770. break;
  771. default:
  772. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  773. "Invalid RateSection %d in Band 2.4G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  774. rate_section, path, txnum);
  775. break;
  776. }
  777. } else if (band == BAND_ON_5G) {
  778. switch (rate_section) {
  779. case OFDM:
  780. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][0];
  781. break;
  782. case HT_MCS0_MCS7:
  783. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][1];
  784. break;
  785. case HT_MCS8_MCS15:
  786. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][2];
  787. break;
  788. case VHT_1SSMCS0_1SSMCS9:
  789. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][3];
  790. break;
  791. case VHT_2SSMCS0_2SSMCS9:
  792. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][4];
  793. break;
  794. default:
  795. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  796. "Invalid RateSection %d in Band 5G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  797. rate_section, path, txnum);
  798. break;
  799. }
  800. } else {
  801. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  802. "Invalid Band %d in PHY_GetTxPowerByRateBase()\n", band);
  803. }
  804. return value;
  805. }
  806. static void _rtl8821ae_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
  807. {
  808. struct rtl_priv *rtlpriv = rtl_priv(hw);
  809. struct rtl_phy *rtlphy = &rtlpriv->phy;
  810. u16 rawValue = 0;
  811. u8 base = 0, path = 0;
  812. for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
  813. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][0] >> 24) & 0xFF;
  814. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  815. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, CCK, RF_1TX, base);
  816. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][2] >> 24) & 0xFF;
  817. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  818. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, OFDM, RF_1TX, base);
  819. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][4] >> 24) & 0xFF;
  820. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  821. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, HT_MCS0_MCS7, RF_1TX, base);
  822. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_2TX][6] >> 24) & 0xFF;
  823. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  824. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, HT_MCS8_MCS15, RF_2TX, base);
  825. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][8] >> 24) & 0xFF;
  826. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  827. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, VHT_1SSMCS0_1SSMCS9, RF_1TX, base);
  828. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_2TX][11] >> 8) & 0xFF;
  829. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  830. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, VHT_2SSMCS0_2SSMCS9, RF_2TX, base);
  831. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][2] >> 24) & 0xFF;
  832. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  833. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, OFDM, RF_1TX, base);
  834. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][4] >> 24) & 0xFF;
  835. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  836. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, HT_MCS0_MCS7, RF_1TX, base);
  837. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_2TX][6] >> 24) & 0xFF;
  838. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  839. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, HT_MCS8_MCS15, RF_2TX, base);
  840. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][8] >> 24) & 0xFF;
  841. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  842. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, VHT_1SSMCS0_1SSMCS9, RF_1TX, base);
  843. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_2TX][11] >> 8) & 0xFF;
  844. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  845. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, VHT_2SSMCS0_2SSMCS9, RF_2TX, base);
  846. }
  847. }
  848. static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
  849. u8 end, u8 base_val)
  850. {
  851. char i = 0;
  852. u8 temp_value = 0;
  853. u32 temp_data = 0;
  854. for (i = 3; i >= 0; --i) {
  855. if (i >= start && i <= end) {
  856. /* Get the exact value */
  857. temp_value = (u8)(*data >> (i * 8)) & 0xF;
  858. temp_value += ((u8)((*data >> (i * 8 + 4)) & 0xF)) * 10;
  859. /* Change the value to a relative value */
  860. temp_value = (temp_value > base_val) ? temp_value -
  861. base_val : base_val - temp_value;
  862. } else {
  863. temp_value = (u8)(*data >> (i * 8)) & 0xFF;
  864. }
  865. temp_data <<= 8;
  866. temp_data |= temp_value;
  867. }
  868. *data = temp_data;
  869. }
  870. static void _rtl8812ae_phy_cross_reference_ht_and_vht_txpower_limit(struct ieee80211_hw *hw)
  871. {
  872. struct rtl_priv *rtlpriv = rtl_priv(hw);
  873. struct rtl_phy *rtlphy = &rtlpriv->phy;
  874. u8 regulation, bw, channel, rate_section;
  875. char temp_pwrlmt = 0;
  876. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  877. for (bw = 0; bw < MAX_5G_BANDWITH_NUM; ++bw) {
  878. for (channel = 0; channel < CHANNEL_MAX_NUMBER_5G; ++channel) {
  879. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  880. temp_pwrlmt = rtlphy->txpwr_limit_5g[regulation]
  881. [bw][rate_section][channel][RF90_PATH_A];
  882. if (temp_pwrlmt == MAX_POWER_INDEX) {
  883. if (bw == 0 || bw == 1) { /*5G 20M 40M VHT and HT can cross reference*/
  884. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  885. "No power limit table of the specified band %d, bandwidth %d, ratesection %d, channel %d, rf path %d\n",
  886. 1, bw, rate_section, channel, RF90_PATH_A);
  887. if (rate_section == 2) {
  888. rtlphy->txpwr_limit_5g[regulation][bw][2][channel][RF90_PATH_A] =
  889. rtlphy->txpwr_limit_5g[regulation][bw][4][channel][RF90_PATH_A];
  890. } else if (rate_section == 4) {
  891. rtlphy->txpwr_limit_5g[regulation][bw][4][channel][RF90_PATH_A] =
  892. rtlphy->txpwr_limit_5g[regulation][bw][2][channel][RF90_PATH_A];
  893. } else if (rate_section == 3) {
  894. rtlphy->txpwr_limit_5g[regulation][bw][3][channel][RF90_PATH_A] =
  895. rtlphy->txpwr_limit_5g[regulation][bw][5][channel][RF90_PATH_A];
  896. } else if (rate_section == 5) {
  897. rtlphy->txpwr_limit_5g[regulation][bw][5][channel][RF90_PATH_A] =
  898. rtlphy->txpwr_limit_5g[regulation][bw][3][channel][RF90_PATH_A];
  899. }
  900. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "use other value %d", temp_pwrlmt);
  901. }
  902. }
  903. }
  904. }
  905. }
  906. }
  907. }
  908. static u8 _rtl8812ae_phy_get_txpower_by_rate_base_index(struct ieee80211_hw *hw,
  909. enum band_type band, u8 rate)
  910. {
  911. struct rtl_priv *rtlpriv = rtl_priv(hw);
  912. u8 index = 0;
  913. if (band == BAND_ON_2_4G) {
  914. switch (rate) {
  915. case MGN_1M:
  916. case MGN_2M:
  917. case MGN_5_5M:
  918. case MGN_11M:
  919. index = 0;
  920. break;
  921. case MGN_6M:
  922. case MGN_9M:
  923. case MGN_12M:
  924. case MGN_18M:
  925. case MGN_24M:
  926. case MGN_36M:
  927. case MGN_48M:
  928. case MGN_54M:
  929. index = 1;
  930. break;
  931. case MGN_MCS0:
  932. case MGN_MCS1:
  933. case MGN_MCS2:
  934. case MGN_MCS3:
  935. case MGN_MCS4:
  936. case MGN_MCS5:
  937. case MGN_MCS6:
  938. case MGN_MCS7:
  939. index = 2;
  940. break;
  941. case MGN_MCS8:
  942. case MGN_MCS9:
  943. case MGN_MCS10:
  944. case MGN_MCS11:
  945. case MGN_MCS12:
  946. case MGN_MCS13:
  947. case MGN_MCS14:
  948. case MGN_MCS15:
  949. index = 3;
  950. break;
  951. default:
  952. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  953. "Wrong rate 0x%x to obtain index in 2.4G in PHY_GetTxPowerByRateBaseIndex()\n",
  954. rate);
  955. break;
  956. }
  957. } else if (band == BAND_ON_5G) {
  958. switch (rate) {
  959. case MGN_6M:
  960. case MGN_9M:
  961. case MGN_12M:
  962. case MGN_18M:
  963. case MGN_24M:
  964. case MGN_36M:
  965. case MGN_48M:
  966. case MGN_54M:
  967. index = 0;
  968. break;
  969. case MGN_MCS0:
  970. case MGN_MCS1:
  971. case MGN_MCS2:
  972. case MGN_MCS3:
  973. case MGN_MCS4:
  974. case MGN_MCS5:
  975. case MGN_MCS6:
  976. case MGN_MCS7:
  977. index = 1;
  978. break;
  979. case MGN_MCS8:
  980. case MGN_MCS9:
  981. case MGN_MCS10:
  982. case MGN_MCS11:
  983. case MGN_MCS12:
  984. case MGN_MCS13:
  985. case MGN_MCS14:
  986. case MGN_MCS15:
  987. index = 2;
  988. break;
  989. case MGN_VHT1SS_MCS0:
  990. case MGN_VHT1SS_MCS1:
  991. case MGN_VHT1SS_MCS2:
  992. case MGN_VHT1SS_MCS3:
  993. case MGN_VHT1SS_MCS4:
  994. case MGN_VHT1SS_MCS5:
  995. case MGN_VHT1SS_MCS6:
  996. case MGN_VHT1SS_MCS7:
  997. case MGN_VHT1SS_MCS8:
  998. case MGN_VHT1SS_MCS9:
  999. index = 3;
  1000. break;
  1001. case MGN_VHT2SS_MCS0:
  1002. case MGN_VHT2SS_MCS1:
  1003. case MGN_VHT2SS_MCS2:
  1004. case MGN_VHT2SS_MCS3:
  1005. case MGN_VHT2SS_MCS4:
  1006. case MGN_VHT2SS_MCS5:
  1007. case MGN_VHT2SS_MCS6:
  1008. case MGN_VHT2SS_MCS7:
  1009. case MGN_VHT2SS_MCS8:
  1010. case MGN_VHT2SS_MCS9:
  1011. index = 4;
  1012. break;
  1013. default:
  1014. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1015. "Wrong rate 0x%x to obtain index in 5G in PHY_GetTxPowerByRateBaseIndex()\n",
  1016. rate);
  1017. break;
  1018. }
  1019. }
  1020. return index;
  1021. }
  1022. static void _rtl8812ae_phy_convert_txpower_limit_to_power_index(struct ieee80211_hw *hw)
  1023. {
  1024. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1025. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1026. u8 bw40_pwr_base_dbm2_4G, bw40_pwr_base_dbm5G;
  1027. u8 regulation, bw, channel, rate_section;
  1028. u8 base_index2_4G = 0;
  1029. u8 base_index5G = 0;
  1030. char temp_value = 0, temp_pwrlmt = 0;
  1031. u8 rf_path = 0;
  1032. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1033. "=====> _rtl8812ae_phy_convert_txpower_limit_to_power_index()\n");
  1034. _rtl8812ae_phy_cross_reference_ht_and_vht_txpower_limit(hw);
  1035. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  1036. for (bw = 0; bw < MAX_2_4G_BANDWITH_NUM; ++bw) {
  1037. for (channel = 0; channel < CHANNEL_MAX_NUMBER_2G; ++channel) {
  1038. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  1039. /* obtain the base dBm values in 2.4G band
  1040. CCK => 11M, OFDM => 54M, HT 1T => MCS7, HT 2T => MCS15*/
  1041. if (rate_section == 0) { /*CCK*/
  1042. base_index2_4G =
  1043. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1044. BAND_ON_2_4G, MGN_11M);
  1045. } else if (rate_section == 1) { /*OFDM*/
  1046. base_index2_4G =
  1047. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1048. BAND_ON_2_4G, MGN_54M);
  1049. } else if (rate_section == 2) { /*HT IT*/
  1050. base_index2_4G =
  1051. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1052. BAND_ON_2_4G, MGN_MCS7);
  1053. } else if (rate_section == 3) { /*HT 2T*/
  1054. base_index2_4G =
  1055. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1056. BAND_ON_2_4G, MGN_MCS15);
  1057. }
  1058. temp_pwrlmt = rtlphy->txpwr_limit_2_4g[regulation]
  1059. [bw][rate_section][channel][RF90_PATH_A];
  1060. for (rf_path = RF90_PATH_A;
  1061. rf_path < MAX_RF_PATH_NUM;
  1062. ++rf_path) {
  1063. if (rate_section == 3)
  1064. bw40_pwr_base_dbm2_4G =
  1065. rtlphy->txpwr_by_rate_base_24g[rf_path][RF_2TX][base_index2_4G];
  1066. else
  1067. bw40_pwr_base_dbm2_4G =
  1068. rtlphy->txpwr_by_rate_base_24g[rf_path][RF_1TX][base_index2_4G];
  1069. if (temp_pwrlmt != MAX_POWER_INDEX) {
  1070. temp_value = temp_pwrlmt - bw40_pwr_base_dbm2_4G;
  1071. rtlphy->txpwr_limit_2_4g[regulation]
  1072. [bw][rate_section][channel][rf_path] =
  1073. temp_value;
  1074. }
  1075. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1076. "TxPwrLimit_2_4G[regulation %d][bw %d][rateSection %d][channel %d] = %d\n(TxPwrLimit in dBm %d - BW40PwrLmt2_4G[channel %d][rfPath %d] %d)\n",
  1077. regulation, bw, rate_section, channel,
  1078. rtlphy->txpwr_limit_2_4g[regulation][bw]
  1079. [rate_section][channel][rf_path], (temp_pwrlmt == 63)
  1080. ? 0 : temp_pwrlmt/2, channel, rf_path,
  1081. bw40_pwr_base_dbm2_4G);
  1082. }
  1083. }
  1084. }
  1085. }
  1086. }
  1087. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  1088. for (bw = 0; bw < MAX_5G_BANDWITH_NUM; ++bw) {
  1089. for (channel = 0; channel < CHANNEL_MAX_NUMBER_5G; ++channel) {
  1090. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  1091. /* obtain the base dBm values in 5G band
  1092. OFDM => 54M, HT 1T => MCS7, HT 2T => MCS15,
  1093. VHT => 1SSMCS7, VHT 2T => 2SSMCS7*/
  1094. if (rate_section == 1) { /*OFDM*/
  1095. base_index5G =
  1096. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1097. BAND_ON_5G, MGN_54M);
  1098. } else if (rate_section == 2) { /*HT 1T*/
  1099. base_index5G =
  1100. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1101. BAND_ON_5G, MGN_MCS7);
  1102. } else if (rate_section == 3) { /*HT 2T*/
  1103. base_index5G =
  1104. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1105. BAND_ON_5G, MGN_MCS15);
  1106. } else if (rate_section == 4) { /*VHT 1T*/
  1107. base_index5G =
  1108. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1109. BAND_ON_5G, MGN_VHT1SS_MCS7);
  1110. } else if (rate_section == 5) { /*VHT 2T*/
  1111. base_index5G =
  1112. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1113. BAND_ON_5G, MGN_VHT2SS_MCS7);
  1114. }
  1115. temp_pwrlmt = rtlphy->txpwr_limit_5g[regulation]
  1116. [bw][rate_section][channel]
  1117. [RF90_PATH_A];
  1118. for (rf_path = RF90_PATH_A;
  1119. rf_path < MAX_RF_PATH_NUM;
  1120. ++rf_path) {
  1121. if (rate_section == 3 || rate_section == 5)
  1122. bw40_pwr_base_dbm5G =
  1123. rtlphy->txpwr_by_rate_base_5g[rf_path]
  1124. [RF_2TX][base_index5G];
  1125. else
  1126. bw40_pwr_base_dbm5G =
  1127. rtlphy->txpwr_by_rate_base_5g[rf_path]
  1128. [RF_1TX][base_index5G];
  1129. if (temp_pwrlmt != MAX_POWER_INDEX) {
  1130. temp_value =
  1131. temp_pwrlmt - bw40_pwr_base_dbm5G;
  1132. rtlphy->txpwr_limit_5g[regulation]
  1133. [bw][rate_section][channel]
  1134. [rf_path] = temp_value;
  1135. }
  1136. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1137. "TxPwrLimit_5G[regulation %d][bw %d][rateSection %d][channel %d] =%d\n(TxPwrLimit in dBm %d - BW40PwrLmt5G[chnl group %d][rfPath %d] %d)\n",
  1138. regulation, bw, rate_section,
  1139. channel, rtlphy->txpwr_limit_5g[regulation]
  1140. [bw][rate_section][channel][rf_path],
  1141. temp_pwrlmt, channel, rf_path, bw40_pwr_base_dbm5G);
  1142. }
  1143. }
  1144. }
  1145. }
  1146. }
  1147. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1148. "<===== _rtl8812ae_phy_convert_txpower_limit_to_power_index()\n");
  1149. }
  1150. static void _rtl8821ae_phy_init_txpower_limit(struct ieee80211_hw *hw)
  1151. {
  1152. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1153. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1154. u8 i, j, k, l, m;
  1155. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1156. "=====> _rtl8821ae_phy_init_txpower_limit()!\n");
  1157. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  1158. for (j = 0; j < MAX_2_4G_BANDWITH_NUM; ++j)
  1159. for (k = 0; k < MAX_RATE_SECTION_NUM; ++k)
  1160. for (m = 0; m < CHANNEL_MAX_NUMBER_2G; ++m)
  1161. for (l = 0; l < MAX_RF_PATH_NUM; ++l)
  1162. rtlphy->txpwr_limit_2_4g
  1163. [i][j][k][m][l]
  1164. = MAX_POWER_INDEX;
  1165. }
  1166. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  1167. for (j = 0; j < MAX_5G_BANDWITH_NUM; ++j)
  1168. for (k = 0; k < MAX_RATE_SECTION_NUM; ++k)
  1169. for (m = 0; m < CHANNEL_MAX_NUMBER_5G; ++m)
  1170. for (l = 0; l < MAX_RF_PATH_NUM; ++l)
  1171. rtlphy->txpwr_limit_5g
  1172. [i][j][k][m][l]
  1173. = MAX_POWER_INDEX;
  1174. }
  1175. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1176. "<===== _rtl8821ae_phy_init_txpower_limit()!\n");
  1177. }
  1178. static void _rtl8821ae_phy_convert_txpower_dbm_to_relative_value(struct ieee80211_hw *hw)
  1179. {
  1180. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1181. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1182. u8 base = 0, rfPath = 0;
  1183. for (rfPath = RF90_PATH_A; rfPath <= RF90_PATH_B; ++rfPath) {
  1184. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, CCK);
  1185. _phy_convert_txpower_dbm_to_relative_value(
  1186. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][0],
  1187. 0, 3, base);
  1188. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, OFDM);
  1189. _phy_convert_txpower_dbm_to_relative_value(
  1190. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][1],
  1191. 0, 3, base);
  1192. _phy_convert_txpower_dbm_to_relative_value(
  1193. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][2],
  1194. 0, 3, base);
  1195. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, HT_MCS0_MCS7);
  1196. _phy_convert_txpower_dbm_to_relative_value(
  1197. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][3],
  1198. 0, 3, base);
  1199. _phy_convert_txpower_dbm_to_relative_value(
  1200. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][4],
  1201. 0, 3, base);
  1202. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_2TX, HT_MCS8_MCS15);
  1203. _phy_convert_txpower_dbm_to_relative_value(
  1204. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][5],
  1205. 0, 3, base);
  1206. _phy_convert_txpower_dbm_to_relative_value(
  1207. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][6],
  1208. 0, 3, base);
  1209. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, VHT_1SSMCS0_1SSMCS9);
  1210. _phy_convert_txpower_dbm_to_relative_value(
  1211. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][7],
  1212. 0, 3, base);
  1213. _phy_convert_txpower_dbm_to_relative_value(
  1214. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][8],
  1215. 0, 3, base);
  1216. _phy_convert_txpower_dbm_to_relative_value(
  1217. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][9],
  1218. 0, 1, base);
  1219. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_2TX, VHT_2SSMCS0_2SSMCS9);
  1220. _phy_convert_txpower_dbm_to_relative_value(
  1221. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][9],
  1222. 2, 3, base);
  1223. _phy_convert_txpower_dbm_to_relative_value(
  1224. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][10],
  1225. 0, 3, base);
  1226. _phy_convert_txpower_dbm_to_relative_value(
  1227. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][11],
  1228. 0, 3, base);
  1229. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, OFDM);
  1230. _phy_convert_txpower_dbm_to_relative_value(
  1231. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][1],
  1232. 0, 3, base);
  1233. _phy_convert_txpower_dbm_to_relative_value(
  1234. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][2],
  1235. 0, 3, base);
  1236. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, HT_MCS0_MCS7);
  1237. _phy_convert_txpower_dbm_to_relative_value(
  1238. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][3],
  1239. 0, 3, base);
  1240. _phy_convert_txpower_dbm_to_relative_value(
  1241. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][4],
  1242. 0, 3, base);
  1243. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_2TX, HT_MCS8_MCS15);
  1244. _phy_convert_txpower_dbm_to_relative_value(
  1245. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][5],
  1246. 0, 3, base);
  1247. _phy_convert_txpower_dbm_to_relative_value(
  1248. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][6],
  1249. 0, 3, base);
  1250. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, VHT_1SSMCS0_1SSMCS9);
  1251. _phy_convert_txpower_dbm_to_relative_value(
  1252. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][7],
  1253. 0, 3, base);
  1254. _phy_convert_txpower_dbm_to_relative_value(
  1255. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][8],
  1256. 0, 3, base);
  1257. _phy_convert_txpower_dbm_to_relative_value(
  1258. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][9],
  1259. 0, 1, base);
  1260. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_2TX, VHT_2SSMCS0_2SSMCS9);
  1261. _phy_convert_txpower_dbm_to_relative_value(
  1262. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][9],
  1263. 2, 3, base);
  1264. _phy_convert_txpower_dbm_to_relative_value(
  1265. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][10],
  1266. 0, 3, base);
  1267. _phy_convert_txpower_dbm_to_relative_value(
  1268. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][11],
  1269. 0, 3, base);
  1270. }
  1271. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1272. "<===_rtl8821ae_phy_convert_txpower_dbm_to_relative_value()\n");
  1273. }
  1274. static void _rtl8821ae_phy_txpower_by_rate_configuration(struct ieee80211_hw *hw)
  1275. {
  1276. _rtl8821ae_phy_store_txpower_by_rate_base(hw);
  1277. _rtl8821ae_phy_convert_txpower_dbm_to_relative_value(hw);
  1278. }
  1279. /* string is in decimal */
  1280. static bool _rtl8812ae_get_integer_from_string(char *str, u8 *pint)
  1281. {
  1282. u16 i = 0;
  1283. *pint = 0;
  1284. while (str[i] != '\0') {
  1285. if (str[i] >= '0' && str[i] <= '9') {
  1286. *pint *= 10;
  1287. *pint += (str[i] - '0');
  1288. } else {
  1289. return false;
  1290. }
  1291. ++i;
  1292. }
  1293. return true;
  1294. }
  1295. static bool _rtl8812ae_eq_n_byte(u8 *str1, u8 *str2, u32 num)
  1296. {
  1297. if (num == 0)
  1298. return false;
  1299. while (num > 0) {
  1300. num--;
  1301. if (str1[num] != str2[num])
  1302. return false;
  1303. }
  1304. return true;
  1305. }
  1306. static char _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(struct ieee80211_hw *hw,
  1307. u8 band, u8 channel)
  1308. {
  1309. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1310. char channel_index = -1;
  1311. u8 i = 0;
  1312. if (band == BAND_ON_2_4G)
  1313. channel_index = channel - 1;
  1314. else if (band == BAND_ON_5G) {
  1315. for (i = 0; i < sizeof(channel5g)/sizeof(u8); ++i) {
  1316. if (channel5g[i] == channel)
  1317. channel_index = i;
  1318. }
  1319. } else
  1320. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid Band %d in %s",
  1321. band, __func__);
  1322. if (channel_index == -1)
  1323. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1324. "Invalid Channel %d of Band %d in %s", channel,
  1325. band, __func__);
  1326. return channel_index;
  1327. }
  1328. static void _rtl8812ae_phy_set_txpower_limit(struct ieee80211_hw *hw, u8 *pregulation,
  1329. u8 *pband, u8 *pbandwidth,
  1330. u8 *prate_section, u8 *prf_path,
  1331. u8 *pchannel, u8 *ppower_limit)
  1332. {
  1333. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1334. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1335. u8 regulation = 0, bandwidth = 0, rate_section = 0, channel;
  1336. u8 channel_index;
  1337. char power_limit = 0, prev_power_limit, ret;
  1338. if (!_rtl8812ae_get_integer_from_string((char *)pchannel, &channel) ||
  1339. !_rtl8812ae_get_integer_from_string((char *)ppower_limit,
  1340. &power_limit)) {
  1341. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1342. "Illegal index of pwr_lmt table [chnl %d][val %d]\n",
  1343. channel, power_limit);
  1344. }
  1345. power_limit = power_limit > MAX_POWER_INDEX ?
  1346. MAX_POWER_INDEX : power_limit;
  1347. if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("FCC"), 3))
  1348. regulation = 0;
  1349. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("MKK"), 3))
  1350. regulation = 1;
  1351. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("ETSI"), 4))
  1352. regulation = 2;
  1353. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("WW13"), 4))
  1354. regulation = 3;
  1355. if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("CCK"), 3))
  1356. rate_section = 0;
  1357. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("OFDM"), 4))
  1358. rate_section = 1;
  1359. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("HT"), 2) &&
  1360. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("1T"), 2))
  1361. rate_section = 2;
  1362. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("HT"), 2) &&
  1363. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("2T"), 2))
  1364. rate_section = 3;
  1365. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("VHT"), 3) &&
  1366. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("1T"), 2))
  1367. rate_section = 4;
  1368. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("VHT"), 3) &&
  1369. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("2T"), 2))
  1370. rate_section = 5;
  1371. if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("20M"), 3))
  1372. bandwidth = 0;
  1373. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("40M"), 3))
  1374. bandwidth = 1;
  1375. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("80M"), 3))
  1376. bandwidth = 2;
  1377. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("160M"), 4))
  1378. bandwidth = 3;
  1379. if (_rtl8812ae_eq_n_byte(pband, (u8 *)("2.4G"), 4)) {
  1380. ret = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  1381. BAND_ON_2_4G,
  1382. channel);
  1383. if (ret == -1)
  1384. return;
  1385. channel_index = ret;
  1386. prev_power_limit = rtlphy->txpwr_limit_2_4g[regulation]
  1387. [bandwidth][rate_section]
  1388. [channel_index][RF90_PATH_A];
  1389. if (power_limit < prev_power_limit)
  1390. rtlphy->txpwr_limit_2_4g[regulation][bandwidth]
  1391. [rate_section][channel_index][RF90_PATH_A] =
  1392. power_limit;
  1393. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1394. "2.4G [regula %d][bw %d][sec %d][chnl %d][val %d]\n",
  1395. regulation, bandwidth, rate_section, channel_index,
  1396. rtlphy->txpwr_limit_2_4g[regulation][bandwidth]
  1397. [rate_section][channel_index][RF90_PATH_A]);
  1398. } else if (_rtl8812ae_eq_n_byte(pband, (u8 *)("5G"), 2)) {
  1399. ret = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  1400. BAND_ON_5G,
  1401. channel);
  1402. if (ret == -1)
  1403. return;
  1404. channel_index = ret;
  1405. prev_power_limit = rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1406. [rate_section][channel_index]
  1407. [RF90_PATH_A];
  1408. if (power_limit < prev_power_limit)
  1409. rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1410. [rate_section][channel_index][RF90_PATH_A] = power_limit;
  1411. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1412. "5G: [regul %d][bw %d][sec %d][chnl %d][val %d]\n",
  1413. regulation, bandwidth, rate_section, channel,
  1414. rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1415. [rate_section][channel_index][RF90_PATH_A]);
  1416. } else {
  1417. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1418. "Cannot recognize the band info in %s\n", pband);
  1419. return;
  1420. }
  1421. }
  1422. static void _rtl8812ae_phy_config_bb_txpwr_lmt(struct ieee80211_hw *hw,
  1423. u8 *regulation, u8 *band,
  1424. u8 *bandwidth, u8 *rate_section,
  1425. u8 *rf_path, u8 *channel,
  1426. u8 *power_limit)
  1427. {
  1428. _rtl8812ae_phy_set_txpower_limit(hw, regulation, band, bandwidth,
  1429. rate_section, rf_path, channel,
  1430. power_limit);
  1431. }
  1432. static void _rtl8821ae_phy_read_and_config_txpwr_lmt(struct ieee80211_hw *hw)
  1433. {
  1434. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1435. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1436. u32 i = 0;
  1437. u32 array_len;
  1438. u8 **array;
  1439. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1440. array_len = RTL8812AE_TXPWR_LMT_ARRAY_LEN;
  1441. array = RTL8812AE_TXPWR_LMT;
  1442. } else {
  1443. array_len = RTL8821AE_TXPWR_LMT_ARRAY_LEN;
  1444. array = RTL8821AE_TXPWR_LMT;
  1445. }
  1446. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1447. "\n");
  1448. for (i = 0; i < array_len; i += 7) {
  1449. u8 *regulation = array[i];
  1450. u8 *band = array[i+1];
  1451. u8 *bandwidth = array[i+2];
  1452. u8 *rate = array[i+3];
  1453. u8 *rf_path = array[i+4];
  1454. u8 *chnl = array[i+5];
  1455. u8 *val = array[i+6];
  1456. _rtl8812ae_phy_config_bb_txpwr_lmt(hw, regulation, band,
  1457. bandwidth, rate, rf_path,
  1458. chnl, val);
  1459. }
  1460. }
  1461. static bool _rtl8821ae_phy_bb8821a_config_parafile(struct ieee80211_hw *hw)
  1462. {
  1463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1464. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1465. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1466. bool rtstatus;
  1467. _rtl8821ae_phy_init_txpower_limit(hw);
  1468. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  1469. if (rtlefuse->eeprom_regulatory != 2)
  1470. _rtl8821ae_phy_read_and_config_txpwr_lmt(hw);
  1471. rtstatus = _rtl8821ae_phy_config_bb_with_headerfile(hw,
  1472. BASEBAND_CONFIG_PHY_REG);
  1473. if (rtstatus != true) {
  1474. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!");
  1475. return false;
  1476. }
  1477. _rtl8821ae_phy_init_tx_power_by_rate(hw);
  1478. if (rtlefuse->autoload_failflag == false) {
  1479. rtstatus = _rtl8821ae_phy_config_bb_with_pgheaderfile(hw,
  1480. BASEBAND_CONFIG_PHY_REG);
  1481. }
  1482. if (rtstatus != true) {
  1483. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!");
  1484. return false;
  1485. }
  1486. _rtl8821ae_phy_txpower_by_rate_configuration(hw);
  1487. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  1488. if (rtlefuse->eeprom_regulatory != 2)
  1489. _rtl8812ae_phy_convert_txpower_limit_to_power_index(hw);
  1490. rtstatus = _rtl8821ae_phy_config_bb_with_headerfile(hw,
  1491. BASEBAND_CONFIG_AGC_TAB);
  1492. if (rtstatus != true) {
  1493. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  1494. return false;
  1495. }
  1496. rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
  1497. RFPGA0_XA_HSSIPARAMETER2, 0x200));
  1498. return true;
  1499. }
  1500. static bool _rtl8821ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  1501. {
  1502. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1503. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1504. u32 i, v1, v2;
  1505. u32 arraylength;
  1506. u32 *ptrarray;
  1507. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read MAC_REG_Array\n");
  1508. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1509. arraylength = RTL8821AEMAC_1T_ARRAYLEN;
  1510. ptrarray = RTL8821AE_MAC_REG_ARRAY;
  1511. } else {
  1512. arraylength = RTL8812AEMAC_1T_ARRAYLEN;
  1513. ptrarray = RTL8812AE_MAC_REG_ARRAY;
  1514. }
  1515. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1516. "Img: MAC_REG_ARRAY LEN %d\n", arraylength);
  1517. for (i = 0; i < arraylength; i += 2) {
  1518. v1 = ptrarray[i];
  1519. v2 = (u8)ptrarray[i + 1];
  1520. if (v1 < 0xCDCDCDCD) {
  1521. rtl_write_byte(rtlpriv, v1, (u8)v2);
  1522. continue;
  1523. } else {
  1524. if (!_rtl8821ae_check_condition(hw, v1)) {
  1525. /*Discard the following (offset, data) pairs*/
  1526. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1527. while (v2 != 0xDEAD &&
  1528. v2 != 0xCDEF &&
  1529. v2 != 0xCDCD && i < arraylength - 2) {
  1530. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1531. }
  1532. i -= 2; /* prevent from for-loop += 2*/
  1533. } else {/*Configure matched pairs and skip to end of if-else.*/
  1534. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1535. while (v2 != 0xDEAD &&
  1536. v2 != 0xCDEF &&
  1537. v2 != 0xCDCD && i < arraylength - 2) {
  1538. rtl_write_byte(rtlpriv, v1, v2);
  1539. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1540. }
  1541. while (v2 != 0xDEAD && i < arraylength - 2)
  1542. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1543. }
  1544. }
  1545. }
  1546. return true;
  1547. }
  1548. static bool _rtl8821ae_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  1549. u8 configtype)
  1550. {
  1551. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1552. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1553. int i;
  1554. u32 *array_table;
  1555. u16 arraylen;
  1556. u32 v1 = 0, v2 = 0;
  1557. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  1558. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1559. arraylen = RTL8812AEPHY_REG_1TARRAYLEN;
  1560. array_table = RTL8812AE_PHY_REG_ARRAY;
  1561. } else {
  1562. arraylen = RTL8821AEPHY_REG_1TARRAYLEN;
  1563. array_table = RTL8821AE_PHY_REG_ARRAY;
  1564. }
  1565. for (i = 0; i < arraylen; i += 2) {
  1566. v1 = array_table[i];
  1567. v2 = array_table[i + 1];
  1568. if (v1 < 0xCDCDCDCD) {
  1569. _rtl8821ae_config_bb_reg(hw, v1, v2);
  1570. continue;
  1571. } else {/*This line is the start line of branch.*/
  1572. if (!_rtl8821ae_check_condition(hw, v1)) {
  1573. /*Discard the following (offset, data) pairs*/
  1574. READ_NEXT_PAIR(array_table, v1, v2, i);
  1575. while (v2 != 0xDEAD &&
  1576. v2 != 0xCDEF &&
  1577. v2 != 0xCDCD &&
  1578. i < arraylen - 2) {
  1579. READ_NEXT_PAIR(array_table, v1,
  1580. v2, i);
  1581. }
  1582. i -= 2; /* prevent from for-loop += 2*/
  1583. } else {/*Configure matched pairs and skip to end of if-else.*/
  1584. READ_NEXT_PAIR(array_table, v1, v2, i);
  1585. while (v2 != 0xDEAD &&
  1586. v2 != 0xCDEF &&
  1587. v2 != 0xCDCD &&
  1588. i < arraylen - 2) {
  1589. _rtl8821ae_config_bb_reg(hw, v1,
  1590. v2);
  1591. READ_NEXT_PAIR(array_table, v1,
  1592. v2, i);
  1593. }
  1594. while (v2 != 0xDEAD &&
  1595. i < arraylen - 2) {
  1596. READ_NEXT_PAIR(array_table, v1,
  1597. v2, i);
  1598. }
  1599. }
  1600. }
  1601. }
  1602. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  1603. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1604. arraylen = RTL8812AEAGCTAB_1TARRAYLEN;
  1605. array_table = RTL8812AE_AGC_TAB_ARRAY;
  1606. } else {
  1607. arraylen = RTL8821AEAGCTAB_1TARRAYLEN;
  1608. array_table = RTL8821AE_AGC_TAB_ARRAY;
  1609. }
  1610. for (i = 0; i < arraylen; i = i + 2) {
  1611. v1 = array_table[i];
  1612. v2 = array_table[i+1];
  1613. if (v1 < 0xCDCDCDCD) {
  1614. rtl_set_bbreg(hw, v1, MASKDWORD, v2);
  1615. udelay(1);
  1616. continue;
  1617. } else {/*This line is the start line of branch.*/
  1618. if (!_rtl8821ae_check_condition(hw, v1)) {
  1619. /*Discard the following (offset, data) pairs*/
  1620. READ_NEXT_PAIR(array_table, v1, v2, i);
  1621. while (v2 != 0xDEAD &&
  1622. v2 != 0xCDEF &&
  1623. v2 != 0xCDCD &&
  1624. i < arraylen - 2) {
  1625. READ_NEXT_PAIR(array_table, v1,
  1626. v2, i);
  1627. }
  1628. i -= 2; /* prevent from for-loop += 2*/
  1629. } else {/*Configure matched pairs and skip to end of if-else.*/
  1630. READ_NEXT_PAIR(array_table, v1, v2, i);
  1631. while (v2 != 0xDEAD &&
  1632. v2 != 0xCDEF &&
  1633. v2 != 0xCDCD &&
  1634. i < arraylen - 2) {
  1635. rtl_set_bbreg(hw, v1, MASKDWORD,
  1636. v2);
  1637. udelay(1);
  1638. READ_NEXT_PAIR(array_table, v1,
  1639. v2, i);
  1640. }
  1641. while (v2 != 0xDEAD &&
  1642. i < arraylen - 2) {
  1643. READ_NEXT_PAIR(array_table, v1,
  1644. v2, i);
  1645. }
  1646. }
  1647. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1648. "The agctab_array_table[0] is %x Rtl818EEPHY_REGArray[1] is %x\n",
  1649. array_table[i], array_table[i + 1]);
  1650. }
  1651. }
  1652. }
  1653. return true;
  1654. }
  1655. static u8 _rtl8821ae_get_rate_section_index(u32 regaddr)
  1656. {
  1657. u8 index = 0;
  1658. regaddr &= 0xFFF;
  1659. if (regaddr >= 0xC20 && regaddr <= 0xC4C)
  1660. index = (u8)((regaddr - 0xC20) / 4);
  1661. else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
  1662. index = (u8)((regaddr - 0xE20) / 4);
  1663. else
  1664. RT_ASSERT(!COMP_INIT,
  1665. "Invalid RegAddr 0x%x\n", regaddr);
  1666. return index;
  1667. }
  1668. static void _rtl8821ae_store_tx_power_by_rate(struct ieee80211_hw *hw,
  1669. u32 band, u32 rfpath,
  1670. u32 txnum, u32 regaddr,
  1671. u32 bitmask, u32 data)
  1672. {
  1673. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1674. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1675. u8 rate_section = _rtl8821ae_get_rate_section_index(regaddr);
  1676. if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
  1677. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid Band %d\n", band);
  1678. band = BAND_ON_2_4G;
  1679. }
  1680. if (rfpath >= MAX_RF_PATH) {
  1681. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid RfPath %d\n", rfpath);
  1682. rfpath = MAX_RF_PATH - 1;
  1683. }
  1684. if (txnum >= MAX_RF_PATH) {
  1685. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid TxNum %d\n", txnum);
  1686. txnum = MAX_RF_PATH - 1;
  1687. }
  1688. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section] = data;
  1689. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1690. "TxPwrByRateOffset[Band %d][RfPath %d][TxNum %d][RateSection %d] = 0x%x\n",
  1691. band, rfpath, txnum, rate_section,
  1692. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section]);
  1693. }
  1694. static bool _rtl8821ae_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  1695. u8 configtype)
  1696. {
  1697. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1698. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1699. int i;
  1700. u32 *array;
  1701. u16 arraylen;
  1702. u32 v1, v2, v3, v4, v5, v6;
  1703. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1704. arraylen = RTL8812AEPHY_REG_ARRAY_PGLEN;
  1705. array = RTL8812AE_PHY_REG_ARRAY_PG;
  1706. } else {
  1707. arraylen = RTL8821AEPHY_REG_ARRAY_PGLEN;
  1708. array = RTL8821AE_PHY_REG_ARRAY_PG;
  1709. }
  1710. if (configtype != BASEBAND_CONFIG_PHY_REG) {
  1711. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  1712. "configtype != BaseBand_Config_PHY_REG\n");
  1713. return true;
  1714. }
  1715. for (i = 0; i < arraylen; i += 6) {
  1716. v1 = array[i];
  1717. v2 = array[i+1];
  1718. v3 = array[i+2];
  1719. v4 = array[i+3];
  1720. v5 = array[i+4];
  1721. v6 = array[i+5];
  1722. if (v1 < 0xCDCDCDCD) {
  1723. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE &&
  1724. (v4 == 0xfe || v4 == 0xffe)) {
  1725. msleep(50);
  1726. continue;
  1727. }
  1728. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1729. if (v4 == 0xfe)
  1730. msleep(50);
  1731. else if (v4 == 0xfd)
  1732. mdelay(5);
  1733. else if (v4 == 0xfc)
  1734. mdelay(1);
  1735. else if (v4 == 0xfb)
  1736. udelay(50);
  1737. else if (v4 == 0xfa)
  1738. udelay(5);
  1739. else if (v4 == 0xf9)
  1740. udelay(1);
  1741. }
  1742. _rtl8821ae_store_tx_power_by_rate(hw, v1, v2, v3,
  1743. v4, v5, v6);
  1744. continue;
  1745. } else {
  1746. /*don't need the hw_body*/
  1747. if (!_rtl8821ae_check_condition(hw, v1)) {
  1748. i += 2; /* skip the pair of expression*/
  1749. v1 = array[i];
  1750. v2 = array[i+1];
  1751. v3 = array[i+2];
  1752. while (v2 != 0xDEAD) {
  1753. i += 3;
  1754. v1 = array[i];
  1755. v2 = array[i+1];
  1756. v3 = array[i+2];
  1757. }
  1758. }
  1759. }
  1760. }
  1761. return true;
  1762. }
  1763. bool rtl8812ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  1764. enum radio_path rfpath)
  1765. {
  1766. int i;
  1767. bool rtstatus = true;
  1768. u32 *radioa_array_table_a, *radioa_array_table_b;
  1769. u16 radioa_arraylen_a, radioa_arraylen_b;
  1770. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1771. u32 v1 = 0, v2 = 0;
  1772. radioa_arraylen_a = RTL8812AE_RADIOA_1TARRAYLEN;
  1773. radioa_array_table_a = RTL8812AE_RADIOA_ARRAY;
  1774. radioa_arraylen_b = RTL8812AE_RADIOB_1TARRAYLEN;
  1775. radioa_array_table_b = RTL8812AE_RADIOB_ARRAY;
  1776. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1777. "Radio_A:RTL8821AE_RADIOA_ARRAY %d\n", radioa_arraylen_a);
  1778. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  1779. rtstatus = true;
  1780. switch (rfpath) {
  1781. case RF90_PATH_A:
  1782. for (i = 0; i < radioa_arraylen_a; i = i + 2) {
  1783. v1 = radioa_array_table_a[i];
  1784. v2 = radioa_array_table_a[i+1];
  1785. if (v1 < 0xcdcdcdcd) {
  1786. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1787. continue;
  1788. } else{/*This line is the start line of branch.*/
  1789. if (!_rtl8821ae_check_condition(hw, v1)) {
  1790. /*Discard the following (offset, data) pairs*/
  1791. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1792. while (v2 != 0xDEAD &&
  1793. v2 != 0xCDEF &&
  1794. v2 != 0xCDCD && i < radioa_arraylen_a-2)
  1795. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1796. i -= 2; /* prevent from for-loop += 2*/
  1797. } else {/*Configure matched pairs and skip to end of if-else.*/
  1798. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1799. while (v2 != 0xDEAD &&
  1800. v2 != 0xCDEF &&
  1801. v2 != 0xCDCD && i < radioa_arraylen_a - 2) {
  1802. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1803. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1804. }
  1805. while (v2 != 0xDEAD && i < radioa_arraylen_a-2)
  1806. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1807. }
  1808. }
  1809. }
  1810. break;
  1811. case RF90_PATH_B:
  1812. for (i = 0; i < radioa_arraylen_b; i = i + 2) {
  1813. v1 = radioa_array_table_b[i];
  1814. v2 = radioa_array_table_b[i+1];
  1815. if (v1 < 0xcdcdcdcd) {
  1816. _rtl8821ae_config_rf_radio_b(hw, v1, v2);
  1817. continue;
  1818. } else{/*This line is the start line of branch.*/
  1819. if (!_rtl8821ae_check_condition(hw, v1)) {
  1820. /*Discard the following (offset, data) pairs*/
  1821. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1822. while (v2 != 0xDEAD &&
  1823. v2 != 0xCDEF &&
  1824. v2 != 0xCDCD && i < radioa_arraylen_b-2)
  1825. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1826. i -= 2; /* prevent from for-loop += 2*/
  1827. } else {/*Configure matched pairs and skip to end of if-else.*/
  1828. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1829. while (v2 != 0xDEAD &&
  1830. v2 != 0xCDEF &&
  1831. v2 != 0xCDCD && i < radioa_arraylen_b-2) {
  1832. _rtl8821ae_config_rf_radio_b(hw, v1, v2);
  1833. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1834. }
  1835. while (v2 != 0xDEAD && i < radioa_arraylen_b-2)
  1836. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1837. }
  1838. }
  1839. }
  1840. break;
  1841. case RF90_PATH_C:
  1842. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1843. "switch case not process\n");
  1844. break;
  1845. case RF90_PATH_D:
  1846. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1847. "switch case not process\n");
  1848. break;
  1849. }
  1850. return true;
  1851. }
  1852. bool rtl8821ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  1853. enum radio_path rfpath)
  1854. {
  1855. #define READ_NEXT_RF_PAIR(v1, v2, i) \
  1856. do { \
  1857. i += 2; \
  1858. v1 = radioa_array_table[i]; \
  1859. v2 = radioa_array_table[i+1]; \
  1860. } \
  1861. while (0)
  1862. int i;
  1863. bool rtstatus = true;
  1864. u32 *radioa_array_table;
  1865. u16 radioa_arraylen;
  1866. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1867. /* struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); */
  1868. u32 v1 = 0, v2 = 0;
  1869. radioa_arraylen = RTL8821AE_RADIOA_1TARRAYLEN;
  1870. radioa_array_table = RTL8821AE_RADIOA_ARRAY;
  1871. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1872. "Radio_A:RTL8821AE_RADIOA_ARRAY %d\n", radioa_arraylen);
  1873. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  1874. rtstatus = true;
  1875. switch (rfpath) {
  1876. case RF90_PATH_A:
  1877. for (i = 0; i < radioa_arraylen; i = i + 2) {
  1878. v1 = radioa_array_table[i];
  1879. v2 = radioa_array_table[i+1];
  1880. if (v1 < 0xcdcdcdcd)
  1881. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1882. else{/*This line is the start line of branch.*/
  1883. if (!_rtl8821ae_check_condition(hw, v1)) {
  1884. /*Discard the following (offset, data) pairs*/
  1885. READ_NEXT_RF_PAIR(v1, v2, i);
  1886. while (v2 != 0xDEAD &&
  1887. v2 != 0xCDEF &&
  1888. v2 != 0xCDCD && i < radioa_arraylen - 2)
  1889. READ_NEXT_RF_PAIR(v1, v2, i);
  1890. i -= 2; /* prevent from for-loop += 2*/
  1891. } else {/*Configure matched pairs and skip to end of if-else.*/
  1892. READ_NEXT_RF_PAIR(v1, v2, i);
  1893. while (v2 != 0xDEAD &&
  1894. v2 != 0xCDEF &&
  1895. v2 != 0xCDCD && i < radioa_arraylen - 2) {
  1896. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1897. READ_NEXT_RF_PAIR(v1, v2, i);
  1898. }
  1899. while (v2 != 0xDEAD && i < radioa_arraylen - 2)
  1900. READ_NEXT_RF_PAIR(v1, v2, i);
  1901. }
  1902. }
  1903. }
  1904. break;
  1905. case RF90_PATH_B:
  1906. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1907. "switch case not process\n");
  1908. break;
  1909. case RF90_PATH_C:
  1910. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1911. "switch case not process\n");
  1912. break;
  1913. case RF90_PATH_D:
  1914. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1915. "switch case not process\n");
  1916. break;
  1917. }
  1918. return true;
  1919. }
  1920. void rtl8821ae_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  1921. {
  1922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1923. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1924. rtlphy->default_initialgain[0] =
  1925. (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  1926. rtlphy->default_initialgain[1] =
  1927. (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  1928. rtlphy->default_initialgain[2] =
  1929. (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  1930. rtlphy->default_initialgain[3] =
  1931. (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  1932. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1933. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  1934. rtlphy->default_initialgain[0],
  1935. rtlphy->default_initialgain[1],
  1936. rtlphy->default_initialgain[2],
  1937. rtlphy->default_initialgain[3]);
  1938. rtlphy->framesync = (u8)rtl_get_bbreg(hw,
  1939. ROFDM0_RXDETECTOR3, MASKBYTE0);
  1940. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  1941. ROFDM0_RXDETECTOR2, MASKDWORD);
  1942. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1943. "Default framesync (0x%x) = 0x%x\n",
  1944. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  1945. }
  1946. static void phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
  1947. {
  1948. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1949. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1950. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  1951. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  1952. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  1953. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  1954. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  1955. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  1956. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset = RA_LSSIWRITE_8821A;
  1957. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset = RB_LSSIWRITE_8821A;
  1958. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RHSSIREAD_8821AE;
  1959. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RHSSIREAD_8821AE;
  1960. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RA_SIREAD_8821A;
  1961. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RB_SIREAD_8821A;
  1962. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = RA_PIREAD_8821A;
  1963. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = RB_PIREAD_8821A;
  1964. }
  1965. void rtl8821ae_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  1966. {
  1967. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1968. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1969. u8 txpwr_level;
  1970. long txpwr_dbm;
  1971. txpwr_level = rtlphy->cur_cck_txpwridx;
  1972. txpwr_dbm = _rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1973. WIRELESS_MODE_B, txpwr_level);
  1974. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  1975. if (_rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1976. WIRELESS_MODE_G,
  1977. txpwr_level) > txpwr_dbm)
  1978. txpwr_dbm =
  1979. _rtl8821ae_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  1980. txpwr_level);
  1981. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  1982. if (_rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1983. WIRELESS_MODE_N_24G,
  1984. txpwr_level) > txpwr_dbm)
  1985. txpwr_dbm =
  1986. _rtl8821ae_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  1987. txpwr_level);
  1988. *powerlevel = txpwr_dbm;
  1989. }
  1990. static bool _rtl8821ae_phy_get_chnl_index(u8 channel, u8 *chnl_index)
  1991. {
  1992. u8 i = 0;
  1993. bool in_24g = true;
  1994. if (channel <= 14) {
  1995. in_24g = true;
  1996. *chnl_index = channel - 1;
  1997. } else {
  1998. in_24g = false;
  1999. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; ++i) {
  2000. if (channel5g[i] == channel) {
  2001. *chnl_index = i;
  2002. return in_24g;
  2003. }
  2004. }
  2005. }
  2006. return in_24g;
  2007. }
  2008. static char _rtl8821ae_phy_get_ratesection_intxpower_byrate(u8 path, u8 rate)
  2009. {
  2010. char rate_section = 0;
  2011. switch (rate) {
  2012. case DESC_RATE1M:
  2013. case DESC_RATE2M:
  2014. case DESC_RATE5_5M:
  2015. case DESC_RATE11M:
  2016. rate_section = 0;
  2017. break;
  2018. case DESC_RATE6M:
  2019. case DESC_RATE9M:
  2020. case DESC_RATE12M:
  2021. case DESC_RATE18M:
  2022. rate_section = 1;
  2023. break;
  2024. case DESC_RATE24M:
  2025. case DESC_RATE36M:
  2026. case DESC_RATE48M:
  2027. case DESC_RATE54M:
  2028. rate_section = 2;
  2029. break;
  2030. case DESC_RATEMCS0:
  2031. case DESC_RATEMCS1:
  2032. case DESC_RATEMCS2:
  2033. case DESC_RATEMCS3:
  2034. rate_section = 3;
  2035. break;
  2036. case DESC_RATEMCS4:
  2037. case DESC_RATEMCS5:
  2038. case DESC_RATEMCS6:
  2039. case DESC_RATEMCS7:
  2040. rate_section = 4;
  2041. break;
  2042. case DESC_RATEMCS8:
  2043. case DESC_RATEMCS9:
  2044. case DESC_RATEMCS10:
  2045. case DESC_RATEMCS11:
  2046. rate_section = 5;
  2047. break;
  2048. case DESC_RATEMCS12:
  2049. case DESC_RATEMCS13:
  2050. case DESC_RATEMCS14:
  2051. case DESC_RATEMCS15:
  2052. rate_section = 6;
  2053. break;
  2054. case DESC_RATEVHT1SS_MCS0:
  2055. case DESC_RATEVHT1SS_MCS1:
  2056. case DESC_RATEVHT1SS_MCS2:
  2057. case DESC_RATEVHT1SS_MCS3:
  2058. rate_section = 7;
  2059. break;
  2060. case DESC_RATEVHT1SS_MCS4:
  2061. case DESC_RATEVHT1SS_MCS5:
  2062. case DESC_RATEVHT1SS_MCS6:
  2063. case DESC_RATEVHT1SS_MCS7:
  2064. rate_section = 8;
  2065. break;
  2066. case DESC_RATEVHT1SS_MCS8:
  2067. case DESC_RATEVHT1SS_MCS9:
  2068. case DESC_RATEVHT2SS_MCS0:
  2069. case DESC_RATEVHT2SS_MCS1:
  2070. rate_section = 9;
  2071. break;
  2072. case DESC_RATEVHT2SS_MCS2:
  2073. case DESC_RATEVHT2SS_MCS3:
  2074. case DESC_RATEVHT2SS_MCS4:
  2075. case DESC_RATEVHT2SS_MCS5:
  2076. rate_section = 10;
  2077. break;
  2078. case DESC_RATEVHT2SS_MCS6:
  2079. case DESC_RATEVHT2SS_MCS7:
  2080. case DESC_RATEVHT2SS_MCS8:
  2081. case DESC_RATEVHT2SS_MCS9:
  2082. rate_section = 11;
  2083. break;
  2084. default:
  2085. RT_ASSERT(true, "Rate_Section is Illegal\n");
  2086. break;
  2087. }
  2088. return rate_section;
  2089. }
  2090. static char _rtl8812ae_phy_get_world_wide_limit(char *limit_table)
  2091. {
  2092. char min = limit_table[0];
  2093. u8 i = 0;
  2094. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  2095. if (limit_table[i] < min)
  2096. min = limit_table[i];
  2097. }
  2098. return min;
  2099. }
  2100. static char _rtl8812ae_phy_get_txpower_limit(struct ieee80211_hw *hw,
  2101. u8 band,
  2102. enum ht_channel_width bandwidth,
  2103. enum radio_path rf_path,
  2104. u8 rate, u8 channel)
  2105. {
  2106. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2107. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  2108. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2109. short band_temp = -1, regulation = -1, bandwidth_temp = -1,
  2110. rate_section = -1, channel_temp = -1;
  2111. u16 bd, regu, bdwidth, sec, chnl;
  2112. char power_limit = MAX_POWER_INDEX;
  2113. if (rtlefuse->eeprom_regulatory == 2)
  2114. return MAX_POWER_INDEX;
  2115. regulation = TXPWR_LMT_WW;
  2116. if (band == BAND_ON_2_4G)
  2117. band_temp = 0;
  2118. else if (band == BAND_ON_5G)
  2119. band_temp = 1;
  2120. if (bandwidth == HT_CHANNEL_WIDTH_20)
  2121. bandwidth_temp = 0;
  2122. else if (bandwidth == HT_CHANNEL_WIDTH_20_40)
  2123. bandwidth_temp = 1;
  2124. else if (bandwidth == HT_CHANNEL_WIDTH_80)
  2125. bandwidth_temp = 2;
  2126. switch (rate) {
  2127. case DESC_RATE1M:
  2128. case DESC_RATE2M:
  2129. case DESC_RATE5_5M:
  2130. case DESC_RATE11M:
  2131. rate_section = 0;
  2132. break;
  2133. case DESC_RATE6M:
  2134. case DESC_RATE9M:
  2135. case DESC_RATE12M:
  2136. case DESC_RATE18M:
  2137. case DESC_RATE24M:
  2138. case DESC_RATE36M:
  2139. case DESC_RATE48M:
  2140. case DESC_RATE54M:
  2141. rate_section = 1;
  2142. break;
  2143. case DESC_RATEMCS0:
  2144. case DESC_RATEMCS1:
  2145. case DESC_RATEMCS2:
  2146. case DESC_RATEMCS3:
  2147. case DESC_RATEMCS4:
  2148. case DESC_RATEMCS5:
  2149. case DESC_RATEMCS6:
  2150. case DESC_RATEMCS7:
  2151. rate_section = 2;
  2152. break;
  2153. case DESC_RATEMCS8:
  2154. case DESC_RATEMCS9:
  2155. case DESC_RATEMCS10:
  2156. case DESC_RATEMCS11:
  2157. case DESC_RATEMCS12:
  2158. case DESC_RATEMCS13:
  2159. case DESC_RATEMCS14:
  2160. case DESC_RATEMCS15:
  2161. rate_section = 3;
  2162. break;
  2163. case DESC_RATEVHT1SS_MCS0:
  2164. case DESC_RATEVHT1SS_MCS1:
  2165. case DESC_RATEVHT1SS_MCS2:
  2166. case DESC_RATEVHT1SS_MCS3:
  2167. case DESC_RATEVHT1SS_MCS4:
  2168. case DESC_RATEVHT1SS_MCS5:
  2169. case DESC_RATEVHT1SS_MCS6:
  2170. case DESC_RATEVHT1SS_MCS7:
  2171. case DESC_RATEVHT1SS_MCS8:
  2172. case DESC_RATEVHT1SS_MCS9:
  2173. rate_section = 4;
  2174. break;
  2175. case DESC_RATEVHT2SS_MCS0:
  2176. case DESC_RATEVHT2SS_MCS1:
  2177. case DESC_RATEVHT2SS_MCS2:
  2178. case DESC_RATEVHT2SS_MCS3:
  2179. case DESC_RATEVHT2SS_MCS4:
  2180. case DESC_RATEVHT2SS_MCS5:
  2181. case DESC_RATEVHT2SS_MCS6:
  2182. case DESC_RATEVHT2SS_MCS7:
  2183. case DESC_RATEVHT2SS_MCS8:
  2184. case DESC_RATEVHT2SS_MCS9:
  2185. rate_section = 5;
  2186. break;
  2187. default:
  2188. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2189. "Wrong rate 0x%x\n", rate);
  2190. break;
  2191. }
  2192. if (band_temp == BAND_ON_5G && rate_section == 0)
  2193. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2194. "Wrong rate 0x%x: No CCK in 5G Band\n", rate);
  2195. /*workaround for wrong index combination to obtain tx power limit,
  2196. OFDM only exists in BW 20M*/
  2197. if (rate_section == 1)
  2198. bandwidth_temp = 0;
  2199. /*workaround for wrong index combination to obtain tx power limit,
  2200. *HT on 80M will reference to HT on 40M
  2201. */
  2202. if ((rate_section == 2 || rate_section == 3) && band == BAND_ON_5G &&
  2203. bandwidth_temp == 2)
  2204. bandwidth_temp = 1;
  2205. if (band == BAND_ON_2_4G)
  2206. channel_temp = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  2207. BAND_ON_2_4G, channel);
  2208. else if (band == BAND_ON_5G)
  2209. channel_temp = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  2210. BAND_ON_5G, channel);
  2211. else if (band == BAND_ON_BOTH)
  2212. ;/* BAND_ON_BOTH don't care temporarily */
  2213. if (band_temp == -1 || regulation == -1 || bandwidth_temp == -1 ||
  2214. rate_section == -1 || channel_temp == -1) {
  2215. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2216. "Wrong index value to access power limit table [band %d][regulation %d][bandwidth %d][rf_path %d][rate_section %d][chnl %d]\n",
  2217. band_temp, regulation, bandwidth_temp, rf_path,
  2218. rate_section, channel_temp);
  2219. return MAX_POWER_INDEX;
  2220. }
  2221. bd = band_temp;
  2222. regu = regulation;
  2223. bdwidth = bandwidth_temp;
  2224. sec = rate_section;
  2225. chnl = channel_temp;
  2226. if (band == BAND_ON_2_4G) {
  2227. char limits[10] = {0};
  2228. u8 i;
  2229. for (i = 0; i < 4; ++i)
  2230. limits[i] = rtlphy->txpwr_limit_2_4g[i][bdwidth]
  2231. [sec][chnl][rf_path];
  2232. power_limit = (regulation == TXPWR_LMT_WW) ?
  2233. _rtl8812ae_phy_get_world_wide_limit(limits) :
  2234. rtlphy->txpwr_limit_2_4g[regu][bdwidth]
  2235. [sec][chnl][rf_path];
  2236. } else if (band == BAND_ON_5G) {
  2237. char limits[10] = {0};
  2238. u8 i;
  2239. for (i = 0; i < MAX_REGULATION_NUM; ++i)
  2240. limits[i] = rtlphy->txpwr_limit_5g[i][bdwidth]
  2241. [sec][chnl][rf_path];
  2242. power_limit = (regulation == TXPWR_LMT_WW) ?
  2243. _rtl8812ae_phy_get_world_wide_limit(limits) :
  2244. rtlphy->txpwr_limit_5g[regu][chnl]
  2245. [sec][chnl][rf_path];
  2246. } else {
  2247. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2248. "No power limit table of the specified band\n");
  2249. }
  2250. return power_limit;
  2251. }
  2252. static char _rtl8821ae_phy_get_txpower_by_rate(struct ieee80211_hw *hw,
  2253. u8 band, u8 path, u8 rate)
  2254. {
  2255. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2256. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2257. u8 shift = 0, rate_section, tx_num;
  2258. char tx_pwr_diff = 0;
  2259. char limit = 0;
  2260. rate_section = _rtl8821ae_phy_get_ratesection_intxpower_byrate(path, rate);
  2261. tx_num = RF_TX_NUM_NONIMPLEMENT;
  2262. if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
  2263. if ((rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
  2264. (rate >= DESC_RATEVHT2SS_MCS2 && rate <= DESC_RATEVHT2SS_MCS9))
  2265. tx_num = RF_2TX;
  2266. else
  2267. tx_num = RF_1TX;
  2268. }
  2269. switch (rate) {
  2270. case DESC_RATE1M:
  2271. case DESC_RATE6M:
  2272. case DESC_RATE24M:
  2273. case DESC_RATEMCS0:
  2274. case DESC_RATEMCS4:
  2275. case DESC_RATEMCS8:
  2276. case DESC_RATEMCS12:
  2277. case DESC_RATEVHT1SS_MCS0:
  2278. case DESC_RATEVHT1SS_MCS4:
  2279. case DESC_RATEVHT1SS_MCS8:
  2280. case DESC_RATEVHT2SS_MCS2:
  2281. case DESC_RATEVHT2SS_MCS6:
  2282. shift = 0;
  2283. break;
  2284. case DESC_RATE2M:
  2285. case DESC_RATE9M:
  2286. case DESC_RATE36M:
  2287. case DESC_RATEMCS1:
  2288. case DESC_RATEMCS5:
  2289. case DESC_RATEMCS9:
  2290. case DESC_RATEMCS13:
  2291. case DESC_RATEVHT1SS_MCS1:
  2292. case DESC_RATEVHT1SS_MCS5:
  2293. case DESC_RATEVHT1SS_MCS9:
  2294. case DESC_RATEVHT2SS_MCS3:
  2295. case DESC_RATEVHT2SS_MCS7:
  2296. shift = 8;
  2297. break;
  2298. case DESC_RATE5_5M:
  2299. case DESC_RATE12M:
  2300. case DESC_RATE48M:
  2301. case DESC_RATEMCS2:
  2302. case DESC_RATEMCS6:
  2303. case DESC_RATEMCS10:
  2304. case DESC_RATEMCS14:
  2305. case DESC_RATEVHT1SS_MCS2:
  2306. case DESC_RATEVHT1SS_MCS6:
  2307. case DESC_RATEVHT2SS_MCS0:
  2308. case DESC_RATEVHT2SS_MCS4:
  2309. case DESC_RATEVHT2SS_MCS8:
  2310. shift = 16;
  2311. break;
  2312. case DESC_RATE11M:
  2313. case DESC_RATE18M:
  2314. case DESC_RATE54M:
  2315. case DESC_RATEMCS3:
  2316. case DESC_RATEMCS7:
  2317. case DESC_RATEMCS11:
  2318. case DESC_RATEMCS15:
  2319. case DESC_RATEVHT1SS_MCS3:
  2320. case DESC_RATEVHT1SS_MCS7:
  2321. case DESC_RATEVHT2SS_MCS1:
  2322. case DESC_RATEVHT2SS_MCS5:
  2323. case DESC_RATEVHT2SS_MCS9:
  2324. shift = 24;
  2325. break;
  2326. default:
  2327. RT_ASSERT(true, "Rate_Section is Illegal\n");
  2328. break;
  2329. }
  2330. tx_pwr_diff = (u8)(rtlphy->tx_power_by_rate_offset[band][path]
  2331. [tx_num][rate_section] >> shift) & 0xff;
  2332. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  2333. if (rtlpriv->efuse.eeprom_regulatory != 2) {
  2334. limit = _rtl8812ae_phy_get_txpower_limit(hw, band,
  2335. rtlphy->current_chan_bw, path, rate,
  2336. rtlphy->current_channel);
  2337. if (rate == DESC_RATEVHT1SS_MCS8 || rate == DESC_RATEVHT1SS_MCS9 ||
  2338. rate == DESC_RATEVHT2SS_MCS8 || rate == DESC_RATEVHT2SS_MCS9) {
  2339. if (limit < 0) {
  2340. if (tx_pwr_diff < (-limit))
  2341. tx_pwr_diff = -limit;
  2342. }
  2343. } else {
  2344. if (limit < 0)
  2345. tx_pwr_diff = limit;
  2346. else
  2347. tx_pwr_diff = tx_pwr_diff > limit ? limit : tx_pwr_diff;
  2348. }
  2349. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  2350. "Maximum power by rate %d, final power by rate %d\n",
  2351. limit, tx_pwr_diff);
  2352. }
  2353. return tx_pwr_diff;
  2354. }
  2355. static u8 _rtl8821ae_get_txpower_index(struct ieee80211_hw *hw, u8 path,
  2356. u8 rate, u8 bandwidth, u8 channel)
  2357. {
  2358. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2359. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2360. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2361. u8 index = (channel - 1);
  2362. u8 txpower = 0;
  2363. bool in_24g = false;
  2364. char powerdiff_byrate = 0;
  2365. if (((rtlhal->current_bandtype == BAND_ON_2_4G) &&
  2366. (channel > 14 || channel < 1)) ||
  2367. ((rtlhal->current_bandtype == BAND_ON_5G) && (channel <= 14))) {
  2368. index = 0;
  2369. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  2370. "Illegal channel!!\n");
  2371. }
  2372. in_24g = _rtl8821ae_phy_get_chnl_index(channel, &index);
  2373. if (in_24g) {
  2374. if (RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2375. txpower = rtlefuse->txpwrlevel_cck[path][index];
  2376. else if (DESC_RATE6M <= rate)
  2377. txpower = rtlefuse->txpwrlevel_ht40_1s[path][index];
  2378. else
  2379. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, "invalid rate\n");
  2380. if (DESC_RATE6M <= rate && rate <= DESC_RATE54M &&
  2381. !RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2382. txpower += rtlefuse->txpwr_legacyhtdiff[path][TX_1S];
  2383. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  2384. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2385. (DESC_RATEVHT1SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2386. txpower += rtlefuse->txpwr_ht20diff[path][TX_1S];
  2387. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2388. (DESC_RATEVHT2SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2389. txpower += rtlefuse->txpwr_ht20diff[path][TX_2S];
  2390. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  2391. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2392. (DESC_RATEVHT1SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2393. txpower += rtlefuse->txpwr_ht40diff[path][TX_1S];
  2394. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2395. (DESC_RATEVHT2SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2396. txpower += rtlefuse->txpwr_ht40diff[path][TX_2S];
  2397. } else if (bandwidth == HT_CHANNEL_WIDTH_80) {
  2398. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2399. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2400. rate <= DESC_RATEVHT2SS_MCS9))
  2401. txpower += rtlefuse->txpwr_ht40diff[path][TX_1S];
  2402. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2403. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2404. rate <= DESC_RATEVHT2SS_MCS9))
  2405. txpower += rtlefuse->txpwr_ht40diff[path][TX_2S];
  2406. }
  2407. } else {
  2408. if (DESC_RATE6M <= rate)
  2409. txpower = rtlefuse->txpwr_5g_bw40base[path][index];
  2410. else
  2411. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_WARNING,
  2412. "INVALID Rate.\n");
  2413. if (DESC_RATE6M <= rate && rate <= DESC_RATE54M &&
  2414. !RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2415. txpower += rtlefuse->txpwr_5g_ofdmdiff[path][TX_1S];
  2416. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  2417. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2418. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2419. rate <= DESC_RATEVHT2SS_MCS9))
  2420. txpower += rtlefuse->txpwr_5g_bw20diff[path][TX_1S];
  2421. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2422. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2423. rate <= DESC_RATEVHT2SS_MCS9))
  2424. txpower += rtlefuse->txpwr_5g_bw20diff[path][TX_2S];
  2425. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  2426. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2427. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2428. rate <= DESC_RATEVHT2SS_MCS9))
  2429. txpower += rtlefuse->txpwr_5g_bw40diff[path][TX_1S];
  2430. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2431. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2432. rate <= DESC_RATEVHT2SS_MCS9))
  2433. txpower += rtlefuse->txpwr_5g_bw40diff[path][TX_2S];
  2434. } else if (bandwidth == HT_CHANNEL_WIDTH_80) {
  2435. u8 i;
  2436. for (i = 0; i < sizeof(channel5g_80m) / sizeof(u8); ++i)
  2437. if (channel5g_80m[i] == channel)
  2438. index = i;
  2439. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2440. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2441. rate <= DESC_RATEVHT2SS_MCS9))
  2442. txpower = rtlefuse->txpwr_5g_bw80base[path][index]
  2443. + rtlefuse->txpwr_5g_bw80diff[path][TX_1S];
  2444. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2445. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2446. rate <= DESC_RATEVHT2SS_MCS9))
  2447. txpower = rtlefuse->txpwr_5g_bw80base[path][index]
  2448. + rtlefuse->txpwr_5g_bw80diff[path][TX_1S]
  2449. + rtlefuse->txpwr_5g_bw80diff[path][TX_2S];
  2450. }
  2451. }
  2452. if (rtlefuse->eeprom_regulatory != 2)
  2453. powerdiff_byrate =
  2454. _rtl8821ae_phy_get_txpower_by_rate(hw, (u8)(!in_24g),
  2455. path, rate);
  2456. if (rate == DESC_RATEVHT1SS_MCS8 || rate == DESC_RATEVHT1SS_MCS9 ||
  2457. rate == DESC_RATEVHT2SS_MCS8 || rate == DESC_RATEVHT2SS_MCS9)
  2458. txpower -= powerdiff_byrate;
  2459. else
  2460. txpower += powerdiff_byrate;
  2461. if (rate > DESC_RATE11M)
  2462. txpower += rtlpriv->dm.remnant_ofdm_swing_idx[path];
  2463. else
  2464. txpower += rtlpriv->dm.remnant_cck_idx;
  2465. if (txpower > MAX_POWER_INDEX)
  2466. txpower = MAX_POWER_INDEX;
  2467. return txpower;
  2468. }
  2469. static void _rtl8821ae_phy_set_txpower_index(struct ieee80211_hw *hw,
  2470. u8 power_index, u8 path, u8 rate)
  2471. {
  2472. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2473. if (path == RF90_PATH_A) {
  2474. switch (rate) {
  2475. case DESC_RATE1M:
  2476. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2477. MASKBYTE0, power_index);
  2478. break;
  2479. case DESC_RATE2M:
  2480. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2481. MASKBYTE1, power_index);
  2482. break;
  2483. case DESC_RATE5_5M:
  2484. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2485. MASKBYTE2, power_index);
  2486. break;
  2487. case DESC_RATE11M:
  2488. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2489. MASKBYTE3, power_index);
  2490. break;
  2491. case DESC_RATE6M:
  2492. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2493. MASKBYTE0, power_index);
  2494. break;
  2495. case DESC_RATE9M:
  2496. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2497. MASKBYTE1, power_index);
  2498. break;
  2499. case DESC_RATE12M:
  2500. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2501. MASKBYTE2, power_index);
  2502. break;
  2503. case DESC_RATE18M:
  2504. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2505. MASKBYTE3, power_index);
  2506. break;
  2507. case DESC_RATE24M:
  2508. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2509. MASKBYTE0, power_index);
  2510. break;
  2511. case DESC_RATE36M:
  2512. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2513. MASKBYTE1, power_index);
  2514. break;
  2515. case DESC_RATE48M:
  2516. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2517. MASKBYTE2, power_index);
  2518. break;
  2519. case DESC_RATE54M:
  2520. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2521. MASKBYTE3, power_index);
  2522. break;
  2523. case DESC_RATEMCS0:
  2524. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2525. MASKBYTE0, power_index);
  2526. break;
  2527. case DESC_RATEMCS1:
  2528. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2529. MASKBYTE1, power_index);
  2530. break;
  2531. case DESC_RATEMCS2:
  2532. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2533. MASKBYTE2, power_index);
  2534. break;
  2535. case DESC_RATEMCS3:
  2536. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2537. MASKBYTE3, power_index);
  2538. break;
  2539. case DESC_RATEMCS4:
  2540. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2541. MASKBYTE0, power_index);
  2542. break;
  2543. case DESC_RATEMCS5:
  2544. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2545. MASKBYTE1, power_index);
  2546. break;
  2547. case DESC_RATEMCS6:
  2548. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2549. MASKBYTE2, power_index);
  2550. break;
  2551. case DESC_RATEMCS7:
  2552. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2553. MASKBYTE3, power_index);
  2554. break;
  2555. case DESC_RATEMCS8:
  2556. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2557. MASKBYTE0, power_index);
  2558. break;
  2559. case DESC_RATEMCS9:
  2560. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2561. MASKBYTE1, power_index);
  2562. break;
  2563. case DESC_RATEMCS10:
  2564. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2565. MASKBYTE2, power_index);
  2566. break;
  2567. case DESC_RATEMCS11:
  2568. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2569. MASKBYTE3, power_index);
  2570. break;
  2571. case DESC_RATEMCS12:
  2572. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2573. MASKBYTE0, power_index);
  2574. break;
  2575. case DESC_RATEMCS13:
  2576. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2577. MASKBYTE1, power_index);
  2578. break;
  2579. case DESC_RATEMCS14:
  2580. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2581. MASKBYTE2, power_index);
  2582. break;
  2583. case DESC_RATEMCS15:
  2584. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2585. MASKBYTE3, power_index);
  2586. break;
  2587. case DESC_RATEVHT1SS_MCS0:
  2588. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2589. MASKBYTE0, power_index);
  2590. break;
  2591. case DESC_RATEVHT1SS_MCS1:
  2592. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2593. MASKBYTE1, power_index);
  2594. break;
  2595. case DESC_RATEVHT1SS_MCS2:
  2596. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2597. MASKBYTE2, power_index);
  2598. break;
  2599. case DESC_RATEVHT1SS_MCS3:
  2600. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2601. MASKBYTE3, power_index);
  2602. break;
  2603. case DESC_RATEVHT1SS_MCS4:
  2604. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2605. MASKBYTE0, power_index);
  2606. break;
  2607. case DESC_RATEVHT1SS_MCS5:
  2608. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2609. MASKBYTE1, power_index);
  2610. break;
  2611. case DESC_RATEVHT1SS_MCS6:
  2612. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2613. MASKBYTE2, power_index);
  2614. break;
  2615. case DESC_RATEVHT1SS_MCS7:
  2616. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2617. MASKBYTE3, power_index);
  2618. break;
  2619. case DESC_RATEVHT1SS_MCS8:
  2620. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2621. MASKBYTE0, power_index);
  2622. break;
  2623. case DESC_RATEVHT1SS_MCS9:
  2624. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2625. MASKBYTE1, power_index);
  2626. break;
  2627. case DESC_RATEVHT2SS_MCS0:
  2628. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2629. MASKBYTE2, power_index);
  2630. break;
  2631. case DESC_RATEVHT2SS_MCS1:
  2632. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2633. MASKBYTE3, power_index);
  2634. break;
  2635. case DESC_RATEVHT2SS_MCS2:
  2636. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2637. MASKBYTE0, power_index);
  2638. break;
  2639. case DESC_RATEVHT2SS_MCS3:
  2640. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2641. MASKBYTE1, power_index);
  2642. break;
  2643. case DESC_RATEVHT2SS_MCS4:
  2644. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2645. MASKBYTE2, power_index);
  2646. break;
  2647. case DESC_RATEVHT2SS_MCS5:
  2648. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2649. MASKBYTE3, power_index);
  2650. break;
  2651. case DESC_RATEVHT2SS_MCS6:
  2652. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2653. MASKBYTE0, power_index);
  2654. break;
  2655. case DESC_RATEVHT2SS_MCS7:
  2656. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2657. MASKBYTE1, power_index);
  2658. break;
  2659. case DESC_RATEVHT2SS_MCS8:
  2660. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2661. MASKBYTE2, power_index);
  2662. break;
  2663. case DESC_RATEVHT2SS_MCS9:
  2664. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2665. MASKBYTE3, power_index);
  2666. break;
  2667. default:
  2668. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2669. "Invalid Rate!!\n");
  2670. break;
  2671. }
  2672. } else if (path == RF90_PATH_B) {
  2673. switch (rate) {
  2674. case DESC_RATE1M:
  2675. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2676. MASKBYTE0, power_index);
  2677. break;
  2678. case DESC_RATE2M:
  2679. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2680. MASKBYTE1, power_index);
  2681. break;
  2682. case DESC_RATE5_5M:
  2683. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2684. MASKBYTE2, power_index);
  2685. break;
  2686. case DESC_RATE11M:
  2687. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2688. MASKBYTE3, power_index);
  2689. break;
  2690. case DESC_RATE6M:
  2691. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2692. MASKBYTE0, power_index);
  2693. break;
  2694. case DESC_RATE9M:
  2695. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2696. MASKBYTE1, power_index);
  2697. break;
  2698. case DESC_RATE12M:
  2699. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2700. MASKBYTE2, power_index);
  2701. break;
  2702. case DESC_RATE18M:
  2703. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2704. MASKBYTE3, power_index);
  2705. break;
  2706. case DESC_RATE24M:
  2707. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2708. MASKBYTE0, power_index);
  2709. break;
  2710. case DESC_RATE36M:
  2711. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2712. MASKBYTE1, power_index);
  2713. break;
  2714. case DESC_RATE48M:
  2715. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2716. MASKBYTE2, power_index);
  2717. break;
  2718. case DESC_RATE54M:
  2719. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2720. MASKBYTE3, power_index);
  2721. break;
  2722. case DESC_RATEMCS0:
  2723. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2724. MASKBYTE0, power_index);
  2725. break;
  2726. case DESC_RATEMCS1:
  2727. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2728. MASKBYTE1, power_index);
  2729. break;
  2730. case DESC_RATEMCS2:
  2731. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2732. MASKBYTE2, power_index);
  2733. break;
  2734. case DESC_RATEMCS3:
  2735. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2736. MASKBYTE3, power_index);
  2737. break;
  2738. case DESC_RATEMCS4:
  2739. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2740. MASKBYTE0, power_index);
  2741. break;
  2742. case DESC_RATEMCS5:
  2743. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2744. MASKBYTE1, power_index);
  2745. break;
  2746. case DESC_RATEMCS6:
  2747. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2748. MASKBYTE2, power_index);
  2749. break;
  2750. case DESC_RATEMCS7:
  2751. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2752. MASKBYTE3, power_index);
  2753. break;
  2754. case DESC_RATEMCS8:
  2755. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2756. MASKBYTE0, power_index);
  2757. break;
  2758. case DESC_RATEMCS9:
  2759. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2760. MASKBYTE1, power_index);
  2761. break;
  2762. case DESC_RATEMCS10:
  2763. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2764. MASKBYTE2, power_index);
  2765. break;
  2766. case DESC_RATEMCS11:
  2767. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2768. MASKBYTE3, power_index);
  2769. break;
  2770. case DESC_RATEMCS12:
  2771. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2772. MASKBYTE0, power_index);
  2773. break;
  2774. case DESC_RATEMCS13:
  2775. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2776. MASKBYTE1, power_index);
  2777. break;
  2778. case DESC_RATEMCS14:
  2779. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2780. MASKBYTE2, power_index);
  2781. break;
  2782. case DESC_RATEMCS15:
  2783. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2784. MASKBYTE3, power_index);
  2785. break;
  2786. case DESC_RATEVHT1SS_MCS0:
  2787. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2788. MASKBYTE0, power_index);
  2789. break;
  2790. case DESC_RATEVHT1SS_MCS1:
  2791. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2792. MASKBYTE1, power_index);
  2793. break;
  2794. case DESC_RATEVHT1SS_MCS2:
  2795. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2796. MASKBYTE2, power_index);
  2797. break;
  2798. case DESC_RATEVHT1SS_MCS3:
  2799. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2800. MASKBYTE3, power_index);
  2801. break;
  2802. case DESC_RATEVHT1SS_MCS4:
  2803. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2804. MASKBYTE0, power_index);
  2805. break;
  2806. case DESC_RATEVHT1SS_MCS5:
  2807. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2808. MASKBYTE1, power_index);
  2809. break;
  2810. case DESC_RATEVHT1SS_MCS6:
  2811. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2812. MASKBYTE2, power_index);
  2813. break;
  2814. case DESC_RATEVHT1SS_MCS7:
  2815. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2816. MASKBYTE3, power_index);
  2817. break;
  2818. case DESC_RATEVHT1SS_MCS8:
  2819. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2820. MASKBYTE0, power_index);
  2821. break;
  2822. case DESC_RATEVHT1SS_MCS9:
  2823. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2824. MASKBYTE1, power_index);
  2825. break;
  2826. case DESC_RATEVHT2SS_MCS0:
  2827. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2828. MASKBYTE2, power_index);
  2829. break;
  2830. case DESC_RATEVHT2SS_MCS1:
  2831. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2832. MASKBYTE3, power_index);
  2833. break;
  2834. case DESC_RATEVHT2SS_MCS2:
  2835. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2836. MASKBYTE0, power_index);
  2837. break;
  2838. case DESC_RATEVHT2SS_MCS3:
  2839. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2840. MASKBYTE1, power_index);
  2841. break;
  2842. case DESC_RATEVHT2SS_MCS4:
  2843. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2844. MASKBYTE2, power_index);
  2845. break;
  2846. case DESC_RATEVHT2SS_MCS5:
  2847. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2848. MASKBYTE3, power_index);
  2849. break;
  2850. case DESC_RATEVHT2SS_MCS6:
  2851. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2852. MASKBYTE0, power_index);
  2853. break;
  2854. case DESC_RATEVHT2SS_MCS7:
  2855. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2856. MASKBYTE1, power_index);
  2857. break;
  2858. case DESC_RATEVHT2SS_MCS8:
  2859. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2860. MASKBYTE2, power_index);
  2861. break;
  2862. case DESC_RATEVHT2SS_MCS9:
  2863. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2864. MASKBYTE3, power_index);
  2865. break;
  2866. default:
  2867. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2868. "Invalid Rate!!\n");
  2869. break;
  2870. }
  2871. } else {
  2872. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2873. "Invalid RFPath!!\n");
  2874. }
  2875. }
  2876. static void _rtl8821ae_phy_set_txpower_level_by_path(struct ieee80211_hw *hw,
  2877. u8 *array, u8 path,
  2878. u8 channel, u8 size)
  2879. {
  2880. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2881. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2882. u8 i;
  2883. u8 power_index;
  2884. for (i = 0; i < size; i++) {
  2885. power_index =
  2886. _rtl8821ae_get_txpower_index(hw, path, array[i],
  2887. rtlphy->current_chan_bw,
  2888. channel);
  2889. _rtl8821ae_phy_set_txpower_index(hw, power_index, path,
  2890. array[i]);
  2891. }
  2892. }
  2893. static void _rtl8821ae_phy_txpower_training_by_path(struct ieee80211_hw *hw,
  2894. u8 bw, u8 channel, u8 path)
  2895. {
  2896. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2897. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2898. u8 i;
  2899. u32 power_level, data, offset;
  2900. if (path >= rtlphy->num_total_rfpath)
  2901. return;
  2902. data = 0;
  2903. if (path == RF90_PATH_A) {
  2904. power_level =
  2905. _rtl8821ae_get_txpower_index(hw, RF90_PATH_A,
  2906. DESC_RATEMCS7, bw, channel);
  2907. offset = RA_TXPWRTRAING;
  2908. } else {
  2909. power_level =
  2910. _rtl8821ae_get_txpower_index(hw, RF90_PATH_B,
  2911. DESC_RATEMCS7, bw, channel);
  2912. offset = RB_TXPWRTRAING;
  2913. }
  2914. for (i = 0; i < 3; i++) {
  2915. if (i == 0)
  2916. power_level = power_level - 10;
  2917. else if (i == 1)
  2918. power_level = power_level - 8;
  2919. else
  2920. power_level = power_level - 6;
  2921. data |= (((power_level > 2) ? (power_level) : 2) << (i * 8));
  2922. }
  2923. rtl_set_bbreg(hw, offset, 0xffffff, data);
  2924. }
  2925. void rtl8821ae_phy_set_txpower_level_by_path(struct ieee80211_hw *hw,
  2926. u8 channel, u8 path)
  2927. {
  2928. /* struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); */
  2929. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2930. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2931. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2932. u8 cck_rates[] = {DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M,
  2933. DESC_RATE11M};
  2934. u8 sizes_of_cck_retes = 4;
  2935. u8 ofdm_rates[] = {DESC_RATE6M, DESC_RATE9M, DESC_RATE12M,
  2936. DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
  2937. DESC_RATE48M, DESC_RATE54M};
  2938. u8 sizes_of_ofdm_retes = 8;
  2939. u8 ht_rates_1t[] = {DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
  2940. DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
  2941. DESC_RATEMCS6, DESC_RATEMCS7};
  2942. u8 sizes_of_ht_retes_1t = 8;
  2943. u8 ht_rates_2t[] = {DESC_RATEMCS8, DESC_RATEMCS9,
  2944. DESC_RATEMCS10, DESC_RATEMCS11,
  2945. DESC_RATEMCS12, DESC_RATEMCS13,
  2946. DESC_RATEMCS14, DESC_RATEMCS15};
  2947. u8 sizes_of_ht_retes_2t = 8;
  2948. u8 vht_rates_1t[] = {DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
  2949. DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
  2950. DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
  2951. DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
  2952. DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9};
  2953. u8 vht_rates_2t[] = {DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
  2954. DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
  2955. DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
  2956. DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
  2957. DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9};
  2958. u8 sizes_of_vht_retes = 10;
  2959. if (rtlhal->current_bandtype == BAND_ON_2_4G)
  2960. _rtl8821ae_phy_set_txpower_level_by_path(hw, cck_rates, path, channel,
  2961. sizes_of_cck_retes);
  2962. _rtl8821ae_phy_set_txpower_level_by_path(hw, ofdm_rates, path, channel,
  2963. sizes_of_ofdm_retes);
  2964. _rtl8821ae_phy_set_txpower_level_by_path(hw, ht_rates_1t, path, channel,
  2965. sizes_of_ht_retes_1t);
  2966. _rtl8821ae_phy_set_txpower_level_by_path(hw, vht_rates_1t, path, channel,
  2967. sizes_of_vht_retes);
  2968. if (rtlphy->num_total_rfpath >= 2) {
  2969. _rtl8821ae_phy_set_txpower_level_by_path(hw, ht_rates_2t, path,
  2970. channel,
  2971. sizes_of_ht_retes_2t);
  2972. _rtl8821ae_phy_set_txpower_level_by_path(hw, vht_rates_2t, path,
  2973. channel,
  2974. sizes_of_vht_retes);
  2975. }
  2976. _rtl8821ae_phy_txpower_training_by_path(hw, rtlphy->current_chan_bw,
  2977. channel, path);
  2978. }
  2979. /*just in case, write txpower in DW, to reduce time*/
  2980. void rtl8821ae_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  2981. {
  2982. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2983. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2984. u8 path = 0;
  2985. for (path = RF90_PATH_A; path < rtlphy->num_total_rfpath; ++path)
  2986. rtl8821ae_phy_set_txpower_level_by_path(hw, channel, path);
  2987. }
  2988. static long _rtl8821ae_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  2989. enum wireless_mode wirelessmode,
  2990. u8 txpwridx)
  2991. {
  2992. long offset;
  2993. long pwrout_dbm;
  2994. switch (wirelessmode) {
  2995. case WIRELESS_MODE_B:
  2996. offset = -7;
  2997. break;
  2998. case WIRELESS_MODE_G:
  2999. case WIRELESS_MODE_N_24G:
  3000. offset = -8;
  3001. break;
  3002. default:
  3003. offset = -8;
  3004. break;
  3005. }
  3006. pwrout_dbm = txpwridx / 2 + offset;
  3007. return pwrout_dbm;
  3008. }
  3009. void rtl8821ae_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  3010. {
  3011. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3012. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3013. enum io_type iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  3014. if (!is_hal_stop(rtlhal)) {
  3015. switch (operation) {
  3016. case SCAN_OPT_BACKUP_BAND0:
  3017. iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  3018. rtlpriv->cfg->ops->set_hw_reg(hw,
  3019. HW_VAR_IO_CMD,
  3020. (u8 *)&iotype);
  3021. break;
  3022. case SCAN_OPT_BACKUP_BAND1:
  3023. iotype = IO_CMD_PAUSE_BAND1_DM_BY_SCAN;
  3024. rtlpriv->cfg->ops->set_hw_reg(hw,
  3025. HW_VAR_IO_CMD,
  3026. (u8 *)&iotype);
  3027. break;
  3028. case SCAN_OPT_RESTORE:
  3029. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  3030. rtlpriv->cfg->ops->set_hw_reg(hw,
  3031. HW_VAR_IO_CMD,
  3032. (u8 *)&iotype);
  3033. break;
  3034. default:
  3035. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3036. "Unknown Scan Backup operation.\n");
  3037. break;
  3038. }
  3039. }
  3040. }
  3041. static void _rtl8821ae_phy_set_reg_bw(struct rtl_priv *rtlpriv, u8 bw)
  3042. {
  3043. u16 reg_rf_mode_bw, tmp = 0;
  3044. reg_rf_mode_bw = rtl_read_word(rtlpriv, REG_TRXPTCL_CTL);
  3045. switch (bw) {
  3046. case HT_CHANNEL_WIDTH_20:
  3047. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, reg_rf_mode_bw & 0xFE7F);
  3048. break;
  3049. case HT_CHANNEL_WIDTH_20_40:
  3050. tmp = reg_rf_mode_bw | BIT(7);
  3051. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, tmp & 0xFEFF);
  3052. break;
  3053. case HT_CHANNEL_WIDTH_80:
  3054. tmp = reg_rf_mode_bw | BIT(8);
  3055. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, tmp & 0xFF7F);
  3056. break;
  3057. default:
  3058. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "unknown Bandwidth: 0x%x\n", bw);
  3059. break;
  3060. }
  3061. }
  3062. static u8 _rtl8821ae_phy_get_secondary_chnl(struct rtl_priv *rtlpriv)
  3063. {
  3064. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3065. struct rtl_mac *mac = rtl_mac(rtlpriv);
  3066. u8 sc_set_40 = 0, sc_set_20 = 0;
  3067. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80) {
  3068. if (mac->cur_80_prime_sc == PRIME_CHNL_OFFSET_LOWER)
  3069. sc_set_40 = VHT_DATA_SC_40_LOWER_OF_80MHZ;
  3070. else if (mac->cur_80_prime_sc == PRIME_CHNL_OFFSET_UPPER)
  3071. sc_set_40 = VHT_DATA_SC_40_UPPER_OF_80MHZ;
  3072. else
  3073. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3074. "SCMapping: Not Correct Primary40MHz Setting\n");
  3075. if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER) &&
  3076. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_LOWER))
  3077. sc_set_20 = VHT_DATA_SC_20_LOWEST_OF_80MHZ;
  3078. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER) &&
  3079. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_LOWER))
  3080. sc_set_20 = VHT_DATA_SC_20_LOWER_OF_80MHZ;
  3081. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER) &&
  3082. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_UPPER))
  3083. sc_set_20 = VHT_DATA_SC_20_UPPER_OF_80MHZ;
  3084. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER) &&
  3085. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_UPPER))
  3086. sc_set_20 = VHT_DATA_SC_20_UPPERST_OF_80MHZ;
  3087. else
  3088. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3089. "SCMapping: Not Correct Primary40MHz Setting\n");
  3090. } else if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  3091. if (mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER)
  3092. sc_set_20 = VHT_DATA_SC_20_UPPER_OF_80MHZ;
  3093. else if (mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER)
  3094. sc_set_20 = VHT_DATA_SC_20_LOWER_OF_80MHZ;
  3095. else
  3096. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3097. "SCMapping: Not Correct Primary40MHz Setting\n");
  3098. }
  3099. return (sc_set_40 << 4) | sc_set_20;
  3100. }
  3101. void rtl8821ae_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  3102. {
  3103. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3104. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3105. u8 sub_chnl = 0;
  3106. u8 l1pk_val = 0;
  3107. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3108. "Switch to %s bandwidth\n",
  3109. (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  3110. "20MHz" :
  3111. (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40 ?
  3112. "40MHz" : "80MHz")));
  3113. _rtl8821ae_phy_set_reg_bw(rtlpriv, rtlphy->current_chan_bw);
  3114. sub_chnl = _rtl8821ae_phy_get_secondary_chnl(rtlpriv);
  3115. rtl_write_byte(rtlpriv, 0x0483, sub_chnl);
  3116. switch (rtlphy->current_chan_bw) {
  3117. case HT_CHANNEL_WIDTH_20:
  3118. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300200);
  3119. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  3120. if (rtlphy->rf_type == RF_2T2R)
  3121. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, 7);
  3122. else
  3123. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, 8);
  3124. break;
  3125. case HT_CHANNEL_WIDTH_20_40:
  3126. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300201);
  3127. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  3128. rtl_set_bbreg(hw, RRFMOD, 0x3C, sub_chnl);
  3129. rtl_set_bbreg(hw, RCCAONSEC, 0xf0000000, sub_chnl);
  3130. if (rtlphy->reg_837 & BIT(2))
  3131. l1pk_val = 6;
  3132. else {
  3133. if (rtlphy->rf_type == RF_2T2R)
  3134. l1pk_val = 7;
  3135. else
  3136. l1pk_val = 8;
  3137. }
  3138. /* 0x848[25:22] = 0x6 */
  3139. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, l1pk_val);
  3140. if (sub_chnl == VHT_DATA_SC_20_UPPER_OF_80MHZ)
  3141. rtl_set_bbreg(hw, RCCK_SYSTEM, BCCK_SYSTEM, 1);
  3142. else
  3143. rtl_set_bbreg(hw, RCCK_SYSTEM, BCCK_SYSTEM, 0);
  3144. break;
  3145. case HT_CHANNEL_WIDTH_80:
  3146. /* 0x8ac[21,20,9:6,1,0]=8'b11100010 */
  3147. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300202);
  3148. /* 0x8c4[30] = 1 */
  3149. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  3150. rtl_set_bbreg(hw, RRFMOD, 0x3C, sub_chnl);
  3151. rtl_set_bbreg(hw, RCCAONSEC, 0xf0000000, sub_chnl);
  3152. if (rtlphy->reg_837 & BIT(2))
  3153. l1pk_val = 5;
  3154. else {
  3155. if (rtlphy->rf_type == RF_2T2R)
  3156. l1pk_val = 6;
  3157. else
  3158. l1pk_val = 7;
  3159. }
  3160. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, l1pk_val);
  3161. break;
  3162. default:
  3163. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3164. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  3165. break;
  3166. }
  3167. rtl8812ae_fixspur(hw, rtlphy->current_chan_bw, rtlphy->current_channel);
  3168. rtl8821ae_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  3169. rtlphy->set_bwmode_inprogress = false;
  3170. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
  3171. }
  3172. void rtl8821ae_phy_set_bw_mode(struct ieee80211_hw *hw,
  3173. enum nl80211_channel_type ch_type)
  3174. {
  3175. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3176. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3177. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3178. u8 tmp_bw = rtlphy->current_chan_bw;
  3179. if (rtlphy->set_bwmode_inprogress)
  3180. return;
  3181. rtlphy->set_bwmode_inprogress = true;
  3182. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw)))
  3183. rtl8821ae_phy_set_bw_mode_callback(hw);
  3184. else {
  3185. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  3186. "FALSE driver sleep or unload\n");
  3187. rtlphy->set_bwmode_inprogress = false;
  3188. rtlphy->current_chan_bw = tmp_bw;
  3189. }
  3190. }
  3191. void rtl8821ae_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  3192. {
  3193. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3194. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3195. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3196. u8 channel = rtlphy->current_channel;
  3197. u8 path;
  3198. u32 data;
  3199. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3200. "switch to channel%d\n", rtlphy->current_channel);
  3201. if (is_hal_stop(rtlhal))
  3202. return;
  3203. if (36 <= channel && channel <= 48)
  3204. data = 0x494;
  3205. else if (50 <= channel && channel <= 64)
  3206. data = 0x453;
  3207. else if (100 <= channel && channel <= 116)
  3208. data = 0x452;
  3209. else if (118 <= channel)
  3210. data = 0x412;
  3211. else
  3212. data = 0x96a;
  3213. rtl_set_bbreg(hw, RFC_AREA, 0x1ffe0000, data);
  3214. for (path = RF90_PATH_A; path < rtlphy->num_total_rfpath; path++) {
  3215. if (36 <= channel && channel <= 64)
  3216. data = 0x101;
  3217. else if (100 <= channel && channel <= 140)
  3218. data = 0x301;
  3219. else if (140 < channel)
  3220. data = 0x501;
  3221. else
  3222. data = 0x000;
  3223. rtl8821ae_phy_set_rf_reg(hw, path, RF_CHNLBW,
  3224. BIT(18)|BIT(17)|BIT(16)|BIT(9)|BIT(8), data);
  3225. rtl8821ae_phy_set_rf_reg(hw, path, RF_CHNLBW,
  3226. BMASKBYTE0, channel);
  3227. if (channel > 14) {
  3228. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  3229. if (36 <= channel && channel <= 64)
  3230. data = 0x114E9;
  3231. else if (100 <= channel && channel <= 140)
  3232. data = 0x110E9;
  3233. else
  3234. data = 0x110E9;
  3235. rtl8821ae_phy_set_rf_reg(hw, path, RF_APK,
  3236. BRFREGOFFSETMASK, data);
  3237. }
  3238. }
  3239. }
  3240. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  3241. }
  3242. u8 rtl8821ae_phy_sw_chnl(struct ieee80211_hw *hw)
  3243. {
  3244. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3245. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3246. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3247. u32 timeout = 1000, timecount = 0;
  3248. u8 channel = rtlphy->current_channel;
  3249. if (rtlphy->sw_chnl_inprogress)
  3250. return 0;
  3251. if (rtlphy->set_bwmode_inprogress)
  3252. return 0;
  3253. if ((is_hal_stop(rtlhal)) || (RT_CANNOT_IO(hw))) {
  3254. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  3255. "sw_chnl_inprogress false driver sleep or unload\n");
  3256. return 0;
  3257. }
  3258. while (rtlphy->lck_inprogress && timecount < timeout) {
  3259. mdelay(50);
  3260. timecount += 50;
  3261. }
  3262. if (rtlphy->current_channel > 14 && rtlhal->current_bandtype != BAND_ON_5G)
  3263. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_5G);
  3264. else if (rtlphy->current_channel <= 14 && rtlhal->current_bandtype != BAND_ON_2_4G)
  3265. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_2_4G);
  3266. rtlphy->sw_chnl_inprogress = true;
  3267. if (channel == 0)
  3268. channel = 1;
  3269. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3270. "switch to channel%d, band type is %d\n",
  3271. rtlphy->current_channel, rtlhal->current_bandtype);
  3272. rtl8821ae_phy_sw_chnl_callback(hw);
  3273. rtl8821ae_dm_clear_txpower_tracking_state(hw);
  3274. rtl8821ae_phy_set_txpower_level(hw, rtlphy->current_channel);
  3275. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  3276. rtlphy->sw_chnl_inprogress = false;
  3277. return 1;
  3278. }
  3279. u8 _rtl8812ae_get_right_chnl_place_for_iqk(u8 chnl)
  3280. {
  3281. u8 channel_all[TARGET_CHNL_NUM_2G_5G_8812] = {
  3282. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13,
  3283. 14, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54,
  3284. 56, 58, 60, 62, 64, 100, 102, 104, 106, 108,
  3285. 110, 112, 114, 116, 118, 120, 122, 124, 126,
  3286. 128, 130, 132, 134, 136, 138, 140, 149, 151,
  3287. 153, 155, 157, 159, 161, 163, 165};
  3288. u8 place = chnl;
  3289. if (chnl > 14) {
  3290. for (place = 14; place < sizeof(channel_all); place++)
  3291. if (channel_all[place] == chnl)
  3292. return place-13;
  3293. }
  3294. return 0;
  3295. }
  3296. #define MACBB_REG_NUM 10
  3297. #define AFE_REG_NUM 14
  3298. #define RF_REG_NUM 3
  3299. static void _rtl8821ae_iqk_backup_macbb(struct ieee80211_hw *hw,
  3300. u32 *macbb_backup,
  3301. u32 *backup_macbb_reg, u32 mac_bb_num)
  3302. {
  3303. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3304. u32 i;
  3305. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3306. /*save MACBB default value*/
  3307. for (i = 0; i < mac_bb_num; i++)
  3308. macbb_backup[i] = rtl_read_dword(rtlpriv, backup_macbb_reg[i]);
  3309. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupMacBB Success!!!!\n");
  3310. }
  3311. static void _rtl8821ae_iqk_backup_afe(struct ieee80211_hw *hw, u32 *afe_backup,
  3312. u32 *backup_afe_REG, u32 afe_num)
  3313. {
  3314. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3315. u32 i;
  3316. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3317. /*Save AFE Parameters */
  3318. for (i = 0; i < afe_num; i++)
  3319. afe_backup[i] = rtl_read_dword(rtlpriv, backup_afe_REG[i]);
  3320. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupAFE Success!!!!\n");
  3321. }
  3322. static void _rtl8821ae_iqk_backup_rf(struct ieee80211_hw *hw, u32 *rfa_backup,
  3323. u32 *rfb_backup, u32 *backup_rf_reg,
  3324. u32 rf_num)
  3325. {
  3326. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3327. u32 i;
  3328. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3329. /*Save RF Parameters*/
  3330. for (i = 0; i < rf_num; i++) {
  3331. rfa_backup[i] = rtl_get_rfreg(hw, RF90_PATH_A, backup_rf_reg[i],
  3332. BMASKDWORD);
  3333. rfb_backup[i] = rtl_get_rfreg(hw, RF90_PATH_B, backup_rf_reg[i],
  3334. BMASKDWORD);
  3335. }
  3336. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupRF Success!!!!\n");
  3337. }
  3338. static void _rtl8821ae_iqk_configure_mac(
  3339. struct ieee80211_hw *hw
  3340. )
  3341. {
  3342. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3343. /* ========MAC register setting========*/
  3344. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3345. rtl_write_byte(rtlpriv, 0x522, 0x3f);
  3346. rtl_set_bbreg(hw, 0x550, BIT(11) | BIT(3), 0x0);
  3347. rtl_write_byte(rtlpriv, 0x808, 0x00); /*RX ante off*/
  3348. rtl_set_bbreg(hw, 0x838, 0xf, 0xc); /*CCA off*/
  3349. }
  3350. static void _rtl8821ae_iqk_tx_fill_iqc(struct ieee80211_hw *hw,
  3351. enum radio_path path, u32 tx_x, u32 tx_y)
  3352. {
  3353. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3354. switch (path) {
  3355. case RF90_PATH_A:
  3356. /* [31] = 1 --> Page C1 */
  3357. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1);
  3358. rtl_write_dword(rtlpriv, 0xc90, 0x00000080);
  3359. rtl_write_dword(rtlpriv, 0xcc4, 0x20040000);
  3360. rtl_write_dword(rtlpriv, 0xcc8, 0x20000000);
  3361. rtl_set_bbreg(hw, 0xccc, 0x000007ff, tx_y);
  3362. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, tx_x);
  3363. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3364. "TX_X = %x;;TX_Y = %x =====> fill to IQC\n",
  3365. tx_x, tx_y);
  3366. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3367. "0xcd4 = %x;;0xccc = %x ====>fill to IQC\n",
  3368. rtl_get_bbreg(hw, 0xcd4, 0x000007ff),
  3369. rtl_get_bbreg(hw, 0xccc, 0x000007ff));
  3370. break;
  3371. default:
  3372. break;
  3373. }
  3374. }
  3375. static void _rtl8821ae_iqk_rx_fill_iqc(struct ieee80211_hw *hw,
  3376. enum radio_path path, u32 rx_x, u32 rx_y)
  3377. {
  3378. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3379. switch (path) {
  3380. case RF90_PATH_A:
  3381. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3382. rtl_set_bbreg(hw, 0xc10, 0x000003ff, rx_x>>1);
  3383. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, rx_y>>1);
  3384. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3385. "rx_x = %x;;rx_y = %x ====>fill to IQC\n",
  3386. rx_x>>1, rx_y>>1);
  3387. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3388. "0xc10 = %x ====>fill to IQC\n",
  3389. rtl_read_dword(rtlpriv, 0xc10));
  3390. break;
  3391. default:
  3392. break;
  3393. }
  3394. }
  3395. #define cal_num 10
  3396. static void _rtl8821ae_iqk_tx(struct ieee80211_hw *hw, enum radio_path path)
  3397. {
  3398. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3399. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3400. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3401. u32 tx_fail, rx_fail, delay_count, iqk_ready, cal_retry, cal = 0, temp_reg65;
  3402. int tx_x = 0, tx_y = 0, rx_x = 0, rx_y = 0, tx_average = 0, rx_average = 0;
  3403. int tx_x0[cal_num], tx_y0[cal_num], tx_x0_rxk[cal_num],
  3404. tx_y0_rxk[cal_num], rx_x0[cal_num], rx_y0[cal_num];
  3405. bool tx0iqkok = false, rx0iqkok = false;
  3406. bool vdf_enable = false;
  3407. int i, k, vdf_y[3], vdf_x[3], tx_dt[3], rx_dt[3],
  3408. ii, dx = 0, dy = 0, tx_finish = 0, rx_finish = 0;
  3409. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3410. "BandWidth = %d.\n",
  3411. rtlphy->current_chan_bw);
  3412. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80)
  3413. vdf_enable = true;
  3414. while (cal < cal_num) {
  3415. switch (path) {
  3416. case RF90_PATH_A:
  3417. temp_reg65 = rtl_get_rfreg(hw, path, 0x65, 0xffffffff);
  3418. /* Path-A LOK */
  3419. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3420. /*========Path-A AFE all on========*/
  3421. /*Port 0 DAC/ADC on*/
  3422. rtl_write_dword(rtlpriv, 0xc60, 0x77777777);
  3423. rtl_write_dword(rtlpriv, 0xc64, 0x77777777);
  3424. rtl_write_dword(rtlpriv, 0xc68, 0x19791979);
  3425. rtl_write_dword(rtlpriv, 0xc6c, 0x19791979);
  3426. rtl_write_dword(rtlpriv, 0xc70, 0x19791979);
  3427. rtl_write_dword(rtlpriv, 0xc74, 0x19791979);
  3428. rtl_write_dword(rtlpriv, 0xc78, 0x19791979);
  3429. rtl_write_dword(rtlpriv, 0xc7c, 0x19791979);
  3430. rtl_write_dword(rtlpriv, 0xc80, 0x19791979);
  3431. rtl_write_dword(rtlpriv, 0xc84, 0x19791979);
  3432. rtl_set_bbreg(hw, 0xc00, 0xf, 0x4); /*hardware 3-wire off*/
  3433. /* LOK Setting */
  3434. /* ====== LOK ====== */
  3435. /*DAC/ADC sampling rate (160 MHz)*/
  3436. rtl_set_bbreg(hw, 0xc5c, BIT(26) | BIT(25) | BIT(24), 0x7);
  3437. /* 2. LoK RF Setting (at BW = 20M) */
  3438. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80002);
  3439. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x3); /* BW 20M */
  3440. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x20000);
  3441. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0003f);
  3442. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xf3fc3);
  3443. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d5);
  3444. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3445. rtl_set_bbreg(hw, 0xcb8, 0xf, 0xd);
  3446. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3447. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3448. rtl_set_bbreg(hw, 0xc94, BIT(0), 0x1);
  3449. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3450. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3451. rtl_write_dword(rtlpriv, 0x984, 0x00462910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3452. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3453. rtl_write_dword(rtlpriv, 0xc88, 0x821403f4);
  3454. if (rtlhal->current_bandtype)
  3455. rtl_write_dword(rtlpriv, 0xc8c, 0x68163e96);
  3456. else
  3457. rtl_write_dword(rtlpriv, 0xc8c, 0x28163e96);
  3458. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3459. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3460. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3461. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3462. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3463. mdelay(10); /* Delay 10ms */
  3464. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3465. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3466. rtl_set_rfreg(hw, path, 0x58, 0x7fe00, rtl_get_rfreg(hw, path, 0x8, 0xffc00)); /* Load LOK */
  3467. switch (rtlphy->current_chan_bw) {
  3468. case 1:
  3469. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x1);
  3470. break;
  3471. case 2:
  3472. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x0);
  3473. break;
  3474. default:
  3475. break;
  3476. }
  3477. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3478. /* 3. TX RF Setting */
  3479. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3480. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3481. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x20000);
  3482. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0003f);
  3483. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xf3fc3);
  3484. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d5);
  3485. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3486. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3487. /* ODM_SetBBReg(pDM_Odm, 0xcb8, 0xf, 0xd); */
  3488. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3489. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3490. rtl_set_bbreg(hw, 0xc94, BIT(0), 0x1);
  3491. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3492. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3493. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3494. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3495. rtl_write_dword(rtlpriv, 0xc88, 0x821403f1);
  3496. if (rtlhal->current_bandtype)
  3497. rtl_write_dword(rtlpriv, 0xc8c, 0x40163e96);
  3498. else
  3499. rtl_write_dword(rtlpriv, 0xc8c, 0x00163e96);
  3500. if (vdf_enable == 1) {
  3501. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "VDF_enable\n");
  3502. for (k = 0; k <= 2; k++) {
  3503. switch (k) {
  3504. case 0:
  3505. rtl_write_dword(rtlpriv, 0xc80, 0x18008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3506. rtl_write_dword(rtlpriv, 0xc84, 0x38008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3507. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0);
  3508. break;
  3509. case 1:
  3510. rtl_set_bbreg(hw, 0xc80, BIT(28), 0x0);
  3511. rtl_set_bbreg(hw, 0xc84, BIT(28), 0x0);
  3512. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0);
  3513. break;
  3514. case 2:
  3515. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3516. "vdf_y[1] = %x;;;vdf_y[0] = %x\n", vdf_y[1]>>21 & 0x00007ff, vdf_y[0]>>21 & 0x00007ff);
  3517. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3518. "vdf_x[1] = %x;;;vdf_x[0] = %x\n", vdf_x[1]>>21 & 0x00007ff, vdf_x[0]>>21 & 0x00007ff);
  3519. tx_dt[cal] = (vdf_y[1]>>20)-(vdf_y[0]>>20);
  3520. tx_dt[cal] = ((16*tx_dt[cal])*10000/15708);
  3521. tx_dt[cal] = (tx_dt[cal] >> 1)+(tx_dt[cal] & BIT(0));
  3522. rtl_write_dword(rtlpriv, 0xc80, 0x18008c20);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3523. rtl_write_dword(rtlpriv, 0xc84, 0x38008c20);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3524. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x1);
  3525. rtl_set_bbreg(hw, 0xce8, 0x3fff0000, tx_dt[cal] & 0x00003fff);
  3526. break;
  3527. default:
  3528. break;
  3529. }
  3530. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3531. cal_retry = 0;
  3532. while (1) {
  3533. /* one shot */
  3534. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3535. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3536. mdelay(10); /* Delay 10ms */
  3537. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3538. delay_count = 0;
  3539. while (1) {
  3540. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3541. if ((~iqk_ready) || (delay_count > 20))
  3542. break;
  3543. else{
  3544. mdelay(1);
  3545. delay_count++;
  3546. }
  3547. }
  3548. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3549. /* ============TXIQK Check============== */
  3550. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3551. if (~tx_fail) {
  3552. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3553. vdf_x[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3554. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3555. vdf_y[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3556. tx0iqkok = true;
  3557. break;
  3558. } else {
  3559. rtl_set_bbreg(hw, 0xccc, 0x000007ff, 0x0);
  3560. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, 0x200);
  3561. tx0iqkok = false;
  3562. cal_retry++;
  3563. if (cal_retry == 10)
  3564. break;
  3565. }
  3566. } else {
  3567. tx0iqkok = false;
  3568. cal_retry++;
  3569. if (cal_retry == 10)
  3570. break;
  3571. }
  3572. }
  3573. }
  3574. if (k == 3) {
  3575. tx_x0[cal] = vdf_x[k-1];
  3576. tx_y0[cal] = vdf_y[k-1];
  3577. }
  3578. } else {
  3579. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3580. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3581. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3582. cal_retry = 0;
  3583. while (1) {
  3584. /* one shot */
  3585. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3586. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3587. mdelay(10); /* Delay 10ms */
  3588. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3589. delay_count = 0;
  3590. while (1) {
  3591. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3592. if ((~iqk_ready) || (delay_count > 20))
  3593. break;
  3594. else{
  3595. mdelay(1);
  3596. delay_count++;
  3597. }
  3598. }
  3599. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3600. /* ============TXIQK Check============== */
  3601. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3602. if (~tx_fail) {
  3603. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3604. tx_x0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3605. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3606. tx_y0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3607. tx0iqkok = true;
  3608. break;
  3609. } else {
  3610. rtl_set_bbreg(hw, 0xccc, 0x000007ff, 0x0);
  3611. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, 0x200);
  3612. tx0iqkok = false;
  3613. cal_retry++;
  3614. if (cal_retry == 10)
  3615. break;
  3616. }
  3617. } else {
  3618. tx0iqkok = false;
  3619. cal_retry++;
  3620. if (cal_retry == 10)
  3621. break;
  3622. }
  3623. }
  3624. }
  3625. if (tx0iqkok == false)
  3626. break; /* TXK fail, Don't do RXK */
  3627. if (vdf_enable == 1) {
  3628. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0); /* TX VDF Disable */
  3629. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RXVDF Start\n");
  3630. for (k = 0; k <= 2; k++) {
  3631. /* ====== RX mode TXK (RXK Step 1) ====== */
  3632. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3633. /* 1. TX RF Setting */
  3634. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3635. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3636. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x00029);
  3637. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xd7ffb);
  3638. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3639. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3640. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3641. rtl_set_bbreg(hw, 0xcb8, 0xf, 0xd);
  3642. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3643. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3644. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3645. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3646. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3647. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3648. switch (k) {
  3649. case 0:
  3650. {
  3651. rtl_write_dword(rtlpriv, 0xc80, 0x18008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3652. rtl_write_dword(rtlpriv, 0xc84, 0x38008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3653. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x0);
  3654. }
  3655. break;
  3656. case 1:
  3657. {
  3658. rtl_write_dword(rtlpriv, 0xc80, 0x08008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3659. rtl_write_dword(rtlpriv, 0xc84, 0x28008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3660. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x0);
  3661. }
  3662. break;
  3663. case 2:
  3664. {
  3665. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3666. "VDF_Y[1] = %x;;;VDF_Y[0] = %x\n",
  3667. vdf_y[1]>>21 & 0x00007ff, vdf_y[0]>>21 & 0x00007ff);
  3668. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3669. "VDF_X[1] = %x;;;VDF_X[0] = %x\n",
  3670. vdf_x[1]>>21 & 0x00007ff, vdf_x[0]>>21 & 0x00007ff);
  3671. rx_dt[cal] = (vdf_y[1]>>20)-(vdf_y[0]>>20);
  3672. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "Rx_dt = %d\n", rx_dt[cal]);
  3673. rx_dt[cal] = ((16*rx_dt[cal])*10000/13823);
  3674. rx_dt[cal] = (rx_dt[cal] >> 1)+(rx_dt[cal] & BIT(0));
  3675. rtl_write_dword(rtlpriv, 0xc80, 0x18008c20);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3676. rtl_write_dword(rtlpriv, 0xc84, 0x38008c20);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3677. rtl_set_bbreg(hw, 0xce8, 0x00003fff, rx_dt[cal] & 0x00003fff);
  3678. }
  3679. break;
  3680. default:
  3681. break;
  3682. }
  3683. rtl_write_dword(rtlpriv, 0xc88, 0x821603e0);
  3684. rtl_write_dword(rtlpriv, 0xc8c, 0x68163e96);
  3685. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3686. cal_retry = 0;
  3687. while (1) {
  3688. /* one shot */
  3689. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3690. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3691. mdelay(10); /* Delay 10ms */
  3692. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3693. delay_count = 0;
  3694. while (1) {
  3695. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3696. if ((~iqk_ready) || (delay_count > 20))
  3697. break;
  3698. else{
  3699. mdelay(1);
  3700. delay_count++;
  3701. }
  3702. }
  3703. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3704. /* ============TXIQK Check============== */
  3705. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3706. if (~tx_fail) {
  3707. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3708. tx_x0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3709. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3710. tx_y0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3711. tx0iqkok = true;
  3712. break;
  3713. } else{
  3714. tx0iqkok = false;
  3715. cal_retry++;
  3716. if (cal_retry == 10)
  3717. break;
  3718. }
  3719. } else {
  3720. tx0iqkok = false;
  3721. cal_retry++;
  3722. if (cal_retry == 10)
  3723. break;
  3724. }
  3725. }
  3726. if (tx0iqkok == false) { /* If RX mode TXK fail, then take TXK Result */
  3727. tx_x0_rxk[cal] = tx_x0[cal];
  3728. tx_y0_rxk[cal] = tx_y0[cal];
  3729. tx0iqkok = true;
  3730. RT_TRACE(rtlpriv,
  3731. COMP_IQK,
  3732. DBG_LOUD,
  3733. "RXK Step 1 fail\n");
  3734. }
  3735. /* ====== RX IQK ====== */
  3736. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3737. /* 1. RX RF Setting */
  3738. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3739. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3740. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0002f);
  3741. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xfffbb);
  3742. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x88001);
  3743. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d8);
  3744. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3745. rtl_set_bbreg(hw, 0x978, 0x03FF8000, (tx_x0_rxk[cal])>>21&0x000007ff);
  3746. rtl_set_bbreg(hw, 0x978, 0x000007FF, (tx_y0_rxk[cal])>>21&0x000007ff);
  3747. rtl_set_bbreg(hw, 0x978, BIT(31), 0x1);
  3748. rtl_set_bbreg(hw, 0x97c, BIT(31), 0x0);
  3749. rtl_set_bbreg(hw, 0xcb8, 0xF, 0xe);
  3750. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3751. rtl_write_dword(rtlpriv, 0x984, 0x0046a911);
  3752. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3753. rtl_set_bbreg(hw, 0xc80, BIT(29), 0x1);
  3754. rtl_set_bbreg(hw, 0xc84, BIT(29), 0x0);
  3755. rtl_write_dword(rtlpriv, 0xc88, 0x02140119);
  3756. rtl_write_dword(rtlpriv, 0xc8c, 0x28160d00); /* pDM_Odm->SupportInterface == 1 */
  3757. if (k == 2)
  3758. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x1); /* RX VDF Enable */
  3759. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3760. cal_retry = 0;
  3761. while (1) {
  3762. /* one shot */
  3763. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3764. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3765. mdelay(10); /* Delay 10ms */
  3766. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3767. delay_count = 0;
  3768. while (1) {
  3769. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3770. if ((~iqk_ready) || (delay_count > 20))
  3771. break;
  3772. else{
  3773. mdelay(1);
  3774. delay_count++;
  3775. }
  3776. }
  3777. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3778. /* ============RXIQK Check============== */
  3779. rx_fail = rtl_get_bbreg(hw, 0xd00, BIT(11));
  3780. if (rx_fail == 0) {
  3781. rtl_write_dword(rtlpriv, 0xcb8, 0x06000000);
  3782. vdf_x[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3783. rtl_write_dword(rtlpriv, 0xcb8, 0x08000000);
  3784. vdf_y[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3785. rx0iqkok = true;
  3786. break;
  3787. } else {
  3788. rtl_set_bbreg(hw, 0xc10, 0x000003ff, 0x200>>1);
  3789. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, 0x0>>1);
  3790. rx0iqkok = false;
  3791. cal_retry++;
  3792. if (cal_retry == 10)
  3793. break;
  3794. }
  3795. } else{
  3796. rx0iqkok = false;
  3797. cal_retry++;
  3798. if (cal_retry == 10)
  3799. break;
  3800. }
  3801. }
  3802. }
  3803. if (k == 3) {
  3804. rx_x0[cal] = vdf_x[k-1];
  3805. rx_y0[cal] = vdf_y[k-1];
  3806. }
  3807. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x1); /* TX VDF Enable */
  3808. }
  3809. else{
  3810. /* ====== RX mode TXK (RXK Step 1) ====== */
  3811. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3812. /* 1. TX RF Setting */
  3813. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3814. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3815. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x00029);
  3816. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xd7ffb);
  3817. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3818. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3819. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3820. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3821. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3822. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3823. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3824. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3825. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3826. rtl_write_dword(rtlpriv, 0xc88, 0x821603e0);
  3827. /* ODM_Write4Byte(pDM_Odm, 0xc8c, 0x68163e96); */
  3828. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3829. cal_retry = 0;
  3830. while (1) {
  3831. /* one shot */
  3832. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3833. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3834. mdelay(10); /* Delay 10ms */
  3835. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3836. delay_count = 0;
  3837. while (1) {
  3838. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3839. if ((~iqk_ready) || (delay_count > 20))
  3840. break;
  3841. else{
  3842. mdelay(1);
  3843. delay_count++;
  3844. }
  3845. }
  3846. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3847. /* ============TXIQK Check============== */
  3848. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3849. if (~tx_fail) {
  3850. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3851. tx_x0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3852. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3853. tx_y0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3854. tx0iqkok = true;
  3855. break;
  3856. } else {
  3857. tx0iqkok = false;
  3858. cal_retry++;
  3859. if (cal_retry == 10)
  3860. break;
  3861. }
  3862. } else{
  3863. tx0iqkok = false;
  3864. cal_retry++;
  3865. if (cal_retry == 10)
  3866. break;
  3867. }
  3868. }
  3869. if (tx0iqkok == false) { /* If RX mode TXK fail, then take TXK Result */
  3870. tx_x0_rxk[cal] = tx_x0[cal];
  3871. tx_y0_rxk[cal] = tx_y0[cal];
  3872. tx0iqkok = true;
  3873. RT_TRACE(rtlpriv, COMP_IQK,
  3874. DBG_LOUD, "1");
  3875. }
  3876. /* ====== RX IQK ====== */
  3877. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3878. /* 1. RX RF Setting */
  3879. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3880. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3881. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0002f);
  3882. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xfffbb);
  3883. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x88001);
  3884. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d8);
  3885. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3886. rtl_set_bbreg(hw, 0x978, 0x03FF8000, (tx_x0_rxk[cal])>>21&0x000007ff);
  3887. rtl_set_bbreg(hw, 0x978, 0x000007FF, (tx_y0_rxk[cal])>>21&0x000007ff);
  3888. rtl_set_bbreg(hw, 0x978, BIT(31), 0x1);
  3889. rtl_set_bbreg(hw, 0x97c, BIT(31), 0x0);
  3890. /* ODM_SetBBReg(pDM_Odm, 0xcb8, 0xF, 0xe); */
  3891. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3892. rtl_write_dword(rtlpriv, 0x984, 0x0046a911);
  3893. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3894. rtl_write_dword(rtlpriv, 0xc80, 0x38008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3895. rtl_write_dword(rtlpriv, 0xc84, 0x18008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3896. rtl_write_dword(rtlpriv, 0xc88, 0x02140119);
  3897. rtl_write_dword(rtlpriv, 0xc8c, 0x28160d00); /*pDM_Odm->SupportInterface == 1*/
  3898. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3899. cal_retry = 0;
  3900. while (1) {
  3901. /* one shot */
  3902. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3903. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3904. mdelay(10); /* Delay 10ms */
  3905. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3906. delay_count = 0;
  3907. while (1) {
  3908. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3909. if ((~iqk_ready) || (delay_count > 20))
  3910. break;
  3911. else{
  3912. mdelay(1);
  3913. delay_count++;
  3914. }
  3915. }
  3916. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3917. /* ============RXIQK Check============== */
  3918. rx_fail = rtl_get_bbreg(hw, 0xd00, BIT(11));
  3919. if (rx_fail == 0) {
  3920. rtl_write_dword(rtlpriv, 0xcb8, 0x06000000);
  3921. rx_x0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3922. rtl_write_dword(rtlpriv, 0xcb8, 0x08000000);
  3923. rx_y0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3924. rx0iqkok = true;
  3925. break;
  3926. } else{
  3927. rtl_set_bbreg(hw, 0xc10, 0x000003ff, 0x200>>1);
  3928. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, 0x0>>1);
  3929. rx0iqkok = false;
  3930. cal_retry++;
  3931. if (cal_retry == 10)
  3932. break;
  3933. }
  3934. } else{
  3935. rx0iqkok = false;
  3936. cal_retry++;
  3937. if (cal_retry == 10)
  3938. break;
  3939. }
  3940. }
  3941. }
  3942. if (tx0iqkok)
  3943. tx_average++;
  3944. if (rx0iqkok)
  3945. rx_average++;
  3946. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3947. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3948. break;
  3949. default:
  3950. break;
  3951. }
  3952. cal++;
  3953. }
  3954. /* FillIQK Result */
  3955. switch (path) {
  3956. case RF90_PATH_A:
  3957. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3958. "========Path_A =======\n");
  3959. if (tx_average == 0)
  3960. break;
  3961. for (i = 0; i < tx_average; i++) {
  3962. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3963. "TX_X0_RXK[%d] = %x ;; TX_Y0_RXK[%d] = %x\n", i,
  3964. (tx_x0_rxk[i])>>21&0x000007ff, i,
  3965. (tx_y0_rxk[i])>>21&0x000007ff);
  3966. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3967. "TX_X0[%d] = %x ;; TX_Y0[%d] = %x\n", i,
  3968. (tx_x0[i])>>21&0x000007ff, i,
  3969. (tx_y0[i])>>21&0x000007ff);
  3970. }
  3971. for (i = 0; i < tx_average; i++) {
  3972. for (ii = i+1; ii < tx_average; ii++) {
  3973. dx = (tx_x0[i]>>21) - (tx_x0[ii]>>21);
  3974. if (dx < 3 && dx > -3) {
  3975. dy = (tx_y0[i]>>21) - (tx_y0[ii]>>21);
  3976. if (dy < 3 && dy > -3) {
  3977. tx_x = ((tx_x0[i]>>21) + (tx_x0[ii]>>21))/2;
  3978. tx_y = ((tx_y0[i]>>21) + (tx_y0[ii]>>21))/2;
  3979. tx_finish = 1;
  3980. break;
  3981. }
  3982. }
  3983. }
  3984. if (tx_finish == 1)
  3985. break;
  3986. }
  3987. if (tx_finish == 1)
  3988. _rtl8821ae_iqk_tx_fill_iqc(hw, path, tx_x, tx_y); /* ? */
  3989. else
  3990. _rtl8821ae_iqk_tx_fill_iqc(hw, path, 0x200, 0x0);
  3991. if (rx_average == 0)
  3992. break;
  3993. for (i = 0; i < rx_average; i++)
  3994. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3995. "RX_X0[%d] = %x ;; RX_Y0[%d] = %x\n", i,
  3996. (rx_x0[i])>>21&0x000007ff, i,
  3997. (rx_y0[i])>>21&0x000007ff);
  3998. for (i = 0; i < rx_average; i++) {
  3999. for (ii = i+1; ii < rx_average; ii++) {
  4000. dx = (rx_x0[i]>>21) - (rx_x0[ii]>>21);
  4001. if (dx < 4 && dx > -4) {
  4002. dy = (rx_y0[i]>>21) - (rx_y0[ii]>>21);
  4003. if (dy < 4 && dy > -4) {
  4004. rx_x = ((rx_x0[i]>>21) + (rx_x0[ii]>>21))/2;
  4005. rx_y = ((rx_y0[i]>>21) + (rx_y0[ii]>>21))/2;
  4006. rx_finish = 1;
  4007. break;
  4008. }
  4009. }
  4010. }
  4011. if (rx_finish == 1)
  4012. break;
  4013. }
  4014. if (rx_finish == 1)
  4015. _rtl8821ae_iqk_rx_fill_iqc(hw, path, rx_x, rx_y);
  4016. else
  4017. _rtl8821ae_iqk_rx_fill_iqc(hw, path, 0x200, 0x0);
  4018. break;
  4019. default:
  4020. break;
  4021. }
  4022. }
  4023. static void _rtl8821ae_iqk_restore_rf(struct ieee80211_hw *hw,
  4024. enum radio_path path,
  4025. u32 *backup_rf_reg,
  4026. u32 *rf_backup, u32 rf_reg_num)
  4027. {
  4028. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4029. u32 i;
  4030. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4031. for (i = 0; i < RF_REG_NUM; i++)
  4032. rtl_set_rfreg(hw, path, backup_rf_reg[i], RFREG_OFFSET_MASK,
  4033. rf_backup[i]);
  4034. switch (path) {
  4035. case RF90_PATH_A:
  4036. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  4037. "RestoreRF Path A Success!!!!\n");
  4038. break;
  4039. default:
  4040. break;
  4041. }
  4042. }
  4043. static void _rtl8821ae_iqk_restore_afe(struct ieee80211_hw *hw,
  4044. u32 *afe_backup, u32 *backup_afe_reg,
  4045. u32 afe_num)
  4046. {
  4047. u32 i;
  4048. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4049. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4050. /* Reload AFE Parameters */
  4051. for (i = 0; i < afe_num; i++)
  4052. rtl_write_dword(rtlpriv, backup_afe_reg[i], afe_backup[i]);
  4053. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  4054. rtl_write_dword(rtlpriv, 0xc80, 0x0);
  4055. rtl_write_dword(rtlpriv, 0xc84, 0x0);
  4056. rtl_write_dword(rtlpriv, 0xc88, 0x0);
  4057. rtl_write_dword(rtlpriv, 0xc8c, 0x3c000000);
  4058. rtl_write_dword(rtlpriv, 0xc90, 0x00000080);
  4059. rtl_write_dword(rtlpriv, 0xc94, 0x00000000);
  4060. rtl_write_dword(rtlpriv, 0xcc4, 0x20040000);
  4061. rtl_write_dword(rtlpriv, 0xcc8, 0x20000000);
  4062. rtl_write_dword(rtlpriv, 0xcb8, 0x0);
  4063. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RestoreAFE Success!!!!\n");
  4064. }
  4065. static void _rtl8821ae_iqk_restore_macbb(struct ieee80211_hw *hw,
  4066. u32 *macbb_backup,
  4067. u32 *backup_macbb_reg,
  4068. u32 macbb_num)
  4069. {
  4070. u32 i;
  4071. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4072. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4073. /* Reload MacBB Parameters */
  4074. for (i = 0; i < macbb_num; i++)
  4075. rtl_write_dword(rtlpriv, backup_macbb_reg[i], macbb_backup[i]);
  4076. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RestoreMacBB Success!!!!\n");
  4077. }
  4078. #undef MACBB_REG_NUM
  4079. #undef AFE_REG_NUM
  4080. #undef RF_REG_NUM
  4081. #define MACBB_REG_NUM 11
  4082. #define AFE_REG_NUM 12
  4083. #define RF_REG_NUM 3
  4084. static void _rtl8821ae_phy_iq_calibrate(struct ieee80211_hw *hw)
  4085. {
  4086. u32 macbb_backup[MACBB_REG_NUM];
  4087. u32 afe_backup[AFE_REG_NUM];
  4088. u32 rfa_backup[RF_REG_NUM];
  4089. u32 rfb_backup[RF_REG_NUM];
  4090. u32 backup_macbb_reg[MACBB_REG_NUM] = {
  4091. 0xb00, 0x520, 0x550, 0x808, 0x90c, 0xc00, 0xc50,
  4092. 0xe00, 0xe50, 0x838, 0x82c
  4093. };
  4094. u32 backup_afe_reg[AFE_REG_NUM] = {
  4095. 0xc5c, 0xc60, 0xc64, 0xc68, 0xc6c, 0xc70, 0xc74,
  4096. 0xc78, 0xc7c, 0xc80, 0xc84, 0xcb8
  4097. };
  4098. u32 backup_rf_reg[RF_REG_NUM] = {0x65, 0x8f, 0x0};
  4099. _rtl8821ae_iqk_backup_macbb(hw, macbb_backup, backup_macbb_reg,
  4100. MACBB_REG_NUM);
  4101. _rtl8821ae_iqk_backup_afe(hw, afe_backup, backup_afe_reg, AFE_REG_NUM);
  4102. _rtl8821ae_iqk_backup_rf(hw, rfa_backup, rfb_backup, backup_rf_reg,
  4103. RF_REG_NUM);
  4104. _rtl8821ae_iqk_configure_mac(hw);
  4105. _rtl8821ae_iqk_tx(hw, RF90_PATH_A);
  4106. _rtl8821ae_iqk_restore_rf(hw, RF90_PATH_A, backup_rf_reg, rfa_backup,
  4107. RF_REG_NUM);
  4108. _rtl8821ae_iqk_restore_afe(hw, afe_backup, backup_afe_reg, AFE_REG_NUM);
  4109. _rtl8821ae_iqk_restore_macbb(hw, macbb_backup, backup_macbb_reg,
  4110. MACBB_REG_NUM);
  4111. }
  4112. static void _rtl8821ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool main)
  4113. {
  4114. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4115. /* struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); */
  4116. /* struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); */
  4117. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  4118. if (main)
  4119. rtl_set_bbreg(hw, RA_RFE_PINMUX + 4, BIT(29) | BIT(28), 0x1);
  4120. else
  4121. rtl_set_bbreg(hw, RA_RFE_PINMUX + 4, BIT(29) | BIT(28), 0x2);
  4122. }
  4123. #undef IQK_ADDA_REG_NUM
  4124. #undef IQK_DELAY_TIME
  4125. void rtl8812ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  4126. {
  4127. }
  4128. void rtl8812ae_do_iqk(struct ieee80211_hw *hw, u8 delta_thermal_index,
  4129. u8 thermal_value, u8 threshold)
  4130. {
  4131. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  4132. rtldm->thermalvalue_iqk = thermal_value;
  4133. rtl8812ae_phy_iq_calibrate(hw, false);
  4134. }
  4135. void rtl8821ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  4136. {
  4137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4138. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4139. if (!rtlphy->lck_inprogress) {
  4140. spin_lock(&rtlpriv->locks.iqk_lock);
  4141. rtlphy->lck_inprogress = true;
  4142. spin_unlock(&rtlpriv->locks.iqk_lock);
  4143. _rtl8821ae_phy_iq_calibrate(hw);
  4144. spin_lock(&rtlpriv->locks.iqk_lock);
  4145. rtlphy->lck_inprogress = false;
  4146. spin_unlock(&rtlpriv->locks.iqk_lock);
  4147. }
  4148. }
  4149. void rtl8821ae_reset_iqk_result(struct ieee80211_hw *hw)
  4150. {
  4151. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4152. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4153. u8 i;
  4154. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  4155. "rtl8812ae_dm_reset_iqk_result:: settings regs %d default regs %d\n",
  4156. (int)(sizeof(rtlphy->iqk_matrix) /
  4157. sizeof(struct iqk_matrix_regs)),
  4158. IQK_MATRIX_SETTINGS_NUM);
  4159. for (i = 0; i < IQK_MATRIX_SETTINGS_NUM; i++) {
  4160. rtlphy->iqk_matrix[i].value[0][0] = 0x100;
  4161. rtlphy->iqk_matrix[i].value[0][2] = 0x100;
  4162. rtlphy->iqk_matrix[i].value[0][4] = 0x100;
  4163. rtlphy->iqk_matrix[i].value[0][6] = 0x100;
  4164. rtlphy->iqk_matrix[i].value[0][1] = 0x0;
  4165. rtlphy->iqk_matrix[i].value[0][3] = 0x0;
  4166. rtlphy->iqk_matrix[i].value[0][5] = 0x0;
  4167. rtlphy->iqk_matrix[i].value[0][7] = 0x0;
  4168. rtlphy->iqk_matrix[i].iqk_done = false;
  4169. }
  4170. }
  4171. void rtl8821ae_do_iqk(struct ieee80211_hw *hw, u8 delta_thermal_index,
  4172. u8 thermal_value, u8 threshold)
  4173. {
  4174. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  4175. rtl8821ae_reset_iqk_result(hw);
  4176. rtldm->thermalvalue_iqk = thermal_value;
  4177. rtl8821ae_phy_iq_calibrate(hw, false);
  4178. }
  4179. void rtl8821ae_phy_lc_calibrate(struct ieee80211_hw *hw)
  4180. {
  4181. }
  4182. void rtl8821ae_phy_ap_calibrate(struct ieee80211_hw *hw, char delta)
  4183. {
  4184. }
  4185. void rtl8821ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  4186. {
  4187. _rtl8821ae_phy_set_rfpath_switch(hw, bmain);
  4188. }
  4189. bool rtl8821ae_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  4190. {
  4191. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4192. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4193. bool postprocessing = false;
  4194. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4195. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  4196. iotype, rtlphy->set_io_inprogress);
  4197. do {
  4198. switch (iotype) {
  4199. case IO_CMD_RESUME_DM_BY_SCAN:
  4200. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4201. "[IO CMD] Resume DM after scan.\n");
  4202. postprocessing = true;
  4203. break;
  4204. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  4205. case IO_CMD_PAUSE_BAND1_DM_BY_SCAN:
  4206. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4207. "[IO CMD] Pause DM before scan.\n");
  4208. postprocessing = true;
  4209. break;
  4210. default:
  4211. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  4212. "switch case not process\n");
  4213. break;
  4214. }
  4215. } while (false);
  4216. if (postprocessing && !rtlphy->set_io_inprogress) {
  4217. rtlphy->set_io_inprogress = true;
  4218. rtlphy->current_io_type = iotype;
  4219. } else {
  4220. return false;
  4221. }
  4222. rtl8821ae_phy_set_io(hw);
  4223. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
  4224. return true;
  4225. }
  4226. static void rtl8821ae_phy_set_io(struct ieee80211_hw *hw)
  4227. {
  4228. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4229. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  4230. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4231. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4232. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  4233. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  4234. switch (rtlphy->current_io_type) {
  4235. case IO_CMD_RESUME_DM_BY_SCAN:
  4236. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC)
  4237. _rtl8821ae_resume_tx_beacon(hw);
  4238. rtl8821ae_dm_write_dig(hw, rtlphy->initgain_backup.xaagccore1);
  4239. rtl8821ae_dm_write_cck_cca_thres(hw,
  4240. rtlphy->initgain_backup.cca);
  4241. break;
  4242. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  4243. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC)
  4244. _rtl8821ae_stop_tx_beacon(hw);
  4245. rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
  4246. rtl8821ae_dm_write_dig(hw, 0x17);
  4247. rtlphy->initgain_backup.cca = dm_digtable->cur_cck_cca_thres;
  4248. rtl8821ae_dm_write_cck_cca_thres(hw, 0x40);
  4249. break;
  4250. case IO_CMD_PAUSE_BAND1_DM_BY_SCAN:
  4251. break;
  4252. default:
  4253. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  4254. "switch case not process\n");
  4255. break;
  4256. }
  4257. rtlphy->set_io_inprogress = false;
  4258. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4259. "(%#x)\n", rtlphy->current_io_type);
  4260. }
  4261. static void rtl8821ae_phy_set_rf_on(struct ieee80211_hw *hw)
  4262. {
  4263. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4264. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  4265. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  4266. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  4267. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  4268. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  4269. }
  4270. static bool _rtl8821ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  4271. enum rf_pwrstate rfpwr_state)
  4272. {
  4273. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4274. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  4275. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  4276. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  4277. bool bresult = true;
  4278. u8 i, queue_id;
  4279. struct rtl8192_tx_ring *ring = NULL;
  4280. switch (rfpwr_state) {
  4281. case ERFON:
  4282. if ((ppsc->rfpwr_state == ERFOFF) &&
  4283. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  4284. bool rtstatus = false;
  4285. u32 initializecount = 0;
  4286. do {
  4287. initializecount++;
  4288. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4289. "IPS Set eRf nic enable\n");
  4290. rtstatus = rtl_ps_enable_nic(hw);
  4291. } while (!rtstatus && (initializecount < 10));
  4292. RT_CLEAR_PS_LEVEL(ppsc,
  4293. RT_RF_OFF_LEVL_HALT_NIC);
  4294. } else {
  4295. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4296. "Set ERFON sleeped:%d ms\n",
  4297. jiffies_to_msecs(jiffies -
  4298. ppsc->
  4299. last_sleep_jiffies));
  4300. ppsc->last_awake_jiffies = jiffies;
  4301. rtl8821ae_phy_set_rf_on(hw);
  4302. }
  4303. if (mac->link_state == MAC80211_LINKED) {
  4304. rtlpriv->cfg->ops->led_control(hw,
  4305. LED_CTL_LINK);
  4306. } else {
  4307. rtlpriv->cfg->ops->led_control(hw,
  4308. LED_CTL_NO_LINK);
  4309. }
  4310. break;
  4311. case ERFOFF:
  4312. for (queue_id = 0, i = 0;
  4313. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  4314. ring = &pcipriv->dev.tx_ring[queue_id];
  4315. if (queue_id == BEACON_QUEUE ||
  4316. skb_queue_len(&ring->queue) == 0) {
  4317. queue_id++;
  4318. continue;
  4319. } else {
  4320. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  4321. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  4322. (i + 1), queue_id,
  4323. skb_queue_len(&ring->queue));
  4324. udelay(10);
  4325. i++;
  4326. }
  4327. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  4328. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  4329. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  4330. MAX_DOZE_WAITING_TIMES_9x,
  4331. queue_id,
  4332. skb_queue_len(&ring->queue));
  4333. break;
  4334. }
  4335. }
  4336. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  4337. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4338. "IPS Set eRf nic disable\n");
  4339. rtl_ps_disable_nic(hw);
  4340. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  4341. } else {
  4342. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  4343. rtlpriv->cfg->ops->led_control(hw,
  4344. LED_CTL_NO_LINK);
  4345. } else {
  4346. rtlpriv->cfg->ops->led_control(hw,
  4347. LED_CTL_POWER_OFF);
  4348. }
  4349. }
  4350. break;
  4351. default:
  4352. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  4353. "switch case not process\n");
  4354. bresult = false;
  4355. break;
  4356. }
  4357. if (bresult)
  4358. ppsc->rfpwr_state = rfpwr_state;
  4359. return bresult;
  4360. }
  4361. bool rtl8821ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  4362. enum rf_pwrstate rfpwr_state)
  4363. {
  4364. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  4365. bool bresult = false;
  4366. if (rfpwr_state == ppsc->rfpwr_state)
  4367. return bresult;
  4368. bresult = _rtl8821ae_phy_set_rf_power_state(hw, rfpwr_state);
  4369. return bresult;
  4370. }