sw.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../core.h"
  27. #include "../pci.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "dm.h"
  32. #include "hw.h"
  33. #include "sw.h"
  34. #include "trx.h"
  35. #include "led.h"
  36. #include "table.h"
  37. #include <linux/vmalloc.h>
  38. #include <linux/module.h>
  39. static void rtl88e_init_aspm_vars(struct ieee80211_hw *hw)
  40. {
  41. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  42. /*close ASPM for AMD defaultly */
  43. rtlpci->const_amdpci_aspm = 0;
  44. /* ASPM PS mode.
  45. * 0 - Disable ASPM,
  46. * 1 - Enable ASPM without Clock Req,
  47. * 2 - Enable ASPM with Clock Req,
  48. * 3 - Alwyas Enable ASPM with Clock Req,
  49. * 4 - Always Enable ASPM without Clock Req.
  50. * set defult to RTL8192CE:3 RTL8192E:2
  51. */
  52. rtlpci->const_pci_aspm = 3;
  53. /*Setting for PCI-E device */
  54. rtlpci->const_devicepci_aspm_setting = 0x03;
  55. /*Setting for PCI-E bridge */
  56. rtlpci->const_hostpci_aspm_setting = 0x02;
  57. /* In Hw/Sw Radio Off situation.
  58. * 0 - Default,
  59. * 1 - From ASPM setting without low Mac Pwr,
  60. * 2 - From ASPM setting with low Mac Pwr,
  61. * 3 - Bus D3
  62. * set default to RTL8192CE:0 RTL8192SE:2
  63. */
  64. rtlpci->const_hwsw_rfoff_d3 = 0;
  65. /* This setting works for those device with
  66. * backdoor ASPM setting such as EPHY setting.
  67. * 0 - Not support ASPM,
  68. * 1 - Support ASPM,
  69. * 2 - According to chipset.
  70. */
  71. rtlpci->const_support_pciaspm = 1;
  72. }
  73. int rtl88e_init_sw_vars(struct ieee80211_hw *hw)
  74. {
  75. int err = 0;
  76. struct rtl_priv *rtlpriv = rtl_priv(hw);
  77. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  78. u8 tid;
  79. rtl8188ee_bt_reg_init(hw);
  80. rtlpriv->dm.dm_initialgain_enable = 1;
  81. rtlpriv->dm.dm_flag = 0;
  82. rtlpriv->dm.disable_framebursting = 0;
  83. rtlpriv->dm.thermalvalue = 0;
  84. rtlpci->transmit_config = CFENDFORM | BIT(15);
  85. /* compatible 5G band 88ce just 2.4G band & smsp */
  86. rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
  87. rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
  88. rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
  89. rtlpci->receive_config = (RCR_APPFCS |
  90. RCR_APP_MIC |
  91. RCR_APP_ICV |
  92. RCR_APP_PHYST_RXFF |
  93. RCR_HTC_LOC_CTRL |
  94. RCR_AMF |
  95. RCR_ACF |
  96. RCR_ADF |
  97. RCR_AICV |
  98. RCR_ACRC32 |
  99. RCR_AB |
  100. RCR_AM |
  101. RCR_APM |
  102. 0);
  103. rtlpci->irq_mask[0] =
  104. (u32)(IMR_PSTIMEOUT |
  105. IMR_HSISR_IND_ON_INT |
  106. IMR_C2HCMD |
  107. IMR_HIGHDOK |
  108. IMR_MGNTDOK |
  109. IMR_BKDOK |
  110. IMR_BEDOK |
  111. IMR_VIDOK |
  112. IMR_VODOK |
  113. IMR_RDU |
  114. IMR_ROK |
  115. 0);
  116. rtlpci->irq_mask[1] = (u32) (IMR_RXFOVW | 0);
  117. rtlpci->sys_irq_mask = (u32) (HSIMR_PDN_INT_EN | HSIMR_RON_INT_EN);
  118. /* for debug level */
  119. rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
  120. /* for LPS & IPS */
  121. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  122. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  123. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  124. rtlpci->msi_support = rtlpriv->cfg->mod_params->msi_support;
  125. rtlpriv->cfg->mod_params->sw_crypto =
  126. rtlpriv->cfg->mod_params->sw_crypto;
  127. rtlpriv->cfg->mod_params->disable_watchdog =
  128. rtlpriv->cfg->mod_params->disable_watchdog;
  129. if (rtlpriv->cfg->mod_params->disable_watchdog)
  130. pr_info("watchdog disabled\n");
  131. if (!rtlpriv->psc.inactiveps)
  132. pr_info("rtl8188ee: Power Save off (module option)\n");
  133. if (!rtlpriv->psc.fwctrl_lps)
  134. pr_info("rtl8188ee: FW Power Save off (module option)\n");
  135. rtlpriv->psc.reg_fwctrl_lps = 3;
  136. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  137. /* for ASPM, you can close aspm through
  138. * set const_support_pciaspm = 0
  139. */
  140. rtl88e_init_aspm_vars(hw);
  141. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  142. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  143. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  144. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  145. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  146. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  147. /* for firmware buf */
  148. rtlpriv->rtlhal.pfirmware = vzalloc(0x8000);
  149. if (!rtlpriv->rtlhal.pfirmware) {
  150. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  151. "Can't alloc buffer for fw.\n");
  152. return 1;
  153. }
  154. rtlpriv->cfg->fw_name = "rtlwifi/rtl8188efw.bin";
  155. rtlpriv->max_fw_size = 0x8000;
  156. pr_info("Using firmware %s\n", rtlpriv->cfg->fw_name);
  157. err = request_firmware_nowait(THIS_MODULE, 1, rtlpriv->cfg->fw_name,
  158. rtlpriv->io.dev, GFP_KERNEL, hw,
  159. rtl_fw_cb);
  160. if (err) {
  161. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  162. "Failed to request firmware!\n");
  163. return 1;
  164. }
  165. /* for early mode */
  166. rtlpriv->rtlhal.earlymode_enable = false;
  167. rtlpriv->rtlhal.max_earlymode_num = 10;
  168. for (tid = 0; tid < 8; tid++)
  169. skb_queue_head_init(&rtlpriv->mac80211.skb_waitq[tid]);
  170. /*low power */
  171. rtlpriv->psc.low_power_enable = false;
  172. if (rtlpriv->psc.low_power_enable) {
  173. init_timer(&rtlpriv->works.fw_clockoff_timer);
  174. setup_timer(&rtlpriv->works.fw_clockoff_timer,
  175. rtl88ee_fw_clk_off_timer_callback,
  176. (unsigned long)hw);
  177. }
  178. init_timer(&rtlpriv->works.fast_antenna_training_timer);
  179. setup_timer(&rtlpriv->works.fast_antenna_training_timer,
  180. rtl88e_dm_fast_antenna_training_callback,
  181. (unsigned long)hw);
  182. return err;
  183. }
  184. void rtl88e_deinit_sw_vars(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. if (rtlpriv->rtlhal.pfirmware) {
  188. vfree(rtlpriv->rtlhal.pfirmware);
  189. rtlpriv->rtlhal.pfirmware = NULL;
  190. }
  191. if (rtlpriv->psc.low_power_enable)
  192. del_timer_sync(&rtlpriv->works.fw_clockoff_timer);
  193. del_timer_sync(&rtlpriv->works.fast_antenna_training_timer);
  194. }
  195. /* get bt coexist status */
  196. bool rtl88e_get_btc_status(void)
  197. {
  198. return false;
  199. }
  200. static struct rtl_hal_ops rtl8188ee_hal_ops = {
  201. .init_sw_vars = rtl88e_init_sw_vars,
  202. .deinit_sw_vars = rtl88e_deinit_sw_vars,
  203. .read_eeprom_info = rtl88ee_read_eeprom_info,
  204. .interrupt_recognized = rtl88ee_interrupt_recognized,/*need check*/
  205. .hw_init = rtl88ee_hw_init,
  206. .hw_disable = rtl88ee_card_disable,
  207. .hw_suspend = rtl88ee_suspend,
  208. .hw_resume = rtl88ee_resume,
  209. .enable_interrupt = rtl88ee_enable_interrupt,
  210. .disable_interrupt = rtl88ee_disable_interrupt,
  211. .set_network_type = rtl88ee_set_network_type,
  212. .set_chk_bssid = rtl88ee_set_check_bssid,
  213. .set_qos = rtl88ee_set_qos,
  214. .set_bcn_reg = rtl88ee_set_beacon_related_registers,
  215. .set_bcn_intv = rtl88ee_set_beacon_interval,
  216. .update_interrupt_mask = rtl88ee_update_interrupt_mask,
  217. .get_hw_reg = rtl88ee_get_hw_reg,
  218. .set_hw_reg = rtl88ee_set_hw_reg,
  219. .update_rate_tbl = rtl88ee_update_hal_rate_tbl,
  220. .fill_tx_desc = rtl88ee_tx_fill_desc,
  221. .fill_tx_cmddesc = rtl88ee_tx_fill_cmddesc,
  222. .query_rx_desc = rtl88ee_rx_query_desc,
  223. .set_channel_access = rtl88ee_update_channel_access_setting,
  224. .radio_onoff_checking = rtl88ee_gpio_radio_on_off_checking,
  225. .set_bw_mode = rtl88e_phy_set_bw_mode,
  226. .switch_channel = rtl88e_phy_sw_chnl,
  227. .dm_watchdog = rtl88e_dm_watchdog,
  228. .scan_operation_backup = rtl88e_phy_scan_operation_backup,
  229. .set_rf_power_state = rtl88e_phy_set_rf_power_state,
  230. .led_control = rtl88ee_led_control,
  231. .set_desc = rtl88ee_set_desc,
  232. .get_desc = rtl88ee_get_desc,
  233. .is_tx_desc_closed = rtl88ee_is_tx_desc_closed,
  234. .tx_polling = rtl88ee_tx_polling,
  235. .enable_hw_sec = rtl88ee_enable_hw_security_config,
  236. .set_key = rtl88ee_set_key,
  237. .init_sw_leds = rtl88ee_init_sw_leds,
  238. .get_bbreg = rtl88e_phy_query_bb_reg,
  239. .set_bbreg = rtl88e_phy_set_bb_reg,
  240. .get_rfreg = rtl88e_phy_query_rf_reg,
  241. .set_rfreg = rtl88e_phy_set_rf_reg,
  242. .get_btc_status = rtl88e_get_btc_status,
  243. .rx_command_packet = rtl88ee_rx_command_packet,
  244. };
  245. static struct rtl_mod_params rtl88ee_mod_params = {
  246. .sw_crypto = false,
  247. .inactiveps = false,
  248. .swctrl_lps = false,
  249. .fwctrl_lps = false,
  250. .msi_support = true,
  251. .debug = DBG_EMERG,
  252. };
  253. static struct rtl_hal_cfg rtl88ee_hal_cfg = {
  254. .bar_id = 2,
  255. .write_readback = true,
  256. .name = "rtl88e_pci",
  257. .fw_name = "rtlwifi/rtl8188efw.bin",
  258. .ops = &rtl8188ee_hal_ops,
  259. .mod_params = &rtl88ee_mod_params,
  260. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  261. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  262. .maps[SYS_CLK] = REG_SYS_CLKR,
  263. .maps[MAC_RCR_AM] = AM,
  264. .maps[MAC_RCR_AB] = AB,
  265. .maps[MAC_RCR_ACRC32] = ACRC32,
  266. .maps[MAC_RCR_ACF] = ACF,
  267. .maps[MAC_RCR_AAP] = AAP,
  268. .maps[MAC_HIMR] = REG_HIMR,
  269. .maps[MAC_HIMRE] = REG_HIMRE,
  270. .maps[MAC_HSISR] = REG_HSISR,
  271. .maps[EFUSE_ACCESS] = REG_EFUSE_ACCESS,
  272. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  273. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  274. .maps[EFUSE_CLK] = 0,
  275. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  276. .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
  277. .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
  278. .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
  279. .maps[EFUSE_ANA8M] = ANA8M,
  280. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
  281. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  282. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  283. .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
  284. .maps[RWCAM] = REG_CAMCMD,
  285. .maps[WCAMI] = REG_CAMWRITE,
  286. .maps[RCAMO] = REG_CAMREAD,
  287. .maps[CAMDBG] = REG_CAMDBG,
  288. .maps[SECR] = REG_SECCFG,
  289. .maps[SEC_CAM_NONE] = CAM_NONE,
  290. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  291. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  292. .maps[SEC_CAM_AES] = CAM_AES,
  293. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  294. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  295. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  296. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  297. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  298. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  299. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  300. /* .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8, */ /*need check*/
  301. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  302. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  303. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  304. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  305. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  306. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  307. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  308. /* .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,*/
  309. /* .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,*/
  310. .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
  311. .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
  312. .maps[RTL_IMR_BCNINT] = IMR_BCNDMAINT0,
  313. .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
  314. .maps[RTL_IMR_RDU] = IMR_RDU,
  315. .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
  316. .maps[RTL_IMR_BDOK] = IMR_BCNDOK0,
  317. .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
  318. .maps[RTL_IMR_TBDER] = IMR_TBDER,
  319. .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
  320. .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
  321. .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
  322. .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
  323. .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
  324. .maps[RTL_IMR_VODOK] = IMR_VODOK,
  325. .maps[RTL_IMR_ROK] = IMR_ROK,
  326. .maps[RTL_IMR_HSISR_IND] = IMR_HSISR_IND_ON_INT,
  327. .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNDMAINT0 | IMR_TBDOK | IMR_TBDER),
  328. .maps[RTL_RC_CCK_RATE1M] = DESC92C_RATE1M,
  329. .maps[RTL_RC_CCK_RATE2M] = DESC92C_RATE2M,
  330. .maps[RTL_RC_CCK_RATE5_5M] = DESC92C_RATE5_5M,
  331. .maps[RTL_RC_CCK_RATE11M] = DESC92C_RATE11M,
  332. .maps[RTL_RC_OFDM_RATE6M] = DESC92C_RATE6M,
  333. .maps[RTL_RC_OFDM_RATE9M] = DESC92C_RATE9M,
  334. .maps[RTL_RC_OFDM_RATE12M] = DESC92C_RATE12M,
  335. .maps[RTL_RC_OFDM_RATE18M] = DESC92C_RATE18M,
  336. .maps[RTL_RC_OFDM_RATE24M] = DESC92C_RATE24M,
  337. .maps[RTL_RC_OFDM_RATE36M] = DESC92C_RATE36M,
  338. .maps[RTL_RC_OFDM_RATE48M] = DESC92C_RATE48M,
  339. .maps[RTL_RC_OFDM_RATE54M] = DESC92C_RATE54M,
  340. .maps[RTL_RC_HT_RATEMCS7] = DESC92C_RATEMCS7,
  341. .maps[RTL_RC_HT_RATEMCS15] = DESC92C_RATEMCS15,
  342. };
  343. static struct pci_device_id rtl88ee_pci_ids[] = {
  344. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8179, rtl88ee_hal_cfg)},
  345. {},
  346. };
  347. MODULE_DEVICE_TABLE(pci, rtl88ee_pci_ids);
  348. MODULE_AUTHOR("zhiyuan_yang <zhiyuan_yang@realsil.com.cn>");
  349. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  350. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  351. MODULE_LICENSE("GPL");
  352. MODULE_DESCRIPTION("Realtek 8188E 802.11n PCI wireless");
  353. MODULE_FIRMWARE("rtlwifi/rtl8188efw.bin");
  354. module_param_named(swenc, rtl88ee_mod_params.sw_crypto, bool, 0444);
  355. module_param_named(debug, rtl88ee_mod_params.debug, int, 0444);
  356. module_param_named(ips, rtl88ee_mod_params.inactiveps, bool, 0444);
  357. module_param_named(swlps, rtl88ee_mod_params.swctrl_lps, bool, 0444);
  358. module_param_named(fwlps, rtl88ee_mod_params.fwctrl_lps, bool, 0444);
  359. module_param_named(msi, rtl88ee_mod_params.msi_support, bool, 0444);
  360. module_param_named(disable_watchdog, rtl88ee_mod_params.disable_watchdog,
  361. bool, 0444);
  362. MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
  363. MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
  364. MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
  365. MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
  366. MODULE_PARM_DESC(msi, "Set to 1 to use MSI interrupts mode (default 1)\n");
  367. MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
  368. MODULE_PARM_DESC(disable_watchdog, "Set to 1 to disable the watchdog (default 0)\n");
  369. static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
  370. static struct pci_driver rtl88ee_driver = {
  371. .name = KBUILD_MODNAME,
  372. .id_table = rtl88ee_pci_ids,
  373. .probe = rtl_pci_probe,
  374. .remove = rtl_pci_disconnect,
  375. .driver.pm = &rtlwifi_pm_ops,
  376. };
  377. module_pci_driver(rtl88ee_driver);