pcie.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963
  1. /* Copyright (c) 2014 Broadcom Corporation
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  10. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  12. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  13. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/firmware.h>
  18. #include <linux/pci.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/delay.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bcma/bcma.h>
  23. #include <linux/sched.h>
  24. #include <asm/unaligned.h>
  25. #include <soc.h>
  26. #include <chipcommon.h>
  27. #include <brcmu_utils.h>
  28. #include <brcmu_wifi.h>
  29. #include <brcm_hw_ids.h>
  30. #include "debug.h"
  31. #include "bus.h"
  32. #include "commonring.h"
  33. #include "msgbuf.h"
  34. #include "pcie.h"
  35. #include "firmware.h"
  36. #include "chip.h"
  37. #include "core.h"
  38. #include "common.h"
  39. enum brcmf_pcie_state {
  40. BRCMFMAC_PCIE_STATE_DOWN,
  41. BRCMFMAC_PCIE_STATE_UP
  42. };
  43. BRCMF_FW_NVRAM_DEF(43602, "brcmfmac43602-pcie.bin", "brcmfmac43602-pcie.txt");
  44. BRCMF_FW_NVRAM_DEF(4350, "brcmfmac4350-pcie.bin", "brcmfmac4350-pcie.txt");
  45. BRCMF_FW_NVRAM_DEF(4350C, "brcmfmac4350c2-pcie.bin", "brcmfmac4350c2-pcie.txt");
  46. BRCMF_FW_NVRAM_DEF(4356, "brcmfmac4356-pcie.bin", "brcmfmac4356-pcie.txt");
  47. BRCMF_FW_NVRAM_DEF(43570, "brcmfmac43570-pcie.bin", "brcmfmac43570-pcie.txt");
  48. BRCMF_FW_NVRAM_DEF(4358, "brcmfmac4358-pcie.bin", "brcmfmac4358-pcie.txt");
  49. BRCMF_FW_NVRAM_DEF(4359, "brcmfmac4359-pcie.bin", "brcmfmac4359-pcie.txt");
  50. BRCMF_FW_NVRAM_DEF(4365B, "brcmfmac4365b-pcie.bin", "brcmfmac4365b-pcie.txt");
  51. BRCMF_FW_NVRAM_DEF(4366B, "brcmfmac4366b-pcie.bin", "brcmfmac4366b-pcie.txt");
  52. BRCMF_FW_NVRAM_DEF(4366C, "brcmfmac4366c-pcie.bin", "brcmfmac4366c-pcie.txt");
  53. BRCMF_FW_NVRAM_DEF(4371, "brcmfmac4371-pcie.bin", "brcmfmac4371-pcie.txt");
  54. static struct brcmf_firmware_mapping brcmf_pcie_fwnames[] = {
  55. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43602_CHIP_ID, 0xFFFFFFFF, 43602),
  56. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4350_CHIP_ID, 0x000000FF, 4350C),
  57. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4350_CHIP_ID, 0xFFFFFF00, 4350),
  58. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
  59. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43567_CHIP_ID, 0xFFFFFFFF, 43570),
  60. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43569_CHIP_ID, 0xFFFFFFFF, 43570),
  61. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43570_CHIP_ID, 0xFFFFFFFF, 43570),
  62. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4358_CHIP_ID, 0xFFFFFFFF, 4358),
  63. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4359_CHIP_ID, 0xFFFFFFFF, 4359),
  64. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4365_CHIP_ID, 0xFFFFFFFF, 4365B),
  65. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4366_CHIP_ID, 0x0000000F, 4366B),
  66. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4366_CHIP_ID, 0xFFFFFFF0, 4366C),
  67. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4371_CHIP_ID, 0xFFFFFFFF, 4371),
  68. };
  69. #define BRCMF_PCIE_FW_UP_TIMEOUT 2000 /* msec */
  70. #define BRCMF_PCIE_REG_MAP_SIZE (32 * 1024)
  71. /* backplane addres space accessed by BAR0 */
  72. #define BRCMF_PCIE_BAR0_WINDOW 0x80
  73. #define BRCMF_PCIE_BAR0_REG_SIZE 0x1000
  74. #define BRCMF_PCIE_BAR0_WRAPPERBASE 0x70
  75. #define BRCMF_PCIE_BAR0_WRAPBASE_DMP_OFFSET 0x1000
  76. #define BRCMF_PCIE_BARO_PCIE_ENUM_OFFSET 0x2000
  77. #define BRCMF_PCIE_ARMCR4REG_BANKIDX 0x40
  78. #define BRCMF_PCIE_ARMCR4REG_BANKPDA 0x4C
  79. #define BRCMF_PCIE_REG_INTSTATUS 0x90
  80. #define BRCMF_PCIE_REG_INTMASK 0x94
  81. #define BRCMF_PCIE_REG_SBMBX 0x98
  82. #define BRCMF_PCIE_REG_LINK_STATUS_CTRL 0xBC
  83. #define BRCMF_PCIE_PCIE2REG_INTMASK 0x24
  84. #define BRCMF_PCIE_PCIE2REG_MAILBOXINT 0x48
  85. #define BRCMF_PCIE_PCIE2REG_MAILBOXMASK 0x4C
  86. #define BRCMF_PCIE_PCIE2REG_CONFIGADDR 0x120
  87. #define BRCMF_PCIE_PCIE2REG_CONFIGDATA 0x124
  88. #define BRCMF_PCIE_PCIE2REG_H2D_MAILBOX 0x140
  89. #define BRCMF_PCIE2_INTA 0x01
  90. #define BRCMF_PCIE2_INTB 0x02
  91. #define BRCMF_PCIE_INT_0 0x01
  92. #define BRCMF_PCIE_INT_1 0x02
  93. #define BRCMF_PCIE_INT_DEF (BRCMF_PCIE_INT_0 | \
  94. BRCMF_PCIE_INT_1)
  95. #define BRCMF_PCIE_MB_INT_FN0_0 0x0100
  96. #define BRCMF_PCIE_MB_INT_FN0_1 0x0200
  97. #define BRCMF_PCIE_MB_INT_D2H0_DB0 0x10000
  98. #define BRCMF_PCIE_MB_INT_D2H0_DB1 0x20000
  99. #define BRCMF_PCIE_MB_INT_D2H1_DB0 0x40000
  100. #define BRCMF_PCIE_MB_INT_D2H1_DB1 0x80000
  101. #define BRCMF_PCIE_MB_INT_D2H2_DB0 0x100000
  102. #define BRCMF_PCIE_MB_INT_D2H2_DB1 0x200000
  103. #define BRCMF_PCIE_MB_INT_D2H3_DB0 0x400000
  104. #define BRCMF_PCIE_MB_INT_D2H3_DB1 0x800000
  105. #define BRCMF_PCIE_MB_INT_D2H_DB (BRCMF_PCIE_MB_INT_D2H0_DB0 | \
  106. BRCMF_PCIE_MB_INT_D2H0_DB1 | \
  107. BRCMF_PCIE_MB_INT_D2H1_DB0 | \
  108. BRCMF_PCIE_MB_INT_D2H1_DB1 | \
  109. BRCMF_PCIE_MB_INT_D2H2_DB0 | \
  110. BRCMF_PCIE_MB_INT_D2H2_DB1 | \
  111. BRCMF_PCIE_MB_INT_D2H3_DB0 | \
  112. BRCMF_PCIE_MB_INT_D2H3_DB1)
  113. #define BRCMF_PCIE_MIN_SHARED_VERSION 5
  114. #define BRCMF_PCIE_MAX_SHARED_VERSION 5
  115. #define BRCMF_PCIE_SHARED_VERSION_MASK 0x00FF
  116. #define BRCMF_PCIE_SHARED_DMA_INDEX 0x10000
  117. #define BRCMF_PCIE_SHARED_DMA_2B_IDX 0x100000
  118. #define BRCMF_PCIE_FLAGS_HTOD_SPLIT 0x4000
  119. #define BRCMF_PCIE_FLAGS_DTOH_SPLIT 0x8000
  120. #define BRCMF_SHARED_MAX_RXBUFPOST_OFFSET 34
  121. #define BRCMF_SHARED_RING_BASE_OFFSET 52
  122. #define BRCMF_SHARED_RX_DATAOFFSET_OFFSET 36
  123. #define BRCMF_SHARED_CONSOLE_ADDR_OFFSET 20
  124. #define BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET 40
  125. #define BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET 44
  126. #define BRCMF_SHARED_RING_INFO_ADDR_OFFSET 48
  127. #define BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET 52
  128. #define BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET 56
  129. #define BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET 64
  130. #define BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET 68
  131. #define BRCMF_RING_H2D_RING_COUNT_OFFSET 0
  132. #define BRCMF_RING_D2H_RING_COUNT_OFFSET 1
  133. #define BRCMF_RING_H2D_RING_MEM_OFFSET 4
  134. #define BRCMF_RING_H2D_RING_STATE_OFFSET 8
  135. #define BRCMF_RING_MEM_BASE_ADDR_OFFSET 8
  136. #define BRCMF_RING_MAX_ITEM_OFFSET 4
  137. #define BRCMF_RING_LEN_ITEMS_OFFSET 6
  138. #define BRCMF_RING_MEM_SZ 16
  139. #define BRCMF_RING_STATE_SZ 8
  140. #define BRCMF_SHARED_RING_H2D_W_IDX_PTR_OFFSET 4
  141. #define BRCMF_SHARED_RING_H2D_R_IDX_PTR_OFFSET 8
  142. #define BRCMF_SHARED_RING_D2H_W_IDX_PTR_OFFSET 12
  143. #define BRCMF_SHARED_RING_D2H_R_IDX_PTR_OFFSET 16
  144. #define BRCMF_SHARED_RING_H2D_WP_HADDR_OFFSET 20
  145. #define BRCMF_SHARED_RING_H2D_RP_HADDR_OFFSET 28
  146. #define BRCMF_SHARED_RING_D2H_WP_HADDR_OFFSET 36
  147. #define BRCMF_SHARED_RING_D2H_RP_HADDR_OFFSET 44
  148. #define BRCMF_SHARED_RING_TCM_MEMLOC_OFFSET 0
  149. #define BRCMF_SHARED_RING_MAX_SUB_QUEUES 52
  150. #define BRCMF_DEF_MAX_RXBUFPOST 255
  151. #define BRCMF_CONSOLE_BUFADDR_OFFSET 8
  152. #define BRCMF_CONSOLE_BUFSIZE_OFFSET 12
  153. #define BRCMF_CONSOLE_WRITEIDX_OFFSET 16
  154. #define BRCMF_DMA_D2H_SCRATCH_BUF_LEN 8
  155. #define BRCMF_DMA_D2H_RINGUPD_BUF_LEN 1024
  156. #define BRCMF_D2H_DEV_D3_ACK 0x00000001
  157. #define BRCMF_D2H_DEV_DS_ENTER_REQ 0x00000002
  158. #define BRCMF_D2H_DEV_DS_EXIT_NOTE 0x00000004
  159. #define BRCMF_H2D_HOST_D3_INFORM 0x00000001
  160. #define BRCMF_H2D_HOST_DS_ACK 0x00000002
  161. #define BRCMF_H2D_HOST_D0_INFORM_IN_USE 0x00000008
  162. #define BRCMF_H2D_HOST_D0_INFORM 0x00000010
  163. #define BRCMF_PCIE_MBDATA_TIMEOUT msecs_to_jiffies(2000)
  164. #define BRCMF_PCIE_CFGREG_STATUS_CMD 0x4
  165. #define BRCMF_PCIE_CFGREG_PM_CSR 0x4C
  166. #define BRCMF_PCIE_CFGREG_MSI_CAP 0x58
  167. #define BRCMF_PCIE_CFGREG_MSI_ADDR_L 0x5C
  168. #define BRCMF_PCIE_CFGREG_MSI_ADDR_H 0x60
  169. #define BRCMF_PCIE_CFGREG_MSI_DATA 0x64
  170. #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL 0xBC
  171. #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2 0xDC
  172. #define BRCMF_PCIE_CFGREG_RBAR_CTRL 0x228
  173. #define BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1 0x248
  174. #define BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG 0x4E0
  175. #define BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG 0x4F4
  176. #define BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB 3
  177. /* Magic number at a magic location to find RAM size */
  178. #define BRCMF_RAMSIZE_MAGIC 0x534d4152 /* SMAR */
  179. #define BRCMF_RAMSIZE_OFFSET 0x6c
  180. struct brcmf_pcie_console {
  181. u32 base_addr;
  182. u32 buf_addr;
  183. u32 bufsize;
  184. u32 read_idx;
  185. u8 log_str[256];
  186. u8 log_idx;
  187. };
  188. struct brcmf_pcie_shared_info {
  189. u32 tcm_base_address;
  190. u32 flags;
  191. struct brcmf_pcie_ringbuf *commonrings[BRCMF_NROF_COMMON_MSGRINGS];
  192. struct brcmf_pcie_ringbuf *flowrings;
  193. u16 max_rxbufpost;
  194. u32 nrof_flowrings;
  195. u32 rx_dataoffset;
  196. u32 htod_mb_data_addr;
  197. u32 dtoh_mb_data_addr;
  198. u32 ring_info_addr;
  199. struct brcmf_pcie_console console;
  200. void *scratch;
  201. dma_addr_t scratch_dmahandle;
  202. void *ringupd;
  203. dma_addr_t ringupd_dmahandle;
  204. };
  205. struct brcmf_pcie_core_info {
  206. u32 base;
  207. u32 wrapbase;
  208. };
  209. struct brcmf_pciedev_info {
  210. enum brcmf_pcie_state state;
  211. bool in_irq;
  212. struct pci_dev *pdev;
  213. char fw_name[BRCMF_FW_NAME_LEN];
  214. char nvram_name[BRCMF_FW_NAME_LEN];
  215. void __iomem *regs;
  216. void __iomem *tcm;
  217. u32 ram_base;
  218. u32 ram_size;
  219. struct brcmf_chip *ci;
  220. u32 coreid;
  221. struct brcmf_pcie_shared_info shared;
  222. wait_queue_head_t mbdata_resp_wait;
  223. bool mbdata_completed;
  224. bool irq_allocated;
  225. bool wowl_enabled;
  226. u8 dma_idx_sz;
  227. void *idxbuf;
  228. u32 idxbuf_sz;
  229. dma_addr_t idxbuf_dmahandle;
  230. u16 (*read_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset);
  231. void (*write_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  232. u16 value);
  233. struct brcmf_mp_device *settings;
  234. };
  235. struct brcmf_pcie_ringbuf {
  236. struct brcmf_commonring commonring;
  237. dma_addr_t dma_handle;
  238. u32 w_idx_addr;
  239. u32 r_idx_addr;
  240. struct brcmf_pciedev_info *devinfo;
  241. u8 id;
  242. };
  243. static const u32 brcmf_ring_max_item[BRCMF_NROF_COMMON_MSGRINGS] = {
  244. BRCMF_H2D_MSGRING_CONTROL_SUBMIT_MAX_ITEM,
  245. BRCMF_H2D_MSGRING_RXPOST_SUBMIT_MAX_ITEM,
  246. BRCMF_D2H_MSGRING_CONTROL_COMPLETE_MAX_ITEM,
  247. BRCMF_D2H_MSGRING_TX_COMPLETE_MAX_ITEM,
  248. BRCMF_D2H_MSGRING_RX_COMPLETE_MAX_ITEM
  249. };
  250. static const u32 brcmf_ring_itemsize[BRCMF_NROF_COMMON_MSGRINGS] = {
  251. BRCMF_H2D_MSGRING_CONTROL_SUBMIT_ITEMSIZE,
  252. BRCMF_H2D_MSGRING_RXPOST_SUBMIT_ITEMSIZE,
  253. BRCMF_D2H_MSGRING_CONTROL_COMPLETE_ITEMSIZE,
  254. BRCMF_D2H_MSGRING_TX_COMPLETE_ITEMSIZE,
  255. BRCMF_D2H_MSGRING_RX_COMPLETE_ITEMSIZE
  256. };
  257. static u32
  258. brcmf_pcie_read_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset)
  259. {
  260. void __iomem *address = devinfo->regs + reg_offset;
  261. return (ioread32(address));
  262. }
  263. static void
  264. brcmf_pcie_write_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset,
  265. u32 value)
  266. {
  267. void __iomem *address = devinfo->regs + reg_offset;
  268. iowrite32(value, address);
  269. }
  270. static u8
  271. brcmf_pcie_read_tcm8(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  272. {
  273. void __iomem *address = devinfo->tcm + mem_offset;
  274. return (ioread8(address));
  275. }
  276. static u16
  277. brcmf_pcie_read_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  278. {
  279. void __iomem *address = devinfo->tcm + mem_offset;
  280. return (ioread16(address));
  281. }
  282. static void
  283. brcmf_pcie_write_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  284. u16 value)
  285. {
  286. void __iomem *address = devinfo->tcm + mem_offset;
  287. iowrite16(value, address);
  288. }
  289. static u16
  290. brcmf_pcie_read_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  291. {
  292. u16 *address = devinfo->idxbuf + mem_offset;
  293. return (*(address));
  294. }
  295. static void
  296. brcmf_pcie_write_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  297. u16 value)
  298. {
  299. u16 *address = devinfo->idxbuf + mem_offset;
  300. *(address) = value;
  301. }
  302. static u32
  303. brcmf_pcie_read_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  304. {
  305. void __iomem *address = devinfo->tcm + mem_offset;
  306. return (ioread32(address));
  307. }
  308. static void
  309. brcmf_pcie_write_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  310. u32 value)
  311. {
  312. void __iomem *address = devinfo->tcm + mem_offset;
  313. iowrite32(value, address);
  314. }
  315. static u32
  316. brcmf_pcie_read_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  317. {
  318. void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
  319. return (ioread32(addr));
  320. }
  321. static void
  322. brcmf_pcie_write_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  323. u32 value)
  324. {
  325. void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
  326. iowrite32(value, addr);
  327. }
  328. static void
  329. brcmf_pcie_copy_mem_todev(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  330. void *srcaddr, u32 len)
  331. {
  332. void __iomem *address = devinfo->tcm + mem_offset;
  333. __le32 *src32;
  334. __le16 *src16;
  335. u8 *src8;
  336. if (((ulong)address & 4) || ((ulong)srcaddr & 4) || (len & 4)) {
  337. if (((ulong)address & 2) || ((ulong)srcaddr & 2) || (len & 2)) {
  338. src8 = (u8 *)srcaddr;
  339. while (len) {
  340. iowrite8(*src8, address);
  341. address++;
  342. src8++;
  343. len--;
  344. }
  345. } else {
  346. len = len / 2;
  347. src16 = (__le16 *)srcaddr;
  348. while (len) {
  349. iowrite16(le16_to_cpu(*src16), address);
  350. address += 2;
  351. src16++;
  352. len--;
  353. }
  354. }
  355. } else {
  356. len = len / 4;
  357. src32 = (__le32 *)srcaddr;
  358. while (len) {
  359. iowrite32(le32_to_cpu(*src32), address);
  360. address += 4;
  361. src32++;
  362. len--;
  363. }
  364. }
  365. }
  366. static void
  367. brcmf_pcie_copy_dev_tomem(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  368. void *dstaddr, u32 len)
  369. {
  370. void __iomem *address = devinfo->tcm + mem_offset;
  371. __le32 *dst32;
  372. __le16 *dst16;
  373. u8 *dst8;
  374. if (((ulong)address & 4) || ((ulong)dstaddr & 4) || (len & 4)) {
  375. if (((ulong)address & 2) || ((ulong)dstaddr & 2) || (len & 2)) {
  376. dst8 = (u8 *)dstaddr;
  377. while (len) {
  378. *dst8 = ioread8(address);
  379. address++;
  380. dst8++;
  381. len--;
  382. }
  383. } else {
  384. len = len / 2;
  385. dst16 = (__le16 *)dstaddr;
  386. while (len) {
  387. *dst16 = cpu_to_le16(ioread16(address));
  388. address += 2;
  389. dst16++;
  390. len--;
  391. }
  392. }
  393. } else {
  394. len = len / 4;
  395. dst32 = (__le32 *)dstaddr;
  396. while (len) {
  397. *dst32 = cpu_to_le32(ioread32(address));
  398. address += 4;
  399. dst32++;
  400. len--;
  401. }
  402. }
  403. }
  404. #define WRITECC32(devinfo, reg, value) brcmf_pcie_write_reg32(devinfo, \
  405. CHIPCREGOFFS(reg), value)
  406. static void
  407. brcmf_pcie_select_core(struct brcmf_pciedev_info *devinfo, u16 coreid)
  408. {
  409. const struct pci_dev *pdev = devinfo->pdev;
  410. struct brcmf_core *core;
  411. u32 bar0_win;
  412. core = brcmf_chip_get_core(devinfo->ci, coreid);
  413. if (core) {
  414. bar0_win = core->base;
  415. pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, bar0_win);
  416. if (pci_read_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW,
  417. &bar0_win) == 0) {
  418. if (bar0_win != core->base) {
  419. bar0_win = core->base;
  420. pci_write_config_dword(pdev,
  421. BRCMF_PCIE_BAR0_WINDOW,
  422. bar0_win);
  423. }
  424. }
  425. } else {
  426. brcmf_err("Unsupported core selected %x\n", coreid);
  427. }
  428. }
  429. static void brcmf_pcie_reset_device(struct brcmf_pciedev_info *devinfo)
  430. {
  431. struct brcmf_core *core;
  432. u16 cfg_offset[] = { BRCMF_PCIE_CFGREG_STATUS_CMD,
  433. BRCMF_PCIE_CFGREG_PM_CSR,
  434. BRCMF_PCIE_CFGREG_MSI_CAP,
  435. BRCMF_PCIE_CFGREG_MSI_ADDR_L,
  436. BRCMF_PCIE_CFGREG_MSI_ADDR_H,
  437. BRCMF_PCIE_CFGREG_MSI_DATA,
  438. BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2,
  439. BRCMF_PCIE_CFGREG_RBAR_CTRL,
  440. BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1,
  441. BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG,
  442. BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG };
  443. u32 i;
  444. u32 val;
  445. u32 lsc;
  446. if (!devinfo->ci)
  447. return;
  448. /* Disable ASPM */
  449. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  450. pci_read_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
  451. &lsc);
  452. val = lsc & (~BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB);
  453. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
  454. val);
  455. /* Watchdog reset */
  456. brcmf_pcie_select_core(devinfo, BCMA_CORE_CHIPCOMMON);
  457. WRITECC32(devinfo, watchdog, 4);
  458. msleep(100);
  459. /* Restore ASPM */
  460. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  461. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
  462. lsc);
  463. core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_PCIE2);
  464. if (core->rev <= 13) {
  465. for (i = 0; i < ARRAY_SIZE(cfg_offset); i++) {
  466. brcmf_pcie_write_reg32(devinfo,
  467. BRCMF_PCIE_PCIE2REG_CONFIGADDR,
  468. cfg_offset[i]);
  469. val = brcmf_pcie_read_reg32(devinfo,
  470. BRCMF_PCIE_PCIE2REG_CONFIGDATA);
  471. brcmf_dbg(PCIE, "config offset 0x%04x, value 0x%04x\n",
  472. cfg_offset[i], val);
  473. brcmf_pcie_write_reg32(devinfo,
  474. BRCMF_PCIE_PCIE2REG_CONFIGDATA,
  475. val);
  476. }
  477. }
  478. }
  479. static void brcmf_pcie_attach(struct brcmf_pciedev_info *devinfo)
  480. {
  481. u32 config;
  482. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  483. /* BAR1 window may not be sized properly */
  484. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  485. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR, 0x4e0);
  486. config = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA);
  487. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA, config);
  488. device_wakeup_enable(&devinfo->pdev->dev);
  489. }
  490. static int brcmf_pcie_enter_download_state(struct brcmf_pciedev_info *devinfo)
  491. {
  492. if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
  493. brcmf_pcie_select_core(devinfo, BCMA_CORE_ARM_CR4);
  494. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
  495. 5);
  496. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
  497. 0);
  498. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
  499. 7);
  500. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
  501. 0);
  502. }
  503. return 0;
  504. }
  505. static int brcmf_pcie_exit_download_state(struct brcmf_pciedev_info *devinfo,
  506. u32 resetintr)
  507. {
  508. struct brcmf_core *core;
  509. if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
  510. core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_INTERNAL_MEM);
  511. brcmf_chip_resetcore(core, 0, 0, 0);
  512. }
  513. if (!brcmf_chip_set_active(devinfo->ci, resetintr))
  514. return -EINVAL;
  515. return 0;
  516. }
  517. static int
  518. brcmf_pcie_send_mb_data(struct brcmf_pciedev_info *devinfo, u32 htod_mb_data)
  519. {
  520. struct brcmf_pcie_shared_info *shared;
  521. u32 addr;
  522. u32 cur_htod_mb_data;
  523. u32 i;
  524. shared = &devinfo->shared;
  525. addr = shared->htod_mb_data_addr;
  526. cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  527. if (cur_htod_mb_data != 0)
  528. brcmf_dbg(PCIE, "MB transaction is already pending 0x%04x\n",
  529. cur_htod_mb_data);
  530. i = 0;
  531. while (cur_htod_mb_data != 0) {
  532. msleep(10);
  533. i++;
  534. if (i > 100)
  535. return -EIO;
  536. cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  537. }
  538. brcmf_pcie_write_tcm32(devinfo, addr, htod_mb_data);
  539. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
  540. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
  541. return 0;
  542. }
  543. static void brcmf_pcie_handle_mb_data(struct brcmf_pciedev_info *devinfo)
  544. {
  545. struct brcmf_pcie_shared_info *shared;
  546. u32 addr;
  547. u32 dtoh_mb_data;
  548. shared = &devinfo->shared;
  549. addr = shared->dtoh_mb_data_addr;
  550. dtoh_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  551. if (!dtoh_mb_data)
  552. return;
  553. brcmf_pcie_write_tcm32(devinfo, addr, 0);
  554. brcmf_dbg(PCIE, "D2H_MB_DATA: 0x%04x\n", dtoh_mb_data);
  555. if (dtoh_mb_data & BRCMF_D2H_DEV_DS_ENTER_REQ) {
  556. brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP REQ\n");
  557. brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_DS_ACK);
  558. brcmf_dbg(PCIE, "D2H_MB_DATA: sent DEEP SLEEP ACK\n");
  559. }
  560. if (dtoh_mb_data & BRCMF_D2H_DEV_DS_EXIT_NOTE)
  561. brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP EXIT\n");
  562. if (dtoh_mb_data & BRCMF_D2H_DEV_D3_ACK) {
  563. brcmf_dbg(PCIE, "D2H_MB_DATA: D3 ACK\n");
  564. devinfo->mbdata_completed = true;
  565. wake_up(&devinfo->mbdata_resp_wait);
  566. }
  567. }
  568. static void brcmf_pcie_bus_console_init(struct brcmf_pciedev_info *devinfo)
  569. {
  570. struct brcmf_pcie_shared_info *shared;
  571. struct brcmf_pcie_console *console;
  572. u32 addr;
  573. shared = &devinfo->shared;
  574. console = &shared->console;
  575. addr = shared->tcm_base_address + BRCMF_SHARED_CONSOLE_ADDR_OFFSET;
  576. console->base_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  577. addr = console->base_addr + BRCMF_CONSOLE_BUFADDR_OFFSET;
  578. console->buf_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  579. addr = console->base_addr + BRCMF_CONSOLE_BUFSIZE_OFFSET;
  580. console->bufsize = brcmf_pcie_read_tcm32(devinfo, addr);
  581. brcmf_dbg(FWCON, "Console: base %x, buf %x, size %d\n",
  582. console->base_addr, console->buf_addr, console->bufsize);
  583. }
  584. static void brcmf_pcie_bus_console_read(struct brcmf_pciedev_info *devinfo)
  585. {
  586. struct brcmf_pcie_console *console;
  587. u32 addr;
  588. u8 ch;
  589. u32 newidx;
  590. if (!BRCMF_FWCON_ON())
  591. return;
  592. console = &devinfo->shared.console;
  593. addr = console->base_addr + BRCMF_CONSOLE_WRITEIDX_OFFSET;
  594. newidx = brcmf_pcie_read_tcm32(devinfo, addr);
  595. while (newidx != console->read_idx) {
  596. addr = console->buf_addr + console->read_idx;
  597. ch = brcmf_pcie_read_tcm8(devinfo, addr);
  598. console->read_idx++;
  599. if (console->read_idx == console->bufsize)
  600. console->read_idx = 0;
  601. if (ch == '\r')
  602. continue;
  603. console->log_str[console->log_idx] = ch;
  604. console->log_idx++;
  605. if ((ch != '\n') &&
  606. (console->log_idx == (sizeof(console->log_str) - 2))) {
  607. ch = '\n';
  608. console->log_str[console->log_idx] = ch;
  609. console->log_idx++;
  610. }
  611. if (ch == '\n') {
  612. console->log_str[console->log_idx] = 0;
  613. pr_debug("CONSOLE: %s", console->log_str);
  614. console->log_idx = 0;
  615. }
  616. }
  617. }
  618. static void brcmf_pcie_intr_disable(struct brcmf_pciedev_info *devinfo)
  619. {
  620. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK, 0);
  621. }
  622. static void brcmf_pcie_intr_enable(struct brcmf_pciedev_info *devinfo)
  623. {
  624. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK,
  625. BRCMF_PCIE_MB_INT_D2H_DB |
  626. BRCMF_PCIE_MB_INT_FN0_0 |
  627. BRCMF_PCIE_MB_INT_FN0_1);
  628. }
  629. static irqreturn_t brcmf_pcie_quick_check_isr(int irq, void *arg)
  630. {
  631. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  632. if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT)) {
  633. brcmf_pcie_intr_disable(devinfo);
  634. brcmf_dbg(PCIE, "Enter\n");
  635. return IRQ_WAKE_THREAD;
  636. }
  637. return IRQ_NONE;
  638. }
  639. static irqreturn_t brcmf_pcie_isr_thread(int irq, void *arg)
  640. {
  641. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  642. u32 status;
  643. devinfo->in_irq = true;
  644. status = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  645. brcmf_dbg(PCIE, "Enter %x\n", status);
  646. if (status) {
  647. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
  648. status);
  649. if (status & (BRCMF_PCIE_MB_INT_FN0_0 |
  650. BRCMF_PCIE_MB_INT_FN0_1))
  651. brcmf_pcie_handle_mb_data(devinfo);
  652. if (status & BRCMF_PCIE_MB_INT_D2H_DB) {
  653. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  654. brcmf_proto_msgbuf_rx_trigger(
  655. &devinfo->pdev->dev);
  656. }
  657. }
  658. brcmf_pcie_bus_console_read(devinfo);
  659. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  660. brcmf_pcie_intr_enable(devinfo);
  661. devinfo->in_irq = false;
  662. return IRQ_HANDLED;
  663. }
  664. static int brcmf_pcie_request_irq(struct brcmf_pciedev_info *devinfo)
  665. {
  666. struct pci_dev *pdev;
  667. pdev = devinfo->pdev;
  668. brcmf_pcie_intr_disable(devinfo);
  669. brcmf_dbg(PCIE, "Enter\n");
  670. pci_enable_msi(pdev);
  671. if (request_threaded_irq(pdev->irq, brcmf_pcie_quick_check_isr,
  672. brcmf_pcie_isr_thread, IRQF_SHARED,
  673. "brcmf_pcie_intr", devinfo)) {
  674. pci_disable_msi(pdev);
  675. brcmf_err("Failed to request IRQ %d\n", pdev->irq);
  676. return -EIO;
  677. }
  678. devinfo->irq_allocated = true;
  679. return 0;
  680. }
  681. static void brcmf_pcie_release_irq(struct brcmf_pciedev_info *devinfo)
  682. {
  683. struct pci_dev *pdev;
  684. u32 status;
  685. u32 count;
  686. if (!devinfo->irq_allocated)
  687. return;
  688. pdev = devinfo->pdev;
  689. brcmf_pcie_intr_disable(devinfo);
  690. free_irq(pdev->irq, devinfo);
  691. pci_disable_msi(pdev);
  692. msleep(50);
  693. count = 0;
  694. while ((devinfo->in_irq) && (count < 20)) {
  695. msleep(50);
  696. count++;
  697. }
  698. if (devinfo->in_irq)
  699. brcmf_err("Still in IRQ (processing) !!!\n");
  700. status = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  701. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT, status);
  702. devinfo->irq_allocated = false;
  703. }
  704. static int brcmf_pcie_ring_mb_write_rptr(void *ctx)
  705. {
  706. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  707. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  708. struct brcmf_commonring *commonring = &ring->commonring;
  709. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  710. return -EIO;
  711. brcmf_dbg(PCIE, "W r_ptr %d (%d), ring %d\n", commonring->r_ptr,
  712. commonring->w_ptr, ring->id);
  713. devinfo->write_ptr(devinfo, ring->r_idx_addr, commonring->r_ptr);
  714. return 0;
  715. }
  716. static int brcmf_pcie_ring_mb_write_wptr(void *ctx)
  717. {
  718. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  719. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  720. struct brcmf_commonring *commonring = &ring->commonring;
  721. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  722. return -EIO;
  723. brcmf_dbg(PCIE, "W w_ptr %d (%d), ring %d\n", commonring->w_ptr,
  724. commonring->r_ptr, ring->id);
  725. devinfo->write_ptr(devinfo, ring->w_idx_addr, commonring->w_ptr);
  726. return 0;
  727. }
  728. static int brcmf_pcie_ring_mb_ring_bell(void *ctx)
  729. {
  730. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  731. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  732. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  733. return -EIO;
  734. brcmf_dbg(PCIE, "RING !\n");
  735. /* Any arbitrary value will do, lets use 1 */
  736. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_H2D_MAILBOX, 1);
  737. return 0;
  738. }
  739. static int brcmf_pcie_ring_mb_update_rptr(void *ctx)
  740. {
  741. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  742. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  743. struct brcmf_commonring *commonring = &ring->commonring;
  744. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  745. return -EIO;
  746. commonring->r_ptr = devinfo->read_ptr(devinfo, ring->r_idx_addr);
  747. brcmf_dbg(PCIE, "R r_ptr %d (%d), ring %d\n", commonring->r_ptr,
  748. commonring->w_ptr, ring->id);
  749. return 0;
  750. }
  751. static int brcmf_pcie_ring_mb_update_wptr(void *ctx)
  752. {
  753. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  754. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  755. struct brcmf_commonring *commonring = &ring->commonring;
  756. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  757. return -EIO;
  758. commonring->w_ptr = devinfo->read_ptr(devinfo, ring->w_idx_addr);
  759. brcmf_dbg(PCIE, "R w_ptr %d (%d), ring %d\n", commonring->w_ptr,
  760. commonring->r_ptr, ring->id);
  761. return 0;
  762. }
  763. static void *
  764. brcmf_pcie_init_dmabuffer_for_device(struct brcmf_pciedev_info *devinfo,
  765. u32 size, u32 tcm_dma_phys_addr,
  766. dma_addr_t *dma_handle)
  767. {
  768. void *ring;
  769. u64 address;
  770. ring = dma_alloc_coherent(&devinfo->pdev->dev, size, dma_handle,
  771. GFP_KERNEL);
  772. if (!ring)
  773. return NULL;
  774. address = (u64)*dma_handle;
  775. brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr,
  776. address & 0xffffffff);
  777. brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr + 4, address >> 32);
  778. memset(ring, 0, size);
  779. return (ring);
  780. }
  781. static struct brcmf_pcie_ringbuf *
  782. brcmf_pcie_alloc_dma_and_ring(struct brcmf_pciedev_info *devinfo, u32 ring_id,
  783. u32 tcm_ring_phys_addr)
  784. {
  785. void *dma_buf;
  786. dma_addr_t dma_handle;
  787. struct brcmf_pcie_ringbuf *ring;
  788. u32 size;
  789. u32 addr;
  790. size = brcmf_ring_max_item[ring_id] * brcmf_ring_itemsize[ring_id];
  791. dma_buf = brcmf_pcie_init_dmabuffer_for_device(devinfo, size,
  792. tcm_ring_phys_addr + BRCMF_RING_MEM_BASE_ADDR_OFFSET,
  793. &dma_handle);
  794. if (!dma_buf)
  795. return NULL;
  796. addr = tcm_ring_phys_addr + BRCMF_RING_MAX_ITEM_OFFSET;
  797. brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_max_item[ring_id]);
  798. addr = tcm_ring_phys_addr + BRCMF_RING_LEN_ITEMS_OFFSET;
  799. brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_itemsize[ring_id]);
  800. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  801. if (!ring) {
  802. dma_free_coherent(&devinfo->pdev->dev, size, dma_buf,
  803. dma_handle);
  804. return NULL;
  805. }
  806. brcmf_commonring_config(&ring->commonring, brcmf_ring_max_item[ring_id],
  807. brcmf_ring_itemsize[ring_id], dma_buf);
  808. ring->dma_handle = dma_handle;
  809. ring->devinfo = devinfo;
  810. brcmf_commonring_register_cb(&ring->commonring,
  811. brcmf_pcie_ring_mb_ring_bell,
  812. brcmf_pcie_ring_mb_update_rptr,
  813. brcmf_pcie_ring_mb_update_wptr,
  814. brcmf_pcie_ring_mb_write_rptr,
  815. brcmf_pcie_ring_mb_write_wptr, ring);
  816. return (ring);
  817. }
  818. static void brcmf_pcie_release_ringbuffer(struct device *dev,
  819. struct brcmf_pcie_ringbuf *ring)
  820. {
  821. void *dma_buf;
  822. u32 size;
  823. if (!ring)
  824. return;
  825. dma_buf = ring->commonring.buf_addr;
  826. if (dma_buf) {
  827. size = ring->commonring.depth * ring->commonring.item_len;
  828. dma_free_coherent(dev, size, dma_buf, ring->dma_handle);
  829. }
  830. kfree(ring);
  831. }
  832. static void brcmf_pcie_release_ringbuffers(struct brcmf_pciedev_info *devinfo)
  833. {
  834. u32 i;
  835. for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
  836. brcmf_pcie_release_ringbuffer(&devinfo->pdev->dev,
  837. devinfo->shared.commonrings[i]);
  838. devinfo->shared.commonrings[i] = NULL;
  839. }
  840. kfree(devinfo->shared.flowrings);
  841. devinfo->shared.flowrings = NULL;
  842. if (devinfo->idxbuf) {
  843. dma_free_coherent(&devinfo->pdev->dev,
  844. devinfo->idxbuf_sz,
  845. devinfo->idxbuf,
  846. devinfo->idxbuf_dmahandle);
  847. devinfo->idxbuf = NULL;
  848. }
  849. }
  850. static int brcmf_pcie_init_ringbuffers(struct brcmf_pciedev_info *devinfo)
  851. {
  852. struct brcmf_pcie_ringbuf *ring;
  853. struct brcmf_pcie_ringbuf *rings;
  854. u32 ring_addr;
  855. u32 d2h_w_idx_ptr;
  856. u32 d2h_r_idx_ptr;
  857. u32 h2d_w_idx_ptr;
  858. u32 h2d_r_idx_ptr;
  859. u32 addr;
  860. u32 ring_mem_ptr;
  861. u32 i;
  862. u64 address;
  863. u32 bufsz;
  864. u16 max_sub_queues;
  865. u8 idx_offset;
  866. ring_addr = devinfo->shared.ring_info_addr;
  867. brcmf_dbg(PCIE, "Base ring addr = 0x%08x\n", ring_addr);
  868. addr = ring_addr + BRCMF_SHARED_RING_MAX_SUB_QUEUES;
  869. max_sub_queues = brcmf_pcie_read_tcm16(devinfo, addr);
  870. if (devinfo->dma_idx_sz != 0) {
  871. bufsz = (BRCMF_NROF_D2H_COMMON_MSGRINGS + max_sub_queues) *
  872. devinfo->dma_idx_sz * 2;
  873. devinfo->idxbuf = dma_alloc_coherent(&devinfo->pdev->dev, bufsz,
  874. &devinfo->idxbuf_dmahandle,
  875. GFP_KERNEL);
  876. if (!devinfo->idxbuf)
  877. devinfo->dma_idx_sz = 0;
  878. }
  879. if (devinfo->dma_idx_sz == 0) {
  880. addr = ring_addr + BRCMF_SHARED_RING_D2H_W_IDX_PTR_OFFSET;
  881. d2h_w_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  882. addr = ring_addr + BRCMF_SHARED_RING_D2H_R_IDX_PTR_OFFSET;
  883. d2h_r_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  884. addr = ring_addr + BRCMF_SHARED_RING_H2D_W_IDX_PTR_OFFSET;
  885. h2d_w_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  886. addr = ring_addr + BRCMF_SHARED_RING_H2D_R_IDX_PTR_OFFSET;
  887. h2d_r_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  888. idx_offset = sizeof(u32);
  889. devinfo->write_ptr = brcmf_pcie_write_tcm16;
  890. devinfo->read_ptr = brcmf_pcie_read_tcm16;
  891. brcmf_dbg(PCIE, "Using TCM indices\n");
  892. } else {
  893. memset(devinfo->idxbuf, 0, bufsz);
  894. devinfo->idxbuf_sz = bufsz;
  895. idx_offset = devinfo->dma_idx_sz;
  896. devinfo->write_ptr = brcmf_pcie_write_idx;
  897. devinfo->read_ptr = brcmf_pcie_read_idx;
  898. h2d_w_idx_ptr = 0;
  899. addr = ring_addr + BRCMF_SHARED_RING_H2D_WP_HADDR_OFFSET;
  900. address = (u64)devinfo->idxbuf_dmahandle;
  901. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  902. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  903. h2d_r_idx_ptr = h2d_w_idx_ptr + max_sub_queues * idx_offset;
  904. addr = ring_addr + BRCMF_SHARED_RING_H2D_RP_HADDR_OFFSET;
  905. address += max_sub_queues * idx_offset;
  906. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  907. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  908. d2h_w_idx_ptr = h2d_r_idx_ptr + max_sub_queues * idx_offset;
  909. addr = ring_addr + BRCMF_SHARED_RING_D2H_WP_HADDR_OFFSET;
  910. address += max_sub_queues * idx_offset;
  911. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  912. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  913. d2h_r_idx_ptr = d2h_w_idx_ptr +
  914. BRCMF_NROF_D2H_COMMON_MSGRINGS * idx_offset;
  915. addr = ring_addr + BRCMF_SHARED_RING_D2H_RP_HADDR_OFFSET;
  916. address += BRCMF_NROF_D2H_COMMON_MSGRINGS * idx_offset;
  917. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  918. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  919. brcmf_dbg(PCIE, "Using host memory indices\n");
  920. }
  921. addr = ring_addr + BRCMF_SHARED_RING_TCM_MEMLOC_OFFSET;
  922. ring_mem_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  923. for (i = 0; i < BRCMF_NROF_H2D_COMMON_MSGRINGS; i++) {
  924. ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
  925. if (!ring)
  926. goto fail;
  927. ring->w_idx_addr = h2d_w_idx_ptr;
  928. ring->r_idx_addr = h2d_r_idx_ptr;
  929. ring->id = i;
  930. devinfo->shared.commonrings[i] = ring;
  931. h2d_w_idx_ptr += idx_offset;
  932. h2d_r_idx_ptr += idx_offset;
  933. ring_mem_ptr += BRCMF_RING_MEM_SZ;
  934. }
  935. for (i = BRCMF_NROF_H2D_COMMON_MSGRINGS;
  936. i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
  937. ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
  938. if (!ring)
  939. goto fail;
  940. ring->w_idx_addr = d2h_w_idx_ptr;
  941. ring->r_idx_addr = d2h_r_idx_ptr;
  942. ring->id = i;
  943. devinfo->shared.commonrings[i] = ring;
  944. d2h_w_idx_ptr += idx_offset;
  945. d2h_r_idx_ptr += idx_offset;
  946. ring_mem_ptr += BRCMF_RING_MEM_SZ;
  947. }
  948. devinfo->shared.nrof_flowrings =
  949. max_sub_queues - BRCMF_NROF_H2D_COMMON_MSGRINGS;
  950. rings = kcalloc(devinfo->shared.nrof_flowrings, sizeof(*ring),
  951. GFP_KERNEL);
  952. if (!rings)
  953. goto fail;
  954. brcmf_dbg(PCIE, "Nr of flowrings is %d\n",
  955. devinfo->shared.nrof_flowrings);
  956. for (i = 0; i < devinfo->shared.nrof_flowrings; i++) {
  957. ring = &rings[i];
  958. ring->devinfo = devinfo;
  959. ring->id = i + BRCMF_NROF_COMMON_MSGRINGS;
  960. brcmf_commonring_register_cb(&ring->commonring,
  961. brcmf_pcie_ring_mb_ring_bell,
  962. brcmf_pcie_ring_mb_update_rptr,
  963. brcmf_pcie_ring_mb_update_wptr,
  964. brcmf_pcie_ring_mb_write_rptr,
  965. brcmf_pcie_ring_mb_write_wptr,
  966. ring);
  967. ring->w_idx_addr = h2d_w_idx_ptr;
  968. ring->r_idx_addr = h2d_r_idx_ptr;
  969. h2d_w_idx_ptr += idx_offset;
  970. h2d_r_idx_ptr += idx_offset;
  971. }
  972. devinfo->shared.flowrings = rings;
  973. return 0;
  974. fail:
  975. brcmf_err("Allocating ring buffers failed\n");
  976. brcmf_pcie_release_ringbuffers(devinfo);
  977. return -ENOMEM;
  978. }
  979. static void
  980. brcmf_pcie_release_scratchbuffers(struct brcmf_pciedev_info *devinfo)
  981. {
  982. if (devinfo->shared.scratch)
  983. dma_free_coherent(&devinfo->pdev->dev,
  984. BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
  985. devinfo->shared.scratch,
  986. devinfo->shared.scratch_dmahandle);
  987. if (devinfo->shared.ringupd)
  988. dma_free_coherent(&devinfo->pdev->dev,
  989. BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
  990. devinfo->shared.ringupd,
  991. devinfo->shared.ringupd_dmahandle);
  992. }
  993. static int brcmf_pcie_init_scratchbuffers(struct brcmf_pciedev_info *devinfo)
  994. {
  995. u64 address;
  996. u32 addr;
  997. devinfo->shared.scratch = dma_alloc_coherent(&devinfo->pdev->dev,
  998. BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
  999. &devinfo->shared.scratch_dmahandle, GFP_KERNEL);
  1000. if (!devinfo->shared.scratch)
  1001. goto fail;
  1002. memset(devinfo->shared.scratch, 0, BRCMF_DMA_D2H_SCRATCH_BUF_LEN);
  1003. addr = devinfo->shared.tcm_base_address +
  1004. BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET;
  1005. address = (u64)devinfo->shared.scratch_dmahandle;
  1006. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  1007. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  1008. addr = devinfo->shared.tcm_base_address +
  1009. BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET;
  1010. brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_SCRATCH_BUF_LEN);
  1011. devinfo->shared.ringupd = dma_alloc_coherent(&devinfo->pdev->dev,
  1012. BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
  1013. &devinfo->shared.ringupd_dmahandle, GFP_KERNEL);
  1014. if (!devinfo->shared.ringupd)
  1015. goto fail;
  1016. memset(devinfo->shared.ringupd, 0, BRCMF_DMA_D2H_RINGUPD_BUF_LEN);
  1017. addr = devinfo->shared.tcm_base_address +
  1018. BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET;
  1019. address = (u64)devinfo->shared.ringupd_dmahandle;
  1020. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  1021. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  1022. addr = devinfo->shared.tcm_base_address +
  1023. BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET;
  1024. brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_RINGUPD_BUF_LEN);
  1025. return 0;
  1026. fail:
  1027. brcmf_err("Allocating scratch buffers failed\n");
  1028. brcmf_pcie_release_scratchbuffers(devinfo);
  1029. return -ENOMEM;
  1030. }
  1031. static void brcmf_pcie_down(struct device *dev)
  1032. {
  1033. }
  1034. static int brcmf_pcie_tx(struct device *dev, struct sk_buff *skb)
  1035. {
  1036. return 0;
  1037. }
  1038. static int brcmf_pcie_tx_ctlpkt(struct device *dev, unsigned char *msg,
  1039. uint len)
  1040. {
  1041. return 0;
  1042. }
  1043. static int brcmf_pcie_rx_ctlpkt(struct device *dev, unsigned char *msg,
  1044. uint len)
  1045. {
  1046. return 0;
  1047. }
  1048. static void brcmf_pcie_wowl_config(struct device *dev, bool enabled)
  1049. {
  1050. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1051. struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
  1052. struct brcmf_pciedev_info *devinfo = buspub->devinfo;
  1053. brcmf_dbg(PCIE, "Configuring WOWL, enabled=%d\n", enabled);
  1054. devinfo->wowl_enabled = enabled;
  1055. }
  1056. static size_t brcmf_pcie_get_ramsize(struct device *dev)
  1057. {
  1058. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1059. struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
  1060. struct brcmf_pciedev_info *devinfo = buspub->devinfo;
  1061. return devinfo->ci->ramsize - devinfo->ci->srsize;
  1062. }
  1063. static int brcmf_pcie_get_memdump(struct device *dev, void *data, size_t len)
  1064. {
  1065. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1066. struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
  1067. struct brcmf_pciedev_info *devinfo = buspub->devinfo;
  1068. brcmf_dbg(PCIE, "dump at 0x%08X: len=%zu\n", devinfo->ci->rambase, len);
  1069. brcmf_pcie_copy_dev_tomem(devinfo, devinfo->ci->rambase, data, len);
  1070. return 0;
  1071. }
  1072. static const struct brcmf_bus_ops brcmf_pcie_bus_ops = {
  1073. .txdata = brcmf_pcie_tx,
  1074. .stop = brcmf_pcie_down,
  1075. .txctl = brcmf_pcie_tx_ctlpkt,
  1076. .rxctl = brcmf_pcie_rx_ctlpkt,
  1077. .wowl_config = brcmf_pcie_wowl_config,
  1078. .get_ramsize = brcmf_pcie_get_ramsize,
  1079. .get_memdump = brcmf_pcie_get_memdump,
  1080. };
  1081. static void
  1082. brcmf_pcie_adjust_ramsize(struct brcmf_pciedev_info *devinfo, u8 *data,
  1083. u32 data_len)
  1084. {
  1085. __le32 *field;
  1086. u32 newsize;
  1087. if (data_len < BRCMF_RAMSIZE_OFFSET + 8)
  1088. return;
  1089. field = (__le32 *)&data[BRCMF_RAMSIZE_OFFSET];
  1090. if (le32_to_cpup(field) != BRCMF_RAMSIZE_MAGIC)
  1091. return;
  1092. field++;
  1093. newsize = le32_to_cpup(field);
  1094. brcmf_dbg(PCIE, "Found ramsize info in FW, adjusting to 0x%x\n",
  1095. newsize);
  1096. devinfo->ci->ramsize = newsize;
  1097. }
  1098. static int
  1099. brcmf_pcie_init_share_ram_info(struct brcmf_pciedev_info *devinfo,
  1100. u32 sharedram_addr)
  1101. {
  1102. struct brcmf_pcie_shared_info *shared;
  1103. u32 addr;
  1104. u32 version;
  1105. shared = &devinfo->shared;
  1106. shared->tcm_base_address = sharedram_addr;
  1107. shared->flags = brcmf_pcie_read_tcm32(devinfo, sharedram_addr);
  1108. version = shared->flags & BRCMF_PCIE_SHARED_VERSION_MASK;
  1109. brcmf_dbg(PCIE, "PCIe protocol version %d\n", version);
  1110. if ((version > BRCMF_PCIE_MAX_SHARED_VERSION) ||
  1111. (version < BRCMF_PCIE_MIN_SHARED_VERSION)) {
  1112. brcmf_err("Unsupported PCIE version %d\n", version);
  1113. return -EINVAL;
  1114. }
  1115. /* check firmware support dma indicies */
  1116. if (shared->flags & BRCMF_PCIE_SHARED_DMA_INDEX) {
  1117. if (shared->flags & BRCMF_PCIE_SHARED_DMA_2B_IDX)
  1118. devinfo->dma_idx_sz = sizeof(u16);
  1119. else
  1120. devinfo->dma_idx_sz = sizeof(u32);
  1121. }
  1122. addr = sharedram_addr + BRCMF_SHARED_MAX_RXBUFPOST_OFFSET;
  1123. shared->max_rxbufpost = brcmf_pcie_read_tcm16(devinfo, addr);
  1124. if (shared->max_rxbufpost == 0)
  1125. shared->max_rxbufpost = BRCMF_DEF_MAX_RXBUFPOST;
  1126. addr = sharedram_addr + BRCMF_SHARED_RX_DATAOFFSET_OFFSET;
  1127. shared->rx_dataoffset = brcmf_pcie_read_tcm32(devinfo, addr);
  1128. addr = sharedram_addr + BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET;
  1129. shared->htod_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1130. addr = sharedram_addr + BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET;
  1131. shared->dtoh_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1132. addr = sharedram_addr + BRCMF_SHARED_RING_INFO_ADDR_OFFSET;
  1133. shared->ring_info_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1134. brcmf_dbg(PCIE, "max rx buf post %d, rx dataoffset %d\n",
  1135. shared->max_rxbufpost, shared->rx_dataoffset);
  1136. brcmf_pcie_bus_console_init(devinfo);
  1137. return 0;
  1138. }
  1139. static int brcmf_pcie_download_fw_nvram(struct brcmf_pciedev_info *devinfo,
  1140. const struct firmware *fw, void *nvram,
  1141. u32 nvram_len)
  1142. {
  1143. u32 sharedram_addr;
  1144. u32 sharedram_addr_written;
  1145. u32 loop_counter;
  1146. int err;
  1147. u32 address;
  1148. u32 resetintr;
  1149. brcmf_dbg(PCIE, "Halt ARM.\n");
  1150. err = brcmf_pcie_enter_download_state(devinfo);
  1151. if (err)
  1152. return err;
  1153. brcmf_dbg(PCIE, "Download FW %s\n", devinfo->fw_name);
  1154. brcmf_pcie_copy_mem_todev(devinfo, devinfo->ci->rambase,
  1155. (void *)fw->data, fw->size);
  1156. resetintr = get_unaligned_le32(fw->data);
  1157. release_firmware(fw);
  1158. /* reset last 4 bytes of RAM address. to be used for shared
  1159. * area. This identifies when FW is running
  1160. */
  1161. brcmf_pcie_write_ram32(devinfo, devinfo->ci->ramsize - 4, 0);
  1162. if (nvram) {
  1163. brcmf_dbg(PCIE, "Download NVRAM %s\n", devinfo->nvram_name);
  1164. address = devinfo->ci->rambase + devinfo->ci->ramsize -
  1165. nvram_len;
  1166. brcmf_pcie_copy_mem_todev(devinfo, address, nvram, nvram_len);
  1167. brcmf_fw_nvram_free(nvram);
  1168. } else {
  1169. brcmf_dbg(PCIE, "No matching NVRAM file found %s\n",
  1170. devinfo->nvram_name);
  1171. }
  1172. sharedram_addr_written = brcmf_pcie_read_ram32(devinfo,
  1173. devinfo->ci->ramsize -
  1174. 4);
  1175. brcmf_dbg(PCIE, "Bring ARM in running state\n");
  1176. err = brcmf_pcie_exit_download_state(devinfo, resetintr);
  1177. if (err)
  1178. return err;
  1179. brcmf_dbg(PCIE, "Wait for FW init\n");
  1180. sharedram_addr = sharedram_addr_written;
  1181. loop_counter = BRCMF_PCIE_FW_UP_TIMEOUT / 50;
  1182. while ((sharedram_addr == sharedram_addr_written) && (loop_counter)) {
  1183. msleep(50);
  1184. sharedram_addr = brcmf_pcie_read_ram32(devinfo,
  1185. devinfo->ci->ramsize -
  1186. 4);
  1187. loop_counter--;
  1188. }
  1189. if (sharedram_addr == sharedram_addr_written) {
  1190. brcmf_err("FW failed to initialize\n");
  1191. return -ENODEV;
  1192. }
  1193. brcmf_dbg(PCIE, "Shared RAM addr: 0x%08x\n", sharedram_addr);
  1194. return (brcmf_pcie_init_share_ram_info(devinfo, sharedram_addr));
  1195. }
  1196. static int brcmf_pcie_get_resource(struct brcmf_pciedev_info *devinfo)
  1197. {
  1198. struct pci_dev *pdev;
  1199. int err;
  1200. phys_addr_t bar0_addr, bar1_addr;
  1201. ulong bar1_size;
  1202. pdev = devinfo->pdev;
  1203. err = pci_enable_device(pdev);
  1204. if (err) {
  1205. brcmf_err("pci_enable_device failed err=%d\n", err);
  1206. return err;
  1207. }
  1208. pci_set_master(pdev);
  1209. /* Bar-0 mapped address */
  1210. bar0_addr = pci_resource_start(pdev, 0);
  1211. /* Bar-1 mapped address */
  1212. bar1_addr = pci_resource_start(pdev, 2);
  1213. /* read Bar-1 mapped memory range */
  1214. bar1_size = pci_resource_len(pdev, 2);
  1215. if ((bar1_size == 0) || (bar1_addr == 0)) {
  1216. brcmf_err("BAR1 Not enabled, device size=%ld, addr=%#016llx\n",
  1217. bar1_size, (unsigned long long)bar1_addr);
  1218. return -EINVAL;
  1219. }
  1220. devinfo->regs = ioremap_nocache(bar0_addr, BRCMF_PCIE_REG_MAP_SIZE);
  1221. devinfo->tcm = ioremap_nocache(bar1_addr, bar1_size);
  1222. if (!devinfo->regs || !devinfo->tcm) {
  1223. brcmf_err("ioremap() failed (%p,%p)\n", devinfo->regs,
  1224. devinfo->tcm);
  1225. return -EINVAL;
  1226. }
  1227. brcmf_dbg(PCIE, "Phys addr : reg space = %p base addr %#016llx\n",
  1228. devinfo->regs, (unsigned long long)bar0_addr);
  1229. brcmf_dbg(PCIE, "Phys addr : mem space = %p base addr %#016llx size 0x%x\n",
  1230. devinfo->tcm, (unsigned long long)bar1_addr,
  1231. (unsigned int)bar1_size);
  1232. return 0;
  1233. }
  1234. static void brcmf_pcie_release_resource(struct brcmf_pciedev_info *devinfo)
  1235. {
  1236. if (devinfo->tcm)
  1237. iounmap(devinfo->tcm);
  1238. if (devinfo->regs)
  1239. iounmap(devinfo->regs);
  1240. pci_disable_device(devinfo->pdev);
  1241. }
  1242. static int brcmf_pcie_attach_bus(struct brcmf_pciedev_info *devinfo)
  1243. {
  1244. int ret;
  1245. /* Attach to the common driver interface */
  1246. ret = brcmf_attach(&devinfo->pdev->dev, devinfo->settings);
  1247. if (ret) {
  1248. brcmf_err("brcmf_attach failed\n");
  1249. } else {
  1250. ret = brcmf_bus_start(&devinfo->pdev->dev);
  1251. if (ret)
  1252. brcmf_err("dongle is not responding\n");
  1253. }
  1254. return ret;
  1255. }
  1256. static u32 brcmf_pcie_buscore_prep_addr(const struct pci_dev *pdev, u32 addr)
  1257. {
  1258. u32 ret_addr;
  1259. ret_addr = addr & (BRCMF_PCIE_BAR0_REG_SIZE - 1);
  1260. addr &= ~(BRCMF_PCIE_BAR0_REG_SIZE - 1);
  1261. pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, addr);
  1262. return ret_addr;
  1263. }
  1264. static u32 brcmf_pcie_buscore_read32(void *ctx, u32 addr)
  1265. {
  1266. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1267. addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
  1268. return brcmf_pcie_read_reg32(devinfo, addr);
  1269. }
  1270. static void brcmf_pcie_buscore_write32(void *ctx, u32 addr, u32 value)
  1271. {
  1272. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1273. addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
  1274. brcmf_pcie_write_reg32(devinfo, addr, value);
  1275. }
  1276. static int brcmf_pcie_buscoreprep(void *ctx)
  1277. {
  1278. return brcmf_pcie_get_resource(ctx);
  1279. }
  1280. static int brcmf_pcie_buscore_reset(void *ctx, struct brcmf_chip *chip)
  1281. {
  1282. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1283. u32 val;
  1284. devinfo->ci = chip;
  1285. brcmf_pcie_reset_device(devinfo);
  1286. val = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  1287. if (val != 0xffffffff)
  1288. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
  1289. val);
  1290. return 0;
  1291. }
  1292. static void brcmf_pcie_buscore_activate(void *ctx, struct brcmf_chip *chip,
  1293. u32 rstvec)
  1294. {
  1295. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1296. brcmf_pcie_write_tcm32(devinfo, 0, rstvec);
  1297. }
  1298. static const struct brcmf_buscore_ops brcmf_pcie_buscore_ops = {
  1299. .prepare = brcmf_pcie_buscoreprep,
  1300. .reset = brcmf_pcie_buscore_reset,
  1301. .activate = brcmf_pcie_buscore_activate,
  1302. .read32 = brcmf_pcie_buscore_read32,
  1303. .write32 = brcmf_pcie_buscore_write32,
  1304. };
  1305. static void brcmf_pcie_setup(struct device *dev, const struct firmware *fw,
  1306. void *nvram, u32 nvram_len)
  1307. {
  1308. struct brcmf_bus *bus = dev_get_drvdata(dev);
  1309. struct brcmf_pciedev *pcie_bus_dev = bus->bus_priv.pcie;
  1310. struct brcmf_pciedev_info *devinfo = pcie_bus_dev->devinfo;
  1311. struct brcmf_commonring **flowrings;
  1312. int ret;
  1313. u32 i;
  1314. brcmf_pcie_attach(devinfo);
  1315. /* Some of the firmwares have the size of the memory of the device
  1316. * defined inside the firmware. This is because part of the memory in
  1317. * the device is shared and the devision is determined by FW. Parse
  1318. * the firmware and adjust the chip memory size now.
  1319. */
  1320. brcmf_pcie_adjust_ramsize(devinfo, (u8 *)fw->data, fw->size);
  1321. ret = brcmf_pcie_download_fw_nvram(devinfo, fw, nvram, nvram_len);
  1322. if (ret)
  1323. goto fail;
  1324. devinfo->state = BRCMFMAC_PCIE_STATE_UP;
  1325. ret = brcmf_pcie_init_ringbuffers(devinfo);
  1326. if (ret)
  1327. goto fail;
  1328. ret = brcmf_pcie_init_scratchbuffers(devinfo);
  1329. if (ret)
  1330. goto fail;
  1331. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  1332. ret = brcmf_pcie_request_irq(devinfo);
  1333. if (ret)
  1334. goto fail;
  1335. /* hook the commonrings in the bus structure. */
  1336. for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++)
  1337. bus->msgbuf->commonrings[i] =
  1338. &devinfo->shared.commonrings[i]->commonring;
  1339. flowrings = kcalloc(devinfo->shared.nrof_flowrings, sizeof(*flowrings),
  1340. GFP_KERNEL);
  1341. if (!flowrings)
  1342. goto fail;
  1343. for (i = 0; i < devinfo->shared.nrof_flowrings; i++)
  1344. flowrings[i] = &devinfo->shared.flowrings[i].commonring;
  1345. bus->msgbuf->flowrings = flowrings;
  1346. bus->msgbuf->rx_dataoffset = devinfo->shared.rx_dataoffset;
  1347. bus->msgbuf->max_rxbufpost = devinfo->shared.max_rxbufpost;
  1348. bus->msgbuf->nrof_flowrings = devinfo->shared.nrof_flowrings;
  1349. init_waitqueue_head(&devinfo->mbdata_resp_wait);
  1350. brcmf_pcie_intr_enable(devinfo);
  1351. if (brcmf_pcie_attach_bus(devinfo) == 0)
  1352. return;
  1353. brcmf_pcie_bus_console_read(devinfo);
  1354. fail:
  1355. device_release_driver(dev);
  1356. }
  1357. static int
  1358. brcmf_pcie_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1359. {
  1360. int ret;
  1361. struct brcmf_pciedev_info *devinfo;
  1362. struct brcmf_pciedev *pcie_bus_dev;
  1363. struct brcmf_bus *bus;
  1364. u16 domain_nr;
  1365. u16 bus_nr;
  1366. domain_nr = pci_domain_nr(pdev->bus) + 1;
  1367. bus_nr = pdev->bus->number;
  1368. brcmf_dbg(PCIE, "Enter %x:%x (%d/%d)\n", pdev->vendor, pdev->device,
  1369. domain_nr, bus_nr);
  1370. ret = -ENOMEM;
  1371. devinfo = kzalloc(sizeof(*devinfo), GFP_KERNEL);
  1372. if (devinfo == NULL)
  1373. return ret;
  1374. devinfo->pdev = pdev;
  1375. pcie_bus_dev = NULL;
  1376. devinfo->ci = brcmf_chip_attach(devinfo, &brcmf_pcie_buscore_ops);
  1377. if (IS_ERR(devinfo->ci)) {
  1378. ret = PTR_ERR(devinfo->ci);
  1379. devinfo->ci = NULL;
  1380. goto fail;
  1381. }
  1382. pcie_bus_dev = kzalloc(sizeof(*pcie_bus_dev), GFP_KERNEL);
  1383. if (pcie_bus_dev == NULL) {
  1384. ret = -ENOMEM;
  1385. goto fail;
  1386. }
  1387. devinfo->settings = brcmf_get_module_param(&devinfo->pdev->dev,
  1388. BRCMF_BUSTYPE_PCIE,
  1389. devinfo->ci->chip,
  1390. devinfo->ci->chiprev);
  1391. if (!devinfo->settings) {
  1392. ret = -ENOMEM;
  1393. goto fail;
  1394. }
  1395. bus = kzalloc(sizeof(*bus), GFP_KERNEL);
  1396. if (!bus) {
  1397. ret = -ENOMEM;
  1398. goto fail;
  1399. }
  1400. bus->msgbuf = kzalloc(sizeof(*bus->msgbuf), GFP_KERNEL);
  1401. if (!bus->msgbuf) {
  1402. ret = -ENOMEM;
  1403. kfree(bus);
  1404. goto fail;
  1405. }
  1406. /* hook it all together. */
  1407. pcie_bus_dev->devinfo = devinfo;
  1408. pcie_bus_dev->bus = bus;
  1409. bus->dev = &pdev->dev;
  1410. bus->bus_priv.pcie = pcie_bus_dev;
  1411. bus->ops = &brcmf_pcie_bus_ops;
  1412. bus->proto_type = BRCMF_PROTO_MSGBUF;
  1413. bus->chip = devinfo->coreid;
  1414. bus->wowl_supported = pci_pme_capable(pdev, PCI_D3hot);
  1415. dev_set_drvdata(&pdev->dev, bus);
  1416. ret = brcmf_fw_map_chip_to_name(devinfo->ci->chip, devinfo->ci->chiprev,
  1417. brcmf_pcie_fwnames,
  1418. ARRAY_SIZE(brcmf_pcie_fwnames),
  1419. devinfo->fw_name, devinfo->nvram_name);
  1420. if (ret)
  1421. goto fail_bus;
  1422. ret = brcmf_fw_get_firmwares_pcie(bus->dev, BRCMF_FW_REQUEST_NVRAM |
  1423. BRCMF_FW_REQ_NV_OPTIONAL,
  1424. devinfo->fw_name, devinfo->nvram_name,
  1425. brcmf_pcie_setup, domain_nr, bus_nr);
  1426. if (ret == 0)
  1427. return 0;
  1428. fail_bus:
  1429. kfree(bus->msgbuf);
  1430. kfree(bus);
  1431. fail:
  1432. brcmf_err("failed %x:%x\n", pdev->vendor, pdev->device);
  1433. brcmf_pcie_release_resource(devinfo);
  1434. if (devinfo->ci)
  1435. brcmf_chip_detach(devinfo->ci);
  1436. if (devinfo->settings)
  1437. brcmf_release_module_param(devinfo->settings);
  1438. kfree(pcie_bus_dev);
  1439. kfree(devinfo);
  1440. return ret;
  1441. }
  1442. static void
  1443. brcmf_pcie_remove(struct pci_dev *pdev)
  1444. {
  1445. struct brcmf_pciedev_info *devinfo;
  1446. struct brcmf_bus *bus;
  1447. brcmf_dbg(PCIE, "Enter\n");
  1448. bus = dev_get_drvdata(&pdev->dev);
  1449. if (bus == NULL)
  1450. return;
  1451. devinfo = bus->bus_priv.pcie->devinfo;
  1452. devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
  1453. if (devinfo->ci)
  1454. brcmf_pcie_intr_disable(devinfo);
  1455. brcmf_detach(&pdev->dev);
  1456. kfree(bus->bus_priv.pcie);
  1457. kfree(bus->msgbuf->flowrings);
  1458. kfree(bus->msgbuf);
  1459. kfree(bus);
  1460. brcmf_pcie_release_irq(devinfo);
  1461. brcmf_pcie_release_scratchbuffers(devinfo);
  1462. brcmf_pcie_release_ringbuffers(devinfo);
  1463. brcmf_pcie_reset_device(devinfo);
  1464. brcmf_pcie_release_resource(devinfo);
  1465. if (devinfo->ci)
  1466. brcmf_chip_detach(devinfo->ci);
  1467. if (devinfo->settings)
  1468. brcmf_release_module_param(devinfo->settings);
  1469. kfree(devinfo);
  1470. dev_set_drvdata(&pdev->dev, NULL);
  1471. }
  1472. #ifdef CONFIG_PM
  1473. static int brcmf_pcie_pm_enter_D3(struct device *dev)
  1474. {
  1475. struct brcmf_pciedev_info *devinfo;
  1476. struct brcmf_bus *bus;
  1477. brcmf_dbg(PCIE, "Enter\n");
  1478. bus = dev_get_drvdata(dev);
  1479. devinfo = bus->bus_priv.pcie->devinfo;
  1480. brcmf_bus_change_state(bus, BRCMF_BUS_DOWN);
  1481. devinfo->mbdata_completed = false;
  1482. brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D3_INFORM);
  1483. wait_event_timeout(devinfo->mbdata_resp_wait, devinfo->mbdata_completed,
  1484. BRCMF_PCIE_MBDATA_TIMEOUT);
  1485. if (!devinfo->mbdata_completed) {
  1486. brcmf_err("Timeout on response for entering D3 substate\n");
  1487. return -EIO;
  1488. }
  1489. devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
  1490. return 0;
  1491. }
  1492. static int brcmf_pcie_pm_leave_D3(struct device *dev)
  1493. {
  1494. struct brcmf_pciedev_info *devinfo;
  1495. struct brcmf_bus *bus;
  1496. struct pci_dev *pdev;
  1497. int err;
  1498. brcmf_dbg(PCIE, "Enter\n");
  1499. bus = dev_get_drvdata(dev);
  1500. devinfo = bus->bus_priv.pcie->devinfo;
  1501. brcmf_dbg(PCIE, "Enter, dev=%p, bus=%p\n", dev, bus);
  1502. /* Check if device is still up and running, if so we are ready */
  1503. if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_INTMASK) != 0) {
  1504. brcmf_dbg(PCIE, "Try to wakeup device....\n");
  1505. if (brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D0_INFORM))
  1506. goto cleanup;
  1507. brcmf_dbg(PCIE, "Hot resume, continue....\n");
  1508. devinfo->state = BRCMFMAC_PCIE_STATE_UP;
  1509. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  1510. brcmf_bus_change_state(bus, BRCMF_BUS_UP);
  1511. brcmf_pcie_intr_enable(devinfo);
  1512. return 0;
  1513. }
  1514. cleanup:
  1515. brcmf_chip_detach(devinfo->ci);
  1516. devinfo->ci = NULL;
  1517. pdev = devinfo->pdev;
  1518. brcmf_pcie_remove(pdev);
  1519. err = brcmf_pcie_probe(pdev, NULL);
  1520. if (err)
  1521. brcmf_err("probe after resume failed, err=%d\n", err);
  1522. return err;
  1523. }
  1524. static const struct dev_pm_ops brcmf_pciedrvr_pm = {
  1525. .suspend = brcmf_pcie_pm_enter_D3,
  1526. .resume = brcmf_pcie_pm_leave_D3,
  1527. .freeze = brcmf_pcie_pm_enter_D3,
  1528. .restore = brcmf_pcie_pm_leave_D3,
  1529. };
  1530. #endif /* CONFIG_PM */
  1531. #define BRCMF_PCIE_DEVICE(dev_id) { BRCM_PCIE_VENDOR_ID_BROADCOM, dev_id,\
  1532. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, 0 }
  1533. #define BRCMF_PCIE_DEVICE_SUB(dev_id, subvend, subdev) { \
  1534. BRCM_PCIE_VENDOR_ID_BROADCOM, dev_id,\
  1535. subvend, subdev, PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, 0 }
  1536. static struct pci_device_id brcmf_pcie_devid_table[] = {
  1537. BRCMF_PCIE_DEVICE(BRCM_PCIE_4350_DEVICE_ID),
  1538. BRCMF_PCIE_DEVICE(BRCM_PCIE_4356_DEVICE_ID),
  1539. BRCMF_PCIE_DEVICE(BRCM_PCIE_43567_DEVICE_ID),
  1540. BRCMF_PCIE_DEVICE(BRCM_PCIE_43570_DEVICE_ID),
  1541. BRCMF_PCIE_DEVICE(BRCM_PCIE_4358_DEVICE_ID),
  1542. BRCMF_PCIE_DEVICE(BRCM_PCIE_4359_DEVICE_ID),
  1543. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_DEVICE_ID),
  1544. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_2G_DEVICE_ID),
  1545. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_5G_DEVICE_ID),
  1546. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_RAW_DEVICE_ID),
  1547. BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_DEVICE_ID),
  1548. BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_2G_DEVICE_ID),
  1549. BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_5G_DEVICE_ID),
  1550. BRCMF_PCIE_DEVICE_SUB(0x4365, BRCM_PCIE_VENDOR_ID_BROADCOM, 0x4365),
  1551. BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_DEVICE_ID),
  1552. BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_2G_DEVICE_ID),
  1553. BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_5G_DEVICE_ID),
  1554. BRCMF_PCIE_DEVICE(BRCM_PCIE_4371_DEVICE_ID),
  1555. { /* end: all zeroes */ }
  1556. };
  1557. MODULE_DEVICE_TABLE(pci, brcmf_pcie_devid_table);
  1558. static struct pci_driver brcmf_pciedrvr = {
  1559. .node = {},
  1560. .name = KBUILD_MODNAME,
  1561. .id_table = brcmf_pcie_devid_table,
  1562. .probe = brcmf_pcie_probe,
  1563. .remove = brcmf_pcie_remove,
  1564. #ifdef CONFIG_PM
  1565. .driver.pm = &brcmf_pciedrvr_pm,
  1566. #endif
  1567. };
  1568. void brcmf_pcie_register(void)
  1569. {
  1570. int err;
  1571. brcmf_dbg(PCIE, "Enter\n");
  1572. err = pci_register_driver(&brcmf_pciedrvr);
  1573. if (err)
  1574. brcmf_err("PCIE driver registration failed, err=%d\n", err);
  1575. }
  1576. void brcmf_pcie_exit(void)
  1577. {
  1578. brcmf_dbg(PCIE, "Enter\n");
  1579. pci_unregister_driver(&brcmf_pciedrvr);
  1580. }