core.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _CORE_H_
  18. #define _CORE_H_
  19. #include <linux/completion.h>
  20. #include <linux/if_ether.h>
  21. #include <linux/types.h>
  22. #include <linux/pci.h>
  23. #include <linux/uuid.h>
  24. #include <linux/time.h>
  25. #include "htt.h"
  26. #include "htc.h"
  27. #include "hw.h"
  28. #include "targaddrs.h"
  29. #include "wmi.h"
  30. #include "../ath.h"
  31. #include "../regd.h"
  32. #include "../dfs_pattern_detector.h"
  33. #include "spectral.h"
  34. #include "thermal.h"
  35. #include "wow.h"
  36. #include "swap.h"
  37. #define MS(_v, _f) (((_v) & _f##_MASK) >> _f##_LSB)
  38. #define SM(_v, _f) (((_v) << _f##_LSB) & _f##_MASK)
  39. #define WO(_f) ((_f##_OFFSET) >> 2)
  40. #define ATH10K_SCAN_ID 0
  41. #define WMI_READY_TIMEOUT (5 * HZ)
  42. #define ATH10K_FLUSH_TIMEOUT_HZ (5*HZ)
  43. #define ATH10K_CONNECTION_LOSS_HZ (3*HZ)
  44. #define ATH10K_NUM_CHANS 39
  45. /* Antenna noise floor */
  46. #define ATH10K_DEFAULT_NOISE_FLOOR -95
  47. #define ATH10K_MAX_NUM_MGMT_PENDING 128
  48. /* number of failed packets (20 packets with 16 sw reties each) */
  49. #define ATH10K_KICKOUT_THRESHOLD (20 * 16)
  50. /*
  51. * Use insanely high numbers to make sure that the firmware implementation
  52. * won't start, we have the same functionality already in hostapd. Unit
  53. * is seconds.
  54. */
  55. #define ATH10K_KEEPALIVE_MIN_IDLE 3747
  56. #define ATH10K_KEEPALIVE_MAX_IDLE 3895
  57. #define ATH10K_KEEPALIVE_MAX_UNRESPONSIVE 3900
  58. struct ath10k;
  59. enum ath10k_bus {
  60. ATH10K_BUS_PCI,
  61. ATH10K_BUS_AHB,
  62. };
  63. static inline const char *ath10k_bus_str(enum ath10k_bus bus)
  64. {
  65. switch (bus) {
  66. case ATH10K_BUS_PCI:
  67. return "pci";
  68. case ATH10K_BUS_AHB:
  69. return "ahb";
  70. }
  71. return "unknown";
  72. }
  73. enum ath10k_skb_flags {
  74. ATH10K_SKB_F_NO_HWCRYPT = BIT(0),
  75. ATH10K_SKB_F_DTIM_ZERO = BIT(1),
  76. ATH10K_SKB_F_DELIVER_CAB = BIT(2),
  77. ATH10K_SKB_F_MGMT = BIT(3),
  78. ATH10K_SKB_F_QOS = BIT(4),
  79. };
  80. struct ath10k_skb_cb {
  81. dma_addr_t paddr;
  82. u8 flags;
  83. u8 eid;
  84. u16 msdu_id;
  85. struct ieee80211_vif *vif;
  86. } __packed;
  87. struct ath10k_skb_rxcb {
  88. dma_addr_t paddr;
  89. struct hlist_node hlist;
  90. };
  91. static inline struct ath10k_skb_cb *ATH10K_SKB_CB(struct sk_buff *skb)
  92. {
  93. BUILD_BUG_ON(sizeof(struct ath10k_skb_cb) >
  94. IEEE80211_TX_INFO_DRIVER_DATA_SIZE);
  95. return (struct ath10k_skb_cb *)&IEEE80211_SKB_CB(skb)->driver_data;
  96. }
  97. static inline struct ath10k_skb_rxcb *ATH10K_SKB_RXCB(struct sk_buff *skb)
  98. {
  99. BUILD_BUG_ON(sizeof(struct ath10k_skb_rxcb) > sizeof(skb->cb));
  100. return (struct ath10k_skb_rxcb *)skb->cb;
  101. }
  102. #define ATH10K_RXCB_SKB(rxcb) \
  103. container_of((void *)rxcb, struct sk_buff, cb)
  104. static inline u32 host_interest_item_address(u32 item_offset)
  105. {
  106. return QCA988X_HOST_INTEREST_ADDRESS + item_offset;
  107. }
  108. struct ath10k_bmi {
  109. bool done_sent;
  110. };
  111. struct ath10k_mem_chunk {
  112. void *vaddr;
  113. dma_addr_t paddr;
  114. u32 len;
  115. u32 req_id;
  116. };
  117. struct ath10k_wmi {
  118. enum ath10k_fw_wmi_op_version op_version;
  119. enum ath10k_htc_ep_id eid;
  120. struct completion service_ready;
  121. struct completion unified_ready;
  122. wait_queue_head_t tx_credits_wq;
  123. DECLARE_BITMAP(svc_map, WMI_SERVICE_MAX);
  124. struct wmi_cmd_map *cmd;
  125. struct wmi_vdev_param_map *vdev_param;
  126. struct wmi_pdev_param_map *pdev_param;
  127. const struct wmi_ops *ops;
  128. const struct wmi_peer_flags_map *peer_flags;
  129. u32 num_mem_chunks;
  130. u32 rx_decap_mode;
  131. struct ath10k_mem_chunk mem_chunks[WMI_MAX_MEM_REQS];
  132. };
  133. struct ath10k_fw_stats_peer {
  134. struct list_head list;
  135. u8 peer_macaddr[ETH_ALEN];
  136. u32 peer_rssi;
  137. u32 peer_tx_rate;
  138. u32 peer_rx_rate; /* 10x only */
  139. u32 rx_duration;
  140. };
  141. struct ath10k_fw_stats_vdev {
  142. struct list_head list;
  143. u32 vdev_id;
  144. u32 beacon_snr;
  145. u32 data_snr;
  146. u32 num_tx_frames[4];
  147. u32 num_rx_frames;
  148. u32 num_tx_frames_retries[4];
  149. u32 num_tx_frames_failures[4];
  150. u32 num_rts_fail;
  151. u32 num_rts_success;
  152. u32 num_rx_err;
  153. u32 num_rx_discard;
  154. u32 num_tx_not_acked;
  155. u32 tx_rate_history[10];
  156. u32 beacon_rssi_history[10];
  157. };
  158. struct ath10k_fw_stats_pdev {
  159. struct list_head list;
  160. /* PDEV stats */
  161. s32 ch_noise_floor;
  162. u32 tx_frame_count;
  163. u32 rx_frame_count;
  164. u32 rx_clear_count;
  165. u32 cycle_count;
  166. u32 phy_err_count;
  167. u32 chan_tx_power;
  168. u32 ack_rx_bad;
  169. u32 rts_bad;
  170. u32 rts_good;
  171. u32 fcs_bad;
  172. u32 no_beacons;
  173. u32 mib_int_count;
  174. /* PDEV TX stats */
  175. s32 comp_queued;
  176. s32 comp_delivered;
  177. s32 msdu_enqued;
  178. s32 mpdu_enqued;
  179. s32 wmm_drop;
  180. s32 local_enqued;
  181. s32 local_freed;
  182. s32 hw_queued;
  183. s32 hw_reaped;
  184. s32 underrun;
  185. u32 hw_paused;
  186. s32 tx_abort;
  187. s32 mpdus_requed;
  188. u32 tx_ko;
  189. u32 data_rc;
  190. u32 self_triggers;
  191. u32 sw_retry_failure;
  192. u32 illgl_rate_phy_err;
  193. u32 pdev_cont_xretry;
  194. u32 pdev_tx_timeout;
  195. u32 pdev_resets;
  196. u32 phy_underrun;
  197. u32 txop_ovf;
  198. u32 seq_posted;
  199. u32 seq_failed_queueing;
  200. u32 seq_completed;
  201. u32 seq_restarted;
  202. u32 mu_seq_posted;
  203. u32 mpdus_sw_flush;
  204. u32 mpdus_hw_filter;
  205. u32 mpdus_truncated;
  206. u32 mpdus_ack_failed;
  207. u32 mpdus_expired;
  208. /* PDEV RX stats */
  209. s32 mid_ppdu_route_change;
  210. s32 status_rcvd;
  211. s32 r0_frags;
  212. s32 r1_frags;
  213. s32 r2_frags;
  214. s32 r3_frags;
  215. s32 htt_msdus;
  216. s32 htt_mpdus;
  217. s32 loc_msdus;
  218. s32 loc_mpdus;
  219. s32 oversize_amsdu;
  220. s32 phy_errs;
  221. s32 phy_err_drop;
  222. s32 mpdu_errs;
  223. s32 rx_ovfl_errs;
  224. };
  225. struct ath10k_fw_stats {
  226. struct list_head pdevs;
  227. struct list_head vdevs;
  228. struct list_head peers;
  229. };
  230. #define ATH10K_TPC_TABLE_TYPE_FLAG 1
  231. #define ATH10K_TPC_PREAM_TABLE_END 0xFFFF
  232. struct ath10k_tpc_table {
  233. u32 pream_idx[WMI_TPC_RATE_MAX];
  234. u8 rate_code[WMI_TPC_RATE_MAX];
  235. char tpc_value[WMI_TPC_RATE_MAX][WMI_TPC_TX_N_CHAIN * WMI_TPC_BUF_SIZE];
  236. };
  237. struct ath10k_tpc_stats {
  238. u32 reg_domain;
  239. u32 chan_freq;
  240. u32 phy_mode;
  241. u32 twice_antenna_reduction;
  242. u32 twice_max_rd_power;
  243. s32 twice_antenna_gain;
  244. u32 power_limit;
  245. u32 num_tx_chain;
  246. u32 ctl;
  247. u32 rate_max;
  248. u8 flag[WMI_TPC_FLAG];
  249. struct ath10k_tpc_table tpc_table[WMI_TPC_FLAG];
  250. };
  251. struct ath10k_dfs_stats {
  252. u32 phy_errors;
  253. u32 pulses_total;
  254. u32 pulses_detected;
  255. u32 pulses_discarded;
  256. u32 radar_detected;
  257. };
  258. #define ATH10K_MAX_NUM_PEER_IDS (1 << 11) /* htt rx_desc limit */
  259. struct ath10k_peer {
  260. struct list_head list;
  261. int vdev_id;
  262. u8 addr[ETH_ALEN];
  263. DECLARE_BITMAP(peer_ids, ATH10K_MAX_NUM_PEER_IDS);
  264. /* protected by ar->data_lock */
  265. struct ieee80211_key_conf *keys[WMI_MAX_KEY_INDEX + 1];
  266. };
  267. struct ath10k_sta {
  268. struct ath10k_vif *arvif;
  269. /* the following are protected by ar->data_lock */
  270. u32 changed; /* IEEE80211_RC_* */
  271. u32 bw;
  272. u32 nss;
  273. u32 smps;
  274. struct work_struct update_wk;
  275. #ifdef CONFIG_MAC80211_DEBUGFS
  276. /* protected by conf_mutex */
  277. bool aggr_mode;
  278. u64 rx_duration;
  279. #endif
  280. };
  281. #define ATH10K_VDEV_SETUP_TIMEOUT_HZ (5*HZ)
  282. enum ath10k_beacon_state {
  283. ATH10K_BEACON_SCHEDULED = 0,
  284. ATH10K_BEACON_SENDING,
  285. ATH10K_BEACON_SENT,
  286. };
  287. struct ath10k_vif {
  288. struct list_head list;
  289. u32 vdev_id;
  290. enum wmi_vdev_type vdev_type;
  291. enum wmi_vdev_subtype vdev_subtype;
  292. u32 beacon_interval;
  293. u32 dtim_period;
  294. struct sk_buff *beacon;
  295. /* protected by data_lock */
  296. enum ath10k_beacon_state beacon_state;
  297. void *beacon_buf;
  298. dma_addr_t beacon_paddr;
  299. unsigned long tx_paused; /* arbitrary values defined by target */
  300. struct ath10k *ar;
  301. struct ieee80211_vif *vif;
  302. bool is_started;
  303. bool is_up;
  304. bool spectral_enabled;
  305. bool ps;
  306. u32 aid;
  307. u8 bssid[ETH_ALEN];
  308. struct ieee80211_key_conf *wep_keys[WMI_MAX_KEY_INDEX + 1];
  309. s8 def_wep_key_idx;
  310. u16 tx_seq_no;
  311. union {
  312. struct {
  313. u32 uapsd;
  314. } sta;
  315. struct {
  316. /* 512 stations */
  317. u8 tim_bitmap[64];
  318. u8 tim_len;
  319. u32 ssid_len;
  320. u8 ssid[IEEE80211_MAX_SSID_LEN];
  321. bool hidden_ssid;
  322. /* P2P_IE with NoA attribute for P2P_GO case */
  323. u32 noa_len;
  324. u8 *noa_data;
  325. } ap;
  326. } u;
  327. bool use_cts_prot;
  328. bool nohwcrypt;
  329. int num_legacy_stations;
  330. int txpower;
  331. struct wmi_wmm_params_all_arg wmm_params;
  332. struct work_struct ap_csa_work;
  333. struct delayed_work connection_loss_work;
  334. struct cfg80211_bitrate_mask bitrate_mask;
  335. };
  336. struct ath10k_vif_iter {
  337. u32 vdev_id;
  338. struct ath10k_vif *arvif;
  339. };
  340. /* used for crash-dump storage, protected by data-lock */
  341. struct ath10k_fw_crash_data {
  342. bool crashed_since_read;
  343. uuid_le uuid;
  344. struct timespec timestamp;
  345. __le32 registers[REG_DUMP_COUNT_QCA988X];
  346. };
  347. struct ath10k_debug {
  348. struct dentry *debugfs_phy;
  349. struct ath10k_fw_stats fw_stats;
  350. struct completion fw_stats_complete;
  351. bool fw_stats_done;
  352. unsigned long htt_stats_mask;
  353. struct delayed_work htt_stats_dwork;
  354. struct ath10k_dfs_stats dfs_stats;
  355. struct ath_dfs_pool_stats dfs_pool_stats;
  356. /* used for tpc-dump storage, protected by data-lock */
  357. struct ath10k_tpc_stats *tpc_stats;
  358. struct completion tpc_complete;
  359. /* protected by conf_mutex */
  360. u32 fw_dbglog_mask;
  361. u32 fw_dbglog_level;
  362. u32 pktlog_filter;
  363. u32 reg_addr;
  364. u32 nf_cal_period;
  365. struct ath10k_fw_crash_data *fw_crash_data;
  366. };
  367. enum ath10k_state {
  368. ATH10K_STATE_OFF = 0,
  369. ATH10K_STATE_ON,
  370. /* When doing firmware recovery the device is first powered down.
  371. * mac80211 is supposed to call in to start() hook later on. It is
  372. * however possible that driver unloading and firmware crash overlap.
  373. * mac80211 can wait on conf_mutex in stop() while the device is
  374. * stopped in ath10k_core_restart() work holding conf_mutex. The state
  375. * RESTARTED means that the device is up and mac80211 has started hw
  376. * reconfiguration. Once mac80211 is done with the reconfiguration we
  377. * set the state to STATE_ON in reconfig_complete(). */
  378. ATH10K_STATE_RESTARTING,
  379. ATH10K_STATE_RESTARTED,
  380. /* The device has crashed while restarting hw. This state is like ON
  381. * but commands are blocked in HTC and -ECOMM response is given. This
  382. * prevents completion timeouts and makes the driver more responsive to
  383. * userspace commands. This is also prevents recursive recovery. */
  384. ATH10K_STATE_WEDGED,
  385. /* factory tests */
  386. ATH10K_STATE_UTF,
  387. };
  388. enum ath10k_firmware_mode {
  389. /* the default mode, standard 802.11 functionality */
  390. ATH10K_FIRMWARE_MODE_NORMAL,
  391. /* factory tests etc */
  392. ATH10K_FIRMWARE_MODE_UTF,
  393. };
  394. enum ath10k_fw_features {
  395. /* wmi_mgmt_rx_hdr contains extra RSSI information */
  396. ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX = 0,
  397. /* Firmware from 10X branch. Deprecated, don't use in new code. */
  398. ATH10K_FW_FEATURE_WMI_10X = 1,
  399. /* firmware support tx frame management over WMI, otherwise it's HTT */
  400. ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX = 2,
  401. /* Firmware does not support P2P */
  402. ATH10K_FW_FEATURE_NO_P2P = 3,
  403. /* Firmware 10.2 feature bit. The ATH10K_FW_FEATURE_WMI_10X feature
  404. * bit is required to be set as well. Deprecated, don't use in new
  405. * code.
  406. */
  407. ATH10K_FW_FEATURE_WMI_10_2 = 4,
  408. /* Some firmware revisions lack proper multi-interface client powersave
  409. * implementation. Enabling PS could result in connection drops,
  410. * traffic stalls, etc.
  411. */
  412. ATH10K_FW_FEATURE_MULTI_VIF_PS_SUPPORT = 5,
  413. /* Some firmware revisions have an incomplete WoWLAN implementation
  414. * despite WMI service bit being advertised. This feature flag is used
  415. * to distinguish whether WoWLAN is really supported or not.
  416. */
  417. ATH10K_FW_FEATURE_WOWLAN_SUPPORT = 6,
  418. /* Don't trust error code from otp.bin */
  419. ATH10K_FW_FEATURE_IGNORE_OTP_RESULT = 7,
  420. /* Some firmware revisions pad 4th hw address to 4 byte boundary making
  421. * it 8 bytes long in Native Wifi Rx decap.
  422. */
  423. ATH10K_FW_FEATURE_NO_NWIFI_DECAP_4ADDR_PADDING = 8,
  424. /* Firmware supports bypassing PLL setting on init. */
  425. ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT = 9,
  426. /* Raw mode support. If supported, FW supports receiving and trasmitting
  427. * frames in raw mode.
  428. */
  429. ATH10K_FW_FEATURE_RAW_MODE_SUPPORT = 10,
  430. /* Firmware Supports Adaptive CCA*/
  431. ATH10K_FW_FEATURE_SUPPORTS_ADAPTIVE_CCA = 11,
  432. /* Firmware supports management frame protection */
  433. ATH10K_FW_FEATURE_MFP_SUPPORT = 12,
  434. /* Firmware supports pull-push model where host shares it's software
  435. * queue state with firmware and firmware generates fetch requests
  436. * telling host which queues to dequeue tx from.
  437. *
  438. * Primary function of this is improved MU-MIMO performance with
  439. * multiple clients.
  440. */
  441. ATH10K_FW_FEATURE_PEER_FLOW_CONTROL = 13,
  442. /* keep last */
  443. ATH10K_FW_FEATURE_COUNT,
  444. };
  445. enum ath10k_dev_flags {
  446. /* Indicates that ath10k device is during CAC phase of DFS */
  447. ATH10K_CAC_RUNNING,
  448. ATH10K_FLAG_CORE_REGISTERED,
  449. /* Device has crashed and needs to restart. This indicates any pending
  450. * waiters should immediately cancel instead of waiting for a time out.
  451. */
  452. ATH10K_FLAG_CRASH_FLUSH,
  453. /* Use Raw mode instead of native WiFi Tx/Rx encap mode.
  454. * Raw mode supports both hardware and software crypto. Native WiFi only
  455. * supports hardware crypto.
  456. */
  457. ATH10K_FLAG_RAW_MODE,
  458. /* Disable HW crypto engine */
  459. ATH10K_FLAG_HW_CRYPTO_DISABLED,
  460. /* Bluetooth coexistance enabled */
  461. ATH10K_FLAG_BTCOEX,
  462. };
  463. enum ath10k_cal_mode {
  464. ATH10K_CAL_MODE_FILE,
  465. ATH10K_CAL_MODE_OTP,
  466. ATH10K_CAL_MODE_DT,
  467. };
  468. enum ath10k_crypt_mode {
  469. /* Only use hardware crypto engine */
  470. ATH10K_CRYPT_MODE_HW,
  471. /* Only use software crypto engine */
  472. ATH10K_CRYPT_MODE_SW,
  473. };
  474. static inline const char *ath10k_cal_mode_str(enum ath10k_cal_mode mode)
  475. {
  476. switch (mode) {
  477. case ATH10K_CAL_MODE_FILE:
  478. return "file";
  479. case ATH10K_CAL_MODE_OTP:
  480. return "otp";
  481. case ATH10K_CAL_MODE_DT:
  482. return "dt";
  483. }
  484. return "unknown";
  485. }
  486. enum ath10k_scan_state {
  487. ATH10K_SCAN_IDLE,
  488. ATH10K_SCAN_STARTING,
  489. ATH10K_SCAN_RUNNING,
  490. ATH10K_SCAN_ABORTING,
  491. };
  492. static inline const char *ath10k_scan_state_str(enum ath10k_scan_state state)
  493. {
  494. switch (state) {
  495. case ATH10K_SCAN_IDLE:
  496. return "idle";
  497. case ATH10K_SCAN_STARTING:
  498. return "starting";
  499. case ATH10K_SCAN_RUNNING:
  500. return "running";
  501. case ATH10K_SCAN_ABORTING:
  502. return "aborting";
  503. }
  504. return "unknown";
  505. }
  506. enum ath10k_tx_pause_reason {
  507. ATH10K_TX_PAUSE_Q_FULL,
  508. ATH10K_TX_PAUSE_MAX,
  509. };
  510. struct ath10k {
  511. struct ath_common ath_common;
  512. struct ieee80211_hw *hw;
  513. struct device *dev;
  514. u8 mac_addr[ETH_ALEN];
  515. enum ath10k_hw_rev hw_rev;
  516. u16 dev_id;
  517. u32 chip_id;
  518. u32 target_version;
  519. u8 fw_version_major;
  520. u32 fw_version_minor;
  521. u16 fw_version_release;
  522. u16 fw_version_build;
  523. u32 fw_stats_req_mask;
  524. u32 phy_capability;
  525. u32 hw_min_tx_power;
  526. u32 hw_max_tx_power;
  527. u32 ht_cap_info;
  528. u32 vht_cap_info;
  529. u32 num_rf_chains;
  530. u32 max_spatial_stream;
  531. /* protected by conf_mutex */
  532. bool ani_enabled;
  533. DECLARE_BITMAP(fw_features, ATH10K_FW_FEATURE_COUNT);
  534. bool p2p;
  535. struct {
  536. enum ath10k_bus bus;
  537. const struct ath10k_hif_ops *ops;
  538. } hif;
  539. struct completion target_suspend;
  540. const struct ath10k_hw_regs *regs;
  541. const struct ath10k_hw_values *hw_values;
  542. struct ath10k_bmi bmi;
  543. struct ath10k_wmi wmi;
  544. struct ath10k_htc htc;
  545. struct ath10k_htt htt;
  546. struct ath10k_hw_params {
  547. u32 id;
  548. u16 dev_id;
  549. const char *name;
  550. u32 patch_load_addr;
  551. int uart_pin;
  552. u32 otp_exe_param;
  553. /* This is true if given HW chip has a quirky Cycle Counter
  554. * wraparound which resets to 0x7fffffff instead of 0. All
  555. * other CC related counters (e.g. Rx Clear Count) are divided
  556. * by 2 so they never wraparound themselves.
  557. */
  558. bool has_shifted_cc_wraparound;
  559. /* Some of chip expects fragment descriptor to be continuous
  560. * memory for any TX operation. Set continuous_frag_desc flag
  561. * for the hardware which have such requirement.
  562. */
  563. bool continuous_frag_desc;
  564. u32 channel_counters_freq_hz;
  565. /* Mgmt tx descriptors threshold for limiting probe response
  566. * frames.
  567. */
  568. u32 max_probe_resp_desc_thres;
  569. /* The padding bytes's location is different on various chips */
  570. enum ath10k_hw_4addr_pad hw_4addr_pad;
  571. u32 num_msdu_desc;
  572. u32 qcache_active_peers;
  573. u32 tx_chain_mask;
  574. u32 rx_chain_mask;
  575. u32 max_spatial_stream;
  576. struct ath10k_hw_params_fw {
  577. const char *dir;
  578. const char *fw;
  579. const char *otp;
  580. const char *board;
  581. size_t board_size;
  582. size_t board_ext_size;
  583. } fw;
  584. } hw_params;
  585. const struct firmware *board;
  586. const void *board_data;
  587. size_t board_len;
  588. const struct firmware *otp;
  589. const void *otp_data;
  590. size_t otp_len;
  591. const struct firmware *firmware;
  592. const void *firmware_data;
  593. size_t firmware_len;
  594. const struct firmware *cal_file;
  595. struct {
  596. const void *firmware_codeswap_data;
  597. size_t firmware_codeswap_len;
  598. struct ath10k_swap_code_seg_info *firmware_swap_code_seg_info;
  599. } swap;
  600. struct {
  601. u32 vendor;
  602. u32 device;
  603. u32 subsystem_vendor;
  604. u32 subsystem_device;
  605. bool bmi_ids_valid;
  606. u8 bmi_board_id;
  607. u8 bmi_chip_id;
  608. } id;
  609. int fw_api;
  610. int bd_api;
  611. enum ath10k_cal_mode cal_mode;
  612. struct {
  613. struct completion started;
  614. struct completion completed;
  615. struct completion on_channel;
  616. struct delayed_work timeout;
  617. enum ath10k_scan_state state;
  618. bool is_roc;
  619. int vdev_id;
  620. int roc_freq;
  621. bool roc_notify;
  622. } scan;
  623. struct {
  624. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  625. } mac;
  626. /* should never be NULL; needed for regular htt rx */
  627. struct ieee80211_channel *rx_channel;
  628. /* valid during scan; needed for mgmt rx during scan */
  629. struct ieee80211_channel *scan_channel;
  630. /* current operating channel definition */
  631. struct cfg80211_chan_def chandef;
  632. unsigned long long free_vdev_map;
  633. struct ath10k_vif *monitor_arvif;
  634. bool monitor;
  635. int monitor_vdev_id;
  636. bool monitor_started;
  637. unsigned int filter_flags;
  638. unsigned long dev_flags;
  639. bool dfs_block_radar_events;
  640. /* protected by conf_mutex */
  641. bool radar_enabled;
  642. int num_started_vdevs;
  643. /* Protected by conf-mutex */
  644. u8 cfg_tx_chainmask;
  645. u8 cfg_rx_chainmask;
  646. struct completion install_key_done;
  647. struct completion vdev_setup_done;
  648. struct workqueue_struct *workqueue;
  649. /* Auxiliary workqueue */
  650. struct workqueue_struct *workqueue_aux;
  651. /* prevents concurrent FW reconfiguration */
  652. struct mutex conf_mutex;
  653. /* protects shared structure data */
  654. spinlock_t data_lock;
  655. struct list_head arvifs;
  656. struct list_head peers;
  657. wait_queue_head_t peer_mapping_wq;
  658. /* protected by conf_mutex */
  659. int num_peers;
  660. int num_stations;
  661. int max_num_peers;
  662. int max_num_stations;
  663. int max_num_vdevs;
  664. int max_num_tdls_vdevs;
  665. int num_active_peers;
  666. int num_tids;
  667. struct work_struct svc_rdy_work;
  668. struct sk_buff *svc_rdy_skb;
  669. struct work_struct offchan_tx_work;
  670. struct sk_buff_head offchan_tx_queue;
  671. struct completion offchan_tx_completed;
  672. struct sk_buff *offchan_tx_skb;
  673. struct work_struct wmi_mgmt_tx_work;
  674. struct sk_buff_head wmi_mgmt_tx_queue;
  675. enum ath10k_state state;
  676. struct work_struct register_work;
  677. struct work_struct restart_work;
  678. /* cycle count is reported twice for each visited channel during scan.
  679. * access protected by data_lock */
  680. u32 survey_last_rx_clear_count;
  681. u32 survey_last_cycle_count;
  682. struct survey_info survey[ATH10K_NUM_CHANS];
  683. /* Channel info events are expected to come in pairs without and with
  684. * COMPLETE flag set respectively for each channel visit during scan.
  685. *
  686. * However there are deviations from this rule. This flag is used to
  687. * avoid reporting garbage data.
  688. */
  689. bool ch_info_can_report_survey;
  690. struct dfs_pattern_detector *dfs_detector;
  691. unsigned long tx_paused; /* see ATH10K_TX_PAUSE_ */
  692. #ifdef CONFIG_ATH10K_DEBUGFS
  693. struct ath10k_debug debug;
  694. #endif
  695. struct {
  696. /* relay(fs) channel for spectral scan */
  697. struct rchan *rfs_chan_spec_scan;
  698. /* spectral_mode and spec_config are protected by conf_mutex */
  699. enum ath10k_spectral_mode mode;
  700. struct ath10k_spec_scan config;
  701. } spectral;
  702. struct {
  703. /* protected by conf_mutex */
  704. const struct firmware *utf;
  705. char utf_version[32];
  706. const void *utf_firmware_data;
  707. size_t utf_firmware_len;
  708. DECLARE_BITMAP(orig_fw_features, ATH10K_FW_FEATURE_COUNT);
  709. enum ath10k_fw_wmi_op_version orig_wmi_op_version;
  710. enum ath10k_fw_wmi_op_version op_version;
  711. /* protected by data_lock */
  712. bool utf_monitor;
  713. } testmode;
  714. struct {
  715. /* protected by data_lock */
  716. u32 fw_crash_counter;
  717. u32 fw_warm_reset_counter;
  718. u32 fw_cold_reset_counter;
  719. } stats;
  720. struct ath10k_thermal thermal;
  721. struct ath10k_wow wow;
  722. /* must be last */
  723. u8 drv_priv[0] __aligned(sizeof(void *));
  724. };
  725. struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
  726. enum ath10k_bus bus,
  727. enum ath10k_hw_rev hw_rev,
  728. const struct ath10k_hif_ops *hif_ops);
  729. void ath10k_core_destroy(struct ath10k *ar);
  730. void ath10k_core_get_fw_features_str(struct ath10k *ar,
  731. char *buf,
  732. size_t max_len);
  733. int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode);
  734. int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt);
  735. void ath10k_core_stop(struct ath10k *ar);
  736. int ath10k_core_register(struct ath10k *ar, u32 chip_id);
  737. void ath10k_core_unregister(struct ath10k *ar);
  738. #endif /* _CORE_H_ */