ahb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * Copyright (c) 2016 Qualcomm Atheros, Inc. All rights reserved.
  3. * Copyright (c) 2015 The Linux Foundation. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/reset.h>
  22. #include "core.h"
  23. #include "debug.h"
  24. #include "pci.h"
  25. #include "ahb.h"
  26. static const struct of_device_id ath10k_ahb_of_match[] = {
  27. /* TODO: enable this entry once everything in place.
  28. * { .compatible = "qcom,ipq4019-wifi",
  29. * .data = (void *)ATH10K_HW_QCA4019 },
  30. */
  31. { }
  32. };
  33. MODULE_DEVICE_TABLE(of, ath10k_ahb_of_match);
  34. static inline struct ath10k_ahb *ath10k_ahb_priv(struct ath10k *ar)
  35. {
  36. return &((struct ath10k_pci *)ar->drv_priv)->ahb[0];
  37. }
  38. static void ath10k_ahb_write32(struct ath10k *ar, u32 offset, u32 value)
  39. {
  40. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  41. iowrite32(value, ar_ahb->mem + offset);
  42. }
  43. static u32 ath10k_ahb_read32(struct ath10k *ar, u32 offset)
  44. {
  45. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  46. return ioread32(ar_ahb->mem + offset);
  47. }
  48. static u32 ath10k_ahb_gcc_read32(struct ath10k *ar, u32 offset)
  49. {
  50. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  51. return ioread32(ar_ahb->gcc_mem + offset);
  52. }
  53. static void ath10k_ahb_tcsr_write32(struct ath10k *ar, u32 offset, u32 value)
  54. {
  55. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  56. iowrite32(value, ar_ahb->tcsr_mem + offset);
  57. }
  58. static u32 ath10k_ahb_tcsr_read32(struct ath10k *ar, u32 offset)
  59. {
  60. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  61. return ioread32(ar_ahb->tcsr_mem + offset);
  62. }
  63. static u32 ath10k_ahb_soc_read32(struct ath10k *ar, u32 addr)
  64. {
  65. return ath10k_ahb_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
  66. }
  67. static int ath10k_ahb_get_num_banks(struct ath10k *ar)
  68. {
  69. if (ar->hw_rev == ATH10K_HW_QCA4019)
  70. return 1;
  71. ath10k_warn(ar, "unknown number of banks, assuming 1\n");
  72. return 1;
  73. }
  74. static int ath10k_ahb_clock_init(struct ath10k *ar)
  75. {
  76. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  77. struct device *dev;
  78. int ret;
  79. dev = &ar_ahb->pdev->dev;
  80. ar_ahb->cmd_clk = clk_get(dev, "wifi_wcss_cmd");
  81. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk)) {
  82. ath10k_err(ar, "failed to get cmd clk: %ld\n",
  83. PTR_ERR(ar_ahb->cmd_clk));
  84. ret = ar_ahb->cmd_clk ? PTR_ERR(ar_ahb->cmd_clk) : -ENODEV;
  85. goto out;
  86. }
  87. ar_ahb->ref_clk = clk_get(dev, "wifi_wcss_ref");
  88. if (IS_ERR_OR_NULL(ar_ahb->ref_clk)) {
  89. ath10k_err(ar, "failed to get ref clk: %ld\n",
  90. PTR_ERR(ar_ahb->ref_clk));
  91. ret = ar_ahb->ref_clk ? PTR_ERR(ar_ahb->ref_clk) : -ENODEV;
  92. goto err_cmd_clk_put;
  93. }
  94. ar_ahb->rtc_clk = clk_get(dev, "wifi_wcss_rtc");
  95. if (IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  96. ath10k_err(ar, "failed to get rtc clk: %ld\n",
  97. PTR_ERR(ar_ahb->rtc_clk));
  98. ret = ar_ahb->rtc_clk ? PTR_ERR(ar_ahb->rtc_clk) : -ENODEV;
  99. goto err_ref_clk_put;
  100. }
  101. return 0;
  102. err_ref_clk_put:
  103. clk_put(ar_ahb->ref_clk);
  104. err_cmd_clk_put:
  105. clk_put(ar_ahb->cmd_clk);
  106. out:
  107. return ret;
  108. }
  109. static void ath10k_ahb_clock_deinit(struct ath10k *ar)
  110. {
  111. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  112. if (!IS_ERR_OR_NULL(ar_ahb->cmd_clk))
  113. clk_put(ar_ahb->cmd_clk);
  114. if (!IS_ERR_OR_NULL(ar_ahb->ref_clk))
  115. clk_put(ar_ahb->ref_clk);
  116. if (!IS_ERR_OR_NULL(ar_ahb->rtc_clk))
  117. clk_put(ar_ahb->rtc_clk);
  118. ar_ahb->cmd_clk = NULL;
  119. ar_ahb->ref_clk = NULL;
  120. ar_ahb->rtc_clk = NULL;
  121. }
  122. static int ath10k_ahb_clock_enable(struct ath10k *ar)
  123. {
  124. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  125. struct device *dev;
  126. int ret;
  127. dev = &ar_ahb->pdev->dev;
  128. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk) ||
  129. IS_ERR_OR_NULL(ar_ahb->ref_clk) ||
  130. IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  131. ath10k_err(ar, "clock(s) is/are not initialized\n");
  132. ret = -EIO;
  133. goto out;
  134. }
  135. ret = clk_prepare_enable(ar_ahb->cmd_clk);
  136. if (ret) {
  137. ath10k_err(ar, "failed to enable cmd clk: %d\n", ret);
  138. goto out;
  139. }
  140. ret = clk_prepare_enable(ar_ahb->ref_clk);
  141. if (ret) {
  142. ath10k_err(ar, "failed to enable ref clk: %d\n", ret);
  143. goto err_cmd_clk_disable;
  144. }
  145. ret = clk_prepare_enable(ar_ahb->rtc_clk);
  146. if (ret) {
  147. ath10k_err(ar, "failed to enable rtc clk: %d\n", ret);
  148. goto err_ref_clk_disable;
  149. }
  150. return 0;
  151. err_ref_clk_disable:
  152. clk_disable_unprepare(ar_ahb->ref_clk);
  153. err_cmd_clk_disable:
  154. clk_disable_unprepare(ar_ahb->cmd_clk);
  155. out:
  156. return ret;
  157. }
  158. static void ath10k_ahb_clock_disable(struct ath10k *ar)
  159. {
  160. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  161. if (!IS_ERR_OR_NULL(ar_ahb->cmd_clk))
  162. clk_disable_unprepare(ar_ahb->cmd_clk);
  163. if (!IS_ERR_OR_NULL(ar_ahb->ref_clk))
  164. clk_disable_unprepare(ar_ahb->ref_clk);
  165. if (!IS_ERR_OR_NULL(ar_ahb->rtc_clk))
  166. clk_disable_unprepare(ar_ahb->rtc_clk);
  167. }
  168. static int ath10k_ahb_rst_ctrl_init(struct ath10k *ar)
  169. {
  170. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  171. struct device *dev;
  172. int ret;
  173. dev = &ar_ahb->pdev->dev;
  174. ar_ahb->core_cold_rst = reset_control_get(dev, "wifi_core_cold");
  175. if (IS_ERR_OR_NULL(ar_ahb->core_cold_rst)) {
  176. ath10k_err(ar, "failed to get core cold rst ctrl: %ld\n",
  177. PTR_ERR(ar_ahb->core_cold_rst));
  178. ret = ar_ahb->core_cold_rst ?
  179. PTR_ERR(ar_ahb->core_cold_rst) : -ENODEV;
  180. goto out;
  181. }
  182. ar_ahb->radio_cold_rst = reset_control_get(dev, "wifi_radio_cold");
  183. if (IS_ERR_OR_NULL(ar_ahb->radio_cold_rst)) {
  184. ath10k_err(ar, "failed to get radio cold rst ctrl: %ld\n",
  185. PTR_ERR(ar_ahb->radio_cold_rst));
  186. ret = ar_ahb->radio_cold_rst ?
  187. PTR_ERR(ar_ahb->radio_cold_rst) : -ENODEV;
  188. goto err_core_cold_rst_put;
  189. }
  190. ar_ahb->radio_warm_rst = reset_control_get(dev, "wifi_radio_warm");
  191. if (IS_ERR_OR_NULL(ar_ahb->radio_warm_rst)) {
  192. ath10k_err(ar, "failed to get radio warm rst ctrl: %ld\n",
  193. PTR_ERR(ar_ahb->radio_warm_rst));
  194. ret = ar_ahb->radio_warm_rst ?
  195. PTR_ERR(ar_ahb->radio_warm_rst) : -ENODEV;
  196. goto err_radio_cold_rst_put;
  197. }
  198. ar_ahb->radio_srif_rst = reset_control_get(dev, "wifi_radio_srif");
  199. if (IS_ERR_OR_NULL(ar_ahb->radio_srif_rst)) {
  200. ath10k_err(ar, "failed to get radio srif rst ctrl: %ld\n",
  201. PTR_ERR(ar_ahb->radio_srif_rst));
  202. ret = ar_ahb->radio_srif_rst ?
  203. PTR_ERR(ar_ahb->radio_srif_rst) : -ENODEV;
  204. goto err_radio_warm_rst_put;
  205. }
  206. ar_ahb->cpu_init_rst = reset_control_get(dev, "wifi_cpu_init");
  207. if (IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  208. ath10k_err(ar, "failed to get cpu init rst ctrl: %ld\n",
  209. PTR_ERR(ar_ahb->cpu_init_rst));
  210. ret = ar_ahb->cpu_init_rst ?
  211. PTR_ERR(ar_ahb->cpu_init_rst) : -ENODEV;
  212. goto err_radio_srif_rst_put;
  213. }
  214. return 0;
  215. err_radio_srif_rst_put:
  216. reset_control_put(ar_ahb->radio_srif_rst);
  217. err_radio_warm_rst_put:
  218. reset_control_put(ar_ahb->radio_warm_rst);
  219. err_radio_cold_rst_put:
  220. reset_control_put(ar_ahb->radio_cold_rst);
  221. err_core_cold_rst_put:
  222. reset_control_put(ar_ahb->core_cold_rst);
  223. out:
  224. return ret;
  225. }
  226. static void ath10k_ahb_rst_ctrl_deinit(struct ath10k *ar)
  227. {
  228. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  229. if (!IS_ERR_OR_NULL(ar_ahb->core_cold_rst))
  230. reset_control_put(ar_ahb->core_cold_rst);
  231. if (!IS_ERR_OR_NULL(ar_ahb->radio_cold_rst))
  232. reset_control_put(ar_ahb->radio_cold_rst);
  233. if (!IS_ERR_OR_NULL(ar_ahb->radio_warm_rst))
  234. reset_control_put(ar_ahb->radio_warm_rst);
  235. if (!IS_ERR_OR_NULL(ar_ahb->radio_srif_rst))
  236. reset_control_put(ar_ahb->radio_srif_rst);
  237. if (!IS_ERR_OR_NULL(ar_ahb->cpu_init_rst))
  238. reset_control_put(ar_ahb->cpu_init_rst);
  239. ar_ahb->core_cold_rst = NULL;
  240. ar_ahb->radio_cold_rst = NULL;
  241. ar_ahb->radio_warm_rst = NULL;
  242. ar_ahb->radio_srif_rst = NULL;
  243. ar_ahb->cpu_init_rst = NULL;
  244. }
  245. static int ath10k_ahb_release_reset(struct ath10k *ar)
  246. {
  247. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  248. int ret;
  249. if (IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  250. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  251. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  252. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  253. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  254. return -EINVAL;
  255. }
  256. ret = reset_control_deassert(ar_ahb->radio_cold_rst);
  257. if (ret) {
  258. ath10k_err(ar, "failed to deassert radio cold rst: %d\n", ret);
  259. return ret;
  260. }
  261. ret = reset_control_deassert(ar_ahb->radio_warm_rst);
  262. if (ret) {
  263. ath10k_err(ar, "failed to deassert radio warm rst: %d\n", ret);
  264. return ret;
  265. }
  266. ret = reset_control_deassert(ar_ahb->radio_srif_rst);
  267. if (ret) {
  268. ath10k_err(ar, "failed to deassert radio srif rst: %d\n", ret);
  269. return ret;
  270. }
  271. ret = reset_control_deassert(ar_ahb->cpu_init_rst);
  272. if (ret) {
  273. ath10k_err(ar, "failed to deassert cpu init rst: %d\n", ret);
  274. return ret;
  275. }
  276. return 0;
  277. }
  278. static void ath10k_ahb_halt_axi_bus(struct ath10k *ar, u32 haltreq_reg,
  279. u32 haltack_reg)
  280. {
  281. unsigned long timeout;
  282. u32 val;
  283. /* Issue halt axi bus request */
  284. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  285. val |= AHB_AXI_BUS_HALT_REQ;
  286. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  287. /* Wait for axi bus halted ack */
  288. timeout = jiffies + msecs_to_jiffies(ATH10K_AHB_AXI_BUS_HALT_TIMEOUT);
  289. do {
  290. val = ath10k_ahb_tcsr_read32(ar, haltack_reg);
  291. if (val & AHB_AXI_BUS_HALT_ACK)
  292. break;
  293. mdelay(1);
  294. } while (time_before(jiffies, timeout));
  295. if (!(val & AHB_AXI_BUS_HALT_ACK)) {
  296. ath10k_err(ar, "failed to halt axi bus: %d\n", val);
  297. return;
  298. }
  299. ath10k_dbg(ar, ATH10K_DBG_AHB, "axi bus halted\n");
  300. }
  301. static void ath10k_ahb_halt_chip(struct ath10k *ar)
  302. {
  303. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  304. u32 core_id, glb_cfg_reg, haltreq_reg, haltack_reg;
  305. u32 val;
  306. int ret;
  307. if (IS_ERR_OR_NULL(ar_ahb->core_cold_rst) ||
  308. IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  309. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  310. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  311. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  312. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  313. return;
  314. }
  315. core_id = ath10k_ahb_read32(ar, ATH10K_AHB_WLAN_CORE_ID_REG);
  316. switch (core_id) {
  317. case 0:
  318. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI0_GLB_CFG;
  319. haltreq_reg = ATH10K_AHB_TCSR_WCSS0_HALTREQ;
  320. haltack_reg = ATH10K_AHB_TCSR_WCSS0_HALTACK;
  321. break;
  322. case 1:
  323. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI1_GLB_CFG;
  324. haltreq_reg = ATH10K_AHB_TCSR_WCSS1_HALTREQ;
  325. haltack_reg = ATH10K_AHB_TCSR_WCSS1_HALTACK;
  326. break;
  327. default:
  328. ath10k_err(ar, "invalid core id %d found, skipping reset sequence\n",
  329. core_id);
  330. return;
  331. }
  332. ath10k_ahb_halt_axi_bus(ar, haltreq_reg, haltack_reg);
  333. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  334. val |= TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  335. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  336. ret = reset_control_assert(ar_ahb->core_cold_rst);
  337. if (ret)
  338. ath10k_err(ar, "failed to assert core cold rst: %d\n", ret);
  339. msleep(1);
  340. ret = reset_control_assert(ar_ahb->radio_cold_rst);
  341. if (ret)
  342. ath10k_err(ar, "failed to assert radio cold rst: %d\n", ret);
  343. msleep(1);
  344. ret = reset_control_assert(ar_ahb->radio_warm_rst);
  345. if (ret)
  346. ath10k_err(ar, "failed to assert radio warm rst: %d\n", ret);
  347. msleep(1);
  348. ret = reset_control_assert(ar_ahb->radio_srif_rst);
  349. if (ret)
  350. ath10k_err(ar, "failed to assert radio srif rst: %d\n", ret);
  351. msleep(1);
  352. ret = reset_control_assert(ar_ahb->cpu_init_rst);
  353. if (ret)
  354. ath10k_err(ar, "failed to assert cpu init rst: %d\n", ret);
  355. msleep(10);
  356. /* Clear halt req and core clock disable req before
  357. * deasserting wifi core reset.
  358. */
  359. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  360. val &= ~AHB_AXI_BUS_HALT_REQ;
  361. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  362. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  363. val &= ~TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  364. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  365. ret = reset_control_deassert(ar_ahb->core_cold_rst);
  366. if (ret)
  367. ath10k_err(ar, "failed to deassert core cold rst: %d\n", ret);
  368. ath10k_dbg(ar, ATH10K_DBG_AHB, "core %d reset done\n", core_id);
  369. }
  370. static irqreturn_t ath10k_ahb_interrupt_handler(int irq, void *arg)
  371. {
  372. struct ath10k *ar = arg;
  373. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  374. if (!ath10k_pci_irq_pending(ar))
  375. return IRQ_NONE;
  376. ath10k_pci_disable_and_clear_legacy_irq(ar);
  377. tasklet_schedule(&ar_pci->intr_tq);
  378. return IRQ_HANDLED;
  379. }
  380. static int ath10k_ahb_request_irq_legacy(struct ath10k *ar)
  381. {
  382. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  383. int ret;
  384. ret = request_irq(ar_ahb->irq,
  385. ath10k_ahb_interrupt_handler,
  386. IRQF_SHARED, "ath10k_ahb", ar);
  387. if (ret) {
  388. ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
  389. ar_ahb->irq, ret);
  390. return ret;
  391. }
  392. return 0;
  393. }
  394. static void ath10k_ahb_release_irq_legacy(struct ath10k *ar)
  395. {
  396. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  397. free_irq(ar_ahb->irq, ar);
  398. }
  399. static void ath10k_ahb_irq_disable(struct ath10k *ar)
  400. {
  401. ath10k_ce_disable_interrupts(ar);
  402. ath10k_pci_disable_and_clear_legacy_irq(ar);
  403. }
  404. static int ath10k_ahb_resource_init(struct ath10k *ar)
  405. {
  406. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  407. struct platform_device *pdev;
  408. struct device *dev;
  409. struct resource *res;
  410. int ret;
  411. pdev = ar_ahb->pdev;
  412. dev = &pdev->dev;
  413. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  414. if (!res) {
  415. ath10k_err(ar, "failed to get memory resource\n");
  416. ret = -ENXIO;
  417. goto out;
  418. }
  419. ar_ahb->mem = devm_ioremap_resource(&pdev->dev, res);
  420. if (IS_ERR(ar_ahb->mem)) {
  421. ath10k_err(ar, "mem ioremap error\n");
  422. ret = PTR_ERR(ar_ahb->mem);
  423. goto out;
  424. }
  425. ar_ahb->mem_len = resource_size(res);
  426. ar_ahb->gcc_mem = ioremap_nocache(ATH10K_GCC_REG_BASE,
  427. ATH10K_GCC_REG_SIZE);
  428. if (!ar_ahb->gcc_mem) {
  429. ath10k_err(ar, "gcc mem ioremap error\n");
  430. ret = -ENOMEM;
  431. goto err_mem_unmap;
  432. }
  433. ar_ahb->tcsr_mem = ioremap_nocache(ATH10K_TCSR_REG_BASE,
  434. ATH10K_TCSR_REG_SIZE);
  435. if (!ar_ahb->tcsr_mem) {
  436. ath10k_err(ar, "tcsr mem ioremap error\n");
  437. ret = -ENOMEM;
  438. goto err_gcc_mem_unmap;
  439. }
  440. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  441. if (ret) {
  442. ath10k_err(ar, "failed to set 32-bit dma mask: %d\n", ret);
  443. goto err_tcsr_mem_unmap;
  444. }
  445. ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  446. if (ret) {
  447. ath10k_err(ar, "failed to set 32-bit consistent dma: %d\n",
  448. ret);
  449. goto err_tcsr_mem_unmap;
  450. }
  451. ret = ath10k_ahb_clock_init(ar);
  452. if (ret)
  453. goto err_tcsr_mem_unmap;
  454. ret = ath10k_ahb_rst_ctrl_init(ar);
  455. if (ret)
  456. goto err_clock_deinit;
  457. ar_ahb->irq = platform_get_irq_byname(pdev, "legacy");
  458. if (ar_ahb->irq < 0) {
  459. ath10k_err(ar, "failed to get irq number: %d\n", ar_ahb->irq);
  460. goto err_clock_deinit;
  461. }
  462. ath10k_dbg(ar, ATH10K_DBG_BOOT, "irq: %d\n", ar_ahb->irq);
  463. ath10k_dbg(ar, ATH10K_DBG_BOOT, "mem: 0x%p mem_len: %lu gcc mem: 0x%p tcsr_mem: 0x%p\n",
  464. ar_ahb->mem, ar_ahb->mem_len,
  465. ar_ahb->gcc_mem, ar_ahb->tcsr_mem);
  466. return 0;
  467. err_clock_deinit:
  468. ath10k_ahb_clock_deinit(ar);
  469. err_tcsr_mem_unmap:
  470. iounmap(ar_ahb->tcsr_mem);
  471. err_gcc_mem_unmap:
  472. ar_ahb->tcsr_mem = NULL;
  473. iounmap(ar_ahb->gcc_mem);
  474. err_mem_unmap:
  475. ar_ahb->gcc_mem = NULL;
  476. devm_iounmap(&pdev->dev, ar_ahb->mem);
  477. out:
  478. ar_ahb->mem = NULL;
  479. return ret;
  480. }
  481. static void ath10k_ahb_resource_deinit(struct ath10k *ar)
  482. {
  483. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  484. struct device *dev;
  485. dev = &ar_ahb->pdev->dev;
  486. if (ar_ahb->mem)
  487. devm_iounmap(dev, ar_ahb->mem);
  488. if (ar_ahb->gcc_mem)
  489. iounmap(ar_ahb->gcc_mem);
  490. if (ar_ahb->tcsr_mem)
  491. iounmap(ar_ahb->tcsr_mem);
  492. ar_ahb->mem = NULL;
  493. ar_ahb->gcc_mem = NULL;
  494. ar_ahb->tcsr_mem = NULL;
  495. ath10k_ahb_clock_deinit(ar);
  496. ath10k_ahb_rst_ctrl_deinit(ar);
  497. }
  498. static int ath10k_ahb_prepare_device(struct ath10k *ar)
  499. {
  500. u32 val;
  501. int ret;
  502. ret = ath10k_ahb_clock_enable(ar);
  503. if (ret) {
  504. ath10k_err(ar, "failed to enable clocks\n");
  505. return ret;
  506. }
  507. /* Clock for the target is supplied from outside of target (ie,
  508. * external clock module controlled by the host). Target needs
  509. * to know what frequency target cpu is configured which is needed
  510. * for target internal use. Read target cpu frequency info from
  511. * gcc register and write into target's scratch register where
  512. * target expects this information.
  513. */
  514. val = ath10k_ahb_gcc_read32(ar, ATH10K_AHB_GCC_FEPLL_PLL_DIV);
  515. ath10k_ahb_write32(ar, ATH10K_AHB_WIFI_SCRATCH_5_REG, val);
  516. ret = ath10k_ahb_release_reset(ar);
  517. if (ret)
  518. goto err_clk_disable;
  519. ath10k_ahb_irq_disable(ar);
  520. ath10k_ahb_write32(ar, FW_INDICATOR_ADDRESS, FW_IND_HOST_READY);
  521. ret = ath10k_pci_wait_for_target_init(ar);
  522. if (ret)
  523. goto err_halt_chip;
  524. return 0;
  525. err_halt_chip:
  526. ath10k_ahb_halt_chip(ar);
  527. err_clk_disable:
  528. ath10k_ahb_clock_disable(ar);
  529. return ret;
  530. }
  531. static int ath10k_ahb_chip_reset(struct ath10k *ar)
  532. {
  533. int ret;
  534. ath10k_ahb_halt_chip(ar);
  535. ath10k_ahb_clock_disable(ar);
  536. ret = ath10k_ahb_prepare_device(ar);
  537. if (ret)
  538. return ret;
  539. return 0;
  540. }
  541. static int ath10k_ahb_wake_target_cpu(struct ath10k *ar)
  542. {
  543. u32 addr, val;
  544. addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
  545. val = ath10k_ahb_read32(ar, addr);
  546. val |= ATH10K_AHB_CORE_CTRL_CPU_INTR_MASK;
  547. ath10k_ahb_write32(ar, addr, val);
  548. return 0;
  549. }
  550. static int ath10k_ahb_hif_start(struct ath10k *ar)
  551. {
  552. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif start\n");
  553. ath10k_ce_enable_interrupts(ar);
  554. ath10k_pci_enable_legacy_irq(ar);
  555. ath10k_pci_rx_post(ar);
  556. return 0;
  557. }
  558. static void ath10k_ahb_hif_stop(struct ath10k *ar)
  559. {
  560. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  561. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif stop\n");
  562. ath10k_ahb_irq_disable(ar);
  563. synchronize_irq(ar_ahb->irq);
  564. ath10k_pci_flush(ar);
  565. }
  566. static int ath10k_ahb_hif_power_up(struct ath10k *ar)
  567. {
  568. int ret;
  569. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif power up\n");
  570. ret = ath10k_ahb_chip_reset(ar);
  571. if (ret) {
  572. ath10k_err(ar, "failed to reset chip: %d\n", ret);
  573. goto out;
  574. }
  575. ret = ath10k_pci_init_pipes(ar);
  576. if (ret) {
  577. ath10k_err(ar, "failed to initialize CE: %d\n", ret);
  578. goto out;
  579. }
  580. ret = ath10k_pci_init_config(ar);
  581. if (ret) {
  582. ath10k_err(ar, "failed to setup init config: %d\n", ret);
  583. goto err_ce_deinit;
  584. }
  585. ret = ath10k_ahb_wake_target_cpu(ar);
  586. if (ret) {
  587. ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
  588. goto err_ce_deinit;
  589. }
  590. return 0;
  591. err_ce_deinit:
  592. ath10k_pci_ce_deinit(ar);
  593. out:
  594. return ret;
  595. }
  596. static const struct ath10k_hif_ops ath10k_ahb_hif_ops = {
  597. .tx_sg = ath10k_pci_hif_tx_sg,
  598. .diag_read = ath10k_pci_hif_diag_read,
  599. .diag_write = ath10k_pci_diag_write_mem,
  600. .exchange_bmi_msg = ath10k_pci_hif_exchange_bmi_msg,
  601. .start = ath10k_ahb_hif_start,
  602. .stop = ath10k_ahb_hif_stop,
  603. .map_service_to_pipe = ath10k_pci_hif_map_service_to_pipe,
  604. .get_default_pipe = ath10k_pci_hif_get_default_pipe,
  605. .send_complete_check = ath10k_pci_hif_send_complete_check,
  606. .get_free_queue_number = ath10k_pci_hif_get_free_queue_number,
  607. .power_up = ath10k_ahb_hif_power_up,
  608. .power_down = ath10k_pci_hif_power_down,
  609. .read32 = ath10k_ahb_read32,
  610. .write32 = ath10k_ahb_write32,
  611. };
  612. static const struct ath10k_bus_ops ath10k_ahb_bus_ops = {
  613. .read32 = ath10k_ahb_read32,
  614. .write32 = ath10k_ahb_write32,
  615. .get_num_banks = ath10k_ahb_get_num_banks,
  616. };
  617. static int ath10k_ahb_probe(struct platform_device *pdev)
  618. {
  619. struct ath10k *ar;
  620. struct ath10k_ahb *ar_ahb;
  621. struct ath10k_pci *ar_pci;
  622. const struct of_device_id *of_id;
  623. enum ath10k_hw_rev hw_rev;
  624. size_t size;
  625. int ret;
  626. u32 chip_id;
  627. of_id = of_match_device(ath10k_ahb_of_match, &pdev->dev);
  628. if (!of_id) {
  629. dev_err(&pdev->dev, "failed to find matching device tree id\n");
  630. return -EINVAL;
  631. }
  632. hw_rev = (enum ath10k_hw_rev)of_id->data;
  633. size = sizeof(*ar_pci) + sizeof(*ar_ahb);
  634. ar = ath10k_core_create(size, &pdev->dev, ATH10K_BUS_AHB,
  635. hw_rev, &ath10k_ahb_hif_ops);
  636. if (!ar) {
  637. dev_err(&pdev->dev, "failed to allocate core\n");
  638. return -ENOMEM;
  639. }
  640. ath10k_dbg(ar, ATH10K_DBG_BOOT, "ahb probe\n");
  641. ar_pci = ath10k_pci_priv(ar);
  642. ar_ahb = ath10k_ahb_priv(ar);
  643. ar_ahb->pdev = pdev;
  644. platform_set_drvdata(pdev, ar);
  645. ret = ath10k_ahb_resource_init(ar);
  646. if (ret)
  647. goto err_core_destroy;
  648. ar->dev_id = 0;
  649. ar_pci->mem = ar_ahb->mem;
  650. ar_pci->mem_len = ar_ahb->mem_len;
  651. ar_pci->ar = ar;
  652. ar_pci->bus_ops = &ath10k_ahb_bus_ops;
  653. ret = ath10k_pci_setup_resource(ar);
  654. if (ret) {
  655. ath10k_err(ar, "failed to setup resource: %d\n", ret);
  656. goto err_resource_deinit;
  657. }
  658. ath10k_pci_init_irq_tasklets(ar);
  659. ret = ath10k_ahb_request_irq_legacy(ar);
  660. if (ret)
  661. goto err_free_pipes;
  662. ret = ath10k_ahb_prepare_device(ar);
  663. if (ret)
  664. goto err_free_irq;
  665. ath10k_pci_ce_deinit(ar);
  666. chip_id = ath10k_ahb_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
  667. if (chip_id == 0xffffffff) {
  668. ath10k_err(ar, "failed to get chip id\n");
  669. goto err_halt_device;
  670. }
  671. ret = ath10k_core_register(ar, chip_id);
  672. if (ret) {
  673. ath10k_err(ar, "failed to register driver core: %d\n", ret);
  674. goto err_halt_device;
  675. }
  676. return 0;
  677. err_halt_device:
  678. ath10k_ahb_halt_chip(ar);
  679. ath10k_ahb_clock_disable(ar);
  680. err_free_irq:
  681. ath10k_ahb_release_irq_legacy(ar);
  682. err_free_pipes:
  683. ath10k_pci_free_pipes(ar);
  684. err_resource_deinit:
  685. ath10k_ahb_resource_deinit(ar);
  686. err_core_destroy:
  687. ath10k_core_destroy(ar);
  688. platform_set_drvdata(pdev, NULL);
  689. return ret;
  690. }
  691. static int ath10k_ahb_remove(struct platform_device *pdev)
  692. {
  693. struct ath10k *ar = platform_get_drvdata(pdev);
  694. struct ath10k_ahb *ar_ahb;
  695. if (!ar)
  696. return -EINVAL;
  697. ar_ahb = ath10k_ahb_priv(ar);
  698. if (!ar_ahb)
  699. return -EINVAL;
  700. ath10k_dbg(ar, ATH10K_DBG_AHB, "ahb remove\n");
  701. ath10k_core_unregister(ar);
  702. ath10k_ahb_irq_disable(ar);
  703. ath10k_ahb_release_irq_legacy(ar);
  704. ath10k_pci_release_resource(ar);
  705. ath10k_ahb_halt_chip(ar);
  706. ath10k_ahb_clock_disable(ar);
  707. ath10k_ahb_resource_deinit(ar);
  708. ath10k_core_destroy(ar);
  709. platform_set_drvdata(pdev, NULL);
  710. return 0;
  711. }
  712. static struct platform_driver ath10k_ahb_driver = {
  713. .driver = {
  714. .name = "ath10k_ahb",
  715. .of_match_table = ath10k_ahb_of_match,
  716. },
  717. .probe = ath10k_ahb_probe,
  718. .remove = ath10k_ahb_remove,
  719. };
  720. int ath10k_ahb_init(void)
  721. {
  722. int ret;
  723. printk(KERN_ERR "AHB support is still work in progress\n");
  724. ret = platform_driver_register(&ath10k_ahb_driver);
  725. if (ret)
  726. printk(KERN_ERR "failed to register ath10k ahb driver: %d\n",
  727. ret);
  728. return ret;
  729. }
  730. void ath10k_ahb_exit(void)
  731. {
  732. platform_driver_unregister(&ath10k_ahb_driver);
  733. }