marvell.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <linux/io.h>
  37. #include <asm/irq.h>
  38. #include <linux/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_MDI 0x0000
  47. #define MII_M1011_PHY_SCR_MDI_X 0x0020
  48. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  49. #define MII_M1145_PHY_EXT_ADDR_PAGE 0x16
  50. #define MII_M1145_PHY_EXT_SR 0x1b
  51. #define MII_M1145_PHY_EXT_CR 0x14
  52. #define MII_M1145_RGMII_RX_DELAY 0x0080
  53. #define MII_M1145_RGMII_TX_DELAY 0x0002
  54. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  55. #define MII_M1145_HWCFG_MODE_MASK 0xf
  56. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  57. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  58. #define MII_M1145_HWCFG_MODE_MASK 0xf
  59. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  60. #define MII_M1111_PHY_LED_CONTROL 0x18
  61. #define MII_M1111_PHY_LED_DIRECT 0x4100
  62. #define MII_M1111_PHY_LED_COMBINE 0x411c
  63. #define MII_M1111_PHY_EXT_CR 0x14
  64. #define MII_M1111_RX_DELAY 0x80
  65. #define MII_M1111_TX_DELAY 0x2
  66. #define MII_M1111_PHY_EXT_SR 0x1b
  67. #define MII_M1111_HWCFG_MODE_MASK 0xf
  68. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  69. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  70. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  71. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  72. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  73. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  74. #define MII_M1111_COPPER 0
  75. #define MII_M1111_FIBER 1
  76. #define MII_88E1121_PHY_MSCR_PAGE 2
  77. #define MII_88E1121_PHY_MSCR_REG 21
  78. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  79. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  80. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  81. #define MII_88E1318S_PHY_MSCR1_REG 16
  82. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  83. /* Copper Specific Interrupt Enable Register */
  84. #define MII_88E1318S_PHY_CSIER 0x12
  85. /* WOL Event Interrupt Enable */
  86. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  87. /* LED Timer Control Register */
  88. #define MII_88E1318S_PHY_LED_PAGE 0x03
  89. #define MII_88E1318S_PHY_LED_TCR 0x12
  90. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  91. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  92. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  93. /* Magic Packet MAC address registers */
  94. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  95. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  96. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  97. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  98. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  99. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  100. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  101. #define MII_88E1121_PHY_LED_CTRL 16
  102. #define MII_88E1121_PHY_LED_PAGE 3
  103. #define MII_88E1121_PHY_LED_DEF 0x0030
  104. #define MII_M1011_PHY_STATUS 0x11
  105. #define MII_M1011_PHY_STATUS_1000 0x8000
  106. #define MII_M1011_PHY_STATUS_100 0x4000
  107. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  108. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  109. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  110. #define MII_M1011_PHY_STATUS_LINK 0x0400
  111. #define MII_M1116R_CONTROL_REG_MAC 21
  112. #define MII_88E3016_PHY_SPEC_CTRL 0x10
  113. #define MII_88E3016_DISABLE_SCRAMBLER 0x0200
  114. #define MII_88E3016_AUTO_MDIX_CROSSOVER 0x0030
  115. #define MII_88E1510_GEN_CTRL_REG_1 0x14
  116. #define MII_88E1510_GEN_CTRL_REG_1_MODE_MASK 0x7
  117. #define MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII 0x1 /* SGMII to copper */
  118. #define MII_88E1510_GEN_CTRL_REG_1_RESET 0x8000 /* Soft reset */
  119. MODULE_DESCRIPTION("Marvell PHY driver");
  120. MODULE_AUTHOR("Andy Fleming");
  121. MODULE_LICENSE("GPL");
  122. struct marvell_hw_stat {
  123. const char *string;
  124. u8 page;
  125. u8 reg;
  126. u8 bits;
  127. };
  128. static struct marvell_hw_stat marvell_hw_stats[] = {
  129. { "phy_receive_errors", 0, 21, 16},
  130. { "phy_idle_errors", 0, 10, 8 },
  131. };
  132. struct marvell_priv {
  133. u64 stats[ARRAY_SIZE(marvell_hw_stats)];
  134. };
  135. static int marvell_ack_interrupt(struct phy_device *phydev)
  136. {
  137. int err;
  138. /* Clear the interrupts by reading the reg */
  139. err = phy_read(phydev, MII_M1011_IEVENT);
  140. if (err < 0)
  141. return err;
  142. return 0;
  143. }
  144. static int marvell_config_intr(struct phy_device *phydev)
  145. {
  146. int err;
  147. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  148. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  149. else
  150. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  151. return err;
  152. }
  153. static int marvell_set_polarity(struct phy_device *phydev, int polarity)
  154. {
  155. int reg;
  156. int err;
  157. int val;
  158. /* get the current settings */
  159. reg = phy_read(phydev, MII_M1011_PHY_SCR);
  160. if (reg < 0)
  161. return reg;
  162. val = reg;
  163. val &= ~MII_M1011_PHY_SCR_AUTO_CROSS;
  164. switch (polarity) {
  165. case ETH_TP_MDI:
  166. val |= MII_M1011_PHY_SCR_MDI;
  167. break;
  168. case ETH_TP_MDI_X:
  169. val |= MII_M1011_PHY_SCR_MDI_X;
  170. break;
  171. case ETH_TP_MDI_AUTO:
  172. case ETH_TP_MDI_INVALID:
  173. default:
  174. val |= MII_M1011_PHY_SCR_AUTO_CROSS;
  175. break;
  176. }
  177. if (val != reg) {
  178. /* Set the new polarity value in the register */
  179. err = phy_write(phydev, MII_M1011_PHY_SCR, val);
  180. if (err)
  181. return err;
  182. }
  183. return 0;
  184. }
  185. static int marvell_config_aneg(struct phy_device *phydev)
  186. {
  187. int err;
  188. /* The Marvell PHY has an errata which requires
  189. * that certain registers get written in order
  190. * to restart autonegotiation */
  191. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  192. if (err < 0)
  193. return err;
  194. err = phy_write(phydev, 0x1d, 0x1f);
  195. if (err < 0)
  196. return err;
  197. err = phy_write(phydev, 0x1e, 0x200c);
  198. if (err < 0)
  199. return err;
  200. err = phy_write(phydev, 0x1d, 0x5);
  201. if (err < 0)
  202. return err;
  203. err = phy_write(phydev, 0x1e, 0);
  204. if (err < 0)
  205. return err;
  206. err = phy_write(phydev, 0x1e, 0x100);
  207. if (err < 0)
  208. return err;
  209. err = marvell_set_polarity(phydev, phydev->mdix);
  210. if (err < 0)
  211. return err;
  212. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  213. MII_M1111_PHY_LED_DIRECT);
  214. if (err < 0)
  215. return err;
  216. err = genphy_config_aneg(phydev);
  217. if (err < 0)
  218. return err;
  219. if (phydev->autoneg != AUTONEG_ENABLE) {
  220. int bmcr;
  221. /*
  222. * A write to speed/duplex bits (that is performed by
  223. * genphy_config_aneg() call above) must be followed by
  224. * a software reset. Otherwise, the write has no effect.
  225. */
  226. bmcr = phy_read(phydev, MII_BMCR);
  227. if (bmcr < 0)
  228. return bmcr;
  229. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  230. if (err < 0)
  231. return err;
  232. }
  233. return 0;
  234. }
  235. #ifdef CONFIG_OF_MDIO
  236. /*
  237. * Set and/or override some configuration registers based on the
  238. * marvell,reg-init property stored in the of_node for the phydev.
  239. *
  240. * marvell,reg-init = <reg-page reg mask value>,...;
  241. *
  242. * There may be one or more sets of <reg-page reg mask value>:
  243. *
  244. * reg-page: which register bank to use.
  245. * reg: the register.
  246. * mask: if non-zero, ANDed with existing register value.
  247. * value: ORed with the masked value and written to the regiser.
  248. *
  249. */
  250. static int marvell_of_reg_init(struct phy_device *phydev)
  251. {
  252. const __be32 *paddr;
  253. int len, i, saved_page, current_page, page_changed, ret;
  254. if (!phydev->mdio.dev.of_node)
  255. return 0;
  256. paddr = of_get_property(phydev->mdio.dev.of_node,
  257. "marvell,reg-init", &len);
  258. if (!paddr || len < (4 * sizeof(*paddr)))
  259. return 0;
  260. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  261. if (saved_page < 0)
  262. return saved_page;
  263. page_changed = 0;
  264. current_page = saved_page;
  265. ret = 0;
  266. len /= sizeof(*paddr);
  267. for (i = 0; i < len - 3; i += 4) {
  268. u16 reg_page = be32_to_cpup(paddr + i);
  269. u16 reg = be32_to_cpup(paddr + i + 1);
  270. u16 mask = be32_to_cpup(paddr + i + 2);
  271. u16 val_bits = be32_to_cpup(paddr + i + 3);
  272. int val;
  273. if (reg_page != current_page) {
  274. current_page = reg_page;
  275. page_changed = 1;
  276. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  277. if (ret < 0)
  278. goto err;
  279. }
  280. val = 0;
  281. if (mask) {
  282. val = phy_read(phydev, reg);
  283. if (val < 0) {
  284. ret = val;
  285. goto err;
  286. }
  287. val &= mask;
  288. }
  289. val |= val_bits;
  290. ret = phy_write(phydev, reg, val);
  291. if (ret < 0)
  292. goto err;
  293. }
  294. err:
  295. if (page_changed) {
  296. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  297. if (ret == 0)
  298. ret = i;
  299. }
  300. return ret;
  301. }
  302. #else
  303. static int marvell_of_reg_init(struct phy_device *phydev)
  304. {
  305. return 0;
  306. }
  307. #endif /* CONFIG_OF_MDIO */
  308. static int m88e1121_config_aneg(struct phy_device *phydev)
  309. {
  310. int err, oldpage, mscr;
  311. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  312. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  313. MII_88E1121_PHY_MSCR_PAGE);
  314. if (err < 0)
  315. return err;
  316. if (phy_interface_is_rgmii(phydev)) {
  317. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  318. MII_88E1121_PHY_MSCR_DELAY_MASK;
  319. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  320. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  321. MII_88E1121_PHY_MSCR_TX_DELAY);
  322. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  323. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  324. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  325. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  326. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  327. if (err < 0)
  328. return err;
  329. }
  330. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  331. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  332. if (err < 0)
  333. return err;
  334. err = phy_write(phydev, MII_M1011_PHY_SCR,
  335. MII_M1011_PHY_SCR_AUTO_CROSS);
  336. if (err < 0)
  337. return err;
  338. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  339. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  340. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  341. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  342. err = genphy_config_aneg(phydev);
  343. return err;
  344. }
  345. static int m88e1318_config_aneg(struct phy_device *phydev)
  346. {
  347. int err, oldpage, mscr;
  348. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  349. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  350. MII_88E1121_PHY_MSCR_PAGE);
  351. if (err < 0)
  352. return err;
  353. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  354. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  355. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  356. if (err < 0)
  357. return err;
  358. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  359. if (err < 0)
  360. return err;
  361. return m88e1121_config_aneg(phydev);
  362. }
  363. static int m88e1510_config_aneg(struct phy_device *phydev)
  364. {
  365. int err;
  366. err = m88e1318_config_aneg(phydev);
  367. if (err < 0)
  368. return err;
  369. return 0;
  370. }
  371. static int marvell_config_init(struct phy_device *phydev)
  372. {
  373. /* Set registers from marvell,reg-init DT property */
  374. return marvell_of_reg_init(phydev);
  375. }
  376. static int m88e1116r_config_init(struct phy_device *phydev)
  377. {
  378. int temp;
  379. int err;
  380. temp = phy_read(phydev, MII_BMCR);
  381. temp |= BMCR_RESET;
  382. err = phy_write(phydev, MII_BMCR, temp);
  383. if (err < 0)
  384. return err;
  385. mdelay(500);
  386. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  387. if (err < 0)
  388. return err;
  389. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  390. temp |= (7 << 12); /* max number of gigabit attempts */
  391. temp |= (1 << 11); /* enable downshift */
  392. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  393. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  394. if (err < 0)
  395. return err;
  396. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  397. if (err < 0)
  398. return err;
  399. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  400. temp |= (1 << 5);
  401. temp |= (1 << 4);
  402. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  403. if (err < 0)
  404. return err;
  405. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  406. if (err < 0)
  407. return err;
  408. temp = phy_read(phydev, MII_BMCR);
  409. temp |= BMCR_RESET;
  410. err = phy_write(phydev, MII_BMCR, temp);
  411. if (err < 0)
  412. return err;
  413. mdelay(500);
  414. return marvell_config_init(phydev);
  415. }
  416. static int m88e3016_config_init(struct phy_device *phydev)
  417. {
  418. int reg;
  419. /* Enable Scrambler and Auto-Crossover */
  420. reg = phy_read(phydev, MII_88E3016_PHY_SPEC_CTRL);
  421. if (reg < 0)
  422. return reg;
  423. reg &= ~MII_88E3016_DISABLE_SCRAMBLER;
  424. reg |= MII_88E3016_AUTO_MDIX_CROSSOVER;
  425. reg = phy_write(phydev, MII_88E3016_PHY_SPEC_CTRL, reg);
  426. if (reg < 0)
  427. return reg;
  428. return marvell_config_init(phydev);
  429. }
  430. static int m88e1111_config_init(struct phy_device *phydev)
  431. {
  432. int err;
  433. int temp;
  434. if (phy_interface_is_rgmii(phydev)) {
  435. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  436. if (temp < 0)
  437. return temp;
  438. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  439. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  440. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  441. temp &= ~MII_M1111_TX_DELAY;
  442. temp |= MII_M1111_RX_DELAY;
  443. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  444. temp &= ~MII_M1111_RX_DELAY;
  445. temp |= MII_M1111_TX_DELAY;
  446. }
  447. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  448. if (err < 0)
  449. return err;
  450. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  451. if (temp < 0)
  452. return temp;
  453. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  454. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  455. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  456. else
  457. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  458. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  459. if (err < 0)
  460. return err;
  461. }
  462. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  463. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  464. if (temp < 0)
  465. return temp;
  466. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  467. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  468. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  469. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  470. if (err < 0)
  471. return err;
  472. /* make sure copper is selected */
  473. err = phy_read(phydev, MII_M1145_PHY_EXT_ADDR_PAGE);
  474. if (err < 0)
  475. return err;
  476. err = phy_write(phydev, MII_M1145_PHY_EXT_ADDR_PAGE,
  477. err & (~0xff));
  478. if (err < 0)
  479. return err;
  480. }
  481. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  482. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  483. if (temp < 0)
  484. return temp;
  485. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  486. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  487. if (err < 0)
  488. return err;
  489. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  490. if (temp < 0)
  491. return temp;
  492. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  493. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  494. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  495. if (err < 0)
  496. return err;
  497. /* soft reset */
  498. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  499. if (err < 0)
  500. return err;
  501. do
  502. temp = phy_read(phydev, MII_BMCR);
  503. while (temp & BMCR_RESET);
  504. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  505. if (temp < 0)
  506. return temp;
  507. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  508. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  509. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  510. if (err < 0)
  511. return err;
  512. }
  513. err = marvell_of_reg_init(phydev);
  514. if (err < 0)
  515. return err;
  516. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  517. }
  518. static int m88e1510_config_init(struct phy_device *phydev)
  519. {
  520. int err;
  521. int temp;
  522. /* SGMII-to-Copper mode initialization */
  523. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  524. /* Select page 18 */
  525. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 18);
  526. if (err < 0)
  527. return err;
  528. /* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
  529. temp = phy_read(phydev, MII_88E1510_GEN_CTRL_REG_1);
  530. temp &= ~MII_88E1510_GEN_CTRL_REG_1_MODE_MASK;
  531. temp |= MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII;
  532. err = phy_write(phydev, MII_88E1510_GEN_CTRL_REG_1, temp);
  533. if (err < 0)
  534. return err;
  535. /* PHY reset is necessary after changing MODE[2:0] */
  536. temp |= MII_88E1510_GEN_CTRL_REG_1_RESET;
  537. err = phy_write(phydev, MII_88E1510_GEN_CTRL_REG_1, temp);
  538. if (err < 0)
  539. return err;
  540. /* Reset page selection */
  541. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  542. if (err < 0)
  543. return err;
  544. }
  545. return marvell_config_init(phydev);
  546. }
  547. static int m88e1118_config_aneg(struct phy_device *phydev)
  548. {
  549. int err;
  550. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  551. if (err < 0)
  552. return err;
  553. err = phy_write(phydev, MII_M1011_PHY_SCR,
  554. MII_M1011_PHY_SCR_AUTO_CROSS);
  555. if (err < 0)
  556. return err;
  557. err = genphy_config_aneg(phydev);
  558. return 0;
  559. }
  560. static int m88e1118_config_init(struct phy_device *phydev)
  561. {
  562. int err;
  563. /* Change address */
  564. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  565. if (err < 0)
  566. return err;
  567. /* Enable 1000 Mbit */
  568. err = phy_write(phydev, 0x15, 0x1070);
  569. if (err < 0)
  570. return err;
  571. /* Change address */
  572. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  573. if (err < 0)
  574. return err;
  575. /* Adjust LED Control */
  576. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  577. err = phy_write(phydev, 0x10, 0x1100);
  578. else
  579. err = phy_write(phydev, 0x10, 0x021e);
  580. if (err < 0)
  581. return err;
  582. err = marvell_of_reg_init(phydev);
  583. if (err < 0)
  584. return err;
  585. /* Reset address */
  586. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  587. if (err < 0)
  588. return err;
  589. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  590. }
  591. static int m88e1149_config_init(struct phy_device *phydev)
  592. {
  593. int err;
  594. /* Change address */
  595. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  596. if (err < 0)
  597. return err;
  598. /* Enable 1000 Mbit */
  599. err = phy_write(phydev, 0x15, 0x1048);
  600. if (err < 0)
  601. return err;
  602. err = marvell_of_reg_init(phydev);
  603. if (err < 0)
  604. return err;
  605. /* Reset address */
  606. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  607. if (err < 0)
  608. return err;
  609. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  610. }
  611. static int m88e1145_config_init(struct phy_device *phydev)
  612. {
  613. int err;
  614. int temp;
  615. /* Take care of errata E0 & E1 */
  616. err = phy_write(phydev, 0x1d, 0x001b);
  617. if (err < 0)
  618. return err;
  619. err = phy_write(phydev, 0x1e, 0x418f);
  620. if (err < 0)
  621. return err;
  622. err = phy_write(phydev, 0x1d, 0x0016);
  623. if (err < 0)
  624. return err;
  625. err = phy_write(phydev, 0x1e, 0xa2da);
  626. if (err < 0)
  627. return err;
  628. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  629. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  630. if (temp < 0)
  631. return temp;
  632. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  633. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  634. if (err < 0)
  635. return err;
  636. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  637. err = phy_write(phydev, 0x1d, 0x0012);
  638. if (err < 0)
  639. return err;
  640. temp = phy_read(phydev, 0x1e);
  641. if (temp < 0)
  642. return temp;
  643. temp &= 0xf03f;
  644. temp |= 2 << 9; /* 36 ohm */
  645. temp |= 2 << 6; /* 39 ohm */
  646. err = phy_write(phydev, 0x1e, temp);
  647. if (err < 0)
  648. return err;
  649. err = phy_write(phydev, 0x1d, 0x3);
  650. if (err < 0)
  651. return err;
  652. err = phy_write(phydev, 0x1e, 0x8000);
  653. if (err < 0)
  654. return err;
  655. }
  656. }
  657. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  658. temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  659. if (temp < 0)
  660. return temp;
  661. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  662. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  663. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  664. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  665. if (err < 0)
  666. return err;
  667. }
  668. err = marvell_of_reg_init(phydev);
  669. if (err < 0)
  670. return err;
  671. return 0;
  672. }
  673. /* marvell_read_status
  674. *
  675. * Generic status code does not detect Fiber correctly!
  676. * Description:
  677. * Check the link, then figure out the current state
  678. * by comparing what we advertise with what the link partner
  679. * advertises. Start by checking the gigabit possibilities,
  680. * then move on to 10/100.
  681. */
  682. static int marvell_read_status(struct phy_device *phydev)
  683. {
  684. int adv;
  685. int err;
  686. int lpa;
  687. int lpagb;
  688. int status = 0;
  689. /* Update the link, but return if there
  690. * was an error */
  691. err = genphy_update_link(phydev);
  692. if (err)
  693. return err;
  694. if (AUTONEG_ENABLE == phydev->autoneg) {
  695. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  696. if (status < 0)
  697. return status;
  698. lpa = phy_read(phydev, MII_LPA);
  699. if (lpa < 0)
  700. return lpa;
  701. lpagb = phy_read(phydev, MII_STAT1000);
  702. if (lpagb < 0)
  703. return lpagb;
  704. adv = phy_read(phydev, MII_ADVERTISE);
  705. if (adv < 0)
  706. return adv;
  707. phydev->lp_advertising = mii_stat1000_to_ethtool_lpa_t(lpagb) |
  708. mii_lpa_to_ethtool_lpa_t(lpa);
  709. lpa &= adv;
  710. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  711. phydev->duplex = DUPLEX_FULL;
  712. else
  713. phydev->duplex = DUPLEX_HALF;
  714. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  715. phydev->pause = phydev->asym_pause = 0;
  716. switch (status) {
  717. case MII_M1011_PHY_STATUS_1000:
  718. phydev->speed = SPEED_1000;
  719. break;
  720. case MII_M1011_PHY_STATUS_100:
  721. phydev->speed = SPEED_100;
  722. break;
  723. default:
  724. phydev->speed = SPEED_10;
  725. break;
  726. }
  727. if (phydev->duplex == DUPLEX_FULL) {
  728. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  729. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  730. }
  731. } else {
  732. int bmcr = phy_read(phydev, MII_BMCR);
  733. if (bmcr < 0)
  734. return bmcr;
  735. if (bmcr & BMCR_FULLDPLX)
  736. phydev->duplex = DUPLEX_FULL;
  737. else
  738. phydev->duplex = DUPLEX_HALF;
  739. if (bmcr & BMCR_SPEED1000)
  740. phydev->speed = SPEED_1000;
  741. else if (bmcr & BMCR_SPEED100)
  742. phydev->speed = SPEED_100;
  743. else
  744. phydev->speed = SPEED_10;
  745. phydev->pause = phydev->asym_pause = 0;
  746. phydev->lp_advertising = 0;
  747. }
  748. return 0;
  749. }
  750. static int marvell_aneg_done(struct phy_device *phydev)
  751. {
  752. int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
  753. return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
  754. }
  755. static int m88e1121_did_interrupt(struct phy_device *phydev)
  756. {
  757. int imask;
  758. imask = phy_read(phydev, MII_M1011_IEVENT);
  759. if (imask & MII_M1011_IMASK_INIT)
  760. return 1;
  761. return 0;
  762. }
  763. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  764. {
  765. wol->supported = WAKE_MAGIC;
  766. wol->wolopts = 0;
  767. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  768. MII_88E1318S_PHY_WOL_PAGE) < 0)
  769. return;
  770. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  771. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  772. wol->wolopts |= WAKE_MAGIC;
  773. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  774. return;
  775. }
  776. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  777. {
  778. int err, oldpage, temp;
  779. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  780. if (wol->wolopts & WAKE_MAGIC) {
  781. /* Explicitly switch to page 0x00, just to be sure */
  782. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  783. if (err < 0)
  784. return err;
  785. /* Enable the WOL interrupt */
  786. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  787. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  788. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  789. if (err < 0)
  790. return err;
  791. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  792. MII_88E1318S_PHY_LED_PAGE);
  793. if (err < 0)
  794. return err;
  795. /* Setup LED[2] as interrupt pin (active low) */
  796. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  797. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  798. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  799. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  800. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  801. if (err < 0)
  802. return err;
  803. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  804. MII_88E1318S_PHY_WOL_PAGE);
  805. if (err < 0)
  806. return err;
  807. /* Store the device address for the magic packet */
  808. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  809. ((phydev->attached_dev->dev_addr[5] << 8) |
  810. phydev->attached_dev->dev_addr[4]));
  811. if (err < 0)
  812. return err;
  813. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  814. ((phydev->attached_dev->dev_addr[3] << 8) |
  815. phydev->attached_dev->dev_addr[2]));
  816. if (err < 0)
  817. return err;
  818. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  819. ((phydev->attached_dev->dev_addr[1] << 8) |
  820. phydev->attached_dev->dev_addr[0]));
  821. if (err < 0)
  822. return err;
  823. /* Clear WOL status and enable magic packet matching */
  824. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  825. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  826. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  827. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  828. if (err < 0)
  829. return err;
  830. } else {
  831. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  832. MII_88E1318S_PHY_WOL_PAGE);
  833. if (err < 0)
  834. return err;
  835. /* Clear WOL status and disable magic packet matching */
  836. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  837. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  838. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  839. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  840. if (err < 0)
  841. return err;
  842. }
  843. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  844. if (err < 0)
  845. return err;
  846. return 0;
  847. }
  848. static int marvell_get_sset_count(struct phy_device *phydev)
  849. {
  850. return ARRAY_SIZE(marvell_hw_stats);
  851. }
  852. static void marvell_get_strings(struct phy_device *phydev, u8 *data)
  853. {
  854. int i;
  855. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++) {
  856. memcpy(data + i * ETH_GSTRING_LEN,
  857. marvell_hw_stats[i].string, ETH_GSTRING_LEN);
  858. }
  859. }
  860. #ifndef UINT64_MAX
  861. #define UINT64_MAX (u64)(~((u64)0))
  862. #endif
  863. static u64 marvell_get_stat(struct phy_device *phydev, int i)
  864. {
  865. struct marvell_hw_stat stat = marvell_hw_stats[i];
  866. struct marvell_priv *priv = phydev->priv;
  867. int err, oldpage, val;
  868. u64 ret;
  869. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  870. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  871. stat.page);
  872. if (err < 0)
  873. return UINT64_MAX;
  874. val = phy_read(phydev, stat.reg);
  875. if (val < 0) {
  876. ret = UINT64_MAX;
  877. } else {
  878. val = val & ((1 << stat.bits) - 1);
  879. priv->stats[i] += val;
  880. ret = priv->stats[i];
  881. }
  882. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  883. return ret;
  884. }
  885. static void marvell_get_stats(struct phy_device *phydev,
  886. struct ethtool_stats *stats, u64 *data)
  887. {
  888. int i;
  889. for (i = 0; i < ARRAY_SIZE(marvell_hw_stats); i++)
  890. data[i] = marvell_get_stat(phydev, i);
  891. }
  892. static int marvell_probe(struct phy_device *phydev)
  893. {
  894. struct marvell_priv *priv;
  895. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  896. if (!priv)
  897. return -ENOMEM;
  898. phydev->priv = priv;
  899. return 0;
  900. }
  901. static struct phy_driver marvell_drivers[] = {
  902. {
  903. .phy_id = MARVELL_PHY_ID_88E1101,
  904. .phy_id_mask = MARVELL_PHY_ID_MASK,
  905. .name = "Marvell 88E1101",
  906. .features = PHY_GBIT_FEATURES,
  907. .probe = marvell_probe,
  908. .flags = PHY_HAS_INTERRUPT,
  909. .config_init = &marvell_config_init,
  910. .config_aneg = &marvell_config_aneg,
  911. .read_status = &genphy_read_status,
  912. .ack_interrupt = &marvell_ack_interrupt,
  913. .config_intr = &marvell_config_intr,
  914. .resume = &genphy_resume,
  915. .suspend = &genphy_suspend,
  916. .get_sset_count = marvell_get_sset_count,
  917. .get_strings = marvell_get_strings,
  918. .get_stats = marvell_get_stats,
  919. },
  920. {
  921. .phy_id = MARVELL_PHY_ID_88E1112,
  922. .phy_id_mask = MARVELL_PHY_ID_MASK,
  923. .name = "Marvell 88E1112",
  924. .features = PHY_GBIT_FEATURES,
  925. .flags = PHY_HAS_INTERRUPT,
  926. .probe = marvell_probe,
  927. .config_init = &m88e1111_config_init,
  928. .config_aneg = &marvell_config_aneg,
  929. .read_status = &genphy_read_status,
  930. .ack_interrupt = &marvell_ack_interrupt,
  931. .config_intr = &marvell_config_intr,
  932. .resume = &genphy_resume,
  933. .suspend = &genphy_suspend,
  934. .get_sset_count = marvell_get_sset_count,
  935. .get_strings = marvell_get_strings,
  936. .get_stats = marvell_get_stats,
  937. },
  938. {
  939. .phy_id = MARVELL_PHY_ID_88E1111,
  940. .phy_id_mask = MARVELL_PHY_ID_MASK,
  941. .name = "Marvell 88E1111",
  942. .features = PHY_GBIT_FEATURES,
  943. .flags = PHY_HAS_INTERRUPT,
  944. .probe = marvell_probe,
  945. .config_init = &m88e1111_config_init,
  946. .config_aneg = &marvell_config_aneg,
  947. .read_status = &marvell_read_status,
  948. .ack_interrupt = &marvell_ack_interrupt,
  949. .config_intr = &marvell_config_intr,
  950. .resume = &genphy_resume,
  951. .suspend = &genphy_suspend,
  952. .get_sset_count = marvell_get_sset_count,
  953. .get_strings = marvell_get_strings,
  954. .get_stats = marvell_get_stats,
  955. },
  956. {
  957. .phy_id = MARVELL_PHY_ID_88E1118,
  958. .phy_id_mask = MARVELL_PHY_ID_MASK,
  959. .name = "Marvell 88E1118",
  960. .features = PHY_GBIT_FEATURES,
  961. .flags = PHY_HAS_INTERRUPT,
  962. .probe = marvell_probe,
  963. .config_init = &m88e1118_config_init,
  964. .config_aneg = &m88e1118_config_aneg,
  965. .read_status = &genphy_read_status,
  966. .ack_interrupt = &marvell_ack_interrupt,
  967. .config_intr = &marvell_config_intr,
  968. .resume = &genphy_resume,
  969. .suspend = &genphy_suspend,
  970. .get_sset_count = marvell_get_sset_count,
  971. .get_strings = marvell_get_strings,
  972. .get_stats = marvell_get_stats,
  973. },
  974. {
  975. .phy_id = MARVELL_PHY_ID_88E1121R,
  976. .phy_id_mask = MARVELL_PHY_ID_MASK,
  977. .name = "Marvell 88E1121R",
  978. .features = PHY_GBIT_FEATURES,
  979. .flags = PHY_HAS_INTERRUPT,
  980. .probe = marvell_probe,
  981. .config_init = &marvell_config_init,
  982. .config_aneg = &m88e1121_config_aneg,
  983. .read_status = &marvell_read_status,
  984. .ack_interrupt = &marvell_ack_interrupt,
  985. .config_intr = &marvell_config_intr,
  986. .did_interrupt = &m88e1121_did_interrupt,
  987. .resume = &genphy_resume,
  988. .suspend = &genphy_suspend,
  989. .get_sset_count = marvell_get_sset_count,
  990. .get_strings = marvell_get_strings,
  991. .get_stats = marvell_get_stats,
  992. },
  993. {
  994. .phy_id = MARVELL_PHY_ID_88E1318S,
  995. .phy_id_mask = MARVELL_PHY_ID_MASK,
  996. .name = "Marvell 88E1318S",
  997. .features = PHY_GBIT_FEATURES,
  998. .flags = PHY_HAS_INTERRUPT,
  999. .probe = marvell_probe,
  1000. .config_init = &marvell_config_init,
  1001. .config_aneg = &m88e1318_config_aneg,
  1002. .read_status = &marvell_read_status,
  1003. .ack_interrupt = &marvell_ack_interrupt,
  1004. .config_intr = &marvell_config_intr,
  1005. .did_interrupt = &m88e1121_did_interrupt,
  1006. .get_wol = &m88e1318_get_wol,
  1007. .set_wol = &m88e1318_set_wol,
  1008. .resume = &genphy_resume,
  1009. .suspend = &genphy_suspend,
  1010. .get_sset_count = marvell_get_sset_count,
  1011. .get_strings = marvell_get_strings,
  1012. .get_stats = marvell_get_stats,
  1013. },
  1014. {
  1015. .phy_id = MARVELL_PHY_ID_88E1145,
  1016. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1017. .name = "Marvell 88E1145",
  1018. .features = PHY_GBIT_FEATURES,
  1019. .flags = PHY_HAS_INTERRUPT,
  1020. .probe = marvell_probe,
  1021. .config_init = &m88e1145_config_init,
  1022. .config_aneg = &marvell_config_aneg,
  1023. .read_status = &genphy_read_status,
  1024. .ack_interrupt = &marvell_ack_interrupt,
  1025. .config_intr = &marvell_config_intr,
  1026. .resume = &genphy_resume,
  1027. .suspend = &genphy_suspend,
  1028. .get_sset_count = marvell_get_sset_count,
  1029. .get_strings = marvell_get_strings,
  1030. .get_stats = marvell_get_stats,
  1031. },
  1032. {
  1033. .phy_id = MARVELL_PHY_ID_88E1149R,
  1034. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1035. .name = "Marvell 88E1149R",
  1036. .features = PHY_GBIT_FEATURES,
  1037. .flags = PHY_HAS_INTERRUPT,
  1038. .probe = marvell_probe,
  1039. .config_init = &m88e1149_config_init,
  1040. .config_aneg = &m88e1118_config_aneg,
  1041. .read_status = &genphy_read_status,
  1042. .ack_interrupt = &marvell_ack_interrupt,
  1043. .config_intr = &marvell_config_intr,
  1044. .resume = &genphy_resume,
  1045. .suspend = &genphy_suspend,
  1046. .get_sset_count = marvell_get_sset_count,
  1047. .get_strings = marvell_get_strings,
  1048. .get_stats = marvell_get_stats,
  1049. },
  1050. {
  1051. .phy_id = MARVELL_PHY_ID_88E1240,
  1052. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1053. .name = "Marvell 88E1240",
  1054. .features = PHY_GBIT_FEATURES,
  1055. .flags = PHY_HAS_INTERRUPT,
  1056. .probe = marvell_probe,
  1057. .config_init = &m88e1111_config_init,
  1058. .config_aneg = &marvell_config_aneg,
  1059. .read_status = &genphy_read_status,
  1060. .ack_interrupt = &marvell_ack_interrupt,
  1061. .config_intr = &marvell_config_intr,
  1062. .resume = &genphy_resume,
  1063. .suspend = &genphy_suspend,
  1064. .get_sset_count = marvell_get_sset_count,
  1065. .get_strings = marvell_get_strings,
  1066. .get_stats = marvell_get_stats,
  1067. },
  1068. {
  1069. .phy_id = MARVELL_PHY_ID_88E1116R,
  1070. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1071. .name = "Marvell 88E1116R",
  1072. .features = PHY_GBIT_FEATURES,
  1073. .flags = PHY_HAS_INTERRUPT,
  1074. .probe = marvell_probe,
  1075. .config_init = &m88e1116r_config_init,
  1076. .config_aneg = &genphy_config_aneg,
  1077. .read_status = &genphy_read_status,
  1078. .ack_interrupt = &marvell_ack_interrupt,
  1079. .config_intr = &marvell_config_intr,
  1080. .resume = &genphy_resume,
  1081. .suspend = &genphy_suspend,
  1082. .get_sset_count = marvell_get_sset_count,
  1083. .get_strings = marvell_get_strings,
  1084. .get_stats = marvell_get_stats,
  1085. },
  1086. {
  1087. .phy_id = MARVELL_PHY_ID_88E1510,
  1088. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1089. .name = "Marvell 88E1510",
  1090. .features = PHY_GBIT_FEATURES,
  1091. .flags = PHY_HAS_INTERRUPT,
  1092. .probe = marvell_probe,
  1093. .config_init = &m88e1510_config_init,
  1094. .config_aneg = &m88e1510_config_aneg,
  1095. .read_status = &marvell_read_status,
  1096. .ack_interrupt = &marvell_ack_interrupt,
  1097. .config_intr = &marvell_config_intr,
  1098. .did_interrupt = &m88e1121_did_interrupt,
  1099. .resume = &genphy_resume,
  1100. .suspend = &genphy_suspend,
  1101. .get_sset_count = marvell_get_sset_count,
  1102. .get_strings = marvell_get_strings,
  1103. .get_stats = marvell_get_stats,
  1104. },
  1105. {
  1106. .phy_id = MARVELL_PHY_ID_88E1540,
  1107. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1108. .name = "Marvell 88E1540",
  1109. .features = PHY_GBIT_FEATURES,
  1110. .flags = PHY_HAS_INTERRUPT,
  1111. .probe = marvell_probe,
  1112. .config_init = &marvell_config_init,
  1113. .config_aneg = &m88e1510_config_aneg,
  1114. .read_status = &marvell_read_status,
  1115. .ack_interrupt = &marvell_ack_interrupt,
  1116. .config_intr = &marvell_config_intr,
  1117. .did_interrupt = &m88e1121_did_interrupt,
  1118. .resume = &genphy_resume,
  1119. .suspend = &genphy_suspend,
  1120. .get_sset_count = marvell_get_sset_count,
  1121. .get_strings = marvell_get_strings,
  1122. .get_stats = marvell_get_stats,
  1123. },
  1124. {
  1125. .phy_id = MARVELL_PHY_ID_88E3016,
  1126. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1127. .name = "Marvell 88E3016",
  1128. .features = PHY_BASIC_FEATURES,
  1129. .flags = PHY_HAS_INTERRUPT,
  1130. .probe = marvell_probe,
  1131. .config_aneg = &genphy_config_aneg,
  1132. .config_init = &m88e3016_config_init,
  1133. .aneg_done = &marvell_aneg_done,
  1134. .read_status = &marvell_read_status,
  1135. .ack_interrupt = &marvell_ack_interrupt,
  1136. .config_intr = &marvell_config_intr,
  1137. .did_interrupt = &m88e1121_did_interrupt,
  1138. .resume = &genphy_resume,
  1139. .suspend = &genphy_suspend,
  1140. .get_sset_count = marvell_get_sset_count,
  1141. .get_strings = marvell_get_strings,
  1142. .get_stats = marvell_get_stats,
  1143. },
  1144. };
  1145. module_phy_driver(marvell_drivers);
  1146. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  1147. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  1148. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  1149. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  1150. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  1151. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  1152. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  1153. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  1154. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  1155. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  1156. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  1157. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  1158. { MARVELL_PHY_ID_88E1540, MARVELL_PHY_ID_MASK },
  1159. { MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
  1160. { }
  1161. };
  1162. MODULE_DEVICE_TABLE(mdio, marvell_tbl);