smc91x.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, see <http://www.gnu.org/licenses/>.
  22. .
  23. . Information contained in this file was obtained from the LAN91C111
  24. . manual from SMC. To get a copy, if you really want one, you can find
  25. . information under www.smsc.com.
  26. .
  27. . Authors
  28. . Erik Stahlman <erik@vt.edu>
  29. . Daris A Nevil <dnevil@snmc.com>
  30. . Nicolas Pitre <nico@fluxnic.net>
  31. .
  32. ---------------------------------------------------------------------------*/
  33. #ifndef _SMC91X_H_
  34. #define _SMC91X_H_
  35. #include <linux/dmaengine.h>
  36. #include <linux/smc91x.h>
  37. /*
  38. * Define your architecture specific bus configuration parameters here.
  39. */
  40. #if defined(CONFIG_ARM)
  41. #include <asm/mach-types.h>
  42. /* Now the bus width is specified in the platform data
  43. * pretend here to support all I/O access types
  44. */
  45. #define SMC_CAN_USE_8BIT 1
  46. #define SMC_CAN_USE_16BIT 1
  47. #define SMC_CAN_USE_32BIT 1
  48. #define SMC_NOWAIT 1
  49. #define SMC_IO_SHIFT (lp->io_shift)
  50. #define SMC_inb(a, r) readb((a) + (r))
  51. #define SMC_inw(a, r) readw((a) + (r))
  52. #define SMC_inl(a, r) readl((a) + (r))
  53. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  54. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  55. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  56. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  57. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  58. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  59. #define SMC_IRQ_FLAGS (-1) /* from resource */
  60. /* We actually can't write halfwords properly if not word aligned */
  61. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  62. {
  63. if ((machine_is_mainstone() || machine_is_stargate2() ||
  64. machine_is_pxa_idp()) && reg & 2) {
  65. unsigned int v = val << 16;
  66. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  67. writel(v, ioaddr + (reg & ~2));
  68. } else {
  69. writew(val, ioaddr + reg);
  70. }
  71. }
  72. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  73. #define SMC_CAN_USE_8BIT 0
  74. #define SMC_CAN_USE_16BIT 1
  75. #define SMC_CAN_USE_32BIT 0
  76. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  77. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  78. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  79. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  80. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  81. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  82. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  83. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  84. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  85. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  86. #define SMC_IRQ_FLAGS (0)
  87. #elif defined(CONFIG_M32R)
  88. #define SMC_CAN_USE_8BIT 0
  89. #define SMC_CAN_USE_16BIT 1
  90. #define SMC_CAN_USE_32BIT 0
  91. #define SMC_inb(a, r) inb(((u32)a) + (r))
  92. #define SMC_inw(a, r) inw(((u32)a) + (r))
  93. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  94. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  95. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  96. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  97. #define SMC_IRQ_FLAGS (0)
  98. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  99. #define RPC_LSB_DEFAULT RPC_LED_100_10
  100. #elif defined(CONFIG_MN10300)
  101. /*
  102. * MN10300/AM33 configuration
  103. */
  104. #include <unit/smc91111.h>
  105. #elif defined(CONFIG_ATARI)
  106. #define SMC_CAN_USE_8BIT 1
  107. #define SMC_CAN_USE_16BIT 1
  108. #define SMC_CAN_USE_32BIT 1
  109. #define SMC_NOWAIT 1
  110. #define SMC_inb(a, r) readb((a) + (r))
  111. #define SMC_inw(a, r) readw((a) + (r))
  112. #define SMC_inl(a, r) readl((a) + (r))
  113. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  114. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  115. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  116. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  117. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  118. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  119. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  120. #define RPC_LSA_DEFAULT RPC_LED_100_10
  121. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  122. #elif defined(CONFIG_COLDFIRE)
  123. #define SMC_CAN_USE_8BIT 0
  124. #define SMC_CAN_USE_16BIT 1
  125. #define SMC_CAN_USE_32BIT 0
  126. #define SMC_NOWAIT 1
  127. static inline void mcf_insw(void *a, unsigned char *p, int l)
  128. {
  129. u16 *wp = (u16 *) p;
  130. while (l-- > 0)
  131. *wp++ = readw(a);
  132. }
  133. static inline void mcf_outsw(void *a, unsigned char *p, int l)
  134. {
  135. u16 *wp = (u16 *) p;
  136. while (l-- > 0)
  137. writew(*wp++, a);
  138. }
  139. #define SMC_inw(a, r) _swapw(readw((a) + (r)))
  140. #define SMC_outw(v, a, r) writew(_swapw(v), (a) + (r))
  141. #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l)
  142. #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l)
  143. #define SMC_IRQ_FLAGS 0
  144. #elif defined(CONFIG_H8300)
  145. #define SMC_CAN_USE_8BIT 1
  146. #define SMC_CAN_USE_16BIT 0
  147. #define SMC_CAN_USE_32BIT 0
  148. #define SMC_NOWAIT 0
  149. #define SMC_inb(a, r) ioread8((a) + (r))
  150. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  151. #define SMC_insb(a, r, p, l) ioread8_rep((a) + (r), p, l)
  152. #define SMC_outsb(a, r, p, l) iowrite8_rep((a) + (r), p, l)
  153. #else
  154. /*
  155. * Default configuration
  156. */
  157. #define SMC_CAN_USE_8BIT 1
  158. #define SMC_CAN_USE_16BIT 1
  159. #define SMC_CAN_USE_32BIT 1
  160. #define SMC_NOWAIT 1
  161. #define SMC_IO_SHIFT (lp->io_shift)
  162. #define SMC_inb(a, r) ioread8((a) + (r))
  163. #define SMC_inw(a, r) ioread16((a) + (r))
  164. #define SMC_inl(a, r) ioread32((a) + (r))
  165. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  166. #define SMC_outw(v, a, r) iowrite16(v, (a) + (r))
  167. #define SMC_outl(v, a, r) iowrite32(v, (a) + (r))
  168. #define SMC_insw(a, r, p, l) ioread16_rep((a) + (r), p, l)
  169. #define SMC_outsw(a, r, p, l) iowrite16_rep((a) + (r), p, l)
  170. #define SMC_insl(a, r, p, l) ioread32_rep((a) + (r), p, l)
  171. #define SMC_outsl(a, r, p, l) iowrite32_rep((a) + (r), p, l)
  172. #define RPC_LSA_DEFAULT RPC_LED_100_10
  173. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  174. #endif
  175. /* store this information for the driver.. */
  176. struct smc_local {
  177. /*
  178. * If I have to wait until memory is available to send a
  179. * packet, I will store the skbuff here, until I get the
  180. * desired memory. Then, I'll send it out and free it.
  181. */
  182. struct sk_buff *pending_tx_skb;
  183. struct tasklet_struct tx_task;
  184. struct gpio_desc *power_gpio;
  185. struct gpio_desc *reset_gpio;
  186. /* version/revision of the SMC91x chip */
  187. int version;
  188. /* Contains the current active transmission mode */
  189. int tcr_cur_mode;
  190. /* Contains the current active receive mode */
  191. int rcr_cur_mode;
  192. /* Contains the current active receive/phy mode */
  193. int rpc_cur_mode;
  194. int ctl_rfduplx;
  195. int ctl_rspeed;
  196. u32 msg_enable;
  197. u32 phy_type;
  198. struct mii_if_info mii;
  199. /* work queue */
  200. struct work_struct phy_configure;
  201. struct net_device *dev;
  202. int work_pending;
  203. spinlock_t lock;
  204. #ifdef CONFIG_ARCH_PXA
  205. /* DMA needs the physical address of the chip */
  206. u_long physaddr;
  207. struct device *device;
  208. #endif
  209. struct dma_chan *dma_chan;
  210. void __iomem *base;
  211. void __iomem *datacs;
  212. /* the low address lines on some platforms aren't connected... */
  213. int io_shift;
  214. struct smc91x_platdata cfg;
  215. };
  216. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  217. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  218. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  219. #ifdef CONFIG_ARCH_PXA
  220. /*
  221. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  222. * always happening in irq context so no need to worry about races. TX is
  223. * different and probably not worth it for that reason, and not as critical
  224. * as RX which can overrun memory and lose packets.
  225. */
  226. #include <linux/dma-mapping.h>
  227. #include <linux/dma/pxa-dma.h>
  228. #ifdef SMC_insl
  229. #undef SMC_insl
  230. #define SMC_insl(a, r, p, l) \
  231. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  232. static inline void
  233. smc_pxa_dma_inpump(struct smc_local *lp, u_char *buf, int len)
  234. {
  235. dma_addr_t dmabuf;
  236. struct dma_async_tx_descriptor *tx;
  237. dma_cookie_t cookie;
  238. enum dma_status status;
  239. struct dma_tx_state state;
  240. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  241. tx = dmaengine_prep_slave_single(lp->dma_chan, dmabuf, len,
  242. DMA_DEV_TO_MEM, 0);
  243. if (tx) {
  244. cookie = dmaengine_submit(tx);
  245. dma_async_issue_pending(lp->dma_chan);
  246. do {
  247. status = dmaengine_tx_status(lp->dma_chan, cookie,
  248. &state);
  249. cpu_relax();
  250. } while (status != DMA_COMPLETE && status != DMA_ERROR &&
  251. state.residue);
  252. dmaengine_terminate_all(lp->dma_chan);
  253. }
  254. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  255. }
  256. static inline void
  257. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  258. u_char *buf, int len)
  259. {
  260. struct dma_slave_config config;
  261. int ret;
  262. /* fallback if no DMA available */
  263. if (!lp->dma_chan) {
  264. readsl(ioaddr + reg, buf, len);
  265. return;
  266. }
  267. /* 64 bit alignment is required for memory to memory DMA */
  268. if ((long)buf & 4) {
  269. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  270. buf += 4;
  271. len--;
  272. }
  273. memset(&config, 0, sizeof(config));
  274. config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  275. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  276. config.src_addr = lp->physaddr + reg;
  277. config.dst_addr = lp->physaddr + reg;
  278. config.src_maxburst = 32;
  279. config.dst_maxburst = 32;
  280. ret = dmaengine_slave_config(lp->dma_chan, &config);
  281. if (ret) {
  282. dev_err(lp->device, "dma channel configuration failed: %d\n",
  283. ret);
  284. return;
  285. }
  286. len *= 4;
  287. smc_pxa_dma_inpump(lp, buf, len);
  288. }
  289. #endif
  290. #ifdef SMC_insw
  291. #undef SMC_insw
  292. #define SMC_insw(a, r, p, l) \
  293. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  294. static inline void
  295. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  296. u_char *buf, int len)
  297. {
  298. struct dma_slave_config config;
  299. int ret;
  300. /* fallback if no DMA available */
  301. if (!lp->dma_chan) {
  302. readsw(ioaddr + reg, buf, len);
  303. return;
  304. }
  305. /* 64 bit alignment is required for memory to memory DMA */
  306. while ((long)buf & 6) {
  307. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  308. buf += 2;
  309. len--;
  310. }
  311. memset(&config, 0, sizeof(config));
  312. config.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  313. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  314. config.src_addr = lp->physaddr + reg;
  315. config.dst_addr = lp->physaddr + reg;
  316. config.src_maxburst = 32;
  317. config.dst_maxburst = 32;
  318. ret = dmaengine_slave_config(lp->dma_chan, &config);
  319. if (ret) {
  320. dev_err(lp->device, "dma channel configuration failed: %d\n",
  321. ret);
  322. return;
  323. }
  324. len *= 2;
  325. smc_pxa_dma_inpump(lp, buf, len);
  326. }
  327. #endif
  328. #endif /* CONFIG_ARCH_PXA */
  329. /*
  330. * Everything a particular hardware setup needs should have been defined
  331. * at this point. Add stubs for the undefined cases, mainly to avoid
  332. * compilation warnings since they'll be optimized away, or to prevent buggy
  333. * use of them.
  334. */
  335. #if ! SMC_CAN_USE_32BIT
  336. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  337. #define SMC_outl(x, ioaddr, reg) BUG()
  338. #define SMC_insl(a, r, p, l) BUG()
  339. #define SMC_outsl(a, r, p, l) BUG()
  340. #endif
  341. #if !defined(SMC_insl) || !defined(SMC_outsl)
  342. #define SMC_insl(a, r, p, l) BUG()
  343. #define SMC_outsl(a, r, p, l) BUG()
  344. #endif
  345. #if ! SMC_CAN_USE_16BIT
  346. /*
  347. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  348. * can't do it directly. Most registers are 16-bit so those are mandatory.
  349. */
  350. #define SMC_outw(x, ioaddr, reg) \
  351. do { \
  352. unsigned int __val16 = (x); \
  353. SMC_outb( __val16, ioaddr, reg ); \
  354. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  355. } while (0)
  356. #define SMC_inw(ioaddr, reg) \
  357. ({ \
  358. unsigned int __val16; \
  359. __val16 = SMC_inb( ioaddr, reg ); \
  360. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  361. __val16; \
  362. })
  363. #define SMC_insw(a, r, p, l) BUG()
  364. #define SMC_outsw(a, r, p, l) BUG()
  365. #endif
  366. #if !defined(SMC_insw) || !defined(SMC_outsw)
  367. #define SMC_insw(a, r, p, l) BUG()
  368. #define SMC_outsw(a, r, p, l) BUG()
  369. #endif
  370. #if ! SMC_CAN_USE_8BIT
  371. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  372. #define SMC_outb(x, ioaddr, reg) BUG()
  373. #define SMC_insb(a, r, p, l) BUG()
  374. #define SMC_outsb(a, r, p, l) BUG()
  375. #endif
  376. #if !defined(SMC_insb) || !defined(SMC_outsb)
  377. #define SMC_insb(a, r, p, l) BUG()
  378. #define SMC_outsb(a, r, p, l) BUG()
  379. #endif
  380. #ifndef SMC_CAN_USE_DATACS
  381. #define SMC_CAN_USE_DATACS 0
  382. #endif
  383. #ifndef SMC_IO_SHIFT
  384. #define SMC_IO_SHIFT 0
  385. #endif
  386. #ifndef SMC_IRQ_FLAGS
  387. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  388. #endif
  389. #ifndef SMC_INTERRUPT_PREAMBLE
  390. #define SMC_INTERRUPT_PREAMBLE
  391. #endif
  392. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  393. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  394. #define SMC_DATA_EXTENT (4)
  395. /*
  396. . Bank Select Register:
  397. .
  398. . yyyy yyyy 0000 00xx
  399. . xx = bank number
  400. . yyyy yyyy = 0x33, for identification purposes.
  401. */
  402. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  403. // Transmit Control Register
  404. /* BANK 0 */
  405. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  406. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  407. #define TCR_LOOP 0x0002 // Controls output pin LBK
  408. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  409. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  410. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  411. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  412. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  413. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  414. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  415. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  416. #define TCR_CLEAR 0 /* do NOTHING */
  417. /* the default settings for the TCR register : */
  418. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  419. // EPH Status Register
  420. /* BANK 0 */
  421. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  422. #define ES_TX_SUC 0x0001 // Last TX was successful
  423. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  424. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  425. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  426. #define ES_16COL 0x0010 // 16 Collisions Reached
  427. #define ES_SQET 0x0020 // Signal Quality Error Test
  428. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  429. #define ES_TXDEFR 0x0080 // Transmit Deferred
  430. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  431. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  432. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  433. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  434. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  435. #define ES_TXUNRN 0x8000 // Tx Underrun
  436. // Receive Control Register
  437. /* BANK 0 */
  438. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  439. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  440. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  441. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  442. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  443. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  444. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  445. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  446. #define RCR_SOFTRST 0x8000 // resets the chip
  447. /* the normal settings for the RCR register : */
  448. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  449. #define RCR_CLEAR 0x0 // set it to a base state
  450. // Counter Register
  451. /* BANK 0 */
  452. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  453. // Memory Information Register
  454. /* BANK 0 */
  455. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  456. // Receive/Phy Control Register
  457. /* BANK 0 */
  458. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  459. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  460. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  461. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  462. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  463. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  464. #ifndef RPC_LSA_DEFAULT
  465. #define RPC_LSA_DEFAULT RPC_LED_100
  466. #endif
  467. #ifndef RPC_LSB_DEFAULT
  468. #define RPC_LSB_DEFAULT RPC_LED_FD
  469. #endif
  470. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  471. /* Bank 0 0x0C is reserved */
  472. // Bank Select Register
  473. /* All Banks */
  474. #define BSR_REG 0x000E
  475. // Configuration Reg
  476. /* BANK 1 */
  477. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  478. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  479. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  480. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  481. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  482. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  483. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  484. // Base Address Register
  485. /* BANK 1 */
  486. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  487. // Individual Address Registers
  488. /* BANK 1 */
  489. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  490. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  491. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  492. // General Purpose Register
  493. /* BANK 1 */
  494. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  495. // Control Register
  496. /* BANK 1 */
  497. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  498. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  499. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  500. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  501. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  502. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  503. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  504. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  505. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  506. // MMU Command Register
  507. /* BANK 2 */
  508. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  509. #define MC_BUSY 1 // When 1 the last release has not completed
  510. #define MC_NOP (0<<5) // No Op
  511. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  512. #define MC_RESET (2<<5) // Reset MMU to initial state
  513. #define MC_REMOVE (3<<5) // Remove the current rx packet
  514. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  515. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  516. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  517. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  518. // Packet Number Register
  519. /* BANK 2 */
  520. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  521. // Allocation Result Register
  522. /* BANK 2 */
  523. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  524. #define AR_FAILED 0x80 // Alocation Failed
  525. // TX FIFO Ports Register
  526. /* BANK 2 */
  527. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  528. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  529. // RX FIFO Ports Register
  530. /* BANK 2 */
  531. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  532. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  533. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  534. // Pointer Register
  535. /* BANK 2 */
  536. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  537. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  538. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  539. #define PTR_READ 0x2000 // When 1 the operation is a read
  540. // Data Register
  541. /* BANK 2 */
  542. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  543. // Interrupt Status/Acknowledge Register
  544. /* BANK 2 */
  545. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  546. // Interrupt Mask Register
  547. /* BANK 2 */
  548. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  549. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  550. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  551. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  552. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  553. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  554. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  555. #define IM_TX_INT 0x02 // Transmit Interrupt
  556. #define IM_RCV_INT 0x01 // Receive Interrupt
  557. // Multicast Table Registers
  558. /* BANK 3 */
  559. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  560. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  561. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  562. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  563. // Management Interface Register (MII)
  564. /* BANK 3 */
  565. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  566. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  567. #define MII_MDOE 0x0008 // MII Output Enable
  568. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  569. #define MII_MDI 0x0002 // MII Input, pin MDI
  570. #define MII_MDO 0x0001 // MII Output, pin MDO
  571. // Revision Register
  572. /* BANK 3 */
  573. /* ( hi: chip id low: rev # ) */
  574. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  575. // Early RCV Register
  576. /* BANK 3 */
  577. /* this is NOT on SMC9192 */
  578. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  579. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  580. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  581. // External Register
  582. /* BANK 7 */
  583. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  584. #define CHIP_9192 3
  585. #define CHIP_9194 4
  586. #define CHIP_9195 5
  587. #define CHIP_9196 6
  588. #define CHIP_91100 7
  589. #define CHIP_91100FD 8
  590. #define CHIP_91111FD 9
  591. static const char * chip_ids[ 16 ] = {
  592. NULL, NULL, NULL,
  593. /* 3 */ "SMC91C90/91C92",
  594. /* 4 */ "SMC91C94",
  595. /* 5 */ "SMC91C95",
  596. /* 6 */ "SMC91C96",
  597. /* 7 */ "SMC91C100",
  598. /* 8 */ "SMC91C100FD",
  599. /* 9 */ "SMC91C11xFD",
  600. NULL, NULL, NULL,
  601. NULL, NULL, NULL};
  602. /*
  603. . Receive status bits
  604. */
  605. #define RS_ALGNERR 0x8000
  606. #define RS_BRODCAST 0x4000
  607. #define RS_BADCRC 0x2000
  608. #define RS_ODDFRAME 0x1000
  609. #define RS_TOOLONG 0x0800
  610. #define RS_TOOSHORT 0x0400
  611. #define RS_MULTICAST 0x0001
  612. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  613. /*
  614. * PHY IDs
  615. * LAN83C183 == LAN91C111 Internal PHY
  616. */
  617. #define PHY_LAN83C183 0x0016f840
  618. #define PHY_LAN83C180 0x02821c50
  619. /*
  620. * PHY Register Addresses (LAN91C111 Internal PHY)
  621. *
  622. * Generic PHY registers can be found in <linux/mii.h>
  623. *
  624. * These phy registers are specific to our on-board phy.
  625. */
  626. // PHY Configuration Register 1
  627. #define PHY_CFG1_REG 0x10
  628. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  629. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  630. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  631. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  632. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  633. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  634. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  635. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  636. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  637. #define PHY_CFG1_TLVL_MASK 0x003C
  638. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  639. // PHY Configuration Register 2
  640. #define PHY_CFG2_REG 0x11
  641. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  642. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  643. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  644. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  645. // PHY Status Output (and Interrupt status) Register
  646. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  647. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  648. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  649. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  650. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  651. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  652. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  653. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  654. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  655. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  656. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  657. // PHY Interrupt/Status Mask Register
  658. #define PHY_MASK_REG 0x13 // Interrupt Mask
  659. // Uses the same bit definitions as PHY_INT_REG
  660. /*
  661. * SMC91C96 ethernet config and status registers.
  662. * These are in the "attribute" space.
  663. */
  664. #define ECOR 0x8000
  665. #define ECOR_RESET 0x80
  666. #define ECOR_LEVEL_IRQ 0x40
  667. #define ECOR_WR_ATTRIB 0x04
  668. #define ECOR_ENABLE 0x01
  669. #define ECSR 0x8002
  670. #define ECSR_IOIS8 0x20
  671. #define ECSR_PWRDWN 0x04
  672. #define ECSR_INT 0x02
  673. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  674. /*
  675. * Macros to abstract register access according to the data bus
  676. * capabilities. Please use those and not the in/out primitives.
  677. * Note: the following macros do *not* select the bank -- this must
  678. * be done separately as needed in the main code. The SMC_REG() macro
  679. * only uses the bank argument for debugging purposes (when enabled).
  680. *
  681. * Note: despite inline functions being safer, everything leading to this
  682. * should preferably be macros to let BUG() display the line number in
  683. * the core source code since we're interested in the top call site
  684. * not in any inline function location.
  685. */
  686. #if SMC_DEBUG > 0
  687. #define SMC_REG(lp, reg, bank) \
  688. ({ \
  689. int __b = SMC_CURRENT_BANK(lp); \
  690. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  691. pr_err("%s: bank reg screwed (0x%04x)\n", \
  692. CARDNAME, __b); \
  693. BUG(); \
  694. } \
  695. reg<<SMC_IO_SHIFT; \
  696. })
  697. #else
  698. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  699. #endif
  700. /*
  701. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  702. * aligned to a 32 bit boundary. I tell you that does exist!
  703. * Fortunately the affected register accesses can be easily worked around
  704. * since we can write zeroes to the preceding 16 bits without adverse
  705. * effects and use a 32-bit access.
  706. *
  707. * Enforce it on any 32-bit capable setup for now.
  708. */
  709. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  710. #define SMC_GET_PN(lp) \
  711. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  712. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  713. #define SMC_SET_PN(lp, x) \
  714. do { \
  715. if (SMC_MUST_ALIGN_WRITE(lp)) \
  716. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  717. else if (SMC_8BIT(lp)) \
  718. SMC_outb(x, ioaddr, PN_REG(lp)); \
  719. else \
  720. SMC_outw(x, ioaddr, PN_REG(lp)); \
  721. } while (0)
  722. #define SMC_GET_AR(lp) \
  723. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  724. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  725. #define SMC_GET_TXFIFO(lp) \
  726. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  727. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  728. #define SMC_GET_RXFIFO(lp) \
  729. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  730. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  731. #define SMC_GET_INT(lp) \
  732. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  733. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  734. #define SMC_ACK_INT(lp, x) \
  735. do { \
  736. if (SMC_8BIT(lp)) \
  737. SMC_outb(x, ioaddr, INT_REG(lp)); \
  738. else { \
  739. unsigned long __flags; \
  740. int __mask; \
  741. local_irq_save(__flags); \
  742. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  743. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  744. local_irq_restore(__flags); \
  745. } \
  746. } while (0)
  747. #define SMC_GET_INT_MASK(lp) \
  748. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  749. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  750. #define SMC_SET_INT_MASK(lp, x) \
  751. do { \
  752. if (SMC_8BIT(lp)) \
  753. SMC_outb(x, ioaddr, IM_REG(lp)); \
  754. else \
  755. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  756. } while (0)
  757. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  758. #define SMC_SELECT_BANK(lp, x) \
  759. do { \
  760. if (SMC_MUST_ALIGN_WRITE(lp)) \
  761. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  762. else \
  763. SMC_outw(x, ioaddr, BANK_SELECT); \
  764. } while (0)
  765. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  766. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  767. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  768. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  769. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  770. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  771. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  772. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  773. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  774. #define SMC_SET_GP(lp, x) \
  775. do { \
  776. if (SMC_MUST_ALIGN_WRITE(lp)) \
  777. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  778. else \
  779. SMC_outw(x, ioaddr, GP_REG(lp)); \
  780. } while (0)
  781. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  782. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  783. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  784. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  785. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  786. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  787. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  788. #define SMC_SET_PTR(lp, x) \
  789. do { \
  790. if (SMC_MUST_ALIGN_WRITE(lp)) \
  791. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  792. else \
  793. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  794. } while (0)
  795. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  796. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  797. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  798. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  799. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  800. #define SMC_SET_RPC(lp, x) \
  801. do { \
  802. if (SMC_MUST_ALIGN_WRITE(lp)) \
  803. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  804. else \
  805. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  806. } while (0)
  807. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  808. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  809. #ifndef SMC_GET_MAC_ADDR
  810. #define SMC_GET_MAC_ADDR(lp, addr) \
  811. do { \
  812. unsigned int __v; \
  813. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  814. addr[0] = __v; addr[1] = __v >> 8; \
  815. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  816. addr[2] = __v; addr[3] = __v >> 8; \
  817. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  818. addr[4] = __v; addr[5] = __v >> 8; \
  819. } while (0)
  820. #endif
  821. #define SMC_SET_MAC_ADDR(lp, addr) \
  822. do { \
  823. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  824. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  825. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  826. } while (0)
  827. #define SMC_SET_MCAST(lp, x) \
  828. do { \
  829. const unsigned char *mt = (x); \
  830. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  831. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  832. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  833. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  834. } while (0)
  835. #define SMC_PUT_PKT_HDR(lp, status, length) \
  836. do { \
  837. if (SMC_32BIT(lp)) \
  838. SMC_outl((status) | (length)<<16, ioaddr, \
  839. DATA_REG(lp)); \
  840. else { \
  841. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  842. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  843. } \
  844. } while (0)
  845. #define SMC_GET_PKT_HDR(lp, status, length) \
  846. do { \
  847. if (SMC_32BIT(lp)) { \
  848. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  849. (status) = __val & 0xffff; \
  850. (length) = __val >> 16; \
  851. } else { \
  852. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  853. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  854. } \
  855. } while (0)
  856. #define SMC_PUSH_DATA(lp, p, l) \
  857. do { \
  858. if (SMC_32BIT(lp)) { \
  859. void *__ptr = (p); \
  860. int __len = (l); \
  861. void __iomem *__ioaddr = ioaddr; \
  862. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  863. __len -= 2; \
  864. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  865. __ptr += 2; \
  866. } \
  867. if (SMC_CAN_USE_DATACS && lp->datacs) \
  868. __ioaddr = lp->datacs; \
  869. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  870. if (__len & 2) { \
  871. __ptr += (__len & ~3); \
  872. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  873. } \
  874. } else if (SMC_16BIT(lp)) \
  875. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  876. else if (SMC_8BIT(lp)) \
  877. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  878. } while (0)
  879. #define SMC_PULL_DATA(lp, p, l) \
  880. do { \
  881. if (SMC_32BIT(lp)) { \
  882. void *__ptr = (p); \
  883. int __len = (l); \
  884. void __iomem *__ioaddr = ioaddr; \
  885. if ((unsigned long)__ptr & 2) { \
  886. /* \
  887. * We want 32bit alignment here. \
  888. * Since some buses perform a full \
  889. * 32bit fetch even for 16bit data \
  890. * we can't use SMC_inw() here. \
  891. * Back both source (on-chip) and \
  892. * destination pointers of 2 bytes. \
  893. * This is possible since the call to \
  894. * SMC_GET_PKT_HDR() already advanced \
  895. * the source pointer of 4 bytes, and \
  896. * the skb_reserve(skb, 2) advanced \
  897. * the destination pointer of 2 bytes. \
  898. */ \
  899. __ptr -= 2; \
  900. __len += 2; \
  901. SMC_SET_PTR(lp, \
  902. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  903. } \
  904. if (SMC_CAN_USE_DATACS && lp->datacs) \
  905. __ioaddr = lp->datacs; \
  906. __len += 2; \
  907. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  908. } else if (SMC_16BIT(lp)) \
  909. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  910. else if (SMC_8BIT(lp)) \
  911. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  912. } while (0)
  913. #endif /* _SMC91X_H_ */