sh_eth.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2016 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  52. #define SH_ETH_OFFSET_DEFAULTS \
  53. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  54. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  55. SH_ETH_OFFSET_DEFAULTS,
  56. [EDSR] = 0x0000,
  57. [EDMR] = 0x0400,
  58. [EDTRR] = 0x0408,
  59. [EDRRR] = 0x0410,
  60. [EESR] = 0x0428,
  61. [EESIPR] = 0x0430,
  62. [TDLAR] = 0x0010,
  63. [TDFAR] = 0x0014,
  64. [TDFXR] = 0x0018,
  65. [TDFFR] = 0x001c,
  66. [RDLAR] = 0x0030,
  67. [RDFAR] = 0x0034,
  68. [RDFXR] = 0x0038,
  69. [RDFFR] = 0x003c,
  70. [TRSCER] = 0x0438,
  71. [RMFCR] = 0x0440,
  72. [TFTR] = 0x0448,
  73. [FDR] = 0x0450,
  74. [RMCR] = 0x0458,
  75. [RPADIR] = 0x0460,
  76. [FCFTR] = 0x0468,
  77. [CSMR] = 0x04E4,
  78. [ECMR] = 0x0500,
  79. [ECSR] = 0x0510,
  80. [ECSIPR] = 0x0518,
  81. [PIR] = 0x0520,
  82. [PSR] = 0x0528,
  83. [PIPR] = 0x052c,
  84. [RFLR] = 0x0508,
  85. [APR] = 0x0554,
  86. [MPR] = 0x0558,
  87. [PFTCR] = 0x055c,
  88. [PFRCR] = 0x0560,
  89. [TPAUSER] = 0x0564,
  90. [GECMR] = 0x05b0,
  91. [BCULR] = 0x05b4,
  92. [MAHR] = 0x05c0,
  93. [MALR] = 0x05c8,
  94. [TROCR] = 0x0700,
  95. [CDCR] = 0x0708,
  96. [LCCR] = 0x0710,
  97. [CEFCR] = 0x0740,
  98. [FRECR] = 0x0748,
  99. [TSFRCR] = 0x0750,
  100. [TLFRCR] = 0x0758,
  101. [RFCR] = 0x0760,
  102. [CERCR] = 0x0768,
  103. [CEECR] = 0x0770,
  104. [MAFCR] = 0x0778,
  105. [RMII_MII] = 0x0790,
  106. [ARSTR] = 0x0000,
  107. [TSU_CTRST] = 0x0004,
  108. [TSU_FWEN0] = 0x0010,
  109. [TSU_FWEN1] = 0x0014,
  110. [TSU_FCM] = 0x0018,
  111. [TSU_BSYSL0] = 0x0020,
  112. [TSU_BSYSL1] = 0x0024,
  113. [TSU_PRISL0] = 0x0028,
  114. [TSU_PRISL1] = 0x002c,
  115. [TSU_FWSL0] = 0x0030,
  116. [TSU_FWSL1] = 0x0034,
  117. [TSU_FWSLC] = 0x0038,
  118. [TSU_QTAG0] = 0x0040,
  119. [TSU_QTAG1] = 0x0044,
  120. [TSU_FWSR] = 0x0050,
  121. [TSU_FWINMK] = 0x0054,
  122. [TSU_ADQT0] = 0x0048,
  123. [TSU_ADQT1] = 0x004c,
  124. [TSU_VTAG0] = 0x0058,
  125. [TSU_VTAG1] = 0x005c,
  126. [TSU_ADSBSY] = 0x0060,
  127. [TSU_TEN] = 0x0064,
  128. [TSU_POST1] = 0x0070,
  129. [TSU_POST2] = 0x0074,
  130. [TSU_POST3] = 0x0078,
  131. [TSU_POST4] = 0x007c,
  132. [TSU_ADRH0] = 0x0100,
  133. [TXNLCR0] = 0x0080,
  134. [TXALCR0] = 0x0084,
  135. [RXNLCR0] = 0x0088,
  136. [RXALCR0] = 0x008c,
  137. [FWNLCR0] = 0x0090,
  138. [FWALCR0] = 0x0094,
  139. [TXNLCR1] = 0x00a0,
  140. [TXALCR1] = 0x00a0,
  141. [RXNLCR1] = 0x00a8,
  142. [RXALCR1] = 0x00ac,
  143. [FWNLCR1] = 0x00b0,
  144. [FWALCR1] = 0x00b4,
  145. };
  146. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  147. SH_ETH_OFFSET_DEFAULTS,
  148. [EDSR] = 0x0000,
  149. [EDMR] = 0x0400,
  150. [EDTRR] = 0x0408,
  151. [EDRRR] = 0x0410,
  152. [EESR] = 0x0428,
  153. [EESIPR] = 0x0430,
  154. [TDLAR] = 0x0010,
  155. [TDFAR] = 0x0014,
  156. [TDFXR] = 0x0018,
  157. [TDFFR] = 0x001c,
  158. [RDLAR] = 0x0030,
  159. [RDFAR] = 0x0034,
  160. [RDFXR] = 0x0038,
  161. [RDFFR] = 0x003c,
  162. [TRSCER] = 0x0438,
  163. [RMFCR] = 0x0440,
  164. [TFTR] = 0x0448,
  165. [FDR] = 0x0450,
  166. [RMCR] = 0x0458,
  167. [RPADIR] = 0x0460,
  168. [FCFTR] = 0x0468,
  169. [CSMR] = 0x04E4,
  170. [ECMR] = 0x0500,
  171. [RFLR] = 0x0508,
  172. [ECSR] = 0x0510,
  173. [ECSIPR] = 0x0518,
  174. [PIR] = 0x0520,
  175. [APR] = 0x0554,
  176. [MPR] = 0x0558,
  177. [PFTCR] = 0x055c,
  178. [PFRCR] = 0x0560,
  179. [TPAUSER] = 0x0564,
  180. [MAHR] = 0x05c0,
  181. [MALR] = 0x05c8,
  182. [CEFCR] = 0x0740,
  183. [FRECR] = 0x0748,
  184. [TSFRCR] = 0x0750,
  185. [TLFRCR] = 0x0758,
  186. [RFCR] = 0x0760,
  187. [MAFCR] = 0x0778,
  188. [ARSTR] = 0x0000,
  189. [TSU_CTRST] = 0x0004,
  190. [TSU_VTAG0] = 0x0058,
  191. [TSU_ADSBSY] = 0x0060,
  192. [TSU_TEN] = 0x0064,
  193. [TSU_ADRH0] = 0x0100,
  194. [TXNLCR0] = 0x0080,
  195. [TXALCR0] = 0x0084,
  196. [RXNLCR0] = 0x0088,
  197. [RXALCR0] = 0x008C,
  198. };
  199. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  200. SH_ETH_OFFSET_DEFAULTS,
  201. [ECMR] = 0x0300,
  202. [RFLR] = 0x0308,
  203. [ECSR] = 0x0310,
  204. [ECSIPR] = 0x0318,
  205. [PIR] = 0x0320,
  206. [PSR] = 0x0328,
  207. [RDMLR] = 0x0340,
  208. [IPGR] = 0x0350,
  209. [APR] = 0x0354,
  210. [MPR] = 0x0358,
  211. [RFCF] = 0x0360,
  212. [TPAUSER] = 0x0364,
  213. [TPAUSECR] = 0x0368,
  214. [MAHR] = 0x03c0,
  215. [MALR] = 0x03c8,
  216. [TROCR] = 0x03d0,
  217. [CDCR] = 0x03d4,
  218. [LCCR] = 0x03d8,
  219. [CNDCR] = 0x03dc,
  220. [CEFCR] = 0x03e4,
  221. [FRECR] = 0x03e8,
  222. [TSFRCR] = 0x03ec,
  223. [TLFRCR] = 0x03f0,
  224. [RFCR] = 0x03f4,
  225. [MAFCR] = 0x03f8,
  226. [EDMR] = 0x0200,
  227. [EDTRR] = 0x0208,
  228. [EDRRR] = 0x0210,
  229. [TDLAR] = 0x0218,
  230. [RDLAR] = 0x0220,
  231. [EESR] = 0x0228,
  232. [EESIPR] = 0x0230,
  233. [TRSCER] = 0x0238,
  234. [RMFCR] = 0x0240,
  235. [TFTR] = 0x0248,
  236. [FDR] = 0x0250,
  237. [RMCR] = 0x0258,
  238. [TFUCR] = 0x0264,
  239. [RFOCR] = 0x0268,
  240. [RMIIMODE] = 0x026c,
  241. [FCFTR] = 0x0270,
  242. [TRIMD] = 0x027c,
  243. };
  244. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  245. SH_ETH_OFFSET_DEFAULTS,
  246. [ECMR] = 0x0100,
  247. [RFLR] = 0x0108,
  248. [ECSR] = 0x0110,
  249. [ECSIPR] = 0x0118,
  250. [PIR] = 0x0120,
  251. [PSR] = 0x0128,
  252. [RDMLR] = 0x0140,
  253. [IPGR] = 0x0150,
  254. [APR] = 0x0154,
  255. [MPR] = 0x0158,
  256. [TPAUSER] = 0x0164,
  257. [RFCF] = 0x0160,
  258. [TPAUSECR] = 0x0168,
  259. [BCFRR] = 0x016c,
  260. [MAHR] = 0x01c0,
  261. [MALR] = 0x01c8,
  262. [TROCR] = 0x01d0,
  263. [CDCR] = 0x01d4,
  264. [LCCR] = 0x01d8,
  265. [CNDCR] = 0x01dc,
  266. [CEFCR] = 0x01e4,
  267. [FRECR] = 0x01e8,
  268. [TSFRCR] = 0x01ec,
  269. [TLFRCR] = 0x01f0,
  270. [RFCR] = 0x01f4,
  271. [MAFCR] = 0x01f8,
  272. [RTRATE] = 0x01fc,
  273. [EDMR] = 0x0000,
  274. [EDTRR] = 0x0008,
  275. [EDRRR] = 0x0010,
  276. [TDLAR] = 0x0018,
  277. [RDLAR] = 0x0020,
  278. [EESR] = 0x0028,
  279. [EESIPR] = 0x0030,
  280. [TRSCER] = 0x0038,
  281. [RMFCR] = 0x0040,
  282. [TFTR] = 0x0048,
  283. [FDR] = 0x0050,
  284. [RMCR] = 0x0058,
  285. [TFUCR] = 0x0064,
  286. [RFOCR] = 0x0068,
  287. [FCFTR] = 0x0070,
  288. [RPADIR] = 0x0078,
  289. [TRIMD] = 0x007c,
  290. [RBWAR] = 0x00c8,
  291. [RDFAR] = 0x00cc,
  292. [TBRAR] = 0x00d4,
  293. [TDFAR] = 0x00d8,
  294. };
  295. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  296. SH_ETH_OFFSET_DEFAULTS,
  297. [EDMR] = 0x0000,
  298. [EDTRR] = 0x0004,
  299. [EDRRR] = 0x0008,
  300. [TDLAR] = 0x000c,
  301. [RDLAR] = 0x0010,
  302. [EESR] = 0x0014,
  303. [EESIPR] = 0x0018,
  304. [TRSCER] = 0x001c,
  305. [RMFCR] = 0x0020,
  306. [TFTR] = 0x0024,
  307. [FDR] = 0x0028,
  308. [RMCR] = 0x002c,
  309. [EDOCR] = 0x0030,
  310. [FCFTR] = 0x0034,
  311. [RPADIR] = 0x0038,
  312. [TRIMD] = 0x003c,
  313. [RBWAR] = 0x0040,
  314. [RDFAR] = 0x0044,
  315. [TBRAR] = 0x004c,
  316. [TDFAR] = 0x0050,
  317. [ECMR] = 0x0160,
  318. [ECSR] = 0x0164,
  319. [ECSIPR] = 0x0168,
  320. [PIR] = 0x016c,
  321. [MAHR] = 0x0170,
  322. [MALR] = 0x0174,
  323. [RFLR] = 0x0178,
  324. [PSR] = 0x017c,
  325. [TROCR] = 0x0180,
  326. [CDCR] = 0x0184,
  327. [LCCR] = 0x0188,
  328. [CNDCR] = 0x018c,
  329. [CEFCR] = 0x0194,
  330. [FRECR] = 0x0198,
  331. [TSFRCR] = 0x019c,
  332. [TLFRCR] = 0x01a0,
  333. [RFCR] = 0x01a4,
  334. [MAFCR] = 0x01a8,
  335. [IPGR] = 0x01b4,
  336. [APR] = 0x01b8,
  337. [MPR] = 0x01bc,
  338. [TPAUSER] = 0x01c4,
  339. [BCFR] = 0x01cc,
  340. [ARSTR] = 0x0000,
  341. [TSU_CTRST] = 0x0004,
  342. [TSU_FWEN0] = 0x0010,
  343. [TSU_FWEN1] = 0x0014,
  344. [TSU_FCM] = 0x0018,
  345. [TSU_BSYSL0] = 0x0020,
  346. [TSU_BSYSL1] = 0x0024,
  347. [TSU_PRISL0] = 0x0028,
  348. [TSU_PRISL1] = 0x002c,
  349. [TSU_FWSL0] = 0x0030,
  350. [TSU_FWSL1] = 0x0034,
  351. [TSU_FWSLC] = 0x0038,
  352. [TSU_QTAGM0] = 0x0040,
  353. [TSU_QTAGM1] = 0x0044,
  354. [TSU_ADQT0] = 0x0048,
  355. [TSU_ADQT1] = 0x004c,
  356. [TSU_FWSR] = 0x0050,
  357. [TSU_FWINMK] = 0x0054,
  358. [TSU_ADSBSY] = 0x0060,
  359. [TSU_TEN] = 0x0064,
  360. [TSU_POST1] = 0x0070,
  361. [TSU_POST2] = 0x0074,
  362. [TSU_POST3] = 0x0078,
  363. [TSU_POST4] = 0x007c,
  364. [TXNLCR0] = 0x0080,
  365. [TXALCR0] = 0x0084,
  366. [RXNLCR0] = 0x0088,
  367. [RXALCR0] = 0x008c,
  368. [FWNLCR0] = 0x0090,
  369. [FWALCR0] = 0x0094,
  370. [TXNLCR1] = 0x00a0,
  371. [TXALCR1] = 0x00a0,
  372. [RXNLCR1] = 0x00a8,
  373. [RXALCR1] = 0x00ac,
  374. [FWNLCR1] = 0x00b0,
  375. [FWALCR1] = 0x00b4,
  376. [TSU_ADRH0] = 0x0100,
  377. };
  378. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  379. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  380. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  381. {
  382. struct sh_eth_private *mdp = netdev_priv(ndev);
  383. u16 offset = mdp->reg_offset[enum_index];
  384. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  385. return;
  386. iowrite32(data, mdp->addr + offset);
  387. }
  388. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  389. {
  390. struct sh_eth_private *mdp = netdev_priv(ndev);
  391. u16 offset = mdp->reg_offset[enum_index];
  392. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  393. return ~0U;
  394. return ioread32(mdp->addr + offset);
  395. }
  396. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  397. u32 set)
  398. {
  399. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  400. enum_index);
  401. }
  402. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  403. {
  404. return mdp->reg_offset == sh_eth_offset_gigabit;
  405. }
  406. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  407. {
  408. return mdp->reg_offset == sh_eth_offset_fast_rz;
  409. }
  410. static void sh_eth_select_mii(struct net_device *ndev)
  411. {
  412. struct sh_eth_private *mdp = netdev_priv(ndev);
  413. u32 value;
  414. switch (mdp->phy_interface) {
  415. case PHY_INTERFACE_MODE_GMII:
  416. value = 0x2;
  417. break;
  418. case PHY_INTERFACE_MODE_MII:
  419. value = 0x1;
  420. break;
  421. case PHY_INTERFACE_MODE_RMII:
  422. value = 0x0;
  423. break;
  424. default:
  425. netdev_warn(ndev,
  426. "PHY interface mode was not setup. Set to MII.\n");
  427. value = 0x1;
  428. break;
  429. }
  430. sh_eth_write(ndev, value, RMII_MII);
  431. }
  432. static void sh_eth_set_duplex(struct net_device *ndev)
  433. {
  434. struct sh_eth_private *mdp = netdev_priv(ndev);
  435. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  436. }
  437. static void sh_eth_chip_reset(struct net_device *ndev)
  438. {
  439. struct sh_eth_private *mdp = netdev_priv(ndev);
  440. /* reset device */
  441. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  442. mdelay(1);
  443. }
  444. static void sh_eth_set_rate_gether(struct net_device *ndev)
  445. {
  446. struct sh_eth_private *mdp = netdev_priv(ndev);
  447. switch (mdp->speed) {
  448. case 10: /* 10BASE */
  449. sh_eth_write(ndev, GECMR_10, GECMR);
  450. break;
  451. case 100:/* 100BASE */
  452. sh_eth_write(ndev, GECMR_100, GECMR);
  453. break;
  454. case 1000: /* 1000BASE */
  455. sh_eth_write(ndev, GECMR_1000, GECMR);
  456. break;
  457. }
  458. }
  459. #ifdef CONFIG_OF
  460. /* R7S72100 */
  461. static struct sh_eth_cpu_data r7s72100_data = {
  462. .chip_reset = sh_eth_chip_reset,
  463. .set_duplex = sh_eth_set_duplex,
  464. .register_type = SH_ETH_REG_FAST_RZ,
  465. .ecsr_value = ECSR_ICD,
  466. .ecsipr_value = ECSIPR_ICDIP,
  467. .eesipr_value = 0xff7f009f,
  468. .tx_check = EESR_TC1 | EESR_FTC,
  469. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  470. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  471. EESR_TDE | EESR_ECI,
  472. .fdr_value = 0x0000070f,
  473. .no_psr = 1,
  474. .apr = 1,
  475. .mpr = 1,
  476. .tpauser = 1,
  477. .hw_swap = 1,
  478. .rpadir = 1,
  479. .rpadir_value = 2 << 16,
  480. .no_trimd = 1,
  481. .no_ade = 1,
  482. .hw_crc = 1,
  483. .tsu = 1,
  484. .shift_rd0 = 1,
  485. };
  486. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  487. {
  488. struct sh_eth_private *mdp = netdev_priv(ndev);
  489. /* reset device */
  490. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  491. mdelay(1);
  492. sh_eth_select_mii(ndev);
  493. }
  494. /* R8A7740 */
  495. static struct sh_eth_cpu_data r8a7740_data = {
  496. .chip_reset = sh_eth_chip_reset_r8a7740,
  497. .set_duplex = sh_eth_set_duplex,
  498. .set_rate = sh_eth_set_rate_gether,
  499. .register_type = SH_ETH_REG_GIGABIT,
  500. .ecsr_value = ECSR_ICD | ECSR_MPD,
  501. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  502. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  503. .tx_check = EESR_TC1 | EESR_FTC,
  504. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  505. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  506. EESR_TDE | EESR_ECI,
  507. .fdr_value = 0x0000070f,
  508. .apr = 1,
  509. .mpr = 1,
  510. .tpauser = 1,
  511. .bculr = 1,
  512. .hw_swap = 1,
  513. .rpadir = 1,
  514. .rpadir_value = 2 << 16,
  515. .no_trimd = 1,
  516. .no_ade = 1,
  517. .tsu = 1,
  518. .select_mii = 1,
  519. .shift_rd0 = 1,
  520. };
  521. /* There is CPU dependent code */
  522. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  523. {
  524. struct sh_eth_private *mdp = netdev_priv(ndev);
  525. switch (mdp->speed) {
  526. case 10: /* 10BASE */
  527. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  528. break;
  529. case 100:/* 100BASE */
  530. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  531. break;
  532. }
  533. }
  534. /* R8A7778/9 */
  535. static struct sh_eth_cpu_data r8a777x_data = {
  536. .set_duplex = sh_eth_set_duplex,
  537. .set_rate = sh_eth_set_rate_r8a777x,
  538. .register_type = SH_ETH_REG_FAST_RCAR,
  539. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  540. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  541. .eesipr_value = 0x01ff009f,
  542. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  543. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  544. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  545. EESR_ECI,
  546. .fdr_value = 0x00000f0f,
  547. .apr = 1,
  548. .mpr = 1,
  549. .tpauser = 1,
  550. .hw_swap = 1,
  551. };
  552. /* R8A7790/1 */
  553. static struct sh_eth_cpu_data r8a779x_data = {
  554. .set_duplex = sh_eth_set_duplex,
  555. .set_rate = sh_eth_set_rate_r8a777x,
  556. .register_type = SH_ETH_REG_FAST_RCAR,
  557. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  558. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  559. .eesipr_value = 0x01ff009f,
  560. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  561. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  562. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  563. EESR_ECI,
  564. .fdr_value = 0x00000f0f,
  565. .trscer_err_mask = DESC_I_RINT8,
  566. .apr = 1,
  567. .mpr = 1,
  568. .tpauser = 1,
  569. .hw_swap = 1,
  570. .rmiimode = 1,
  571. };
  572. #endif /* CONFIG_OF */
  573. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  574. {
  575. struct sh_eth_private *mdp = netdev_priv(ndev);
  576. switch (mdp->speed) {
  577. case 10: /* 10BASE */
  578. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  579. break;
  580. case 100:/* 100BASE */
  581. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  582. break;
  583. }
  584. }
  585. /* SH7724 */
  586. static struct sh_eth_cpu_data sh7724_data = {
  587. .set_duplex = sh_eth_set_duplex,
  588. .set_rate = sh_eth_set_rate_sh7724,
  589. .register_type = SH_ETH_REG_FAST_SH4,
  590. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  591. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  592. .eesipr_value = 0x01ff009f,
  593. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  594. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  595. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  596. EESR_ECI,
  597. .apr = 1,
  598. .mpr = 1,
  599. .tpauser = 1,
  600. .hw_swap = 1,
  601. .rpadir = 1,
  602. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  603. };
  604. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  605. {
  606. struct sh_eth_private *mdp = netdev_priv(ndev);
  607. switch (mdp->speed) {
  608. case 10: /* 10BASE */
  609. sh_eth_write(ndev, 0, RTRATE);
  610. break;
  611. case 100:/* 100BASE */
  612. sh_eth_write(ndev, 1, RTRATE);
  613. break;
  614. }
  615. }
  616. /* SH7757 */
  617. static struct sh_eth_cpu_data sh7757_data = {
  618. .set_duplex = sh_eth_set_duplex,
  619. .set_rate = sh_eth_set_rate_sh7757,
  620. .register_type = SH_ETH_REG_FAST_SH4,
  621. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  622. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  623. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  624. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  625. EESR_ECI,
  626. .irq_flags = IRQF_SHARED,
  627. .apr = 1,
  628. .mpr = 1,
  629. .tpauser = 1,
  630. .hw_swap = 1,
  631. .no_ade = 1,
  632. .rpadir = 1,
  633. .rpadir_value = 2 << 16,
  634. .rtrate = 1,
  635. };
  636. #define SH_GIGA_ETH_BASE 0xfee00000UL
  637. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  638. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  639. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  640. {
  641. int i;
  642. u32 mahr[2], malr[2];
  643. /* save MAHR and MALR */
  644. for (i = 0; i < 2; i++) {
  645. malr[i] = ioread32((void *)GIGA_MALR(i));
  646. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  647. }
  648. /* reset device */
  649. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  650. mdelay(1);
  651. /* restore MAHR and MALR */
  652. for (i = 0; i < 2; i++) {
  653. iowrite32(malr[i], (void *)GIGA_MALR(i));
  654. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  655. }
  656. }
  657. static void sh_eth_set_rate_giga(struct net_device *ndev)
  658. {
  659. struct sh_eth_private *mdp = netdev_priv(ndev);
  660. switch (mdp->speed) {
  661. case 10: /* 10BASE */
  662. sh_eth_write(ndev, 0x00000000, GECMR);
  663. break;
  664. case 100:/* 100BASE */
  665. sh_eth_write(ndev, 0x00000010, GECMR);
  666. break;
  667. case 1000: /* 1000BASE */
  668. sh_eth_write(ndev, 0x00000020, GECMR);
  669. break;
  670. }
  671. }
  672. /* SH7757(GETHERC) */
  673. static struct sh_eth_cpu_data sh7757_data_giga = {
  674. .chip_reset = sh_eth_chip_reset_giga,
  675. .set_duplex = sh_eth_set_duplex,
  676. .set_rate = sh_eth_set_rate_giga,
  677. .register_type = SH_ETH_REG_GIGABIT,
  678. .ecsr_value = ECSR_ICD | ECSR_MPD,
  679. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  680. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  681. .tx_check = EESR_TC1 | EESR_FTC,
  682. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  683. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  684. EESR_TDE | EESR_ECI,
  685. .fdr_value = 0x0000072f,
  686. .irq_flags = IRQF_SHARED,
  687. .apr = 1,
  688. .mpr = 1,
  689. .tpauser = 1,
  690. .bculr = 1,
  691. .hw_swap = 1,
  692. .rpadir = 1,
  693. .rpadir_value = 2 << 16,
  694. .no_trimd = 1,
  695. .no_ade = 1,
  696. .tsu = 1,
  697. };
  698. /* SH7734 */
  699. static struct sh_eth_cpu_data sh7734_data = {
  700. .chip_reset = sh_eth_chip_reset,
  701. .set_duplex = sh_eth_set_duplex,
  702. .set_rate = sh_eth_set_rate_gether,
  703. .register_type = SH_ETH_REG_GIGABIT,
  704. .ecsr_value = ECSR_ICD | ECSR_MPD,
  705. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  706. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  707. .tx_check = EESR_TC1 | EESR_FTC,
  708. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  709. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  710. EESR_TDE | EESR_ECI,
  711. .apr = 1,
  712. .mpr = 1,
  713. .tpauser = 1,
  714. .bculr = 1,
  715. .hw_swap = 1,
  716. .no_trimd = 1,
  717. .no_ade = 1,
  718. .tsu = 1,
  719. .hw_crc = 1,
  720. .select_mii = 1,
  721. };
  722. /* SH7763 */
  723. static struct sh_eth_cpu_data sh7763_data = {
  724. .chip_reset = sh_eth_chip_reset,
  725. .set_duplex = sh_eth_set_duplex,
  726. .set_rate = sh_eth_set_rate_gether,
  727. .register_type = SH_ETH_REG_GIGABIT,
  728. .ecsr_value = ECSR_ICD | ECSR_MPD,
  729. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  730. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  731. .tx_check = EESR_TC1 | EESR_FTC,
  732. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  733. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  734. EESR_ECI,
  735. .apr = 1,
  736. .mpr = 1,
  737. .tpauser = 1,
  738. .bculr = 1,
  739. .hw_swap = 1,
  740. .no_trimd = 1,
  741. .no_ade = 1,
  742. .tsu = 1,
  743. .irq_flags = IRQF_SHARED,
  744. };
  745. static struct sh_eth_cpu_data sh7619_data = {
  746. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  747. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  748. .apr = 1,
  749. .mpr = 1,
  750. .tpauser = 1,
  751. .hw_swap = 1,
  752. };
  753. static struct sh_eth_cpu_data sh771x_data = {
  754. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  755. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  756. .tsu = 1,
  757. };
  758. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  759. {
  760. if (!cd->ecsr_value)
  761. cd->ecsr_value = DEFAULT_ECSR_INIT;
  762. if (!cd->ecsipr_value)
  763. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  764. if (!cd->fcftr_value)
  765. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  766. DEFAULT_FIFO_F_D_RFD;
  767. if (!cd->fdr_value)
  768. cd->fdr_value = DEFAULT_FDR_INIT;
  769. if (!cd->tx_check)
  770. cd->tx_check = DEFAULT_TX_CHECK;
  771. if (!cd->eesr_err_check)
  772. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  773. if (!cd->trscer_err_mask)
  774. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  775. }
  776. static int sh_eth_check_reset(struct net_device *ndev)
  777. {
  778. int ret = 0;
  779. int cnt = 100;
  780. while (cnt > 0) {
  781. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  782. break;
  783. mdelay(1);
  784. cnt--;
  785. }
  786. if (cnt <= 0) {
  787. netdev_err(ndev, "Device reset failed\n");
  788. ret = -ETIMEDOUT;
  789. }
  790. return ret;
  791. }
  792. static int sh_eth_reset(struct net_device *ndev)
  793. {
  794. struct sh_eth_private *mdp = netdev_priv(ndev);
  795. int ret = 0;
  796. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  797. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  798. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  799. ret = sh_eth_check_reset(ndev);
  800. if (ret)
  801. return ret;
  802. /* Table Init */
  803. sh_eth_write(ndev, 0x0, TDLAR);
  804. sh_eth_write(ndev, 0x0, TDFAR);
  805. sh_eth_write(ndev, 0x0, TDFXR);
  806. sh_eth_write(ndev, 0x0, TDFFR);
  807. sh_eth_write(ndev, 0x0, RDLAR);
  808. sh_eth_write(ndev, 0x0, RDFAR);
  809. sh_eth_write(ndev, 0x0, RDFXR);
  810. sh_eth_write(ndev, 0x0, RDFFR);
  811. /* Reset HW CRC register */
  812. if (mdp->cd->hw_crc)
  813. sh_eth_write(ndev, 0x0, CSMR);
  814. /* Select MII mode */
  815. if (mdp->cd->select_mii)
  816. sh_eth_select_mii(ndev);
  817. } else {
  818. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  819. mdelay(3);
  820. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  821. }
  822. return ret;
  823. }
  824. static void sh_eth_set_receive_align(struct sk_buff *skb)
  825. {
  826. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  827. if (reserve)
  828. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  829. }
  830. /* Program the hardware MAC address from dev->dev_addr. */
  831. static void update_mac_address(struct net_device *ndev)
  832. {
  833. sh_eth_write(ndev,
  834. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  835. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  836. sh_eth_write(ndev,
  837. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  838. }
  839. /* Get MAC address from SuperH MAC address register
  840. *
  841. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  842. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  843. * When you want use this device, you must set MAC address in bootloader.
  844. *
  845. */
  846. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  847. {
  848. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  849. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  850. } else {
  851. u32 mahr = sh_eth_read(ndev, MAHR);
  852. u32 malr = sh_eth_read(ndev, MALR);
  853. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  854. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  855. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  856. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  857. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  858. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  859. }
  860. }
  861. static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  862. {
  863. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  864. return EDTRR_TRNS_GETHER;
  865. else
  866. return EDTRR_TRNS_ETHER;
  867. }
  868. struct bb_info {
  869. void (*set_gate)(void *addr);
  870. struct mdiobb_ctrl ctrl;
  871. void *addr;
  872. };
  873. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  874. {
  875. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  876. u32 pir;
  877. if (bitbang->set_gate)
  878. bitbang->set_gate(bitbang->addr);
  879. pir = ioread32(bitbang->addr);
  880. if (set)
  881. pir |= mask;
  882. else
  883. pir &= ~mask;
  884. iowrite32(pir, bitbang->addr);
  885. }
  886. /* Data I/O pin control */
  887. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  888. {
  889. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  890. }
  891. /* Set bit data*/
  892. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  893. {
  894. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  895. }
  896. /* Get bit data*/
  897. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  898. {
  899. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  900. if (bitbang->set_gate)
  901. bitbang->set_gate(bitbang->addr);
  902. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  903. }
  904. /* MDC pin control */
  905. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  906. {
  907. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  908. }
  909. /* mdio bus control struct */
  910. static struct mdiobb_ops bb_ops = {
  911. .owner = THIS_MODULE,
  912. .set_mdc = sh_mdc_ctrl,
  913. .set_mdio_dir = sh_mmd_ctrl,
  914. .set_mdio_data = sh_set_mdio,
  915. .get_mdio_data = sh_get_mdio,
  916. };
  917. /* free skb and descriptor buffer */
  918. static void sh_eth_ring_free(struct net_device *ndev)
  919. {
  920. struct sh_eth_private *mdp = netdev_priv(ndev);
  921. int ringsize, i;
  922. /* Free Rx skb ringbuffer */
  923. if (mdp->rx_skbuff) {
  924. for (i = 0; i < mdp->num_rx_ring; i++)
  925. dev_kfree_skb(mdp->rx_skbuff[i]);
  926. }
  927. kfree(mdp->rx_skbuff);
  928. mdp->rx_skbuff = NULL;
  929. /* Free Tx skb ringbuffer */
  930. if (mdp->tx_skbuff) {
  931. for (i = 0; i < mdp->num_tx_ring; i++)
  932. dev_kfree_skb(mdp->tx_skbuff[i]);
  933. }
  934. kfree(mdp->tx_skbuff);
  935. mdp->tx_skbuff = NULL;
  936. if (mdp->rx_ring) {
  937. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  938. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  939. mdp->rx_desc_dma);
  940. mdp->rx_ring = NULL;
  941. }
  942. if (mdp->tx_ring) {
  943. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  944. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  945. mdp->tx_desc_dma);
  946. mdp->tx_ring = NULL;
  947. }
  948. }
  949. /* format skb and descriptor buffer */
  950. static void sh_eth_ring_format(struct net_device *ndev)
  951. {
  952. struct sh_eth_private *mdp = netdev_priv(ndev);
  953. int i;
  954. struct sk_buff *skb;
  955. struct sh_eth_rxdesc *rxdesc = NULL;
  956. struct sh_eth_txdesc *txdesc = NULL;
  957. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  958. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  959. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  960. dma_addr_t dma_addr;
  961. u32 buf_len;
  962. mdp->cur_rx = 0;
  963. mdp->cur_tx = 0;
  964. mdp->dirty_rx = 0;
  965. mdp->dirty_tx = 0;
  966. memset(mdp->rx_ring, 0, rx_ringsize);
  967. /* build Rx ring buffer */
  968. for (i = 0; i < mdp->num_rx_ring; i++) {
  969. /* skb */
  970. mdp->rx_skbuff[i] = NULL;
  971. skb = netdev_alloc_skb(ndev, skbuff_size);
  972. if (skb == NULL)
  973. break;
  974. sh_eth_set_receive_align(skb);
  975. /* The size of the buffer is a multiple of 32 bytes. */
  976. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  977. dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
  978. DMA_FROM_DEVICE);
  979. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  980. kfree_skb(skb);
  981. break;
  982. }
  983. mdp->rx_skbuff[i] = skb;
  984. /* RX descriptor */
  985. rxdesc = &mdp->rx_ring[i];
  986. rxdesc->len = cpu_to_le32(buf_len << 16);
  987. rxdesc->addr = cpu_to_le32(dma_addr);
  988. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  989. /* Rx descriptor address set */
  990. if (i == 0) {
  991. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  992. if (sh_eth_is_gether(mdp) ||
  993. sh_eth_is_rz_fast_ether(mdp))
  994. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  995. }
  996. }
  997. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  998. /* Mark the last entry as wrapping the ring. */
  999. if (rxdesc)
  1000. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1001. memset(mdp->tx_ring, 0, tx_ringsize);
  1002. /* build Tx ring buffer */
  1003. for (i = 0; i < mdp->num_tx_ring; i++) {
  1004. mdp->tx_skbuff[i] = NULL;
  1005. txdesc = &mdp->tx_ring[i];
  1006. txdesc->status = cpu_to_le32(TD_TFP);
  1007. txdesc->len = cpu_to_le32(0);
  1008. if (i == 0) {
  1009. /* Tx descriptor address set */
  1010. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1011. if (sh_eth_is_gether(mdp) ||
  1012. sh_eth_is_rz_fast_ether(mdp))
  1013. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1014. }
  1015. }
  1016. txdesc->status |= cpu_to_le32(TD_TDLE);
  1017. }
  1018. /* Get skb and descriptor buffer */
  1019. static int sh_eth_ring_init(struct net_device *ndev)
  1020. {
  1021. struct sh_eth_private *mdp = netdev_priv(ndev);
  1022. int rx_ringsize, tx_ringsize;
  1023. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1024. * card needs room to do 8 byte alignment, +2 so we can reserve
  1025. * the first 2 bytes, and +16 gets room for the status word from the
  1026. * card.
  1027. */
  1028. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1029. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1030. if (mdp->cd->rpadir)
  1031. mdp->rx_buf_sz += NET_IP_ALIGN;
  1032. /* Allocate RX and TX skb rings */
  1033. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1034. GFP_KERNEL);
  1035. if (!mdp->rx_skbuff)
  1036. return -ENOMEM;
  1037. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1038. GFP_KERNEL);
  1039. if (!mdp->tx_skbuff)
  1040. goto ring_free;
  1041. /* Allocate all Rx descriptors. */
  1042. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1043. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1044. GFP_KERNEL);
  1045. if (!mdp->rx_ring)
  1046. goto ring_free;
  1047. mdp->dirty_rx = 0;
  1048. /* Allocate all Tx descriptors. */
  1049. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1050. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1051. GFP_KERNEL);
  1052. if (!mdp->tx_ring)
  1053. goto ring_free;
  1054. return 0;
  1055. ring_free:
  1056. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1057. sh_eth_ring_free(ndev);
  1058. return -ENOMEM;
  1059. }
  1060. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1061. {
  1062. struct sh_eth_private *mdp = netdev_priv(ndev);
  1063. int ret;
  1064. /* Soft Reset */
  1065. ret = sh_eth_reset(ndev);
  1066. if (ret)
  1067. return ret;
  1068. if (mdp->cd->rmiimode)
  1069. sh_eth_write(ndev, 0x1, RMIIMODE);
  1070. /* Descriptor format */
  1071. sh_eth_ring_format(ndev);
  1072. if (mdp->cd->rpadir)
  1073. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1074. /* all sh_eth int mask */
  1075. sh_eth_write(ndev, 0, EESIPR);
  1076. #if defined(__LITTLE_ENDIAN)
  1077. if (mdp->cd->hw_swap)
  1078. sh_eth_write(ndev, EDMR_EL, EDMR);
  1079. else
  1080. #endif
  1081. sh_eth_write(ndev, 0, EDMR);
  1082. /* FIFO size set */
  1083. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1084. sh_eth_write(ndev, 0, TFTR);
  1085. /* Frame recv control (enable multiple-packets per rx irq) */
  1086. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1087. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1088. if (mdp->cd->bculr)
  1089. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1090. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1091. if (!mdp->cd->no_trimd)
  1092. sh_eth_write(ndev, 0, TRIMD);
  1093. /* Recv frame limit set register */
  1094. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1095. RFLR);
  1096. sh_eth_modify(ndev, EESR, 0, 0);
  1097. if (start) {
  1098. mdp->irq_enabled = true;
  1099. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1100. }
  1101. /* PAUSE Prohibition */
  1102. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1103. ECMR_TE | ECMR_RE, ECMR);
  1104. if (mdp->cd->set_rate)
  1105. mdp->cd->set_rate(ndev);
  1106. /* E-MAC Status Register clear */
  1107. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1108. /* E-MAC Interrupt Enable register */
  1109. if (start)
  1110. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1111. /* Set MAC address */
  1112. update_mac_address(ndev);
  1113. /* mask reset */
  1114. if (mdp->cd->apr)
  1115. sh_eth_write(ndev, APR_AP, APR);
  1116. if (mdp->cd->mpr)
  1117. sh_eth_write(ndev, MPR_MP, MPR);
  1118. if (mdp->cd->tpauser)
  1119. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1120. if (start) {
  1121. /* Setting the Rx mode will start the Rx process. */
  1122. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1123. }
  1124. return ret;
  1125. }
  1126. static void sh_eth_dev_exit(struct net_device *ndev)
  1127. {
  1128. struct sh_eth_private *mdp = netdev_priv(ndev);
  1129. int i;
  1130. /* Deactivate all TX descriptors, so DMA should stop at next
  1131. * packet boundary if it's currently running
  1132. */
  1133. for (i = 0; i < mdp->num_tx_ring; i++)
  1134. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1135. /* Disable TX FIFO egress to MAC */
  1136. sh_eth_rcv_snd_disable(ndev);
  1137. /* Stop RX DMA at next packet boundary */
  1138. sh_eth_write(ndev, 0, EDRRR);
  1139. /* Aside from TX DMA, we can't tell when the hardware is
  1140. * really stopped, so we need to reset to make sure.
  1141. * Before doing that, wait for long enough to *probably*
  1142. * finish transmitting the last packet and poll stats.
  1143. */
  1144. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1145. sh_eth_get_stats(ndev);
  1146. sh_eth_reset(ndev);
  1147. /* Set MAC address again */
  1148. update_mac_address(ndev);
  1149. }
  1150. /* free Tx skb function */
  1151. static int sh_eth_txfree(struct net_device *ndev)
  1152. {
  1153. struct sh_eth_private *mdp = netdev_priv(ndev);
  1154. struct sh_eth_txdesc *txdesc;
  1155. int free_num = 0;
  1156. int entry;
  1157. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1158. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1159. txdesc = &mdp->tx_ring[entry];
  1160. if (txdesc->status & cpu_to_le32(TD_TACT))
  1161. break;
  1162. /* TACT bit must be checked before all the following reads */
  1163. dma_rmb();
  1164. netif_info(mdp, tx_done, ndev,
  1165. "tx entry %d status 0x%08x\n",
  1166. entry, le32_to_cpu(txdesc->status));
  1167. /* Free the original skb. */
  1168. if (mdp->tx_skbuff[entry]) {
  1169. dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
  1170. le32_to_cpu(txdesc->len) >> 16,
  1171. DMA_TO_DEVICE);
  1172. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1173. mdp->tx_skbuff[entry] = NULL;
  1174. free_num++;
  1175. }
  1176. txdesc->status = cpu_to_le32(TD_TFP);
  1177. if (entry >= mdp->num_tx_ring - 1)
  1178. txdesc->status |= cpu_to_le32(TD_TDLE);
  1179. ndev->stats.tx_packets++;
  1180. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1181. }
  1182. return free_num;
  1183. }
  1184. /* Packet receive function */
  1185. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1186. {
  1187. struct sh_eth_private *mdp = netdev_priv(ndev);
  1188. struct sh_eth_rxdesc *rxdesc;
  1189. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1190. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1191. int limit;
  1192. struct sk_buff *skb;
  1193. u32 desc_status;
  1194. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1195. dma_addr_t dma_addr;
  1196. u16 pkt_len;
  1197. u32 buf_len;
  1198. boguscnt = min(boguscnt, *quota);
  1199. limit = boguscnt;
  1200. rxdesc = &mdp->rx_ring[entry];
  1201. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1202. /* RACT bit must be checked before all the following reads */
  1203. dma_rmb();
  1204. desc_status = le32_to_cpu(rxdesc->status);
  1205. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1206. if (--boguscnt < 0)
  1207. break;
  1208. netif_info(mdp, rx_status, ndev,
  1209. "rx entry %d status 0x%08x len %d\n",
  1210. entry, desc_status, pkt_len);
  1211. if (!(desc_status & RDFEND))
  1212. ndev->stats.rx_length_errors++;
  1213. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1214. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1215. * bit 0. However, in case of the R8A7740 and R7S72100
  1216. * the RFS bits are from bit 25 to bit 16. So, the
  1217. * driver needs right shifting by 16.
  1218. */
  1219. if (mdp->cd->shift_rd0)
  1220. desc_status >>= 16;
  1221. skb = mdp->rx_skbuff[entry];
  1222. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1223. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1224. ndev->stats.rx_errors++;
  1225. if (desc_status & RD_RFS1)
  1226. ndev->stats.rx_crc_errors++;
  1227. if (desc_status & RD_RFS2)
  1228. ndev->stats.rx_frame_errors++;
  1229. if (desc_status & RD_RFS3)
  1230. ndev->stats.rx_length_errors++;
  1231. if (desc_status & RD_RFS4)
  1232. ndev->stats.rx_length_errors++;
  1233. if (desc_status & RD_RFS6)
  1234. ndev->stats.rx_missed_errors++;
  1235. if (desc_status & RD_RFS10)
  1236. ndev->stats.rx_over_errors++;
  1237. } else if (skb) {
  1238. dma_addr = le32_to_cpu(rxdesc->addr);
  1239. if (!mdp->cd->hw_swap)
  1240. sh_eth_soft_swap(
  1241. phys_to_virt(ALIGN(dma_addr, 4)),
  1242. pkt_len + 2);
  1243. mdp->rx_skbuff[entry] = NULL;
  1244. if (mdp->cd->rpadir)
  1245. skb_reserve(skb, NET_IP_ALIGN);
  1246. dma_unmap_single(&ndev->dev, dma_addr,
  1247. ALIGN(mdp->rx_buf_sz, 32),
  1248. DMA_FROM_DEVICE);
  1249. skb_put(skb, pkt_len);
  1250. skb->protocol = eth_type_trans(skb, ndev);
  1251. netif_receive_skb(skb);
  1252. ndev->stats.rx_packets++;
  1253. ndev->stats.rx_bytes += pkt_len;
  1254. if (desc_status & RD_RFS8)
  1255. ndev->stats.multicast++;
  1256. }
  1257. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1258. rxdesc = &mdp->rx_ring[entry];
  1259. }
  1260. /* Refill the Rx ring buffers. */
  1261. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1262. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1263. rxdesc = &mdp->rx_ring[entry];
  1264. /* The size of the buffer is 32 byte boundary. */
  1265. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1266. rxdesc->len = cpu_to_le32(buf_len << 16);
  1267. if (mdp->rx_skbuff[entry] == NULL) {
  1268. skb = netdev_alloc_skb(ndev, skbuff_size);
  1269. if (skb == NULL)
  1270. break; /* Better luck next round. */
  1271. sh_eth_set_receive_align(skb);
  1272. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1273. buf_len, DMA_FROM_DEVICE);
  1274. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1275. kfree_skb(skb);
  1276. break;
  1277. }
  1278. mdp->rx_skbuff[entry] = skb;
  1279. skb_checksum_none_assert(skb);
  1280. rxdesc->addr = cpu_to_le32(dma_addr);
  1281. }
  1282. dma_wmb(); /* RACT bit must be set after all the above writes */
  1283. if (entry >= mdp->num_rx_ring - 1)
  1284. rxdesc->status |=
  1285. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1286. else
  1287. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1288. }
  1289. /* Restart Rx engine if stopped. */
  1290. /* If we don't need to check status, don't. -KDU */
  1291. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1292. /* fix the values for the next receiving if RDE is set */
  1293. if (intr_status & EESR_RDE &&
  1294. mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
  1295. u32 count = (sh_eth_read(ndev, RDFAR) -
  1296. sh_eth_read(ndev, RDLAR)) >> 4;
  1297. mdp->cur_rx = count;
  1298. mdp->dirty_rx = count;
  1299. }
  1300. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1301. }
  1302. *quota -= limit - boguscnt - 1;
  1303. return *quota <= 0;
  1304. }
  1305. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1306. {
  1307. /* disable tx and rx */
  1308. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1309. }
  1310. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1311. {
  1312. /* enable tx and rx */
  1313. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1314. }
  1315. /* error control function */
  1316. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1317. {
  1318. struct sh_eth_private *mdp = netdev_priv(ndev);
  1319. u32 felic_stat;
  1320. u32 link_stat;
  1321. u32 mask;
  1322. if (intr_status & EESR_ECI) {
  1323. felic_stat = sh_eth_read(ndev, ECSR);
  1324. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1325. if (felic_stat & ECSR_ICD)
  1326. ndev->stats.tx_carrier_errors++;
  1327. if (felic_stat & ECSR_LCHNG) {
  1328. /* Link Changed */
  1329. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1330. goto ignore_link;
  1331. } else {
  1332. link_stat = (sh_eth_read(ndev, PSR));
  1333. if (mdp->ether_link_active_low)
  1334. link_stat = ~link_stat;
  1335. }
  1336. if (!(link_stat & PHY_ST_LINK)) {
  1337. sh_eth_rcv_snd_disable(ndev);
  1338. } else {
  1339. /* Link Up */
  1340. sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
  1341. /* clear int */
  1342. sh_eth_modify(ndev, ECSR, 0, 0);
  1343. sh_eth_modify(ndev, EESIPR, DMAC_M_ECI,
  1344. DMAC_M_ECI);
  1345. /* enable tx and rx */
  1346. sh_eth_rcv_snd_enable(ndev);
  1347. }
  1348. }
  1349. }
  1350. ignore_link:
  1351. if (intr_status & EESR_TWB) {
  1352. /* Unused write back interrupt */
  1353. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1354. ndev->stats.tx_aborted_errors++;
  1355. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1356. }
  1357. }
  1358. if (intr_status & EESR_RABT) {
  1359. /* Receive Abort int */
  1360. if (intr_status & EESR_RFRMER) {
  1361. /* Receive Frame Overflow int */
  1362. ndev->stats.rx_frame_errors++;
  1363. }
  1364. }
  1365. if (intr_status & EESR_TDE) {
  1366. /* Transmit Descriptor Empty int */
  1367. ndev->stats.tx_fifo_errors++;
  1368. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1369. }
  1370. if (intr_status & EESR_TFE) {
  1371. /* FIFO under flow */
  1372. ndev->stats.tx_fifo_errors++;
  1373. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1374. }
  1375. if (intr_status & EESR_RDE) {
  1376. /* Receive Descriptor Empty int */
  1377. ndev->stats.rx_over_errors++;
  1378. }
  1379. if (intr_status & EESR_RFE) {
  1380. /* Receive FIFO Overflow int */
  1381. ndev->stats.rx_fifo_errors++;
  1382. }
  1383. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1384. /* Address Error */
  1385. ndev->stats.tx_fifo_errors++;
  1386. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1387. }
  1388. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1389. if (mdp->cd->no_ade)
  1390. mask &= ~EESR_ADE;
  1391. if (intr_status & mask) {
  1392. /* Tx error */
  1393. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1394. /* dmesg */
  1395. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1396. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1397. (u32)ndev->state, edtrr);
  1398. /* dirty buffer free */
  1399. sh_eth_txfree(ndev);
  1400. /* SH7712 BUG */
  1401. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1402. /* tx dma start */
  1403. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1404. }
  1405. /* wakeup */
  1406. netif_wake_queue(ndev);
  1407. }
  1408. }
  1409. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1410. {
  1411. struct net_device *ndev = netdev;
  1412. struct sh_eth_private *mdp = netdev_priv(ndev);
  1413. struct sh_eth_cpu_data *cd = mdp->cd;
  1414. irqreturn_t ret = IRQ_NONE;
  1415. u32 intr_status, intr_enable;
  1416. spin_lock(&mdp->lock);
  1417. /* Get interrupt status */
  1418. intr_status = sh_eth_read(ndev, EESR);
  1419. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1420. * enabled since it's the one that comes thru regardless of the mask,
  1421. * and we need to fully handle it in sh_eth_error() in order to quench
  1422. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1423. */
  1424. intr_enable = sh_eth_read(ndev, EESIPR);
  1425. intr_status &= intr_enable | DMAC_M_ECI;
  1426. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1427. ret = IRQ_HANDLED;
  1428. else
  1429. goto out;
  1430. if (!likely(mdp->irq_enabled)) {
  1431. sh_eth_write(ndev, 0, EESIPR);
  1432. goto out;
  1433. }
  1434. if (intr_status & EESR_RX_CHECK) {
  1435. if (napi_schedule_prep(&mdp->napi)) {
  1436. /* Mask Rx interrupts */
  1437. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1438. EESIPR);
  1439. __napi_schedule(&mdp->napi);
  1440. } else {
  1441. netdev_warn(ndev,
  1442. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1443. intr_status, intr_enable);
  1444. }
  1445. }
  1446. /* Tx Check */
  1447. if (intr_status & cd->tx_check) {
  1448. /* Clear Tx interrupts */
  1449. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1450. sh_eth_txfree(ndev);
  1451. netif_wake_queue(ndev);
  1452. }
  1453. if (intr_status & cd->eesr_err_check) {
  1454. /* Clear error interrupts */
  1455. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1456. sh_eth_error(ndev, intr_status);
  1457. }
  1458. out:
  1459. spin_unlock(&mdp->lock);
  1460. return ret;
  1461. }
  1462. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1463. {
  1464. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1465. napi);
  1466. struct net_device *ndev = napi->dev;
  1467. int quota = budget;
  1468. u32 intr_status;
  1469. for (;;) {
  1470. intr_status = sh_eth_read(ndev, EESR);
  1471. if (!(intr_status & EESR_RX_CHECK))
  1472. break;
  1473. /* Clear Rx interrupts */
  1474. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1475. if (sh_eth_rx(ndev, intr_status, &quota))
  1476. goto out;
  1477. }
  1478. napi_complete(napi);
  1479. /* Reenable Rx interrupts */
  1480. if (mdp->irq_enabled)
  1481. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1482. out:
  1483. return budget - quota;
  1484. }
  1485. /* PHY state control function */
  1486. static void sh_eth_adjust_link(struct net_device *ndev)
  1487. {
  1488. struct sh_eth_private *mdp = netdev_priv(ndev);
  1489. struct phy_device *phydev = mdp->phydev;
  1490. int new_state = 0;
  1491. if (phydev->link) {
  1492. if (phydev->duplex != mdp->duplex) {
  1493. new_state = 1;
  1494. mdp->duplex = phydev->duplex;
  1495. if (mdp->cd->set_duplex)
  1496. mdp->cd->set_duplex(ndev);
  1497. }
  1498. if (phydev->speed != mdp->speed) {
  1499. new_state = 1;
  1500. mdp->speed = phydev->speed;
  1501. if (mdp->cd->set_rate)
  1502. mdp->cd->set_rate(ndev);
  1503. }
  1504. if (!mdp->link) {
  1505. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1506. new_state = 1;
  1507. mdp->link = phydev->link;
  1508. if (mdp->cd->no_psr || mdp->no_ether_link)
  1509. sh_eth_rcv_snd_enable(ndev);
  1510. }
  1511. } else if (mdp->link) {
  1512. new_state = 1;
  1513. mdp->link = 0;
  1514. mdp->speed = 0;
  1515. mdp->duplex = -1;
  1516. if (mdp->cd->no_psr || mdp->no_ether_link)
  1517. sh_eth_rcv_snd_disable(ndev);
  1518. }
  1519. if (new_state && netif_msg_link(mdp))
  1520. phy_print_status(phydev);
  1521. }
  1522. /* PHY init function */
  1523. static int sh_eth_phy_init(struct net_device *ndev)
  1524. {
  1525. struct device_node *np = ndev->dev.parent->of_node;
  1526. struct sh_eth_private *mdp = netdev_priv(ndev);
  1527. struct phy_device *phydev;
  1528. mdp->link = 0;
  1529. mdp->speed = 0;
  1530. mdp->duplex = -1;
  1531. /* Try connect to PHY */
  1532. if (np) {
  1533. struct device_node *pn;
  1534. pn = of_parse_phandle(np, "phy-handle", 0);
  1535. phydev = of_phy_connect(ndev, pn,
  1536. sh_eth_adjust_link, 0,
  1537. mdp->phy_interface);
  1538. if (!phydev)
  1539. phydev = ERR_PTR(-ENOENT);
  1540. } else {
  1541. char phy_id[MII_BUS_ID_SIZE + 3];
  1542. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1543. mdp->mii_bus->id, mdp->phy_id);
  1544. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1545. mdp->phy_interface);
  1546. }
  1547. if (IS_ERR(phydev)) {
  1548. netdev_err(ndev, "failed to connect PHY\n");
  1549. return PTR_ERR(phydev);
  1550. }
  1551. phy_attached_info(phydev);
  1552. mdp->phydev = phydev;
  1553. return 0;
  1554. }
  1555. /* PHY control start function */
  1556. static int sh_eth_phy_start(struct net_device *ndev)
  1557. {
  1558. struct sh_eth_private *mdp = netdev_priv(ndev);
  1559. int ret;
  1560. ret = sh_eth_phy_init(ndev);
  1561. if (ret)
  1562. return ret;
  1563. phy_start(mdp->phydev);
  1564. return 0;
  1565. }
  1566. static int sh_eth_get_settings(struct net_device *ndev,
  1567. struct ethtool_cmd *ecmd)
  1568. {
  1569. struct sh_eth_private *mdp = netdev_priv(ndev);
  1570. unsigned long flags;
  1571. int ret;
  1572. if (!mdp->phydev)
  1573. return -ENODEV;
  1574. spin_lock_irqsave(&mdp->lock, flags);
  1575. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1576. spin_unlock_irqrestore(&mdp->lock, flags);
  1577. return ret;
  1578. }
  1579. static int sh_eth_set_settings(struct net_device *ndev,
  1580. struct ethtool_cmd *ecmd)
  1581. {
  1582. struct sh_eth_private *mdp = netdev_priv(ndev);
  1583. unsigned long flags;
  1584. int ret;
  1585. if (!mdp->phydev)
  1586. return -ENODEV;
  1587. spin_lock_irqsave(&mdp->lock, flags);
  1588. /* disable tx and rx */
  1589. sh_eth_rcv_snd_disable(ndev);
  1590. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1591. if (ret)
  1592. goto error_exit;
  1593. if (ecmd->duplex == DUPLEX_FULL)
  1594. mdp->duplex = 1;
  1595. else
  1596. mdp->duplex = 0;
  1597. if (mdp->cd->set_duplex)
  1598. mdp->cd->set_duplex(ndev);
  1599. error_exit:
  1600. mdelay(1);
  1601. /* enable tx and rx */
  1602. sh_eth_rcv_snd_enable(ndev);
  1603. spin_unlock_irqrestore(&mdp->lock, flags);
  1604. return ret;
  1605. }
  1606. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1607. * version must be bumped as well. Just adding registers up to that
  1608. * limit is fine, as long as the existing register indices don't
  1609. * change.
  1610. */
  1611. #define SH_ETH_REG_DUMP_VERSION 1
  1612. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1613. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1614. {
  1615. struct sh_eth_private *mdp = netdev_priv(ndev);
  1616. struct sh_eth_cpu_data *cd = mdp->cd;
  1617. u32 *valid_map;
  1618. size_t len;
  1619. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1620. /* Dump starts with a bitmap that tells ethtool which
  1621. * registers are defined for this chip.
  1622. */
  1623. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1624. if (buf) {
  1625. valid_map = buf;
  1626. buf += len;
  1627. } else {
  1628. valid_map = NULL;
  1629. }
  1630. /* Add a register to the dump, if it has a defined offset.
  1631. * This automatically skips most undefined registers, but for
  1632. * some it is also necessary to check a capability flag in
  1633. * struct sh_eth_cpu_data.
  1634. */
  1635. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1636. #define add_reg_from(reg, read_expr) do { \
  1637. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1638. if (buf) { \
  1639. mark_reg_valid(reg); \
  1640. *buf++ = read_expr; \
  1641. } \
  1642. ++len; \
  1643. } \
  1644. } while (0)
  1645. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1646. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1647. add_reg(EDSR);
  1648. add_reg(EDMR);
  1649. add_reg(EDTRR);
  1650. add_reg(EDRRR);
  1651. add_reg(EESR);
  1652. add_reg(EESIPR);
  1653. add_reg(TDLAR);
  1654. add_reg(TDFAR);
  1655. add_reg(TDFXR);
  1656. add_reg(TDFFR);
  1657. add_reg(RDLAR);
  1658. add_reg(RDFAR);
  1659. add_reg(RDFXR);
  1660. add_reg(RDFFR);
  1661. add_reg(TRSCER);
  1662. add_reg(RMFCR);
  1663. add_reg(TFTR);
  1664. add_reg(FDR);
  1665. add_reg(RMCR);
  1666. add_reg(TFUCR);
  1667. add_reg(RFOCR);
  1668. if (cd->rmiimode)
  1669. add_reg(RMIIMODE);
  1670. add_reg(FCFTR);
  1671. if (cd->rpadir)
  1672. add_reg(RPADIR);
  1673. if (!cd->no_trimd)
  1674. add_reg(TRIMD);
  1675. add_reg(ECMR);
  1676. add_reg(ECSR);
  1677. add_reg(ECSIPR);
  1678. add_reg(PIR);
  1679. if (!cd->no_psr)
  1680. add_reg(PSR);
  1681. add_reg(RDMLR);
  1682. add_reg(RFLR);
  1683. add_reg(IPGR);
  1684. if (cd->apr)
  1685. add_reg(APR);
  1686. if (cd->mpr)
  1687. add_reg(MPR);
  1688. add_reg(RFCR);
  1689. add_reg(RFCF);
  1690. if (cd->tpauser)
  1691. add_reg(TPAUSER);
  1692. add_reg(TPAUSECR);
  1693. add_reg(GECMR);
  1694. if (cd->bculr)
  1695. add_reg(BCULR);
  1696. add_reg(MAHR);
  1697. add_reg(MALR);
  1698. add_reg(TROCR);
  1699. add_reg(CDCR);
  1700. add_reg(LCCR);
  1701. add_reg(CNDCR);
  1702. add_reg(CEFCR);
  1703. add_reg(FRECR);
  1704. add_reg(TSFRCR);
  1705. add_reg(TLFRCR);
  1706. add_reg(CERCR);
  1707. add_reg(CEECR);
  1708. add_reg(MAFCR);
  1709. if (cd->rtrate)
  1710. add_reg(RTRATE);
  1711. if (cd->hw_crc)
  1712. add_reg(CSMR);
  1713. if (cd->select_mii)
  1714. add_reg(RMII_MII);
  1715. add_reg(ARSTR);
  1716. if (cd->tsu) {
  1717. add_tsu_reg(TSU_CTRST);
  1718. add_tsu_reg(TSU_FWEN0);
  1719. add_tsu_reg(TSU_FWEN1);
  1720. add_tsu_reg(TSU_FCM);
  1721. add_tsu_reg(TSU_BSYSL0);
  1722. add_tsu_reg(TSU_BSYSL1);
  1723. add_tsu_reg(TSU_PRISL0);
  1724. add_tsu_reg(TSU_PRISL1);
  1725. add_tsu_reg(TSU_FWSL0);
  1726. add_tsu_reg(TSU_FWSL1);
  1727. add_tsu_reg(TSU_FWSLC);
  1728. add_tsu_reg(TSU_QTAG0);
  1729. add_tsu_reg(TSU_QTAG1);
  1730. add_tsu_reg(TSU_QTAGM0);
  1731. add_tsu_reg(TSU_QTAGM1);
  1732. add_tsu_reg(TSU_FWSR);
  1733. add_tsu_reg(TSU_FWINMK);
  1734. add_tsu_reg(TSU_ADQT0);
  1735. add_tsu_reg(TSU_ADQT1);
  1736. add_tsu_reg(TSU_VTAG0);
  1737. add_tsu_reg(TSU_VTAG1);
  1738. add_tsu_reg(TSU_ADSBSY);
  1739. add_tsu_reg(TSU_TEN);
  1740. add_tsu_reg(TSU_POST1);
  1741. add_tsu_reg(TSU_POST2);
  1742. add_tsu_reg(TSU_POST3);
  1743. add_tsu_reg(TSU_POST4);
  1744. if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
  1745. /* This is the start of a table, not just a single
  1746. * register.
  1747. */
  1748. if (buf) {
  1749. unsigned int i;
  1750. mark_reg_valid(TSU_ADRH0);
  1751. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1752. *buf++ = ioread32(
  1753. mdp->tsu_addr +
  1754. mdp->reg_offset[TSU_ADRH0] +
  1755. i * 4);
  1756. }
  1757. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1758. }
  1759. }
  1760. #undef mark_reg_valid
  1761. #undef add_reg_from
  1762. #undef add_reg
  1763. #undef add_tsu_reg
  1764. return len * 4;
  1765. }
  1766. static int sh_eth_get_regs_len(struct net_device *ndev)
  1767. {
  1768. return __sh_eth_get_regs(ndev, NULL);
  1769. }
  1770. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1771. void *buf)
  1772. {
  1773. struct sh_eth_private *mdp = netdev_priv(ndev);
  1774. regs->version = SH_ETH_REG_DUMP_VERSION;
  1775. pm_runtime_get_sync(&mdp->pdev->dev);
  1776. __sh_eth_get_regs(ndev, buf);
  1777. pm_runtime_put_sync(&mdp->pdev->dev);
  1778. }
  1779. static int sh_eth_nway_reset(struct net_device *ndev)
  1780. {
  1781. struct sh_eth_private *mdp = netdev_priv(ndev);
  1782. unsigned long flags;
  1783. int ret;
  1784. if (!mdp->phydev)
  1785. return -ENODEV;
  1786. spin_lock_irqsave(&mdp->lock, flags);
  1787. ret = phy_start_aneg(mdp->phydev);
  1788. spin_unlock_irqrestore(&mdp->lock, flags);
  1789. return ret;
  1790. }
  1791. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1792. {
  1793. struct sh_eth_private *mdp = netdev_priv(ndev);
  1794. return mdp->msg_enable;
  1795. }
  1796. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1797. {
  1798. struct sh_eth_private *mdp = netdev_priv(ndev);
  1799. mdp->msg_enable = value;
  1800. }
  1801. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1802. "rx_current", "tx_current",
  1803. "rx_dirty", "tx_dirty",
  1804. };
  1805. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1806. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1807. {
  1808. switch (sset) {
  1809. case ETH_SS_STATS:
  1810. return SH_ETH_STATS_LEN;
  1811. default:
  1812. return -EOPNOTSUPP;
  1813. }
  1814. }
  1815. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1816. struct ethtool_stats *stats, u64 *data)
  1817. {
  1818. struct sh_eth_private *mdp = netdev_priv(ndev);
  1819. int i = 0;
  1820. /* device-specific stats */
  1821. data[i++] = mdp->cur_rx;
  1822. data[i++] = mdp->cur_tx;
  1823. data[i++] = mdp->dirty_rx;
  1824. data[i++] = mdp->dirty_tx;
  1825. }
  1826. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1827. {
  1828. switch (stringset) {
  1829. case ETH_SS_STATS:
  1830. memcpy(data, *sh_eth_gstrings_stats,
  1831. sizeof(sh_eth_gstrings_stats));
  1832. break;
  1833. }
  1834. }
  1835. static void sh_eth_get_ringparam(struct net_device *ndev,
  1836. struct ethtool_ringparam *ring)
  1837. {
  1838. struct sh_eth_private *mdp = netdev_priv(ndev);
  1839. ring->rx_max_pending = RX_RING_MAX;
  1840. ring->tx_max_pending = TX_RING_MAX;
  1841. ring->rx_pending = mdp->num_rx_ring;
  1842. ring->tx_pending = mdp->num_tx_ring;
  1843. }
  1844. static int sh_eth_set_ringparam(struct net_device *ndev,
  1845. struct ethtool_ringparam *ring)
  1846. {
  1847. struct sh_eth_private *mdp = netdev_priv(ndev);
  1848. int ret;
  1849. if (ring->tx_pending > TX_RING_MAX ||
  1850. ring->rx_pending > RX_RING_MAX ||
  1851. ring->tx_pending < TX_RING_MIN ||
  1852. ring->rx_pending < RX_RING_MIN)
  1853. return -EINVAL;
  1854. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1855. return -EINVAL;
  1856. if (netif_running(ndev)) {
  1857. netif_device_detach(ndev);
  1858. netif_tx_disable(ndev);
  1859. /* Serialise with the interrupt handler and NAPI, then
  1860. * disable interrupts. We have to clear the
  1861. * irq_enabled flag first to ensure that interrupts
  1862. * won't be re-enabled.
  1863. */
  1864. mdp->irq_enabled = false;
  1865. synchronize_irq(ndev->irq);
  1866. napi_synchronize(&mdp->napi);
  1867. sh_eth_write(ndev, 0x0000, EESIPR);
  1868. sh_eth_dev_exit(ndev);
  1869. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1870. sh_eth_ring_free(ndev);
  1871. }
  1872. /* Set new parameters */
  1873. mdp->num_rx_ring = ring->rx_pending;
  1874. mdp->num_tx_ring = ring->tx_pending;
  1875. if (netif_running(ndev)) {
  1876. ret = sh_eth_ring_init(ndev);
  1877. if (ret < 0) {
  1878. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1879. __func__);
  1880. return ret;
  1881. }
  1882. ret = sh_eth_dev_init(ndev, false);
  1883. if (ret < 0) {
  1884. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1885. __func__);
  1886. return ret;
  1887. }
  1888. mdp->irq_enabled = true;
  1889. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1890. /* Setting the Rx mode will start the Rx process. */
  1891. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1892. netif_device_attach(ndev);
  1893. }
  1894. return 0;
  1895. }
  1896. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1897. .get_settings = sh_eth_get_settings,
  1898. .set_settings = sh_eth_set_settings,
  1899. .get_regs_len = sh_eth_get_regs_len,
  1900. .get_regs = sh_eth_get_regs,
  1901. .nway_reset = sh_eth_nway_reset,
  1902. .get_msglevel = sh_eth_get_msglevel,
  1903. .set_msglevel = sh_eth_set_msglevel,
  1904. .get_link = ethtool_op_get_link,
  1905. .get_strings = sh_eth_get_strings,
  1906. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1907. .get_sset_count = sh_eth_get_sset_count,
  1908. .get_ringparam = sh_eth_get_ringparam,
  1909. .set_ringparam = sh_eth_set_ringparam,
  1910. };
  1911. /* network device open function */
  1912. static int sh_eth_open(struct net_device *ndev)
  1913. {
  1914. struct sh_eth_private *mdp = netdev_priv(ndev);
  1915. int ret;
  1916. pm_runtime_get_sync(&mdp->pdev->dev);
  1917. napi_enable(&mdp->napi);
  1918. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1919. mdp->cd->irq_flags, ndev->name, ndev);
  1920. if (ret) {
  1921. netdev_err(ndev, "Can not assign IRQ number\n");
  1922. goto out_napi_off;
  1923. }
  1924. /* Descriptor set */
  1925. ret = sh_eth_ring_init(ndev);
  1926. if (ret)
  1927. goto out_free_irq;
  1928. /* device init */
  1929. ret = sh_eth_dev_init(ndev, true);
  1930. if (ret)
  1931. goto out_free_irq;
  1932. /* PHY control start*/
  1933. ret = sh_eth_phy_start(ndev);
  1934. if (ret)
  1935. goto out_free_irq;
  1936. netif_start_queue(ndev);
  1937. mdp->is_opened = 1;
  1938. return ret;
  1939. out_free_irq:
  1940. free_irq(ndev->irq, ndev);
  1941. out_napi_off:
  1942. napi_disable(&mdp->napi);
  1943. pm_runtime_put_sync(&mdp->pdev->dev);
  1944. return ret;
  1945. }
  1946. /* Timeout function */
  1947. static void sh_eth_tx_timeout(struct net_device *ndev)
  1948. {
  1949. struct sh_eth_private *mdp = netdev_priv(ndev);
  1950. struct sh_eth_rxdesc *rxdesc;
  1951. int i;
  1952. netif_stop_queue(ndev);
  1953. netif_err(mdp, timer, ndev,
  1954. "transmit timed out, status %8.8x, resetting...\n",
  1955. sh_eth_read(ndev, EESR));
  1956. /* tx_errors count up */
  1957. ndev->stats.tx_errors++;
  1958. /* Free all the skbuffs in the Rx queue. */
  1959. for (i = 0; i < mdp->num_rx_ring; i++) {
  1960. rxdesc = &mdp->rx_ring[i];
  1961. rxdesc->status = cpu_to_le32(0);
  1962. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  1963. dev_kfree_skb(mdp->rx_skbuff[i]);
  1964. mdp->rx_skbuff[i] = NULL;
  1965. }
  1966. for (i = 0; i < mdp->num_tx_ring; i++) {
  1967. dev_kfree_skb(mdp->tx_skbuff[i]);
  1968. mdp->tx_skbuff[i] = NULL;
  1969. }
  1970. /* device init */
  1971. sh_eth_dev_init(ndev, true);
  1972. netif_start_queue(ndev);
  1973. }
  1974. /* Packet transmit function */
  1975. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1976. {
  1977. struct sh_eth_private *mdp = netdev_priv(ndev);
  1978. struct sh_eth_txdesc *txdesc;
  1979. dma_addr_t dma_addr;
  1980. u32 entry;
  1981. unsigned long flags;
  1982. spin_lock_irqsave(&mdp->lock, flags);
  1983. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1984. if (!sh_eth_txfree(ndev)) {
  1985. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  1986. netif_stop_queue(ndev);
  1987. spin_unlock_irqrestore(&mdp->lock, flags);
  1988. return NETDEV_TX_BUSY;
  1989. }
  1990. }
  1991. spin_unlock_irqrestore(&mdp->lock, flags);
  1992. if (skb_put_padto(skb, ETH_ZLEN))
  1993. return NETDEV_TX_OK;
  1994. entry = mdp->cur_tx % mdp->num_tx_ring;
  1995. mdp->tx_skbuff[entry] = skb;
  1996. txdesc = &mdp->tx_ring[entry];
  1997. /* soft swap. */
  1998. if (!mdp->cd->hw_swap)
  1999. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2000. dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  2001. DMA_TO_DEVICE);
  2002. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  2003. kfree_skb(skb);
  2004. return NETDEV_TX_OK;
  2005. }
  2006. txdesc->addr = cpu_to_le32(dma_addr);
  2007. txdesc->len = cpu_to_le32(skb->len << 16);
  2008. dma_wmb(); /* TACT bit must be set after all the above writes */
  2009. if (entry >= mdp->num_tx_ring - 1)
  2010. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2011. else
  2012. txdesc->status |= cpu_to_le32(TD_TACT);
  2013. mdp->cur_tx++;
  2014. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  2015. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  2016. return NETDEV_TX_OK;
  2017. }
  2018. /* The statistics registers have write-clear behaviour, which means we
  2019. * will lose any increment between the read and write. We mitigate
  2020. * this by only clearing when we read a non-zero value, so we will
  2021. * never falsely report a total of zero.
  2022. */
  2023. static void
  2024. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2025. {
  2026. u32 delta = sh_eth_read(ndev, reg);
  2027. if (delta) {
  2028. *stat += delta;
  2029. sh_eth_write(ndev, 0, reg);
  2030. }
  2031. }
  2032. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2033. {
  2034. struct sh_eth_private *mdp = netdev_priv(ndev);
  2035. if (sh_eth_is_rz_fast_ether(mdp))
  2036. return &ndev->stats;
  2037. if (!mdp->is_opened)
  2038. return &ndev->stats;
  2039. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2040. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2041. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2042. if (sh_eth_is_gether(mdp)) {
  2043. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2044. CERCR);
  2045. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2046. CEECR);
  2047. } else {
  2048. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2049. CNDCR);
  2050. }
  2051. return &ndev->stats;
  2052. }
  2053. /* device close function */
  2054. static int sh_eth_close(struct net_device *ndev)
  2055. {
  2056. struct sh_eth_private *mdp = netdev_priv(ndev);
  2057. netif_stop_queue(ndev);
  2058. /* Serialise with the interrupt handler and NAPI, then disable
  2059. * interrupts. We have to clear the irq_enabled flag first to
  2060. * ensure that interrupts won't be re-enabled.
  2061. */
  2062. mdp->irq_enabled = false;
  2063. synchronize_irq(ndev->irq);
  2064. napi_disable(&mdp->napi);
  2065. sh_eth_write(ndev, 0x0000, EESIPR);
  2066. sh_eth_dev_exit(ndev);
  2067. /* PHY Disconnect */
  2068. if (mdp->phydev) {
  2069. phy_stop(mdp->phydev);
  2070. phy_disconnect(mdp->phydev);
  2071. mdp->phydev = NULL;
  2072. }
  2073. free_irq(ndev->irq, ndev);
  2074. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2075. sh_eth_ring_free(ndev);
  2076. pm_runtime_put_sync(&mdp->pdev->dev);
  2077. mdp->is_opened = 0;
  2078. return 0;
  2079. }
  2080. /* ioctl to device function */
  2081. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2082. {
  2083. struct sh_eth_private *mdp = netdev_priv(ndev);
  2084. struct phy_device *phydev = mdp->phydev;
  2085. if (!netif_running(ndev))
  2086. return -EINVAL;
  2087. if (!phydev)
  2088. return -ENODEV;
  2089. return phy_mii_ioctl(phydev, rq, cmd);
  2090. }
  2091. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2092. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2093. int entry)
  2094. {
  2095. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2096. }
  2097. static u32 sh_eth_tsu_get_post_mask(int entry)
  2098. {
  2099. return 0x0f << (28 - ((entry % 8) * 4));
  2100. }
  2101. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2102. {
  2103. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2104. }
  2105. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2106. int entry)
  2107. {
  2108. struct sh_eth_private *mdp = netdev_priv(ndev);
  2109. u32 tmp;
  2110. void *reg_offset;
  2111. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2112. tmp = ioread32(reg_offset);
  2113. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2114. }
  2115. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2116. int entry)
  2117. {
  2118. struct sh_eth_private *mdp = netdev_priv(ndev);
  2119. u32 post_mask, ref_mask, tmp;
  2120. void *reg_offset;
  2121. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2122. post_mask = sh_eth_tsu_get_post_mask(entry);
  2123. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2124. tmp = ioread32(reg_offset);
  2125. iowrite32(tmp & ~post_mask, reg_offset);
  2126. /* If other port enables, the function returns "true" */
  2127. return tmp & ref_mask;
  2128. }
  2129. static int sh_eth_tsu_busy(struct net_device *ndev)
  2130. {
  2131. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2132. struct sh_eth_private *mdp = netdev_priv(ndev);
  2133. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2134. udelay(10);
  2135. timeout--;
  2136. if (timeout <= 0) {
  2137. netdev_err(ndev, "%s: timeout\n", __func__);
  2138. return -ETIMEDOUT;
  2139. }
  2140. }
  2141. return 0;
  2142. }
  2143. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2144. const u8 *addr)
  2145. {
  2146. u32 val;
  2147. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2148. iowrite32(val, reg);
  2149. if (sh_eth_tsu_busy(ndev) < 0)
  2150. return -EBUSY;
  2151. val = addr[4] << 8 | addr[5];
  2152. iowrite32(val, reg + 4);
  2153. if (sh_eth_tsu_busy(ndev) < 0)
  2154. return -EBUSY;
  2155. return 0;
  2156. }
  2157. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2158. {
  2159. u32 val;
  2160. val = ioread32(reg);
  2161. addr[0] = (val >> 24) & 0xff;
  2162. addr[1] = (val >> 16) & 0xff;
  2163. addr[2] = (val >> 8) & 0xff;
  2164. addr[3] = val & 0xff;
  2165. val = ioread32(reg + 4);
  2166. addr[4] = (val >> 8) & 0xff;
  2167. addr[5] = val & 0xff;
  2168. }
  2169. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2170. {
  2171. struct sh_eth_private *mdp = netdev_priv(ndev);
  2172. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2173. int i;
  2174. u8 c_addr[ETH_ALEN];
  2175. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2176. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2177. if (ether_addr_equal(addr, c_addr))
  2178. return i;
  2179. }
  2180. return -ENOENT;
  2181. }
  2182. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2183. {
  2184. u8 blank[ETH_ALEN];
  2185. int entry;
  2186. memset(blank, 0, sizeof(blank));
  2187. entry = sh_eth_tsu_find_entry(ndev, blank);
  2188. return (entry < 0) ? -ENOMEM : entry;
  2189. }
  2190. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2191. int entry)
  2192. {
  2193. struct sh_eth_private *mdp = netdev_priv(ndev);
  2194. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2195. int ret;
  2196. u8 blank[ETH_ALEN];
  2197. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2198. ~(1 << (31 - entry)), TSU_TEN);
  2199. memset(blank, 0, sizeof(blank));
  2200. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2201. if (ret < 0)
  2202. return ret;
  2203. return 0;
  2204. }
  2205. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2206. {
  2207. struct sh_eth_private *mdp = netdev_priv(ndev);
  2208. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2209. int i, ret;
  2210. if (!mdp->cd->tsu)
  2211. return 0;
  2212. i = sh_eth_tsu_find_entry(ndev, addr);
  2213. if (i < 0) {
  2214. /* No entry found, create one */
  2215. i = sh_eth_tsu_find_empty(ndev);
  2216. if (i < 0)
  2217. return -ENOMEM;
  2218. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2219. if (ret < 0)
  2220. return ret;
  2221. /* Enable the entry */
  2222. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2223. (1 << (31 - i)), TSU_TEN);
  2224. }
  2225. /* Entry found or created, enable POST */
  2226. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2227. return 0;
  2228. }
  2229. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2230. {
  2231. struct sh_eth_private *mdp = netdev_priv(ndev);
  2232. int i, ret;
  2233. if (!mdp->cd->tsu)
  2234. return 0;
  2235. i = sh_eth_tsu_find_entry(ndev, addr);
  2236. if (i) {
  2237. /* Entry found */
  2238. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2239. goto done;
  2240. /* Disable the entry if both ports was disabled */
  2241. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2242. if (ret < 0)
  2243. return ret;
  2244. }
  2245. done:
  2246. return 0;
  2247. }
  2248. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2249. {
  2250. struct sh_eth_private *mdp = netdev_priv(ndev);
  2251. int i, ret;
  2252. if (!mdp->cd->tsu)
  2253. return 0;
  2254. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2255. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2256. continue;
  2257. /* Disable the entry if both ports was disabled */
  2258. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2259. if (ret < 0)
  2260. return ret;
  2261. }
  2262. return 0;
  2263. }
  2264. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2265. {
  2266. struct sh_eth_private *mdp = netdev_priv(ndev);
  2267. u8 addr[ETH_ALEN];
  2268. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2269. int i;
  2270. if (!mdp->cd->tsu)
  2271. return;
  2272. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2273. sh_eth_tsu_read_entry(reg_offset, addr);
  2274. if (is_multicast_ether_addr(addr))
  2275. sh_eth_tsu_del_entry(ndev, addr);
  2276. }
  2277. }
  2278. /* Update promiscuous flag and multicast filter */
  2279. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2280. {
  2281. struct sh_eth_private *mdp = netdev_priv(ndev);
  2282. u32 ecmr_bits;
  2283. int mcast_all = 0;
  2284. unsigned long flags;
  2285. spin_lock_irqsave(&mdp->lock, flags);
  2286. /* Initial condition is MCT = 1, PRM = 0.
  2287. * Depending on ndev->flags, set PRM or clear MCT
  2288. */
  2289. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2290. if (mdp->cd->tsu)
  2291. ecmr_bits |= ECMR_MCT;
  2292. if (!(ndev->flags & IFF_MULTICAST)) {
  2293. sh_eth_tsu_purge_mcast(ndev);
  2294. mcast_all = 1;
  2295. }
  2296. if (ndev->flags & IFF_ALLMULTI) {
  2297. sh_eth_tsu_purge_mcast(ndev);
  2298. ecmr_bits &= ~ECMR_MCT;
  2299. mcast_all = 1;
  2300. }
  2301. if (ndev->flags & IFF_PROMISC) {
  2302. sh_eth_tsu_purge_all(ndev);
  2303. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2304. } else if (mdp->cd->tsu) {
  2305. struct netdev_hw_addr *ha;
  2306. netdev_for_each_mc_addr(ha, ndev) {
  2307. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2308. continue;
  2309. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2310. if (!mcast_all) {
  2311. sh_eth_tsu_purge_mcast(ndev);
  2312. ecmr_bits &= ~ECMR_MCT;
  2313. mcast_all = 1;
  2314. }
  2315. }
  2316. }
  2317. }
  2318. /* update the ethernet mode */
  2319. sh_eth_write(ndev, ecmr_bits, ECMR);
  2320. spin_unlock_irqrestore(&mdp->lock, flags);
  2321. }
  2322. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2323. {
  2324. if (!mdp->port)
  2325. return TSU_VTAG0;
  2326. else
  2327. return TSU_VTAG1;
  2328. }
  2329. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2330. __be16 proto, u16 vid)
  2331. {
  2332. struct sh_eth_private *mdp = netdev_priv(ndev);
  2333. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2334. if (unlikely(!mdp->cd->tsu))
  2335. return -EPERM;
  2336. /* No filtering if vid = 0 */
  2337. if (!vid)
  2338. return 0;
  2339. mdp->vlan_num_ids++;
  2340. /* The controller has one VLAN tag HW filter. So, if the filter is
  2341. * already enabled, the driver disables it and the filte
  2342. */
  2343. if (mdp->vlan_num_ids > 1) {
  2344. /* disable VLAN filter */
  2345. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2346. return 0;
  2347. }
  2348. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2349. vtag_reg_index);
  2350. return 0;
  2351. }
  2352. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2353. __be16 proto, u16 vid)
  2354. {
  2355. struct sh_eth_private *mdp = netdev_priv(ndev);
  2356. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2357. if (unlikely(!mdp->cd->tsu))
  2358. return -EPERM;
  2359. /* No filtering if vid = 0 */
  2360. if (!vid)
  2361. return 0;
  2362. mdp->vlan_num_ids--;
  2363. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2364. return 0;
  2365. }
  2366. /* SuperH's TSU register init function */
  2367. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2368. {
  2369. if (sh_eth_is_rz_fast_ether(mdp)) {
  2370. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2371. return;
  2372. }
  2373. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2374. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2375. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2376. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2377. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2378. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2379. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2380. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2381. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2382. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2383. if (sh_eth_is_gether(mdp)) {
  2384. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2385. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2386. } else {
  2387. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2388. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2389. }
  2390. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2391. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2392. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2393. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2394. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2395. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2396. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2397. }
  2398. /* MDIO bus release function */
  2399. static int sh_mdio_release(struct sh_eth_private *mdp)
  2400. {
  2401. /* unregister mdio bus */
  2402. mdiobus_unregister(mdp->mii_bus);
  2403. /* free bitbang info */
  2404. free_mdio_bitbang(mdp->mii_bus);
  2405. return 0;
  2406. }
  2407. /* MDIO bus init function */
  2408. static int sh_mdio_init(struct sh_eth_private *mdp,
  2409. struct sh_eth_plat_data *pd)
  2410. {
  2411. int ret;
  2412. struct bb_info *bitbang;
  2413. struct platform_device *pdev = mdp->pdev;
  2414. struct device *dev = &mdp->pdev->dev;
  2415. /* create bit control struct for PHY */
  2416. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2417. if (!bitbang)
  2418. return -ENOMEM;
  2419. /* bitbang init */
  2420. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2421. bitbang->set_gate = pd->set_mdio_gate;
  2422. bitbang->ctrl.ops = &bb_ops;
  2423. /* MII controller setting */
  2424. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2425. if (!mdp->mii_bus)
  2426. return -ENOMEM;
  2427. /* Hook up MII support for ethtool */
  2428. mdp->mii_bus->name = "sh_mii";
  2429. mdp->mii_bus->parent = dev;
  2430. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2431. pdev->name, pdev->id);
  2432. /* register MDIO bus */
  2433. if (dev->of_node) {
  2434. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2435. } else {
  2436. if (pd->phy_irq > 0)
  2437. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2438. ret = mdiobus_register(mdp->mii_bus);
  2439. }
  2440. if (ret)
  2441. goto out_free_bus;
  2442. return 0;
  2443. out_free_bus:
  2444. free_mdio_bitbang(mdp->mii_bus);
  2445. return ret;
  2446. }
  2447. static const u16 *sh_eth_get_register_offset(int register_type)
  2448. {
  2449. const u16 *reg_offset = NULL;
  2450. switch (register_type) {
  2451. case SH_ETH_REG_GIGABIT:
  2452. reg_offset = sh_eth_offset_gigabit;
  2453. break;
  2454. case SH_ETH_REG_FAST_RZ:
  2455. reg_offset = sh_eth_offset_fast_rz;
  2456. break;
  2457. case SH_ETH_REG_FAST_RCAR:
  2458. reg_offset = sh_eth_offset_fast_rcar;
  2459. break;
  2460. case SH_ETH_REG_FAST_SH4:
  2461. reg_offset = sh_eth_offset_fast_sh4;
  2462. break;
  2463. case SH_ETH_REG_FAST_SH3_SH2:
  2464. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2465. break;
  2466. }
  2467. return reg_offset;
  2468. }
  2469. static const struct net_device_ops sh_eth_netdev_ops = {
  2470. .ndo_open = sh_eth_open,
  2471. .ndo_stop = sh_eth_close,
  2472. .ndo_start_xmit = sh_eth_start_xmit,
  2473. .ndo_get_stats = sh_eth_get_stats,
  2474. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2475. .ndo_tx_timeout = sh_eth_tx_timeout,
  2476. .ndo_do_ioctl = sh_eth_do_ioctl,
  2477. .ndo_validate_addr = eth_validate_addr,
  2478. .ndo_set_mac_address = eth_mac_addr,
  2479. .ndo_change_mtu = eth_change_mtu,
  2480. };
  2481. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2482. .ndo_open = sh_eth_open,
  2483. .ndo_stop = sh_eth_close,
  2484. .ndo_start_xmit = sh_eth_start_xmit,
  2485. .ndo_get_stats = sh_eth_get_stats,
  2486. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2487. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2488. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2489. .ndo_tx_timeout = sh_eth_tx_timeout,
  2490. .ndo_do_ioctl = sh_eth_do_ioctl,
  2491. .ndo_validate_addr = eth_validate_addr,
  2492. .ndo_set_mac_address = eth_mac_addr,
  2493. .ndo_change_mtu = eth_change_mtu,
  2494. };
  2495. #ifdef CONFIG_OF
  2496. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2497. {
  2498. struct device_node *np = dev->of_node;
  2499. struct sh_eth_plat_data *pdata;
  2500. const char *mac_addr;
  2501. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2502. if (!pdata)
  2503. return NULL;
  2504. pdata->phy_interface = of_get_phy_mode(np);
  2505. mac_addr = of_get_mac_address(np);
  2506. if (mac_addr)
  2507. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2508. pdata->no_ether_link =
  2509. of_property_read_bool(np, "renesas,no-ether-link");
  2510. pdata->ether_link_active_low =
  2511. of_property_read_bool(np, "renesas,ether-link-active-low");
  2512. return pdata;
  2513. }
  2514. static const struct of_device_id sh_eth_match_table[] = {
  2515. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2516. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2517. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2518. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2519. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2520. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2521. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2522. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2523. { }
  2524. };
  2525. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2526. #else
  2527. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2528. {
  2529. return NULL;
  2530. }
  2531. #endif
  2532. static int sh_eth_drv_probe(struct platform_device *pdev)
  2533. {
  2534. struct resource *res;
  2535. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2536. const struct platform_device_id *id = platform_get_device_id(pdev);
  2537. struct sh_eth_private *mdp;
  2538. struct net_device *ndev;
  2539. int ret, devno;
  2540. /* get base addr */
  2541. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2542. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2543. if (!ndev)
  2544. return -ENOMEM;
  2545. pm_runtime_enable(&pdev->dev);
  2546. pm_runtime_get_sync(&pdev->dev);
  2547. devno = pdev->id;
  2548. if (devno < 0)
  2549. devno = 0;
  2550. ndev->dma = -1;
  2551. ret = platform_get_irq(pdev, 0);
  2552. if (ret < 0)
  2553. goto out_release;
  2554. ndev->irq = ret;
  2555. SET_NETDEV_DEV(ndev, &pdev->dev);
  2556. mdp = netdev_priv(ndev);
  2557. mdp->num_tx_ring = TX_RING_SIZE;
  2558. mdp->num_rx_ring = RX_RING_SIZE;
  2559. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2560. if (IS_ERR(mdp->addr)) {
  2561. ret = PTR_ERR(mdp->addr);
  2562. goto out_release;
  2563. }
  2564. ndev->base_addr = res->start;
  2565. spin_lock_init(&mdp->lock);
  2566. mdp->pdev = pdev;
  2567. if (pdev->dev.of_node)
  2568. pd = sh_eth_parse_dt(&pdev->dev);
  2569. if (!pd) {
  2570. dev_err(&pdev->dev, "no platform data\n");
  2571. ret = -EINVAL;
  2572. goto out_release;
  2573. }
  2574. /* get PHY ID */
  2575. mdp->phy_id = pd->phy;
  2576. mdp->phy_interface = pd->phy_interface;
  2577. mdp->no_ether_link = pd->no_ether_link;
  2578. mdp->ether_link_active_low = pd->ether_link_active_low;
  2579. /* set cpu data */
  2580. if (id)
  2581. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2582. else
  2583. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2584. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2585. if (!mdp->reg_offset) {
  2586. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2587. mdp->cd->register_type);
  2588. ret = -EINVAL;
  2589. goto out_release;
  2590. }
  2591. sh_eth_set_default_cpu_data(mdp->cd);
  2592. /* set function */
  2593. if (mdp->cd->tsu)
  2594. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2595. else
  2596. ndev->netdev_ops = &sh_eth_netdev_ops;
  2597. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2598. ndev->watchdog_timeo = TX_TIMEOUT;
  2599. /* debug message level */
  2600. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2601. /* read and set MAC address */
  2602. read_mac_address(ndev, pd->mac_addr);
  2603. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2604. dev_warn(&pdev->dev,
  2605. "no valid MAC address supplied, using a random one.\n");
  2606. eth_hw_addr_random(ndev);
  2607. }
  2608. /* ioremap the TSU registers */
  2609. if (mdp->cd->tsu) {
  2610. struct resource *rtsu;
  2611. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2612. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2613. if (IS_ERR(mdp->tsu_addr)) {
  2614. ret = PTR_ERR(mdp->tsu_addr);
  2615. goto out_release;
  2616. }
  2617. mdp->port = devno % 2;
  2618. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2619. }
  2620. /* initialize first or needed device */
  2621. if (!devno || pd->needs_init) {
  2622. if (mdp->cd->chip_reset)
  2623. mdp->cd->chip_reset(ndev);
  2624. if (mdp->cd->tsu) {
  2625. /* TSU init (Init only)*/
  2626. sh_eth_tsu_init(mdp);
  2627. }
  2628. }
  2629. if (mdp->cd->rmiimode)
  2630. sh_eth_write(ndev, 0x1, RMIIMODE);
  2631. /* MDIO bus init */
  2632. ret = sh_mdio_init(mdp, pd);
  2633. if (ret) {
  2634. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2635. goto out_release;
  2636. }
  2637. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2638. /* network device register */
  2639. ret = register_netdev(ndev);
  2640. if (ret)
  2641. goto out_napi_del;
  2642. /* print device information */
  2643. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2644. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2645. pm_runtime_put(&pdev->dev);
  2646. platform_set_drvdata(pdev, ndev);
  2647. return ret;
  2648. out_napi_del:
  2649. netif_napi_del(&mdp->napi);
  2650. sh_mdio_release(mdp);
  2651. out_release:
  2652. /* net_dev free */
  2653. if (ndev)
  2654. free_netdev(ndev);
  2655. pm_runtime_put(&pdev->dev);
  2656. pm_runtime_disable(&pdev->dev);
  2657. return ret;
  2658. }
  2659. static int sh_eth_drv_remove(struct platform_device *pdev)
  2660. {
  2661. struct net_device *ndev = platform_get_drvdata(pdev);
  2662. struct sh_eth_private *mdp = netdev_priv(ndev);
  2663. unregister_netdev(ndev);
  2664. netif_napi_del(&mdp->napi);
  2665. sh_mdio_release(mdp);
  2666. pm_runtime_disable(&pdev->dev);
  2667. free_netdev(ndev);
  2668. return 0;
  2669. }
  2670. #ifdef CONFIG_PM
  2671. #ifdef CONFIG_PM_SLEEP
  2672. static int sh_eth_suspend(struct device *dev)
  2673. {
  2674. struct net_device *ndev = dev_get_drvdata(dev);
  2675. int ret = 0;
  2676. if (netif_running(ndev)) {
  2677. netif_device_detach(ndev);
  2678. ret = sh_eth_close(ndev);
  2679. }
  2680. return ret;
  2681. }
  2682. static int sh_eth_resume(struct device *dev)
  2683. {
  2684. struct net_device *ndev = dev_get_drvdata(dev);
  2685. int ret = 0;
  2686. if (netif_running(ndev)) {
  2687. ret = sh_eth_open(ndev);
  2688. if (ret < 0)
  2689. return ret;
  2690. netif_device_attach(ndev);
  2691. }
  2692. return ret;
  2693. }
  2694. #endif
  2695. static int sh_eth_runtime_nop(struct device *dev)
  2696. {
  2697. /* Runtime PM callback shared between ->runtime_suspend()
  2698. * and ->runtime_resume(). Simply returns success.
  2699. *
  2700. * This driver re-initializes all registers after
  2701. * pm_runtime_get_sync() anyway so there is no need
  2702. * to save and restore registers here.
  2703. */
  2704. return 0;
  2705. }
  2706. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2707. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2708. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2709. };
  2710. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2711. #else
  2712. #define SH_ETH_PM_OPS NULL
  2713. #endif
  2714. static struct platform_device_id sh_eth_id_table[] = {
  2715. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2716. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2717. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2718. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2719. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2720. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2721. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2722. { }
  2723. };
  2724. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2725. static struct platform_driver sh_eth_driver = {
  2726. .probe = sh_eth_drv_probe,
  2727. .remove = sh_eth_drv_remove,
  2728. .id_table = sh_eth_id_table,
  2729. .driver = {
  2730. .name = CARDNAME,
  2731. .pm = SH_ETH_PM_OPS,
  2732. .of_match_table = of_match_ptr(sh_eth_match_table),
  2733. },
  2734. };
  2735. module_platform_driver(sh_eth_driver);
  2736. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2737. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2738. MODULE_LICENSE("GPL v2");