ravb_main.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949
  1. /* Renesas Ethernet AVB device driver
  2. *
  3. * Copyright (C) 2014-2015 Renesas Electronics Corporation
  4. * Copyright (C) 2015 Renesas Solutions Corp.
  5. * Copyright (C) 2015-2016 Cogent Embedded, Inc. <source@cogentembedded.com>
  6. *
  7. * Based on the SuperH Ethernet driver
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License version 2,
  11. * as published by the Free Software Foundation.
  12. */
  13. #include <linux/cache.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/err.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/if_vlan.h>
  21. #include <linux/kernel.h>
  22. #include <linux/list.h>
  23. #include <linux/module.h>
  24. #include <linux/net_tstamp.h>
  25. #include <linux/of.h>
  26. #include <linux/of_device.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_mdio.h>
  29. #include <linux/of_net.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/slab.h>
  32. #include <linux/spinlock.h>
  33. #include <asm/div64.h>
  34. #include "ravb.h"
  35. #define RAVB_DEF_MSG_ENABLE \
  36. (NETIF_MSG_LINK | \
  37. NETIF_MSG_TIMER | \
  38. NETIF_MSG_RX_ERR | \
  39. NETIF_MSG_TX_ERR)
  40. void ravb_modify(struct net_device *ndev, enum ravb_reg reg, u32 clear,
  41. u32 set)
  42. {
  43. ravb_write(ndev, (ravb_read(ndev, reg) & ~clear) | set, reg);
  44. }
  45. int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value)
  46. {
  47. int i;
  48. for (i = 0; i < 10000; i++) {
  49. if ((ravb_read(ndev, reg) & mask) == value)
  50. return 0;
  51. udelay(10);
  52. }
  53. return -ETIMEDOUT;
  54. }
  55. static int ravb_config(struct net_device *ndev)
  56. {
  57. int error;
  58. /* Set config mode */
  59. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
  60. /* Check if the operating mode is changed to the config mode */
  61. error = ravb_wait(ndev, CSR, CSR_OPS, CSR_OPS_CONFIG);
  62. if (error)
  63. netdev_err(ndev, "failed to switch device to config mode\n");
  64. return error;
  65. }
  66. static void ravb_set_duplex(struct net_device *ndev)
  67. {
  68. struct ravb_private *priv = netdev_priv(ndev);
  69. ravb_modify(ndev, ECMR, ECMR_DM, priv->duplex ? ECMR_DM : 0);
  70. }
  71. static void ravb_set_rate(struct net_device *ndev)
  72. {
  73. struct ravb_private *priv = netdev_priv(ndev);
  74. switch (priv->speed) {
  75. case 100: /* 100BASE */
  76. ravb_write(ndev, GECMR_SPEED_100, GECMR);
  77. break;
  78. case 1000: /* 1000BASE */
  79. ravb_write(ndev, GECMR_SPEED_1000, GECMR);
  80. break;
  81. }
  82. }
  83. static void ravb_set_buffer_align(struct sk_buff *skb)
  84. {
  85. u32 reserve = (unsigned long)skb->data & (RAVB_ALIGN - 1);
  86. if (reserve)
  87. skb_reserve(skb, RAVB_ALIGN - reserve);
  88. }
  89. /* Get MAC address from the MAC address registers
  90. *
  91. * Ethernet AVB device doesn't have ROM for MAC address.
  92. * This function gets the MAC address that was used by a bootloader.
  93. */
  94. static void ravb_read_mac_address(struct net_device *ndev, const u8 *mac)
  95. {
  96. if (mac) {
  97. ether_addr_copy(ndev->dev_addr, mac);
  98. } else {
  99. u32 mahr = ravb_read(ndev, MAHR);
  100. u32 malr = ravb_read(ndev, MALR);
  101. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  102. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  103. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  104. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  105. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  106. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  107. }
  108. }
  109. static void ravb_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  110. {
  111. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  112. mdiobb);
  113. ravb_modify(priv->ndev, PIR, mask, set ? mask : 0);
  114. }
  115. /* MDC pin control */
  116. static void ravb_set_mdc(struct mdiobb_ctrl *ctrl, int level)
  117. {
  118. ravb_mdio_ctrl(ctrl, PIR_MDC, level);
  119. }
  120. /* Data I/O pin control */
  121. static void ravb_set_mdio_dir(struct mdiobb_ctrl *ctrl, int output)
  122. {
  123. ravb_mdio_ctrl(ctrl, PIR_MMD, output);
  124. }
  125. /* Set data bit */
  126. static void ravb_set_mdio_data(struct mdiobb_ctrl *ctrl, int value)
  127. {
  128. ravb_mdio_ctrl(ctrl, PIR_MDO, value);
  129. }
  130. /* Get data bit */
  131. static int ravb_get_mdio_data(struct mdiobb_ctrl *ctrl)
  132. {
  133. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  134. mdiobb);
  135. return (ravb_read(priv->ndev, PIR) & PIR_MDI) != 0;
  136. }
  137. /* MDIO bus control struct */
  138. static struct mdiobb_ops bb_ops = {
  139. .owner = THIS_MODULE,
  140. .set_mdc = ravb_set_mdc,
  141. .set_mdio_dir = ravb_set_mdio_dir,
  142. .set_mdio_data = ravb_set_mdio_data,
  143. .get_mdio_data = ravb_get_mdio_data,
  144. };
  145. /* Free skb's and DMA buffers for Ethernet AVB */
  146. static void ravb_ring_free(struct net_device *ndev, int q)
  147. {
  148. struct ravb_private *priv = netdev_priv(ndev);
  149. int ring_size;
  150. int i;
  151. /* Free RX skb ringbuffer */
  152. if (priv->rx_skb[q]) {
  153. for (i = 0; i < priv->num_rx_ring[q]; i++)
  154. dev_kfree_skb(priv->rx_skb[q][i]);
  155. }
  156. kfree(priv->rx_skb[q]);
  157. priv->rx_skb[q] = NULL;
  158. /* Free TX skb ringbuffer */
  159. if (priv->tx_skb[q]) {
  160. for (i = 0; i < priv->num_tx_ring[q]; i++)
  161. dev_kfree_skb(priv->tx_skb[q][i]);
  162. }
  163. kfree(priv->tx_skb[q]);
  164. priv->tx_skb[q] = NULL;
  165. /* Free aligned TX buffers */
  166. kfree(priv->tx_align[q]);
  167. priv->tx_align[q] = NULL;
  168. if (priv->rx_ring[q]) {
  169. ring_size = sizeof(struct ravb_ex_rx_desc) *
  170. (priv->num_rx_ring[q] + 1);
  171. dma_free_coherent(ndev->dev.parent, ring_size, priv->rx_ring[q],
  172. priv->rx_desc_dma[q]);
  173. priv->rx_ring[q] = NULL;
  174. }
  175. if (priv->tx_ring[q]) {
  176. ring_size = sizeof(struct ravb_tx_desc) *
  177. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  178. dma_free_coherent(ndev->dev.parent, ring_size, priv->tx_ring[q],
  179. priv->tx_desc_dma[q]);
  180. priv->tx_ring[q] = NULL;
  181. }
  182. }
  183. /* Format skb and descriptor buffer for Ethernet AVB */
  184. static void ravb_ring_format(struct net_device *ndev, int q)
  185. {
  186. struct ravb_private *priv = netdev_priv(ndev);
  187. struct ravb_ex_rx_desc *rx_desc;
  188. struct ravb_tx_desc *tx_desc;
  189. struct ravb_desc *desc;
  190. int rx_ring_size = sizeof(*rx_desc) * priv->num_rx_ring[q];
  191. int tx_ring_size = sizeof(*tx_desc) * priv->num_tx_ring[q] *
  192. NUM_TX_DESC;
  193. dma_addr_t dma_addr;
  194. int i;
  195. priv->cur_rx[q] = 0;
  196. priv->cur_tx[q] = 0;
  197. priv->dirty_rx[q] = 0;
  198. priv->dirty_tx[q] = 0;
  199. memset(priv->rx_ring[q], 0, rx_ring_size);
  200. /* Build RX ring buffer */
  201. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  202. /* RX descriptor */
  203. rx_desc = &priv->rx_ring[q][i];
  204. /* The size of the buffer should be on 16-byte boundary. */
  205. rx_desc->ds_cc = cpu_to_le16(ALIGN(PKT_BUF_SZ, 16));
  206. dma_addr = dma_map_single(ndev->dev.parent, priv->rx_skb[q][i]->data,
  207. ALIGN(PKT_BUF_SZ, 16),
  208. DMA_FROM_DEVICE);
  209. /* We just set the data size to 0 for a failed mapping which
  210. * should prevent DMA from happening...
  211. */
  212. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  213. rx_desc->ds_cc = cpu_to_le16(0);
  214. rx_desc->dptr = cpu_to_le32(dma_addr);
  215. rx_desc->die_dt = DT_FEMPTY;
  216. }
  217. rx_desc = &priv->rx_ring[q][i];
  218. rx_desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  219. rx_desc->die_dt = DT_LINKFIX; /* type */
  220. memset(priv->tx_ring[q], 0, tx_ring_size);
  221. /* Build TX ring buffer */
  222. for (i = 0, tx_desc = priv->tx_ring[q]; i < priv->num_tx_ring[q];
  223. i++, tx_desc++) {
  224. tx_desc->die_dt = DT_EEMPTY;
  225. tx_desc++;
  226. tx_desc->die_dt = DT_EEMPTY;
  227. }
  228. tx_desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  229. tx_desc->die_dt = DT_LINKFIX; /* type */
  230. /* RX descriptor base address for best effort */
  231. desc = &priv->desc_bat[RX_QUEUE_OFFSET + q];
  232. desc->die_dt = DT_LINKFIX; /* type */
  233. desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  234. /* TX descriptor base address for best effort */
  235. desc = &priv->desc_bat[q];
  236. desc->die_dt = DT_LINKFIX; /* type */
  237. desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  238. }
  239. /* Init skb and descriptor buffer for Ethernet AVB */
  240. static int ravb_ring_init(struct net_device *ndev, int q)
  241. {
  242. struct ravb_private *priv = netdev_priv(ndev);
  243. struct sk_buff *skb;
  244. int ring_size;
  245. int i;
  246. /* Allocate RX and TX skb rings */
  247. priv->rx_skb[q] = kcalloc(priv->num_rx_ring[q],
  248. sizeof(*priv->rx_skb[q]), GFP_KERNEL);
  249. priv->tx_skb[q] = kcalloc(priv->num_tx_ring[q],
  250. sizeof(*priv->tx_skb[q]), GFP_KERNEL);
  251. if (!priv->rx_skb[q] || !priv->tx_skb[q])
  252. goto error;
  253. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  254. skb = netdev_alloc_skb(ndev, PKT_BUF_SZ + RAVB_ALIGN - 1);
  255. if (!skb)
  256. goto error;
  257. ravb_set_buffer_align(skb);
  258. priv->rx_skb[q][i] = skb;
  259. }
  260. /* Allocate rings for the aligned buffers */
  261. priv->tx_align[q] = kmalloc(DPTR_ALIGN * priv->num_tx_ring[q] +
  262. DPTR_ALIGN - 1, GFP_KERNEL);
  263. if (!priv->tx_align[q])
  264. goto error;
  265. /* Allocate all RX descriptors. */
  266. ring_size = sizeof(struct ravb_ex_rx_desc) * (priv->num_rx_ring[q] + 1);
  267. priv->rx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
  268. &priv->rx_desc_dma[q],
  269. GFP_KERNEL);
  270. if (!priv->rx_ring[q])
  271. goto error;
  272. priv->dirty_rx[q] = 0;
  273. /* Allocate all TX descriptors. */
  274. ring_size = sizeof(struct ravb_tx_desc) *
  275. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  276. priv->tx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
  277. &priv->tx_desc_dma[q],
  278. GFP_KERNEL);
  279. if (!priv->tx_ring[q])
  280. goto error;
  281. return 0;
  282. error:
  283. ravb_ring_free(ndev, q);
  284. return -ENOMEM;
  285. }
  286. /* E-MAC init function */
  287. static void ravb_emac_init(struct net_device *ndev)
  288. {
  289. struct ravb_private *priv = netdev_priv(ndev);
  290. /* Receive frame limit set register */
  291. ravb_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN, RFLR);
  292. /* PAUSE prohibition */
  293. ravb_write(ndev, ECMR_ZPF | (priv->duplex ? ECMR_DM : 0) |
  294. ECMR_TE | ECMR_RE, ECMR);
  295. ravb_set_rate(ndev);
  296. /* Set MAC address */
  297. ravb_write(ndev,
  298. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  299. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  300. ravb_write(ndev,
  301. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  302. ravb_write(ndev, 1, MPR);
  303. /* E-MAC status register clear */
  304. ravb_write(ndev, ECSR_ICD | ECSR_MPD, ECSR);
  305. /* E-MAC interrupt enable register */
  306. ravb_write(ndev, ECSIPR_ICDIP | ECSIPR_MPDIP | ECSIPR_LCHNGIP, ECSIPR);
  307. }
  308. /* Device init function for Ethernet AVB */
  309. static int ravb_dmac_init(struct net_device *ndev)
  310. {
  311. int error;
  312. /* Set CONFIG mode */
  313. error = ravb_config(ndev);
  314. if (error)
  315. return error;
  316. error = ravb_ring_init(ndev, RAVB_BE);
  317. if (error)
  318. return error;
  319. error = ravb_ring_init(ndev, RAVB_NC);
  320. if (error) {
  321. ravb_ring_free(ndev, RAVB_BE);
  322. return error;
  323. }
  324. /* Descriptor format */
  325. ravb_ring_format(ndev, RAVB_BE);
  326. ravb_ring_format(ndev, RAVB_NC);
  327. #if defined(__LITTLE_ENDIAN)
  328. ravb_modify(ndev, CCC, CCC_BOC, 0);
  329. #else
  330. ravb_modify(ndev, CCC, CCC_BOC, CCC_BOC);
  331. #endif
  332. /* Set AVB RX */
  333. ravb_write(ndev, RCR_EFFS | RCR_ENCF | RCR_ETS0 | 0x18000000, RCR);
  334. /* Set FIFO size */
  335. ravb_write(ndev, TGC_TQP_AVBMODE1 | 0x00222200, TGC);
  336. /* Timestamp enable */
  337. ravb_write(ndev, TCCR_TFEN, TCCR);
  338. /* Interrupt init: */
  339. /* Frame receive */
  340. ravb_write(ndev, RIC0_FRE0 | RIC0_FRE1, RIC0);
  341. /* Disable FIFO full warning */
  342. ravb_write(ndev, 0, RIC1);
  343. /* Receive FIFO full error, descriptor empty */
  344. ravb_write(ndev, RIC2_QFE0 | RIC2_QFE1 | RIC2_RFFE, RIC2);
  345. /* Frame transmitted, timestamp FIFO updated */
  346. ravb_write(ndev, TIC_FTE0 | TIC_FTE1 | TIC_TFUE, TIC);
  347. /* Setting the control will start the AVB-DMAC process. */
  348. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_OPERATION);
  349. return 0;
  350. }
  351. /* Free TX skb function for AVB-IP */
  352. static int ravb_tx_free(struct net_device *ndev, int q)
  353. {
  354. struct ravb_private *priv = netdev_priv(ndev);
  355. struct net_device_stats *stats = &priv->stats[q];
  356. struct ravb_tx_desc *desc;
  357. int free_num = 0;
  358. int entry;
  359. u32 size;
  360. for (; priv->cur_tx[q] - priv->dirty_tx[q] > 0; priv->dirty_tx[q]++) {
  361. entry = priv->dirty_tx[q] % (priv->num_tx_ring[q] *
  362. NUM_TX_DESC);
  363. desc = &priv->tx_ring[q][entry];
  364. if (desc->die_dt != DT_FEMPTY)
  365. break;
  366. /* Descriptor type must be checked before all other reads */
  367. dma_rmb();
  368. size = le16_to_cpu(desc->ds_tagl) & TX_DS;
  369. /* Free the original skb. */
  370. if (priv->tx_skb[q][entry / NUM_TX_DESC]) {
  371. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  372. size, DMA_TO_DEVICE);
  373. /* Last packet descriptor? */
  374. if (entry % NUM_TX_DESC == NUM_TX_DESC - 1) {
  375. entry /= NUM_TX_DESC;
  376. dev_kfree_skb_any(priv->tx_skb[q][entry]);
  377. priv->tx_skb[q][entry] = NULL;
  378. stats->tx_packets++;
  379. }
  380. free_num++;
  381. }
  382. stats->tx_bytes += size;
  383. desc->die_dt = DT_EEMPTY;
  384. }
  385. return free_num;
  386. }
  387. static void ravb_get_tx_tstamp(struct net_device *ndev)
  388. {
  389. struct ravb_private *priv = netdev_priv(ndev);
  390. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  391. struct skb_shared_hwtstamps shhwtstamps;
  392. struct sk_buff *skb;
  393. struct timespec64 ts;
  394. u16 tag, tfa_tag;
  395. int count;
  396. u32 tfa2;
  397. count = (ravb_read(ndev, TSR) & TSR_TFFL) >> 8;
  398. while (count--) {
  399. tfa2 = ravb_read(ndev, TFA2);
  400. tfa_tag = (tfa2 & TFA2_TST) >> 16;
  401. ts.tv_nsec = (u64)ravb_read(ndev, TFA0);
  402. ts.tv_sec = ((u64)(tfa2 & TFA2_TSV) << 32) |
  403. ravb_read(ndev, TFA1);
  404. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  405. shhwtstamps.hwtstamp = timespec64_to_ktime(ts);
  406. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list,
  407. list) {
  408. skb = ts_skb->skb;
  409. tag = ts_skb->tag;
  410. list_del(&ts_skb->list);
  411. kfree(ts_skb);
  412. if (tag == tfa_tag) {
  413. skb_tstamp_tx(skb, &shhwtstamps);
  414. break;
  415. }
  416. }
  417. ravb_modify(ndev, TCCR, TCCR_TFR, TCCR_TFR);
  418. }
  419. }
  420. /* Packet receive function for Ethernet AVB */
  421. static bool ravb_rx(struct net_device *ndev, int *quota, int q)
  422. {
  423. struct ravb_private *priv = netdev_priv(ndev);
  424. int entry = priv->cur_rx[q] % priv->num_rx_ring[q];
  425. int boguscnt = (priv->dirty_rx[q] + priv->num_rx_ring[q]) -
  426. priv->cur_rx[q];
  427. struct net_device_stats *stats = &priv->stats[q];
  428. struct ravb_ex_rx_desc *desc;
  429. struct sk_buff *skb;
  430. dma_addr_t dma_addr;
  431. struct timespec64 ts;
  432. u8 desc_status;
  433. u16 pkt_len;
  434. int limit;
  435. boguscnt = min(boguscnt, *quota);
  436. limit = boguscnt;
  437. desc = &priv->rx_ring[q][entry];
  438. while (desc->die_dt != DT_FEMPTY) {
  439. /* Descriptor type must be checked before all other reads */
  440. dma_rmb();
  441. desc_status = desc->msc;
  442. pkt_len = le16_to_cpu(desc->ds_cc) & RX_DS;
  443. if (--boguscnt < 0)
  444. break;
  445. /* We use 0-byte descriptors to mark the DMA mapping errors */
  446. if (!pkt_len)
  447. continue;
  448. if (desc_status & MSC_MC)
  449. stats->multicast++;
  450. if (desc_status & (MSC_CRC | MSC_RFE | MSC_RTSF | MSC_RTLF |
  451. MSC_CEEF)) {
  452. stats->rx_errors++;
  453. if (desc_status & MSC_CRC)
  454. stats->rx_crc_errors++;
  455. if (desc_status & MSC_RFE)
  456. stats->rx_frame_errors++;
  457. if (desc_status & (MSC_RTLF | MSC_RTSF))
  458. stats->rx_length_errors++;
  459. if (desc_status & MSC_CEEF)
  460. stats->rx_missed_errors++;
  461. } else {
  462. u32 get_ts = priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE;
  463. skb = priv->rx_skb[q][entry];
  464. priv->rx_skb[q][entry] = NULL;
  465. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  466. ALIGN(PKT_BUF_SZ, 16),
  467. DMA_FROM_DEVICE);
  468. get_ts &= (q == RAVB_NC) ?
  469. RAVB_RXTSTAMP_TYPE_V2_L2_EVENT :
  470. ~RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  471. if (get_ts) {
  472. struct skb_shared_hwtstamps *shhwtstamps;
  473. shhwtstamps = skb_hwtstamps(skb);
  474. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  475. ts.tv_sec = ((u64) le16_to_cpu(desc->ts_sh) <<
  476. 32) | le32_to_cpu(desc->ts_sl);
  477. ts.tv_nsec = le32_to_cpu(desc->ts_n);
  478. shhwtstamps->hwtstamp = timespec64_to_ktime(ts);
  479. }
  480. skb_put(skb, pkt_len);
  481. skb->protocol = eth_type_trans(skb, ndev);
  482. napi_gro_receive(&priv->napi[q], skb);
  483. stats->rx_packets++;
  484. stats->rx_bytes += pkt_len;
  485. }
  486. entry = (++priv->cur_rx[q]) % priv->num_rx_ring[q];
  487. desc = &priv->rx_ring[q][entry];
  488. }
  489. /* Refill the RX ring buffers. */
  490. for (; priv->cur_rx[q] - priv->dirty_rx[q] > 0; priv->dirty_rx[q]++) {
  491. entry = priv->dirty_rx[q] % priv->num_rx_ring[q];
  492. desc = &priv->rx_ring[q][entry];
  493. /* The size of the buffer should be on 16-byte boundary. */
  494. desc->ds_cc = cpu_to_le16(ALIGN(PKT_BUF_SZ, 16));
  495. if (!priv->rx_skb[q][entry]) {
  496. skb = netdev_alloc_skb(ndev,
  497. PKT_BUF_SZ + RAVB_ALIGN - 1);
  498. if (!skb)
  499. break; /* Better luck next round. */
  500. ravb_set_buffer_align(skb);
  501. dma_addr = dma_map_single(ndev->dev.parent, skb->data,
  502. le16_to_cpu(desc->ds_cc),
  503. DMA_FROM_DEVICE);
  504. skb_checksum_none_assert(skb);
  505. /* We just set the data size to 0 for a failed mapping
  506. * which should prevent DMA from happening...
  507. */
  508. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  509. desc->ds_cc = cpu_to_le16(0);
  510. desc->dptr = cpu_to_le32(dma_addr);
  511. priv->rx_skb[q][entry] = skb;
  512. }
  513. /* Descriptor type must be set after all the above writes */
  514. dma_wmb();
  515. desc->die_dt = DT_FEMPTY;
  516. }
  517. *quota -= limit - (++boguscnt);
  518. return boguscnt <= 0;
  519. }
  520. static void ravb_rcv_snd_disable(struct net_device *ndev)
  521. {
  522. /* Disable TX and RX */
  523. ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  524. }
  525. static void ravb_rcv_snd_enable(struct net_device *ndev)
  526. {
  527. /* Enable TX and RX */
  528. ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  529. }
  530. /* function for waiting dma process finished */
  531. static int ravb_stop_dma(struct net_device *ndev)
  532. {
  533. int error;
  534. /* Wait for stopping the hardware TX process */
  535. error = ravb_wait(ndev, TCCR,
  536. TCCR_TSRQ0 | TCCR_TSRQ1 | TCCR_TSRQ2 | TCCR_TSRQ3, 0);
  537. if (error)
  538. return error;
  539. error = ravb_wait(ndev, CSR, CSR_TPO0 | CSR_TPO1 | CSR_TPO2 | CSR_TPO3,
  540. 0);
  541. if (error)
  542. return error;
  543. /* Stop the E-MAC's RX/TX processes. */
  544. ravb_rcv_snd_disable(ndev);
  545. /* Wait for stopping the RX DMA process */
  546. error = ravb_wait(ndev, CSR, CSR_RPO, 0);
  547. if (error)
  548. return error;
  549. /* Stop AVB-DMAC process */
  550. return ravb_config(ndev);
  551. }
  552. /* E-MAC interrupt handler */
  553. static void ravb_emac_interrupt(struct net_device *ndev)
  554. {
  555. struct ravb_private *priv = netdev_priv(ndev);
  556. u32 ecsr, psr;
  557. ecsr = ravb_read(ndev, ECSR);
  558. ravb_write(ndev, ecsr, ECSR); /* clear interrupt */
  559. if (ecsr & ECSR_ICD)
  560. ndev->stats.tx_carrier_errors++;
  561. if (ecsr & ECSR_LCHNG) {
  562. /* Link changed */
  563. if (priv->no_avb_link)
  564. return;
  565. psr = ravb_read(ndev, PSR);
  566. if (priv->avb_link_active_low)
  567. psr ^= PSR_LMON;
  568. if (!(psr & PSR_LMON)) {
  569. /* DIsable RX and TX */
  570. ravb_rcv_snd_disable(ndev);
  571. } else {
  572. /* Enable RX and TX */
  573. ravb_rcv_snd_enable(ndev);
  574. }
  575. }
  576. }
  577. /* Error interrupt handler */
  578. static void ravb_error_interrupt(struct net_device *ndev)
  579. {
  580. struct ravb_private *priv = netdev_priv(ndev);
  581. u32 eis, ris2;
  582. eis = ravb_read(ndev, EIS);
  583. ravb_write(ndev, ~EIS_QFS, EIS);
  584. if (eis & EIS_QFS) {
  585. ris2 = ravb_read(ndev, RIS2);
  586. ravb_write(ndev, ~(RIS2_QFF0 | RIS2_RFFF), RIS2);
  587. /* Receive Descriptor Empty int */
  588. if (ris2 & RIS2_QFF0)
  589. priv->stats[RAVB_BE].rx_over_errors++;
  590. /* Receive Descriptor Empty int */
  591. if (ris2 & RIS2_QFF1)
  592. priv->stats[RAVB_NC].rx_over_errors++;
  593. /* Receive FIFO Overflow int */
  594. if (ris2 & RIS2_RFFF)
  595. priv->rx_fifo_errors++;
  596. }
  597. }
  598. static irqreturn_t ravb_interrupt(int irq, void *dev_id)
  599. {
  600. struct net_device *ndev = dev_id;
  601. struct ravb_private *priv = netdev_priv(ndev);
  602. irqreturn_t result = IRQ_NONE;
  603. u32 iss;
  604. spin_lock(&priv->lock);
  605. /* Get interrupt status */
  606. iss = ravb_read(ndev, ISS);
  607. /* Received and transmitted interrupts */
  608. if (iss & (ISS_FRS | ISS_FTS | ISS_TFUS)) {
  609. u32 ris0 = ravb_read(ndev, RIS0);
  610. u32 ric0 = ravb_read(ndev, RIC0);
  611. u32 tis = ravb_read(ndev, TIS);
  612. u32 tic = ravb_read(ndev, TIC);
  613. int q;
  614. /* Timestamp updated */
  615. if (tis & TIS_TFUF) {
  616. ravb_write(ndev, ~TIS_TFUF, TIS);
  617. ravb_get_tx_tstamp(ndev);
  618. result = IRQ_HANDLED;
  619. }
  620. /* Network control and best effort queue RX/TX */
  621. for (q = RAVB_NC; q >= RAVB_BE; q--) {
  622. if (((ris0 & ric0) & BIT(q)) ||
  623. ((tis & tic) & BIT(q))) {
  624. if (napi_schedule_prep(&priv->napi[q])) {
  625. /* Mask RX and TX interrupts */
  626. ric0 &= ~BIT(q);
  627. tic &= ~BIT(q);
  628. ravb_write(ndev, ric0, RIC0);
  629. ravb_write(ndev, tic, TIC);
  630. __napi_schedule(&priv->napi[q]);
  631. } else {
  632. netdev_warn(ndev,
  633. "ignoring interrupt, rx status 0x%08x, rx mask 0x%08x,\n",
  634. ris0, ric0);
  635. netdev_warn(ndev,
  636. " tx status 0x%08x, tx mask 0x%08x.\n",
  637. tis, tic);
  638. }
  639. result = IRQ_HANDLED;
  640. }
  641. }
  642. }
  643. /* E-MAC status summary */
  644. if (iss & ISS_MS) {
  645. ravb_emac_interrupt(ndev);
  646. result = IRQ_HANDLED;
  647. }
  648. /* Error status summary */
  649. if (iss & ISS_ES) {
  650. ravb_error_interrupt(ndev);
  651. result = IRQ_HANDLED;
  652. }
  653. if ((iss & ISS_CGIS) && ravb_ptp_interrupt(ndev) == IRQ_HANDLED)
  654. result = IRQ_HANDLED;
  655. mmiowb();
  656. spin_unlock(&priv->lock);
  657. return result;
  658. }
  659. static int ravb_poll(struct napi_struct *napi, int budget)
  660. {
  661. struct net_device *ndev = napi->dev;
  662. struct ravb_private *priv = netdev_priv(ndev);
  663. unsigned long flags;
  664. int q = napi - priv->napi;
  665. int mask = BIT(q);
  666. int quota = budget;
  667. u32 ris0, tis;
  668. for (;;) {
  669. tis = ravb_read(ndev, TIS);
  670. ris0 = ravb_read(ndev, RIS0);
  671. if (!((ris0 & mask) || (tis & mask)))
  672. break;
  673. /* Processing RX Descriptor Ring */
  674. if (ris0 & mask) {
  675. /* Clear RX interrupt */
  676. ravb_write(ndev, ~mask, RIS0);
  677. if (ravb_rx(ndev, &quota, q))
  678. goto out;
  679. }
  680. /* Processing TX Descriptor Ring */
  681. if (tis & mask) {
  682. spin_lock_irqsave(&priv->lock, flags);
  683. /* Clear TX interrupt */
  684. ravb_write(ndev, ~mask, TIS);
  685. ravb_tx_free(ndev, q);
  686. netif_wake_subqueue(ndev, q);
  687. mmiowb();
  688. spin_unlock_irqrestore(&priv->lock, flags);
  689. }
  690. }
  691. napi_complete(napi);
  692. /* Re-enable RX/TX interrupts */
  693. spin_lock_irqsave(&priv->lock, flags);
  694. ravb_modify(ndev, RIC0, mask, mask);
  695. ravb_modify(ndev, TIC, mask, mask);
  696. mmiowb();
  697. spin_unlock_irqrestore(&priv->lock, flags);
  698. /* Receive error message handling */
  699. priv->rx_over_errors = priv->stats[RAVB_BE].rx_over_errors;
  700. priv->rx_over_errors += priv->stats[RAVB_NC].rx_over_errors;
  701. if (priv->rx_over_errors != ndev->stats.rx_over_errors) {
  702. ndev->stats.rx_over_errors = priv->rx_over_errors;
  703. netif_err(priv, rx_err, ndev, "Receive Descriptor Empty\n");
  704. }
  705. if (priv->rx_fifo_errors != ndev->stats.rx_fifo_errors) {
  706. ndev->stats.rx_fifo_errors = priv->rx_fifo_errors;
  707. netif_err(priv, rx_err, ndev, "Receive FIFO Overflow\n");
  708. }
  709. out:
  710. return budget - quota;
  711. }
  712. /* PHY state control function */
  713. static void ravb_adjust_link(struct net_device *ndev)
  714. {
  715. struct ravb_private *priv = netdev_priv(ndev);
  716. struct phy_device *phydev = priv->phydev;
  717. bool new_state = false;
  718. if (phydev->link) {
  719. if (phydev->duplex != priv->duplex) {
  720. new_state = true;
  721. priv->duplex = phydev->duplex;
  722. ravb_set_duplex(ndev);
  723. }
  724. if (phydev->speed != priv->speed) {
  725. new_state = true;
  726. priv->speed = phydev->speed;
  727. ravb_set_rate(ndev);
  728. }
  729. if (!priv->link) {
  730. ravb_modify(ndev, ECMR, ECMR_TXF, 0);
  731. new_state = true;
  732. priv->link = phydev->link;
  733. if (priv->no_avb_link)
  734. ravb_rcv_snd_enable(ndev);
  735. }
  736. } else if (priv->link) {
  737. new_state = true;
  738. priv->link = 0;
  739. priv->speed = 0;
  740. priv->duplex = -1;
  741. if (priv->no_avb_link)
  742. ravb_rcv_snd_disable(ndev);
  743. }
  744. if (new_state && netif_msg_link(priv))
  745. phy_print_status(phydev);
  746. }
  747. /* PHY init function */
  748. static int ravb_phy_init(struct net_device *ndev)
  749. {
  750. struct device_node *np = ndev->dev.parent->of_node;
  751. struct ravb_private *priv = netdev_priv(ndev);
  752. struct phy_device *phydev;
  753. struct device_node *pn;
  754. int err;
  755. priv->link = 0;
  756. priv->speed = 0;
  757. priv->duplex = -1;
  758. /* Try connecting to PHY */
  759. pn = of_parse_phandle(np, "phy-handle", 0);
  760. if (!pn) {
  761. /* In the case of a fixed PHY, the DT node associated
  762. * to the PHY is the Ethernet MAC DT node.
  763. */
  764. if (of_phy_is_fixed_link(np)) {
  765. err = of_phy_register_fixed_link(np);
  766. if (err)
  767. return err;
  768. }
  769. pn = of_node_get(np);
  770. }
  771. phydev = of_phy_connect(ndev, pn, ravb_adjust_link, 0,
  772. priv->phy_interface);
  773. if (!phydev) {
  774. netdev_err(ndev, "failed to connect PHY\n");
  775. return -ENOENT;
  776. }
  777. /* This driver only support 10/100Mbit speeds on Gen3
  778. * at this time.
  779. */
  780. if (priv->chip_id == RCAR_GEN3) {
  781. int err;
  782. err = phy_set_max_speed(phydev, SPEED_100);
  783. if (err) {
  784. netdev_err(ndev, "failed to limit PHY to 100Mbit/s\n");
  785. phy_disconnect(phydev);
  786. return err;
  787. }
  788. netdev_info(ndev, "limited PHY to 100Mbit/s\n");
  789. }
  790. /* 10BASE is not supported */
  791. phydev->supported &= ~PHY_10BT_FEATURES;
  792. phy_attached_info(phydev);
  793. priv->phydev = phydev;
  794. return 0;
  795. }
  796. /* PHY control start function */
  797. static int ravb_phy_start(struct net_device *ndev)
  798. {
  799. struct ravb_private *priv = netdev_priv(ndev);
  800. int error;
  801. error = ravb_phy_init(ndev);
  802. if (error)
  803. return error;
  804. phy_start(priv->phydev);
  805. return 0;
  806. }
  807. static int ravb_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  808. {
  809. struct ravb_private *priv = netdev_priv(ndev);
  810. int error = -ENODEV;
  811. unsigned long flags;
  812. if (priv->phydev) {
  813. spin_lock_irqsave(&priv->lock, flags);
  814. error = phy_ethtool_gset(priv->phydev, ecmd);
  815. spin_unlock_irqrestore(&priv->lock, flags);
  816. }
  817. return error;
  818. }
  819. static int ravb_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  820. {
  821. struct ravb_private *priv = netdev_priv(ndev);
  822. unsigned long flags;
  823. int error;
  824. if (!priv->phydev)
  825. return -ENODEV;
  826. spin_lock_irqsave(&priv->lock, flags);
  827. /* Disable TX and RX */
  828. ravb_rcv_snd_disable(ndev);
  829. error = phy_ethtool_sset(priv->phydev, ecmd);
  830. if (error)
  831. goto error_exit;
  832. if (ecmd->duplex == DUPLEX_FULL)
  833. priv->duplex = 1;
  834. else
  835. priv->duplex = 0;
  836. ravb_set_duplex(ndev);
  837. error_exit:
  838. mdelay(1);
  839. /* Enable TX and RX */
  840. ravb_rcv_snd_enable(ndev);
  841. mmiowb();
  842. spin_unlock_irqrestore(&priv->lock, flags);
  843. return error;
  844. }
  845. static int ravb_nway_reset(struct net_device *ndev)
  846. {
  847. struct ravb_private *priv = netdev_priv(ndev);
  848. int error = -ENODEV;
  849. unsigned long flags;
  850. if (priv->phydev) {
  851. spin_lock_irqsave(&priv->lock, flags);
  852. error = phy_start_aneg(priv->phydev);
  853. spin_unlock_irqrestore(&priv->lock, flags);
  854. }
  855. return error;
  856. }
  857. static u32 ravb_get_msglevel(struct net_device *ndev)
  858. {
  859. struct ravb_private *priv = netdev_priv(ndev);
  860. return priv->msg_enable;
  861. }
  862. static void ravb_set_msglevel(struct net_device *ndev, u32 value)
  863. {
  864. struct ravb_private *priv = netdev_priv(ndev);
  865. priv->msg_enable = value;
  866. }
  867. static const char ravb_gstrings_stats[][ETH_GSTRING_LEN] = {
  868. "rx_queue_0_current",
  869. "tx_queue_0_current",
  870. "rx_queue_0_dirty",
  871. "tx_queue_0_dirty",
  872. "rx_queue_0_packets",
  873. "tx_queue_0_packets",
  874. "rx_queue_0_bytes",
  875. "tx_queue_0_bytes",
  876. "rx_queue_0_mcast_packets",
  877. "rx_queue_0_errors",
  878. "rx_queue_0_crc_errors",
  879. "rx_queue_0_frame_errors",
  880. "rx_queue_0_length_errors",
  881. "rx_queue_0_missed_errors",
  882. "rx_queue_0_over_errors",
  883. "rx_queue_1_current",
  884. "tx_queue_1_current",
  885. "rx_queue_1_dirty",
  886. "tx_queue_1_dirty",
  887. "rx_queue_1_packets",
  888. "tx_queue_1_packets",
  889. "rx_queue_1_bytes",
  890. "tx_queue_1_bytes",
  891. "rx_queue_1_mcast_packets",
  892. "rx_queue_1_errors",
  893. "rx_queue_1_crc_errors",
  894. "rx_queue_1_frame_errors",
  895. "rx_queue_1_length_errors",
  896. "rx_queue_1_missed_errors",
  897. "rx_queue_1_over_errors",
  898. };
  899. #define RAVB_STATS_LEN ARRAY_SIZE(ravb_gstrings_stats)
  900. static int ravb_get_sset_count(struct net_device *netdev, int sset)
  901. {
  902. switch (sset) {
  903. case ETH_SS_STATS:
  904. return RAVB_STATS_LEN;
  905. default:
  906. return -EOPNOTSUPP;
  907. }
  908. }
  909. static void ravb_get_ethtool_stats(struct net_device *ndev,
  910. struct ethtool_stats *stats, u64 *data)
  911. {
  912. struct ravb_private *priv = netdev_priv(ndev);
  913. int i = 0;
  914. int q;
  915. /* Device-specific stats */
  916. for (q = RAVB_BE; q < NUM_RX_QUEUE; q++) {
  917. struct net_device_stats *stats = &priv->stats[q];
  918. data[i++] = priv->cur_rx[q];
  919. data[i++] = priv->cur_tx[q];
  920. data[i++] = priv->dirty_rx[q];
  921. data[i++] = priv->dirty_tx[q];
  922. data[i++] = stats->rx_packets;
  923. data[i++] = stats->tx_packets;
  924. data[i++] = stats->rx_bytes;
  925. data[i++] = stats->tx_bytes;
  926. data[i++] = stats->multicast;
  927. data[i++] = stats->rx_errors;
  928. data[i++] = stats->rx_crc_errors;
  929. data[i++] = stats->rx_frame_errors;
  930. data[i++] = stats->rx_length_errors;
  931. data[i++] = stats->rx_missed_errors;
  932. data[i++] = stats->rx_over_errors;
  933. }
  934. }
  935. static void ravb_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  936. {
  937. switch (stringset) {
  938. case ETH_SS_STATS:
  939. memcpy(data, *ravb_gstrings_stats, sizeof(ravb_gstrings_stats));
  940. break;
  941. }
  942. }
  943. static void ravb_get_ringparam(struct net_device *ndev,
  944. struct ethtool_ringparam *ring)
  945. {
  946. struct ravb_private *priv = netdev_priv(ndev);
  947. ring->rx_max_pending = BE_RX_RING_MAX;
  948. ring->tx_max_pending = BE_TX_RING_MAX;
  949. ring->rx_pending = priv->num_rx_ring[RAVB_BE];
  950. ring->tx_pending = priv->num_tx_ring[RAVB_BE];
  951. }
  952. static int ravb_set_ringparam(struct net_device *ndev,
  953. struct ethtool_ringparam *ring)
  954. {
  955. struct ravb_private *priv = netdev_priv(ndev);
  956. int error;
  957. if (ring->tx_pending > BE_TX_RING_MAX ||
  958. ring->rx_pending > BE_RX_RING_MAX ||
  959. ring->tx_pending < BE_TX_RING_MIN ||
  960. ring->rx_pending < BE_RX_RING_MIN)
  961. return -EINVAL;
  962. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  963. return -EINVAL;
  964. if (netif_running(ndev)) {
  965. netif_device_detach(ndev);
  966. /* Stop PTP Clock driver */
  967. if (priv->chip_id == RCAR_GEN2)
  968. ravb_ptp_stop(ndev);
  969. /* Wait for DMA stopping */
  970. error = ravb_stop_dma(ndev);
  971. if (error) {
  972. netdev_err(ndev,
  973. "cannot set ringparam! Any AVB processes are still running?\n");
  974. return error;
  975. }
  976. synchronize_irq(ndev->irq);
  977. /* Free all the skb's in the RX queue and the DMA buffers. */
  978. ravb_ring_free(ndev, RAVB_BE);
  979. ravb_ring_free(ndev, RAVB_NC);
  980. }
  981. /* Set new parameters */
  982. priv->num_rx_ring[RAVB_BE] = ring->rx_pending;
  983. priv->num_tx_ring[RAVB_BE] = ring->tx_pending;
  984. if (netif_running(ndev)) {
  985. error = ravb_dmac_init(ndev);
  986. if (error) {
  987. netdev_err(ndev,
  988. "%s: ravb_dmac_init() failed, error %d\n",
  989. __func__, error);
  990. return error;
  991. }
  992. ravb_emac_init(ndev);
  993. /* Initialise PTP Clock driver */
  994. if (priv->chip_id == RCAR_GEN2)
  995. ravb_ptp_init(ndev, priv->pdev);
  996. netif_device_attach(ndev);
  997. }
  998. return 0;
  999. }
  1000. static int ravb_get_ts_info(struct net_device *ndev,
  1001. struct ethtool_ts_info *info)
  1002. {
  1003. struct ravb_private *priv = netdev_priv(ndev);
  1004. info->so_timestamping =
  1005. SOF_TIMESTAMPING_TX_SOFTWARE |
  1006. SOF_TIMESTAMPING_RX_SOFTWARE |
  1007. SOF_TIMESTAMPING_SOFTWARE |
  1008. SOF_TIMESTAMPING_TX_HARDWARE |
  1009. SOF_TIMESTAMPING_RX_HARDWARE |
  1010. SOF_TIMESTAMPING_RAW_HARDWARE;
  1011. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  1012. info->rx_filters =
  1013. (1 << HWTSTAMP_FILTER_NONE) |
  1014. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  1015. (1 << HWTSTAMP_FILTER_ALL);
  1016. info->phc_index = ptp_clock_index(priv->ptp.clock);
  1017. return 0;
  1018. }
  1019. static const struct ethtool_ops ravb_ethtool_ops = {
  1020. .get_settings = ravb_get_settings,
  1021. .set_settings = ravb_set_settings,
  1022. .nway_reset = ravb_nway_reset,
  1023. .get_msglevel = ravb_get_msglevel,
  1024. .set_msglevel = ravb_set_msglevel,
  1025. .get_link = ethtool_op_get_link,
  1026. .get_strings = ravb_get_strings,
  1027. .get_ethtool_stats = ravb_get_ethtool_stats,
  1028. .get_sset_count = ravb_get_sset_count,
  1029. .get_ringparam = ravb_get_ringparam,
  1030. .set_ringparam = ravb_set_ringparam,
  1031. .get_ts_info = ravb_get_ts_info,
  1032. };
  1033. /* Network device open function for Ethernet AVB */
  1034. static int ravb_open(struct net_device *ndev)
  1035. {
  1036. struct ravb_private *priv = netdev_priv(ndev);
  1037. int error;
  1038. napi_enable(&priv->napi[RAVB_BE]);
  1039. napi_enable(&priv->napi[RAVB_NC]);
  1040. error = request_irq(ndev->irq, ravb_interrupt, IRQF_SHARED, ndev->name,
  1041. ndev);
  1042. if (error) {
  1043. netdev_err(ndev, "cannot request IRQ\n");
  1044. goto out_napi_off;
  1045. }
  1046. if (priv->chip_id == RCAR_GEN3) {
  1047. error = request_irq(priv->emac_irq, ravb_interrupt,
  1048. IRQF_SHARED, ndev->name, ndev);
  1049. if (error) {
  1050. netdev_err(ndev, "cannot request IRQ\n");
  1051. goto out_free_irq;
  1052. }
  1053. }
  1054. /* Device init */
  1055. error = ravb_dmac_init(ndev);
  1056. if (error)
  1057. goto out_free_irq2;
  1058. ravb_emac_init(ndev);
  1059. /* Initialise PTP Clock driver */
  1060. if (priv->chip_id == RCAR_GEN2)
  1061. ravb_ptp_init(ndev, priv->pdev);
  1062. netif_tx_start_all_queues(ndev);
  1063. /* PHY control start */
  1064. error = ravb_phy_start(ndev);
  1065. if (error)
  1066. goto out_ptp_stop;
  1067. return 0;
  1068. out_ptp_stop:
  1069. /* Stop PTP Clock driver */
  1070. if (priv->chip_id == RCAR_GEN2)
  1071. ravb_ptp_stop(ndev);
  1072. out_free_irq2:
  1073. if (priv->chip_id == RCAR_GEN3)
  1074. free_irq(priv->emac_irq, ndev);
  1075. out_free_irq:
  1076. free_irq(ndev->irq, ndev);
  1077. out_napi_off:
  1078. napi_disable(&priv->napi[RAVB_NC]);
  1079. napi_disable(&priv->napi[RAVB_BE]);
  1080. return error;
  1081. }
  1082. /* Timeout function for Ethernet AVB */
  1083. static void ravb_tx_timeout(struct net_device *ndev)
  1084. {
  1085. struct ravb_private *priv = netdev_priv(ndev);
  1086. netif_err(priv, tx_err, ndev,
  1087. "transmit timed out, status %08x, resetting...\n",
  1088. ravb_read(ndev, ISS));
  1089. /* tx_errors count up */
  1090. ndev->stats.tx_errors++;
  1091. schedule_work(&priv->work);
  1092. }
  1093. static void ravb_tx_timeout_work(struct work_struct *work)
  1094. {
  1095. struct ravb_private *priv = container_of(work, struct ravb_private,
  1096. work);
  1097. struct net_device *ndev = priv->ndev;
  1098. netif_tx_stop_all_queues(ndev);
  1099. /* Stop PTP Clock driver */
  1100. if (priv->chip_id == RCAR_GEN2)
  1101. ravb_ptp_stop(ndev);
  1102. /* Wait for DMA stopping */
  1103. ravb_stop_dma(ndev);
  1104. ravb_ring_free(ndev, RAVB_BE);
  1105. ravb_ring_free(ndev, RAVB_NC);
  1106. /* Device init */
  1107. ravb_dmac_init(ndev);
  1108. ravb_emac_init(ndev);
  1109. /* Initialise PTP Clock driver */
  1110. if (priv->chip_id == RCAR_GEN2)
  1111. ravb_ptp_init(ndev, priv->pdev);
  1112. netif_tx_start_all_queues(ndev);
  1113. }
  1114. /* Packet transmit function for Ethernet AVB */
  1115. static netdev_tx_t ravb_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1116. {
  1117. struct ravb_private *priv = netdev_priv(ndev);
  1118. u16 q = skb_get_queue_mapping(skb);
  1119. struct ravb_tstamp_skb *ts_skb;
  1120. struct ravb_tx_desc *desc;
  1121. unsigned long flags;
  1122. u32 dma_addr;
  1123. void *buffer;
  1124. u32 entry;
  1125. u32 len;
  1126. spin_lock_irqsave(&priv->lock, flags);
  1127. if (priv->cur_tx[q] - priv->dirty_tx[q] > (priv->num_tx_ring[q] - 1) *
  1128. NUM_TX_DESC) {
  1129. netif_err(priv, tx_queued, ndev,
  1130. "still transmitting with the full ring!\n");
  1131. netif_stop_subqueue(ndev, q);
  1132. spin_unlock_irqrestore(&priv->lock, flags);
  1133. return NETDEV_TX_BUSY;
  1134. }
  1135. entry = priv->cur_tx[q] % (priv->num_tx_ring[q] * NUM_TX_DESC);
  1136. priv->tx_skb[q][entry / NUM_TX_DESC] = skb;
  1137. if (skb_put_padto(skb, ETH_ZLEN))
  1138. goto drop;
  1139. buffer = PTR_ALIGN(priv->tx_align[q], DPTR_ALIGN) +
  1140. entry / NUM_TX_DESC * DPTR_ALIGN;
  1141. len = PTR_ALIGN(skb->data, DPTR_ALIGN) - skb->data;
  1142. memcpy(buffer, skb->data, len);
  1143. dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
  1144. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  1145. goto drop;
  1146. desc = &priv->tx_ring[q][entry];
  1147. desc->ds_tagl = cpu_to_le16(len);
  1148. desc->dptr = cpu_to_le32(dma_addr);
  1149. buffer = skb->data + len;
  1150. len = skb->len - len;
  1151. dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
  1152. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  1153. goto unmap;
  1154. desc++;
  1155. desc->ds_tagl = cpu_to_le16(len);
  1156. desc->dptr = cpu_to_le32(dma_addr);
  1157. /* TX timestamp required */
  1158. if (q == RAVB_NC) {
  1159. ts_skb = kmalloc(sizeof(*ts_skb), GFP_ATOMIC);
  1160. if (!ts_skb) {
  1161. desc--;
  1162. dma_unmap_single(ndev->dev.parent, dma_addr, len,
  1163. DMA_TO_DEVICE);
  1164. goto unmap;
  1165. }
  1166. ts_skb->skb = skb;
  1167. ts_skb->tag = priv->ts_skb_tag++;
  1168. priv->ts_skb_tag &= 0x3ff;
  1169. list_add_tail(&ts_skb->list, &priv->ts_skb_list);
  1170. /* TAG and timestamp required flag */
  1171. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1172. desc->tagh_tsr = (ts_skb->tag >> 4) | TX_TSR;
  1173. desc->ds_tagl |= le16_to_cpu(ts_skb->tag << 12);
  1174. }
  1175. skb_tx_timestamp(skb);
  1176. /* Descriptor type must be set after all the above writes */
  1177. dma_wmb();
  1178. desc->die_dt = DT_FEND;
  1179. desc--;
  1180. desc->die_dt = DT_FSTART;
  1181. ravb_modify(ndev, TCCR, TCCR_TSRQ0 << q, TCCR_TSRQ0 << q);
  1182. priv->cur_tx[q] += NUM_TX_DESC;
  1183. if (priv->cur_tx[q] - priv->dirty_tx[q] >
  1184. (priv->num_tx_ring[q] - 1) * NUM_TX_DESC && !ravb_tx_free(ndev, q))
  1185. netif_stop_subqueue(ndev, q);
  1186. exit:
  1187. mmiowb();
  1188. spin_unlock_irqrestore(&priv->lock, flags);
  1189. return NETDEV_TX_OK;
  1190. unmap:
  1191. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  1192. le16_to_cpu(desc->ds_tagl), DMA_TO_DEVICE);
  1193. drop:
  1194. dev_kfree_skb_any(skb);
  1195. priv->tx_skb[q][entry / NUM_TX_DESC] = NULL;
  1196. goto exit;
  1197. }
  1198. static u16 ravb_select_queue(struct net_device *ndev, struct sk_buff *skb,
  1199. void *accel_priv, select_queue_fallback_t fallback)
  1200. {
  1201. /* If skb needs TX timestamp, it is handled in network control queue */
  1202. return (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) ? RAVB_NC :
  1203. RAVB_BE;
  1204. }
  1205. static struct net_device_stats *ravb_get_stats(struct net_device *ndev)
  1206. {
  1207. struct ravb_private *priv = netdev_priv(ndev);
  1208. struct net_device_stats *nstats, *stats0, *stats1;
  1209. nstats = &ndev->stats;
  1210. stats0 = &priv->stats[RAVB_BE];
  1211. stats1 = &priv->stats[RAVB_NC];
  1212. nstats->tx_dropped += ravb_read(ndev, TROCR);
  1213. ravb_write(ndev, 0, TROCR); /* (write clear) */
  1214. nstats->collisions += ravb_read(ndev, CDCR);
  1215. ravb_write(ndev, 0, CDCR); /* (write clear) */
  1216. nstats->tx_carrier_errors += ravb_read(ndev, LCCR);
  1217. ravb_write(ndev, 0, LCCR); /* (write clear) */
  1218. nstats->tx_carrier_errors += ravb_read(ndev, CERCR);
  1219. ravb_write(ndev, 0, CERCR); /* (write clear) */
  1220. nstats->tx_carrier_errors += ravb_read(ndev, CEECR);
  1221. ravb_write(ndev, 0, CEECR); /* (write clear) */
  1222. nstats->rx_packets = stats0->rx_packets + stats1->rx_packets;
  1223. nstats->tx_packets = stats0->tx_packets + stats1->tx_packets;
  1224. nstats->rx_bytes = stats0->rx_bytes + stats1->rx_bytes;
  1225. nstats->tx_bytes = stats0->tx_bytes + stats1->tx_bytes;
  1226. nstats->multicast = stats0->multicast + stats1->multicast;
  1227. nstats->rx_errors = stats0->rx_errors + stats1->rx_errors;
  1228. nstats->rx_crc_errors = stats0->rx_crc_errors + stats1->rx_crc_errors;
  1229. nstats->rx_frame_errors =
  1230. stats0->rx_frame_errors + stats1->rx_frame_errors;
  1231. nstats->rx_length_errors =
  1232. stats0->rx_length_errors + stats1->rx_length_errors;
  1233. nstats->rx_missed_errors =
  1234. stats0->rx_missed_errors + stats1->rx_missed_errors;
  1235. nstats->rx_over_errors =
  1236. stats0->rx_over_errors + stats1->rx_over_errors;
  1237. return nstats;
  1238. }
  1239. /* Update promiscuous bit */
  1240. static void ravb_set_rx_mode(struct net_device *ndev)
  1241. {
  1242. struct ravb_private *priv = netdev_priv(ndev);
  1243. unsigned long flags;
  1244. spin_lock_irqsave(&priv->lock, flags);
  1245. ravb_modify(ndev, ECMR, ECMR_PRM,
  1246. ndev->flags & IFF_PROMISC ? ECMR_PRM : 0);
  1247. mmiowb();
  1248. spin_unlock_irqrestore(&priv->lock, flags);
  1249. }
  1250. /* Device close function for Ethernet AVB */
  1251. static int ravb_close(struct net_device *ndev)
  1252. {
  1253. struct ravb_private *priv = netdev_priv(ndev);
  1254. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  1255. netif_tx_stop_all_queues(ndev);
  1256. /* Disable interrupts by clearing the interrupt masks. */
  1257. ravb_write(ndev, 0, RIC0);
  1258. ravb_write(ndev, 0, RIC2);
  1259. ravb_write(ndev, 0, TIC);
  1260. /* Stop PTP Clock driver */
  1261. if (priv->chip_id == RCAR_GEN2)
  1262. ravb_ptp_stop(ndev);
  1263. /* Set the config mode to stop the AVB-DMAC's processes */
  1264. if (ravb_stop_dma(ndev) < 0)
  1265. netdev_err(ndev,
  1266. "device will be stopped after h/w processes are done.\n");
  1267. /* Clear the timestamp list */
  1268. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list, list) {
  1269. list_del(&ts_skb->list);
  1270. kfree(ts_skb);
  1271. }
  1272. /* PHY disconnect */
  1273. if (priv->phydev) {
  1274. phy_stop(priv->phydev);
  1275. phy_disconnect(priv->phydev);
  1276. priv->phydev = NULL;
  1277. }
  1278. free_irq(ndev->irq, ndev);
  1279. napi_disable(&priv->napi[RAVB_NC]);
  1280. napi_disable(&priv->napi[RAVB_BE]);
  1281. /* Free all the skb's in the RX queue and the DMA buffers. */
  1282. ravb_ring_free(ndev, RAVB_BE);
  1283. ravb_ring_free(ndev, RAVB_NC);
  1284. return 0;
  1285. }
  1286. static int ravb_hwtstamp_get(struct net_device *ndev, struct ifreq *req)
  1287. {
  1288. struct ravb_private *priv = netdev_priv(ndev);
  1289. struct hwtstamp_config config;
  1290. config.flags = 0;
  1291. config.tx_type = priv->tstamp_tx_ctrl ? HWTSTAMP_TX_ON :
  1292. HWTSTAMP_TX_OFF;
  1293. if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_V2_L2_EVENT)
  1294. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  1295. else if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_ALL)
  1296. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1297. else
  1298. config.rx_filter = HWTSTAMP_FILTER_NONE;
  1299. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1300. -EFAULT : 0;
  1301. }
  1302. /* Control hardware time stamping */
  1303. static int ravb_hwtstamp_set(struct net_device *ndev, struct ifreq *req)
  1304. {
  1305. struct ravb_private *priv = netdev_priv(ndev);
  1306. struct hwtstamp_config config;
  1307. u32 tstamp_rx_ctrl = RAVB_RXTSTAMP_ENABLED;
  1308. u32 tstamp_tx_ctrl;
  1309. if (copy_from_user(&config, req->ifr_data, sizeof(config)))
  1310. return -EFAULT;
  1311. /* Reserved for future extensions */
  1312. if (config.flags)
  1313. return -EINVAL;
  1314. switch (config.tx_type) {
  1315. case HWTSTAMP_TX_OFF:
  1316. tstamp_tx_ctrl = 0;
  1317. break;
  1318. case HWTSTAMP_TX_ON:
  1319. tstamp_tx_ctrl = RAVB_TXTSTAMP_ENABLED;
  1320. break;
  1321. default:
  1322. return -ERANGE;
  1323. }
  1324. switch (config.rx_filter) {
  1325. case HWTSTAMP_FILTER_NONE:
  1326. tstamp_rx_ctrl = 0;
  1327. break;
  1328. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  1329. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  1330. break;
  1331. default:
  1332. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1333. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_ALL;
  1334. }
  1335. priv->tstamp_tx_ctrl = tstamp_tx_ctrl;
  1336. priv->tstamp_rx_ctrl = tstamp_rx_ctrl;
  1337. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1338. -EFAULT : 0;
  1339. }
  1340. /* ioctl to device function */
  1341. static int ravb_do_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1342. {
  1343. struct ravb_private *priv = netdev_priv(ndev);
  1344. struct phy_device *phydev = priv->phydev;
  1345. if (!netif_running(ndev))
  1346. return -EINVAL;
  1347. if (!phydev)
  1348. return -ENODEV;
  1349. switch (cmd) {
  1350. case SIOCGHWTSTAMP:
  1351. return ravb_hwtstamp_get(ndev, req);
  1352. case SIOCSHWTSTAMP:
  1353. return ravb_hwtstamp_set(ndev, req);
  1354. }
  1355. return phy_mii_ioctl(phydev, req, cmd);
  1356. }
  1357. static const struct net_device_ops ravb_netdev_ops = {
  1358. .ndo_open = ravb_open,
  1359. .ndo_stop = ravb_close,
  1360. .ndo_start_xmit = ravb_start_xmit,
  1361. .ndo_select_queue = ravb_select_queue,
  1362. .ndo_get_stats = ravb_get_stats,
  1363. .ndo_set_rx_mode = ravb_set_rx_mode,
  1364. .ndo_tx_timeout = ravb_tx_timeout,
  1365. .ndo_do_ioctl = ravb_do_ioctl,
  1366. .ndo_validate_addr = eth_validate_addr,
  1367. .ndo_set_mac_address = eth_mac_addr,
  1368. .ndo_change_mtu = eth_change_mtu,
  1369. };
  1370. /* MDIO bus init function */
  1371. static int ravb_mdio_init(struct ravb_private *priv)
  1372. {
  1373. struct platform_device *pdev = priv->pdev;
  1374. struct device *dev = &pdev->dev;
  1375. int error;
  1376. /* Bitbang init */
  1377. priv->mdiobb.ops = &bb_ops;
  1378. /* MII controller setting */
  1379. priv->mii_bus = alloc_mdio_bitbang(&priv->mdiobb);
  1380. if (!priv->mii_bus)
  1381. return -ENOMEM;
  1382. /* Hook up MII support for ethtool */
  1383. priv->mii_bus->name = "ravb_mii";
  1384. priv->mii_bus->parent = dev;
  1385. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  1386. pdev->name, pdev->id);
  1387. /* Register MDIO bus */
  1388. error = of_mdiobus_register(priv->mii_bus, dev->of_node);
  1389. if (error)
  1390. goto out_free_bus;
  1391. return 0;
  1392. out_free_bus:
  1393. free_mdio_bitbang(priv->mii_bus);
  1394. return error;
  1395. }
  1396. /* MDIO bus release function */
  1397. static int ravb_mdio_release(struct ravb_private *priv)
  1398. {
  1399. /* Unregister mdio bus */
  1400. mdiobus_unregister(priv->mii_bus);
  1401. /* Free bitbang info */
  1402. free_mdio_bitbang(priv->mii_bus);
  1403. return 0;
  1404. }
  1405. static const struct of_device_id ravb_match_table[] = {
  1406. { .compatible = "renesas,etheravb-r8a7790", .data = (void *)RCAR_GEN2 },
  1407. { .compatible = "renesas,etheravb-r8a7794", .data = (void *)RCAR_GEN2 },
  1408. { .compatible = "renesas,etheravb-rcar-gen2", .data = (void *)RCAR_GEN2 },
  1409. { .compatible = "renesas,etheravb-r8a7795", .data = (void *)RCAR_GEN3 },
  1410. { .compatible = "renesas,etheravb-rcar-gen3", .data = (void *)RCAR_GEN3 },
  1411. { }
  1412. };
  1413. MODULE_DEVICE_TABLE(of, ravb_match_table);
  1414. static int ravb_set_gti(struct net_device *ndev)
  1415. {
  1416. struct device *dev = ndev->dev.parent;
  1417. struct device_node *np = dev->of_node;
  1418. unsigned long rate;
  1419. struct clk *clk;
  1420. uint64_t inc;
  1421. clk = of_clk_get(np, 0);
  1422. if (IS_ERR(clk)) {
  1423. dev_err(dev, "could not get clock\n");
  1424. return PTR_ERR(clk);
  1425. }
  1426. rate = clk_get_rate(clk);
  1427. clk_put(clk);
  1428. inc = 1000000000ULL << 20;
  1429. do_div(inc, rate);
  1430. if (inc < GTI_TIV_MIN || inc > GTI_TIV_MAX) {
  1431. dev_err(dev, "gti.tiv increment 0x%llx is outside the range 0x%x - 0x%x\n",
  1432. inc, GTI_TIV_MIN, GTI_TIV_MAX);
  1433. return -EINVAL;
  1434. }
  1435. ravb_write(ndev, inc, GTI);
  1436. return 0;
  1437. }
  1438. static int ravb_probe(struct platform_device *pdev)
  1439. {
  1440. struct device_node *np = pdev->dev.of_node;
  1441. struct ravb_private *priv;
  1442. enum ravb_chip_id chip_id;
  1443. struct net_device *ndev;
  1444. int error, irq, q;
  1445. struct resource *res;
  1446. if (!np) {
  1447. dev_err(&pdev->dev,
  1448. "this driver is required to be instantiated from device tree\n");
  1449. return -EINVAL;
  1450. }
  1451. /* Get base address */
  1452. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1453. if (!res) {
  1454. dev_err(&pdev->dev, "invalid resource\n");
  1455. return -EINVAL;
  1456. }
  1457. ndev = alloc_etherdev_mqs(sizeof(struct ravb_private),
  1458. NUM_TX_QUEUE, NUM_RX_QUEUE);
  1459. if (!ndev)
  1460. return -ENOMEM;
  1461. pm_runtime_enable(&pdev->dev);
  1462. pm_runtime_get_sync(&pdev->dev);
  1463. /* The Ether-specific entries in the device structure. */
  1464. ndev->base_addr = res->start;
  1465. ndev->dma = -1;
  1466. chip_id = (enum ravb_chip_id)of_device_get_match_data(&pdev->dev);
  1467. if (chip_id == RCAR_GEN3)
  1468. irq = platform_get_irq_byname(pdev, "ch22");
  1469. else
  1470. irq = platform_get_irq(pdev, 0);
  1471. if (irq < 0) {
  1472. error = irq;
  1473. goto out_release;
  1474. }
  1475. ndev->irq = irq;
  1476. SET_NETDEV_DEV(ndev, &pdev->dev);
  1477. priv = netdev_priv(ndev);
  1478. priv->ndev = ndev;
  1479. priv->pdev = pdev;
  1480. priv->num_tx_ring[RAVB_BE] = BE_TX_RING_SIZE;
  1481. priv->num_rx_ring[RAVB_BE] = BE_RX_RING_SIZE;
  1482. priv->num_tx_ring[RAVB_NC] = NC_TX_RING_SIZE;
  1483. priv->num_rx_ring[RAVB_NC] = NC_RX_RING_SIZE;
  1484. priv->addr = devm_ioremap_resource(&pdev->dev, res);
  1485. if (IS_ERR(priv->addr)) {
  1486. error = PTR_ERR(priv->addr);
  1487. goto out_release;
  1488. }
  1489. spin_lock_init(&priv->lock);
  1490. INIT_WORK(&priv->work, ravb_tx_timeout_work);
  1491. priv->phy_interface = of_get_phy_mode(np);
  1492. priv->no_avb_link = of_property_read_bool(np, "renesas,no-ether-link");
  1493. priv->avb_link_active_low =
  1494. of_property_read_bool(np, "renesas,ether-link-active-low");
  1495. if (chip_id == RCAR_GEN3) {
  1496. irq = platform_get_irq_byname(pdev, "ch24");
  1497. if (irq < 0) {
  1498. error = irq;
  1499. goto out_release;
  1500. }
  1501. priv->emac_irq = irq;
  1502. }
  1503. priv->chip_id = chip_id;
  1504. /* Set function */
  1505. ndev->netdev_ops = &ravb_netdev_ops;
  1506. ndev->ethtool_ops = &ravb_ethtool_ops;
  1507. /* Set AVB config mode */
  1508. if (chip_id == RCAR_GEN2) {
  1509. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
  1510. /* Set CSEL value */
  1511. ravb_modify(ndev, CCC, CCC_CSEL, CCC_CSEL_HPB);
  1512. } else {
  1513. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG |
  1514. CCC_GAC | CCC_CSEL_HPB);
  1515. }
  1516. /* Set GTI value */
  1517. error = ravb_set_gti(ndev);
  1518. if (error)
  1519. goto out_release;
  1520. /* Request GTI loading */
  1521. ravb_modify(ndev, GCCR, GCCR_LTI, GCCR_LTI);
  1522. /* Allocate descriptor base address table */
  1523. priv->desc_bat_size = sizeof(struct ravb_desc) * DBAT_ENTRY_NUM;
  1524. priv->desc_bat = dma_alloc_coherent(ndev->dev.parent, priv->desc_bat_size,
  1525. &priv->desc_bat_dma, GFP_KERNEL);
  1526. if (!priv->desc_bat) {
  1527. dev_err(&pdev->dev,
  1528. "Cannot allocate desc base address table (size %d bytes)\n",
  1529. priv->desc_bat_size);
  1530. error = -ENOMEM;
  1531. goto out_release;
  1532. }
  1533. for (q = RAVB_BE; q < DBAT_ENTRY_NUM; q++)
  1534. priv->desc_bat[q].die_dt = DT_EOS;
  1535. ravb_write(ndev, priv->desc_bat_dma, DBAT);
  1536. /* Initialise HW timestamp list */
  1537. INIT_LIST_HEAD(&priv->ts_skb_list);
  1538. /* Initialise PTP Clock driver */
  1539. if (chip_id != RCAR_GEN2)
  1540. ravb_ptp_init(ndev, pdev);
  1541. /* Debug message level */
  1542. priv->msg_enable = RAVB_DEF_MSG_ENABLE;
  1543. /* Read and set MAC address */
  1544. ravb_read_mac_address(ndev, of_get_mac_address(np));
  1545. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1546. dev_warn(&pdev->dev,
  1547. "no valid MAC address supplied, using a random one\n");
  1548. eth_hw_addr_random(ndev);
  1549. }
  1550. /* MDIO bus init */
  1551. error = ravb_mdio_init(priv);
  1552. if (error) {
  1553. dev_err(&pdev->dev, "failed to initialize MDIO\n");
  1554. goto out_dma_free;
  1555. }
  1556. netif_napi_add(ndev, &priv->napi[RAVB_BE], ravb_poll, 64);
  1557. netif_napi_add(ndev, &priv->napi[RAVB_NC], ravb_poll, 64);
  1558. /* Network device register */
  1559. error = register_netdev(ndev);
  1560. if (error)
  1561. goto out_napi_del;
  1562. /* Print device information */
  1563. netdev_info(ndev, "Base address at %#x, %pM, IRQ %d.\n",
  1564. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  1565. platform_set_drvdata(pdev, ndev);
  1566. return 0;
  1567. out_napi_del:
  1568. netif_napi_del(&priv->napi[RAVB_NC]);
  1569. netif_napi_del(&priv->napi[RAVB_BE]);
  1570. ravb_mdio_release(priv);
  1571. out_dma_free:
  1572. dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
  1573. priv->desc_bat_dma);
  1574. /* Stop PTP Clock driver */
  1575. if (chip_id != RCAR_GEN2)
  1576. ravb_ptp_stop(ndev);
  1577. out_release:
  1578. if (ndev)
  1579. free_netdev(ndev);
  1580. pm_runtime_put(&pdev->dev);
  1581. pm_runtime_disable(&pdev->dev);
  1582. return error;
  1583. }
  1584. static int ravb_remove(struct platform_device *pdev)
  1585. {
  1586. struct net_device *ndev = platform_get_drvdata(pdev);
  1587. struct ravb_private *priv = netdev_priv(ndev);
  1588. /* Stop PTP Clock driver */
  1589. if (priv->chip_id != RCAR_GEN2)
  1590. ravb_ptp_stop(ndev);
  1591. dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
  1592. priv->desc_bat_dma);
  1593. /* Set reset mode */
  1594. ravb_write(ndev, CCC_OPC_RESET, CCC);
  1595. pm_runtime_put_sync(&pdev->dev);
  1596. unregister_netdev(ndev);
  1597. netif_napi_del(&priv->napi[RAVB_NC]);
  1598. netif_napi_del(&priv->napi[RAVB_BE]);
  1599. ravb_mdio_release(priv);
  1600. pm_runtime_disable(&pdev->dev);
  1601. free_netdev(ndev);
  1602. platform_set_drvdata(pdev, NULL);
  1603. return 0;
  1604. }
  1605. #ifdef CONFIG_PM
  1606. static int ravb_runtime_nop(struct device *dev)
  1607. {
  1608. /* Runtime PM callback shared between ->runtime_suspend()
  1609. * and ->runtime_resume(). Simply returns success.
  1610. *
  1611. * This driver re-initializes all registers after
  1612. * pm_runtime_get_sync() anyway so there is no need
  1613. * to save and restore registers here.
  1614. */
  1615. return 0;
  1616. }
  1617. static const struct dev_pm_ops ravb_dev_pm_ops = {
  1618. .runtime_suspend = ravb_runtime_nop,
  1619. .runtime_resume = ravb_runtime_nop,
  1620. };
  1621. #define RAVB_PM_OPS (&ravb_dev_pm_ops)
  1622. #else
  1623. #define RAVB_PM_OPS NULL
  1624. #endif
  1625. static struct platform_driver ravb_driver = {
  1626. .probe = ravb_probe,
  1627. .remove = ravb_remove,
  1628. .driver = {
  1629. .name = "ravb",
  1630. .pm = RAVB_PM_OPS,
  1631. .of_match_table = ravb_match_table,
  1632. },
  1633. };
  1634. module_platform_driver(ravb_driver);
  1635. MODULE_AUTHOR("Mitsuhiro Kimura, Masaru Nagai");
  1636. MODULE_DESCRIPTION("Renesas Ethernet AVB driver");
  1637. MODULE_LICENSE("GPL v2");