qlge_main.c 134 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026
  1. /*
  2. * QLogic qlge NIC HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. * See LICENSE.qlge for copyright and licensing details.
  5. * Author: Linux qlge network device driver by
  6. * Ron Mercer <ron.mercer@qlogic.com>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/bitops.h>
  10. #include <linux/types.h>
  11. #include <linux/module.h>
  12. #include <linux/list.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/pagemap.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/kthread.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/in.h>
  26. #include <linux/ip.h>
  27. #include <linux/ipv6.h>
  28. #include <net/ipv6.h>
  29. #include <linux/tcp.h>
  30. #include <linux/udp.h>
  31. #include <linux/if_arp.h>
  32. #include <linux/if_ether.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/delay.h>
  39. #include <linux/mm.h>
  40. #include <linux/vmalloc.h>
  41. #include <linux/prefetch.h>
  42. #include <net/ip6_checksum.h>
  43. #include "qlge.h"
  44. char qlge_driver_name[] = DRV_NAME;
  45. const char qlge_driver_version[] = DRV_VERSION;
  46. MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
  47. MODULE_DESCRIPTION(DRV_STRING " ");
  48. MODULE_LICENSE("GPL");
  49. MODULE_VERSION(DRV_VERSION);
  50. static const u32 default_msg =
  51. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
  52. /* NETIF_MSG_TIMER | */
  53. NETIF_MSG_IFDOWN |
  54. NETIF_MSG_IFUP |
  55. NETIF_MSG_RX_ERR |
  56. NETIF_MSG_TX_ERR |
  57. /* NETIF_MSG_TX_QUEUED | */
  58. /* NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */
  59. /* NETIF_MSG_PKTDATA | */
  60. NETIF_MSG_HW | NETIF_MSG_WOL | 0;
  61. static int debug = -1; /* defaults above */
  62. module_param(debug, int, 0664);
  63. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  64. #define MSIX_IRQ 0
  65. #define MSI_IRQ 1
  66. #define LEG_IRQ 2
  67. static int qlge_irq_type = MSIX_IRQ;
  68. module_param(qlge_irq_type, int, 0664);
  69. MODULE_PARM_DESC(qlge_irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
  70. static int qlge_mpi_coredump;
  71. module_param(qlge_mpi_coredump, int, 0);
  72. MODULE_PARM_DESC(qlge_mpi_coredump,
  73. "Option to enable MPI firmware dump. "
  74. "Default is OFF - Do Not allocate memory. ");
  75. static int qlge_force_coredump;
  76. module_param(qlge_force_coredump, int, 0);
  77. MODULE_PARM_DESC(qlge_force_coredump,
  78. "Option to allow force of firmware core dump. "
  79. "Default is OFF - Do not allow.");
  80. static const struct pci_device_id qlge_pci_tbl[] = {
  81. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)},
  82. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)},
  83. /* required last entry */
  84. {0,}
  85. };
  86. MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
  87. static int ql_wol(struct ql_adapter *);
  88. static void qlge_set_multicast_list(struct net_device *);
  89. static int ql_adapter_down(struct ql_adapter *);
  90. static int ql_adapter_up(struct ql_adapter *);
  91. /* This hardware semaphore causes exclusive access to
  92. * resources shared between the NIC driver, MPI firmware,
  93. * FCOE firmware and the FC driver.
  94. */
  95. static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
  96. {
  97. u32 sem_bits = 0;
  98. switch (sem_mask) {
  99. case SEM_XGMAC0_MASK:
  100. sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
  101. break;
  102. case SEM_XGMAC1_MASK:
  103. sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
  104. break;
  105. case SEM_ICB_MASK:
  106. sem_bits = SEM_SET << SEM_ICB_SHIFT;
  107. break;
  108. case SEM_MAC_ADDR_MASK:
  109. sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
  110. break;
  111. case SEM_FLASH_MASK:
  112. sem_bits = SEM_SET << SEM_FLASH_SHIFT;
  113. break;
  114. case SEM_PROBE_MASK:
  115. sem_bits = SEM_SET << SEM_PROBE_SHIFT;
  116. break;
  117. case SEM_RT_IDX_MASK:
  118. sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
  119. break;
  120. case SEM_PROC_REG_MASK:
  121. sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
  122. break;
  123. default:
  124. netif_alert(qdev, probe, qdev->ndev, "bad Semaphore mask!.\n");
  125. return -EINVAL;
  126. }
  127. ql_write32(qdev, SEM, sem_bits | sem_mask);
  128. return !(ql_read32(qdev, SEM) & sem_bits);
  129. }
  130. int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
  131. {
  132. unsigned int wait_count = 30;
  133. do {
  134. if (!ql_sem_trylock(qdev, sem_mask))
  135. return 0;
  136. udelay(100);
  137. } while (--wait_count);
  138. return -ETIMEDOUT;
  139. }
  140. void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
  141. {
  142. ql_write32(qdev, SEM, sem_mask);
  143. ql_read32(qdev, SEM); /* flush */
  144. }
  145. /* This function waits for a specific bit to come ready
  146. * in a given register. It is used mostly by the initialize
  147. * process, but is also used in kernel thread API such as
  148. * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
  149. */
  150. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
  151. {
  152. u32 temp;
  153. int count = UDELAY_COUNT;
  154. while (count) {
  155. temp = ql_read32(qdev, reg);
  156. /* check for errors */
  157. if (temp & err_bit) {
  158. netif_alert(qdev, probe, qdev->ndev,
  159. "register 0x%.08x access error, value = 0x%.08x!.\n",
  160. reg, temp);
  161. return -EIO;
  162. } else if (temp & bit)
  163. return 0;
  164. udelay(UDELAY_DELAY);
  165. count--;
  166. }
  167. netif_alert(qdev, probe, qdev->ndev,
  168. "Timed out waiting for reg %x to come ready.\n", reg);
  169. return -ETIMEDOUT;
  170. }
  171. /* The CFG register is used to download TX and RX control blocks
  172. * to the chip. This function waits for an operation to complete.
  173. */
  174. static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
  175. {
  176. int count = UDELAY_COUNT;
  177. u32 temp;
  178. while (count) {
  179. temp = ql_read32(qdev, CFG);
  180. if (temp & CFG_LE)
  181. return -EIO;
  182. if (!(temp & bit))
  183. return 0;
  184. udelay(UDELAY_DELAY);
  185. count--;
  186. }
  187. return -ETIMEDOUT;
  188. }
  189. /* Used to issue init control blocks to hw. Maps control block,
  190. * sets address, triggers download, waits for completion.
  191. */
  192. int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  193. u16 q_id)
  194. {
  195. u64 map;
  196. int status = 0;
  197. int direction;
  198. u32 mask;
  199. u32 value;
  200. direction =
  201. (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
  202. PCI_DMA_FROMDEVICE;
  203. map = pci_map_single(qdev->pdev, ptr, size, direction);
  204. if (pci_dma_mapping_error(qdev->pdev, map)) {
  205. netif_err(qdev, ifup, qdev->ndev, "Couldn't map DMA area.\n");
  206. return -ENOMEM;
  207. }
  208. status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
  209. if (status)
  210. return status;
  211. status = ql_wait_cfg(qdev, bit);
  212. if (status) {
  213. netif_err(qdev, ifup, qdev->ndev,
  214. "Timed out waiting for CFG to come ready.\n");
  215. goto exit;
  216. }
  217. ql_write32(qdev, ICB_L, (u32) map);
  218. ql_write32(qdev, ICB_H, (u32) (map >> 32));
  219. mask = CFG_Q_MASK | (bit << 16);
  220. value = bit | (q_id << CFG_Q_SHIFT);
  221. ql_write32(qdev, CFG, (mask | value));
  222. /*
  223. * Wait for the bit to clear after signaling hw.
  224. */
  225. status = ql_wait_cfg(qdev, bit);
  226. exit:
  227. ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
  228. pci_unmap_single(qdev->pdev, map, size, direction);
  229. return status;
  230. }
  231. /* Get a specific MAC address from the CAM. Used for debug and reg dump. */
  232. int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  233. u32 *value)
  234. {
  235. u32 offset = 0;
  236. int status;
  237. switch (type) {
  238. case MAC_ADDR_TYPE_MULTI_MAC:
  239. case MAC_ADDR_TYPE_CAM_MAC:
  240. {
  241. status =
  242. ql_wait_reg_rdy(qdev,
  243. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  244. if (status)
  245. goto exit;
  246. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  247. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  248. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  249. status =
  250. ql_wait_reg_rdy(qdev,
  251. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  252. if (status)
  253. goto exit;
  254. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  255. status =
  256. ql_wait_reg_rdy(qdev,
  257. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  258. if (status)
  259. goto exit;
  260. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  261. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  262. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  263. status =
  264. ql_wait_reg_rdy(qdev,
  265. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  266. if (status)
  267. goto exit;
  268. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  269. if (type == MAC_ADDR_TYPE_CAM_MAC) {
  270. status =
  271. ql_wait_reg_rdy(qdev,
  272. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  273. if (status)
  274. goto exit;
  275. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  276. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  277. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  278. status =
  279. ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
  280. MAC_ADDR_MR, 0);
  281. if (status)
  282. goto exit;
  283. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  284. }
  285. break;
  286. }
  287. case MAC_ADDR_TYPE_VLAN:
  288. case MAC_ADDR_TYPE_MULTI_FLTR:
  289. default:
  290. netif_crit(qdev, ifup, qdev->ndev,
  291. "Address type %d not yet supported.\n", type);
  292. status = -EPERM;
  293. }
  294. exit:
  295. return status;
  296. }
  297. /* Set up a MAC, multicast or VLAN address for the
  298. * inbound frame matching.
  299. */
  300. static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
  301. u16 index)
  302. {
  303. u32 offset = 0;
  304. int status = 0;
  305. switch (type) {
  306. case MAC_ADDR_TYPE_MULTI_MAC:
  307. {
  308. u32 upper = (addr[0] << 8) | addr[1];
  309. u32 lower = (addr[2] << 24) | (addr[3] << 16) |
  310. (addr[4] << 8) | (addr[5]);
  311. status =
  312. ql_wait_reg_rdy(qdev,
  313. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  314. if (status)
  315. goto exit;
  316. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  317. (index << MAC_ADDR_IDX_SHIFT) |
  318. type | MAC_ADDR_E);
  319. ql_write32(qdev, MAC_ADDR_DATA, lower);
  320. status =
  321. ql_wait_reg_rdy(qdev,
  322. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  323. if (status)
  324. goto exit;
  325. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  326. (index << MAC_ADDR_IDX_SHIFT) |
  327. type | MAC_ADDR_E);
  328. ql_write32(qdev, MAC_ADDR_DATA, upper);
  329. status =
  330. ql_wait_reg_rdy(qdev,
  331. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  332. if (status)
  333. goto exit;
  334. break;
  335. }
  336. case MAC_ADDR_TYPE_CAM_MAC:
  337. {
  338. u32 cam_output;
  339. u32 upper = (addr[0] << 8) | addr[1];
  340. u32 lower =
  341. (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
  342. (addr[5]);
  343. status =
  344. ql_wait_reg_rdy(qdev,
  345. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  346. if (status)
  347. goto exit;
  348. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  349. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  350. type); /* type */
  351. ql_write32(qdev, MAC_ADDR_DATA, lower);
  352. status =
  353. ql_wait_reg_rdy(qdev,
  354. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  355. if (status)
  356. goto exit;
  357. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  358. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  359. type); /* type */
  360. ql_write32(qdev, MAC_ADDR_DATA, upper);
  361. status =
  362. ql_wait_reg_rdy(qdev,
  363. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  364. if (status)
  365. goto exit;
  366. ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
  367. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  368. type); /* type */
  369. /* This field should also include the queue id
  370. and possibly the function id. Right now we hardcode
  371. the route field to NIC core.
  372. */
  373. cam_output = (CAM_OUT_ROUTE_NIC |
  374. (qdev->
  375. func << CAM_OUT_FUNC_SHIFT) |
  376. (0 << CAM_OUT_CQ_ID_SHIFT));
  377. if (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
  378. cam_output |= CAM_OUT_RV;
  379. /* route to NIC core */
  380. ql_write32(qdev, MAC_ADDR_DATA, cam_output);
  381. break;
  382. }
  383. case MAC_ADDR_TYPE_VLAN:
  384. {
  385. u32 enable_bit = *((u32 *) &addr[0]);
  386. /* For VLAN, the addr actually holds a bit that
  387. * either enables or disables the vlan id we are
  388. * addressing. It's either MAC_ADDR_E on or off.
  389. * That's bit-27 we're talking about.
  390. */
  391. status =
  392. ql_wait_reg_rdy(qdev,
  393. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  394. if (status)
  395. goto exit;
  396. ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
  397. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  398. type | /* type */
  399. enable_bit); /* enable/disable */
  400. break;
  401. }
  402. case MAC_ADDR_TYPE_MULTI_FLTR:
  403. default:
  404. netif_crit(qdev, ifup, qdev->ndev,
  405. "Address type %d not yet supported.\n", type);
  406. status = -EPERM;
  407. }
  408. exit:
  409. return status;
  410. }
  411. /* Set or clear MAC address in hardware. We sometimes
  412. * have to clear it to prevent wrong frame routing
  413. * especially in a bonding environment.
  414. */
  415. static int ql_set_mac_addr(struct ql_adapter *qdev, int set)
  416. {
  417. int status;
  418. char zero_mac_addr[ETH_ALEN];
  419. char *addr;
  420. if (set) {
  421. addr = &qdev->current_mac_addr[0];
  422. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  423. "Set Mac addr %pM\n", addr);
  424. } else {
  425. eth_zero_addr(zero_mac_addr);
  426. addr = &zero_mac_addr[0];
  427. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  428. "Clearing MAC address\n");
  429. }
  430. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  431. if (status)
  432. return status;
  433. status = ql_set_mac_addr_reg(qdev, (u8 *) addr,
  434. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  435. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  436. if (status)
  437. netif_err(qdev, ifup, qdev->ndev,
  438. "Failed to init mac address.\n");
  439. return status;
  440. }
  441. void ql_link_on(struct ql_adapter *qdev)
  442. {
  443. netif_err(qdev, link, qdev->ndev, "Link is up.\n");
  444. netif_carrier_on(qdev->ndev);
  445. ql_set_mac_addr(qdev, 1);
  446. }
  447. void ql_link_off(struct ql_adapter *qdev)
  448. {
  449. netif_err(qdev, link, qdev->ndev, "Link is down.\n");
  450. netif_carrier_off(qdev->ndev);
  451. ql_set_mac_addr(qdev, 0);
  452. }
  453. /* Get a specific frame routing value from the CAM.
  454. * Used for debug and reg dump.
  455. */
  456. int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
  457. {
  458. int status = 0;
  459. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  460. if (status)
  461. goto exit;
  462. ql_write32(qdev, RT_IDX,
  463. RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
  464. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0);
  465. if (status)
  466. goto exit;
  467. *value = ql_read32(qdev, RT_DATA);
  468. exit:
  469. return status;
  470. }
  471. /* The NIC function for this chip has 16 routing indexes. Each one can be used
  472. * to route different frame types to various inbound queues. We send broadcast/
  473. * multicast/error frames to the default queue for slow handling,
  474. * and CAM hit/RSS frames to the fast handling queues.
  475. */
  476. static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
  477. int enable)
  478. {
  479. int status = -EINVAL; /* Return error if no mask match. */
  480. u32 value = 0;
  481. switch (mask) {
  482. case RT_IDX_CAM_HIT:
  483. {
  484. value = RT_IDX_DST_CAM_Q | /* dest */
  485. RT_IDX_TYPE_NICQ | /* type */
  486. (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
  487. break;
  488. }
  489. case RT_IDX_VALID: /* Promiscuous Mode frames. */
  490. {
  491. value = RT_IDX_DST_DFLT_Q | /* dest */
  492. RT_IDX_TYPE_NICQ | /* type */
  493. (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
  494. break;
  495. }
  496. case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
  497. {
  498. value = RT_IDX_DST_DFLT_Q | /* dest */
  499. RT_IDX_TYPE_NICQ | /* type */
  500. (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
  501. break;
  502. }
  503. case RT_IDX_IP_CSUM_ERR: /* Pass up IP CSUM error frames. */
  504. {
  505. value = RT_IDX_DST_DFLT_Q | /* dest */
  506. RT_IDX_TYPE_NICQ | /* type */
  507. (RT_IDX_IP_CSUM_ERR_SLOT <<
  508. RT_IDX_IDX_SHIFT); /* index */
  509. break;
  510. }
  511. case RT_IDX_TU_CSUM_ERR: /* Pass up TCP/UDP CSUM error frames. */
  512. {
  513. value = RT_IDX_DST_DFLT_Q | /* dest */
  514. RT_IDX_TYPE_NICQ | /* type */
  515. (RT_IDX_TCP_UDP_CSUM_ERR_SLOT <<
  516. RT_IDX_IDX_SHIFT); /* index */
  517. break;
  518. }
  519. case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
  520. {
  521. value = RT_IDX_DST_DFLT_Q | /* dest */
  522. RT_IDX_TYPE_NICQ | /* type */
  523. (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
  524. break;
  525. }
  526. case RT_IDX_MCAST: /* Pass up All Multicast frames. */
  527. {
  528. value = RT_IDX_DST_DFLT_Q | /* dest */
  529. RT_IDX_TYPE_NICQ | /* type */
  530. (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
  531. break;
  532. }
  533. case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
  534. {
  535. value = RT_IDX_DST_DFLT_Q | /* dest */
  536. RT_IDX_TYPE_NICQ | /* type */
  537. (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  538. break;
  539. }
  540. case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
  541. {
  542. value = RT_IDX_DST_RSS | /* dest */
  543. RT_IDX_TYPE_NICQ | /* type */
  544. (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  545. break;
  546. }
  547. case 0: /* Clear the E-bit on an entry. */
  548. {
  549. value = RT_IDX_DST_DFLT_Q | /* dest */
  550. RT_IDX_TYPE_NICQ | /* type */
  551. (index << RT_IDX_IDX_SHIFT);/* index */
  552. break;
  553. }
  554. default:
  555. netif_err(qdev, ifup, qdev->ndev,
  556. "Mask type %d not yet supported.\n", mask);
  557. status = -EPERM;
  558. goto exit;
  559. }
  560. if (value) {
  561. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  562. if (status)
  563. goto exit;
  564. value |= (enable ? RT_IDX_E : 0);
  565. ql_write32(qdev, RT_IDX, value);
  566. ql_write32(qdev, RT_DATA, enable ? mask : 0);
  567. }
  568. exit:
  569. return status;
  570. }
  571. static void ql_enable_interrupts(struct ql_adapter *qdev)
  572. {
  573. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
  574. }
  575. static void ql_disable_interrupts(struct ql_adapter *qdev)
  576. {
  577. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
  578. }
  579. /* If we're running with multiple MSI-X vectors then we enable on the fly.
  580. * Otherwise, we may have multiple outstanding workers and don't want to
  581. * enable until the last one finishes. In this case, the irq_cnt gets
  582. * incremented every time we queue a worker and decremented every time
  583. * a worker finishes. Once it hits zero we enable the interrupt.
  584. */
  585. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  586. {
  587. u32 var = 0;
  588. unsigned long hw_flags = 0;
  589. struct intr_context *ctx = qdev->intr_context + intr;
  590. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
  591. /* Always enable if we're MSIX multi interrupts and
  592. * it's not the default (zeroeth) interrupt.
  593. */
  594. ql_write32(qdev, INTR_EN,
  595. ctx->intr_en_mask);
  596. var = ql_read32(qdev, STS);
  597. return var;
  598. }
  599. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  600. if (atomic_dec_and_test(&ctx->irq_cnt)) {
  601. ql_write32(qdev, INTR_EN,
  602. ctx->intr_en_mask);
  603. var = ql_read32(qdev, STS);
  604. }
  605. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  606. return var;
  607. }
  608. static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  609. {
  610. u32 var = 0;
  611. struct intr_context *ctx;
  612. /* HW disables for us if we're MSIX multi interrupts and
  613. * it's not the default (zeroeth) interrupt.
  614. */
  615. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
  616. return 0;
  617. ctx = qdev->intr_context + intr;
  618. spin_lock(&qdev->hw_lock);
  619. if (!atomic_read(&ctx->irq_cnt)) {
  620. ql_write32(qdev, INTR_EN,
  621. ctx->intr_dis_mask);
  622. var = ql_read32(qdev, STS);
  623. }
  624. atomic_inc(&ctx->irq_cnt);
  625. spin_unlock(&qdev->hw_lock);
  626. return var;
  627. }
  628. static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
  629. {
  630. int i;
  631. for (i = 0; i < qdev->intr_count; i++) {
  632. /* The enable call does a atomic_dec_and_test
  633. * and enables only if the result is zero.
  634. * So we precharge it here.
  635. */
  636. if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
  637. i == 0))
  638. atomic_set(&qdev->intr_context[i].irq_cnt, 1);
  639. ql_enable_completion_interrupt(qdev, i);
  640. }
  641. }
  642. static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str)
  643. {
  644. int status, i;
  645. u16 csum = 0;
  646. __le16 *flash = (__le16 *)&qdev->flash;
  647. status = strncmp((char *)&qdev->flash, str, 4);
  648. if (status) {
  649. netif_err(qdev, ifup, qdev->ndev, "Invalid flash signature.\n");
  650. return status;
  651. }
  652. for (i = 0; i < size; i++)
  653. csum += le16_to_cpu(*flash++);
  654. if (csum)
  655. netif_err(qdev, ifup, qdev->ndev,
  656. "Invalid flash checksum, csum = 0x%.04x.\n", csum);
  657. return csum;
  658. }
  659. static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data)
  660. {
  661. int status = 0;
  662. /* wait for reg to come ready */
  663. status = ql_wait_reg_rdy(qdev,
  664. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  665. if (status)
  666. goto exit;
  667. /* set up for reg read */
  668. ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
  669. /* wait for reg to come ready */
  670. status = ql_wait_reg_rdy(qdev,
  671. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  672. if (status)
  673. goto exit;
  674. /* This data is stored on flash as an array of
  675. * __le32. Since ql_read32() returns cpu endian
  676. * we need to swap it back.
  677. */
  678. *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA));
  679. exit:
  680. return status;
  681. }
  682. static int ql_get_8000_flash_params(struct ql_adapter *qdev)
  683. {
  684. u32 i, size;
  685. int status;
  686. __le32 *p = (__le32 *)&qdev->flash;
  687. u32 offset;
  688. u8 mac_addr[6];
  689. /* Get flash offset for function and adjust
  690. * for dword access.
  691. */
  692. if (!qdev->port)
  693. offset = FUNC0_FLASH_OFFSET / sizeof(u32);
  694. else
  695. offset = FUNC1_FLASH_OFFSET / sizeof(u32);
  696. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  697. return -ETIMEDOUT;
  698. size = sizeof(struct flash_params_8000) / sizeof(u32);
  699. for (i = 0; i < size; i++, p++) {
  700. status = ql_read_flash_word(qdev, i+offset, p);
  701. if (status) {
  702. netif_err(qdev, ifup, qdev->ndev,
  703. "Error reading flash.\n");
  704. goto exit;
  705. }
  706. }
  707. status = ql_validate_flash(qdev,
  708. sizeof(struct flash_params_8000) / sizeof(u16),
  709. "8000");
  710. if (status) {
  711. netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n");
  712. status = -EINVAL;
  713. goto exit;
  714. }
  715. /* Extract either manufacturer or BOFM modified
  716. * MAC address.
  717. */
  718. if (qdev->flash.flash_params_8000.data_type1 == 2)
  719. memcpy(mac_addr,
  720. qdev->flash.flash_params_8000.mac_addr1,
  721. qdev->ndev->addr_len);
  722. else
  723. memcpy(mac_addr,
  724. qdev->flash.flash_params_8000.mac_addr,
  725. qdev->ndev->addr_len);
  726. if (!is_valid_ether_addr(mac_addr)) {
  727. netif_err(qdev, ifup, qdev->ndev, "Invalid MAC address.\n");
  728. status = -EINVAL;
  729. goto exit;
  730. }
  731. memcpy(qdev->ndev->dev_addr,
  732. mac_addr,
  733. qdev->ndev->addr_len);
  734. exit:
  735. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  736. return status;
  737. }
  738. static int ql_get_8012_flash_params(struct ql_adapter *qdev)
  739. {
  740. int i;
  741. int status;
  742. __le32 *p = (__le32 *)&qdev->flash;
  743. u32 offset = 0;
  744. u32 size = sizeof(struct flash_params_8012) / sizeof(u32);
  745. /* Second function's parameters follow the first
  746. * function's.
  747. */
  748. if (qdev->port)
  749. offset = size;
  750. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  751. return -ETIMEDOUT;
  752. for (i = 0; i < size; i++, p++) {
  753. status = ql_read_flash_word(qdev, i+offset, p);
  754. if (status) {
  755. netif_err(qdev, ifup, qdev->ndev,
  756. "Error reading flash.\n");
  757. goto exit;
  758. }
  759. }
  760. status = ql_validate_flash(qdev,
  761. sizeof(struct flash_params_8012) / sizeof(u16),
  762. "8012");
  763. if (status) {
  764. netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n");
  765. status = -EINVAL;
  766. goto exit;
  767. }
  768. if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) {
  769. status = -EINVAL;
  770. goto exit;
  771. }
  772. memcpy(qdev->ndev->dev_addr,
  773. qdev->flash.flash_params_8012.mac_addr,
  774. qdev->ndev->addr_len);
  775. exit:
  776. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  777. return status;
  778. }
  779. /* xgmac register are located behind the xgmac_addr and xgmac_data
  780. * register pair. Each read/write requires us to wait for the ready
  781. * bit before reading/writing the data.
  782. */
  783. static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
  784. {
  785. int status;
  786. /* wait for reg to come ready */
  787. status = ql_wait_reg_rdy(qdev,
  788. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  789. if (status)
  790. return status;
  791. /* write the data to the data reg */
  792. ql_write32(qdev, XGMAC_DATA, data);
  793. /* trigger the write */
  794. ql_write32(qdev, XGMAC_ADDR, reg);
  795. return status;
  796. }
  797. /* xgmac register are located behind the xgmac_addr and xgmac_data
  798. * register pair. Each read/write requires us to wait for the ready
  799. * bit before reading/writing the data.
  800. */
  801. int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
  802. {
  803. int status = 0;
  804. /* wait for reg to come ready */
  805. status = ql_wait_reg_rdy(qdev,
  806. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  807. if (status)
  808. goto exit;
  809. /* set up for reg read */
  810. ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
  811. /* wait for reg to come ready */
  812. status = ql_wait_reg_rdy(qdev,
  813. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  814. if (status)
  815. goto exit;
  816. /* get the data */
  817. *data = ql_read32(qdev, XGMAC_DATA);
  818. exit:
  819. return status;
  820. }
  821. /* This is used for reading the 64-bit statistics regs. */
  822. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
  823. {
  824. int status = 0;
  825. u32 hi = 0;
  826. u32 lo = 0;
  827. status = ql_read_xgmac_reg(qdev, reg, &lo);
  828. if (status)
  829. goto exit;
  830. status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
  831. if (status)
  832. goto exit;
  833. *data = (u64) lo | ((u64) hi << 32);
  834. exit:
  835. return status;
  836. }
  837. static int ql_8000_port_initialize(struct ql_adapter *qdev)
  838. {
  839. int status;
  840. /*
  841. * Get MPI firmware version for driver banner
  842. * and ethool info.
  843. */
  844. status = ql_mb_about_fw(qdev);
  845. if (status)
  846. goto exit;
  847. status = ql_mb_get_fw_state(qdev);
  848. if (status)
  849. goto exit;
  850. /* Wake up a worker to get/set the TX/RX frame sizes. */
  851. queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0);
  852. exit:
  853. return status;
  854. }
  855. /* Take the MAC Core out of reset.
  856. * Enable statistics counting.
  857. * Take the transmitter/receiver out of reset.
  858. * This functionality may be done in the MPI firmware at a
  859. * later date.
  860. */
  861. static int ql_8012_port_initialize(struct ql_adapter *qdev)
  862. {
  863. int status = 0;
  864. u32 data;
  865. if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
  866. /* Another function has the semaphore, so
  867. * wait for the port init bit to come ready.
  868. */
  869. netif_info(qdev, link, qdev->ndev,
  870. "Another function has the semaphore, so wait for the port init bit to come ready.\n");
  871. status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
  872. if (status) {
  873. netif_crit(qdev, link, qdev->ndev,
  874. "Port initialize timed out.\n");
  875. }
  876. return status;
  877. }
  878. netif_info(qdev, link, qdev->ndev, "Got xgmac semaphore!.\n");
  879. /* Set the core reset. */
  880. status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
  881. if (status)
  882. goto end;
  883. data |= GLOBAL_CFG_RESET;
  884. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  885. if (status)
  886. goto end;
  887. /* Clear the core reset and turn on jumbo for receiver. */
  888. data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
  889. data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
  890. data |= GLOBAL_CFG_TX_STAT_EN;
  891. data |= GLOBAL_CFG_RX_STAT_EN;
  892. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  893. if (status)
  894. goto end;
  895. /* Enable transmitter, and clear it's reset. */
  896. status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
  897. if (status)
  898. goto end;
  899. data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
  900. data |= TX_CFG_EN; /* Enable the transmitter. */
  901. status = ql_write_xgmac_reg(qdev, TX_CFG, data);
  902. if (status)
  903. goto end;
  904. /* Enable receiver and clear it's reset. */
  905. status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
  906. if (status)
  907. goto end;
  908. data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
  909. data |= RX_CFG_EN; /* Enable the receiver. */
  910. status = ql_write_xgmac_reg(qdev, RX_CFG, data);
  911. if (status)
  912. goto end;
  913. /* Turn on jumbo. */
  914. status =
  915. ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
  916. if (status)
  917. goto end;
  918. status =
  919. ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
  920. if (status)
  921. goto end;
  922. /* Signal to the world that the port is enabled. */
  923. ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
  924. end:
  925. ql_sem_unlock(qdev, qdev->xg_sem_mask);
  926. return status;
  927. }
  928. static inline unsigned int ql_lbq_block_size(struct ql_adapter *qdev)
  929. {
  930. return PAGE_SIZE << qdev->lbq_buf_order;
  931. }
  932. /* Get the next large buffer. */
  933. static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
  934. {
  935. struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
  936. rx_ring->lbq_curr_idx++;
  937. if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
  938. rx_ring->lbq_curr_idx = 0;
  939. rx_ring->lbq_free_cnt++;
  940. return lbq_desc;
  941. }
  942. static struct bq_desc *ql_get_curr_lchunk(struct ql_adapter *qdev,
  943. struct rx_ring *rx_ring)
  944. {
  945. struct bq_desc *lbq_desc = ql_get_curr_lbuf(rx_ring);
  946. pci_dma_sync_single_for_cpu(qdev->pdev,
  947. dma_unmap_addr(lbq_desc, mapaddr),
  948. rx_ring->lbq_buf_size,
  949. PCI_DMA_FROMDEVICE);
  950. /* If it's the last chunk of our master page then
  951. * we unmap it.
  952. */
  953. if ((lbq_desc->p.pg_chunk.offset + rx_ring->lbq_buf_size)
  954. == ql_lbq_block_size(qdev))
  955. pci_unmap_page(qdev->pdev,
  956. lbq_desc->p.pg_chunk.map,
  957. ql_lbq_block_size(qdev),
  958. PCI_DMA_FROMDEVICE);
  959. return lbq_desc;
  960. }
  961. /* Get the next small buffer. */
  962. static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
  963. {
  964. struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
  965. rx_ring->sbq_curr_idx++;
  966. if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
  967. rx_ring->sbq_curr_idx = 0;
  968. rx_ring->sbq_free_cnt++;
  969. return sbq_desc;
  970. }
  971. /* Update an rx ring index. */
  972. static void ql_update_cq(struct rx_ring *rx_ring)
  973. {
  974. rx_ring->cnsmr_idx++;
  975. rx_ring->curr_entry++;
  976. if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
  977. rx_ring->cnsmr_idx = 0;
  978. rx_ring->curr_entry = rx_ring->cq_base;
  979. }
  980. }
  981. static void ql_write_cq_idx(struct rx_ring *rx_ring)
  982. {
  983. ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
  984. }
  985. static int ql_get_next_chunk(struct ql_adapter *qdev, struct rx_ring *rx_ring,
  986. struct bq_desc *lbq_desc)
  987. {
  988. if (!rx_ring->pg_chunk.page) {
  989. u64 map;
  990. rx_ring->pg_chunk.page = alloc_pages(__GFP_COLD | __GFP_COMP |
  991. GFP_ATOMIC,
  992. qdev->lbq_buf_order);
  993. if (unlikely(!rx_ring->pg_chunk.page)) {
  994. netif_err(qdev, drv, qdev->ndev,
  995. "page allocation failed.\n");
  996. return -ENOMEM;
  997. }
  998. rx_ring->pg_chunk.offset = 0;
  999. map = pci_map_page(qdev->pdev, rx_ring->pg_chunk.page,
  1000. 0, ql_lbq_block_size(qdev),
  1001. PCI_DMA_FROMDEVICE);
  1002. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1003. __free_pages(rx_ring->pg_chunk.page,
  1004. qdev->lbq_buf_order);
  1005. rx_ring->pg_chunk.page = NULL;
  1006. netif_err(qdev, drv, qdev->ndev,
  1007. "PCI mapping failed.\n");
  1008. return -ENOMEM;
  1009. }
  1010. rx_ring->pg_chunk.map = map;
  1011. rx_ring->pg_chunk.va = page_address(rx_ring->pg_chunk.page);
  1012. }
  1013. /* Copy the current master pg_chunk info
  1014. * to the current descriptor.
  1015. */
  1016. lbq_desc->p.pg_chunk = rx_ring->pg_chunk;
  1017. /* Adjust the master page chunk for next
  1018. * buffer get.
  1019. */
  1020. rx_ring->pg_chunk.offset += rx_ring->lbq_buf_size;
  1021. if (rx_ring->pg_chunk.offset == ql_lbq_block_size(qdev)) {
  1022. rx_ring->pg_chunk.page = NULL;
  1023. lbq_desc->p.pg_chunk.last_flag = 1;
  1024. } else {
  1025. rx_ring->pg_chunk.va += rx_ring->lbq_buf_size;
  1026. get_page(rx_ring->pg_chunk.page);
  1027. lbq_desc->p.pg_chunk.last_flag = 0;
  1028. }
  1029. return 0;
  1030. }
  1031. /* Process (refill) a large buffer queue. */
  1032. static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1033. {
  1034. u32 clean_idx = rx_ring->lbq_clean_idx;
  1035. u32 start_idx = clean_idx;
  1036. struct bq_desc *lbq_desc;
  1037. u64 map;
  1038. int i;
  1039. while (rx_ring->lbq_free_cnt > 32) {
  1040. for (i = (rx_ring->lbq_clean_idx % 16); i < 16; i++) {
  1041. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1042. "lbq: try cleaning clean_idx = %d.\n",
  1043. clean_idx);
  1044. lbq_desc = &rx_ring->lbq[clean_idx];
  1045. if (ql_get_next_chunk(qdev, rx_ring, lbq_desc)) {
  1046. rx_ring->lbq_clean_idx = clean_idx;
  1047. netif_err(qdev, ifup, qdev->ndev,
  1048. "Could not get a page chunk, i=%d, clean_idx =%d .\n",
  1049. i, clean_idx);
  1050. return;
  1051. }
  1052. map = lbq_desc->p.pg_chunk.map +
  1053. lbq_desc->p.pg_chunk.offset;
  1054. dma_unmap_addr_set(lbq_desc, mapaddr, map);
  1055. dma_unmap_len_set(lbq_desc, maplen,
  1056. rx_ring->lbq_buf_size);
  1057. *lbq_desc->addr = cpu_to_le64(map);
  1058. pci_dma_sync_single_for_device(qdev->pdev, map,
  1059. rx_ring->lbq_buf_size,
  1060. PCI_DMA_FROMDEVICE);
  1061. clean_idx++;
  1062. if (clean_idx == rx_ring->lbq_len)
  1063. clean_idx = 0;
  1064. }
  1065. rx_ring->lbq_clean_idx = clean_idx;
  1066. rx_ring->lbq_prod_idx += 16;
  1067. if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
  1068. rx_ring->lbq_prod_idx = 0;
  1069. rx_ring->lbq_free_cnt -= 16;
  1070. }
  1071. if (start_idx != clean_idx) {
  1072. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1073. "lbq: updating prod idx = %d.\n",
  1074. rx_ring->lbq_prod_idx);
  1075. ql_write_db_reg(rx_ring->lbq_prod_idx,
  1076. rx_ring->lbq_prod_idx_db_reg);
  1077. }
  1078. }
  1079. /* Process (refill) a small buffer queue. */
  1080. static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1081. {
  1082. u32 clean_idx = rx_ring->sbq_clean_idx;
  1083. u32 start_idx = clean_idx;
  1084. struct bq_desc *sbq_desc;
  1085. u64 map;
  1086. int i;
  1087. while (rx_ring->sbq_free_cnt > 16) {
  1088. for (i = (rx_ring->sbq_clean_idx % 16); i < 16; i++) {
  1089. sbq_desc = &rx_ring->sbq[clean_idx];
  1090. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1091. "sbq: try cleaning clean_idx = %d.\n",
  1092. clean_idx);
  1093. if (sbq_desc->p.skb == NULL) {
  1094. netif_printk(qdev, rx_status, KERN_DEBUG,
  1095. qdev->ndev,
  1096. "sbq: getting new skb for index %d.\n",
  1097. sbq_desc->index);
  1098. sbq_desc->p.skb =
  1099. netdev_alloc_skb(qdev->ndev,
  1100. SMALL_BUFFER_SIZE);
  1101. if (sbq_desc->p.skb == NULL) {
  1102. rx_ring->sbq_clean_idx = clean_idx;
  1103. return;
  1104. }
  1105. skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
  1106. map = pci_map_single(qdev->pdev,
  1107. sbq_desc->p.skb->data,
  1108. rx_ring->sbq_buf_size,
  1109. PCI_DMA_FROMDEVICE);
  1110. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1111. netif_err(qdev, ifup, qdev->ndev,
  1112. "PCI mapping failed.\n");
  1113. rx_ring->sbq_clean_idx = clean_idx;
  1114. dev_kfree_skb_any(sbq_desc->p.skb);
  1115. sbq_desc->p.skb = NULL;
  1116. return;
  1117. }
  1118. dma_unmap_addr_set(sbq_desc, mapaddr, map);
  1119. dma_unmap_len_set(sbq_desc, maplen,
  1120. rx_ring->sbq_buf_size);
  1121. *sbq_desc->addr = cpu_to_le64(map);
  1122. }
  1123. clean_idx++;
  1124. if (clean_idx == rx_ring->sbq_len)
  1125. clean_idx = 0;
  1126. }
  1127. rx_ring->sbq_clean_idx = clean_idx;
  1128. rx_ring->sbq_prod_idx += 16;
  1129. if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
  1130. rx_ring->sbq_prod_idx = 0;
  1131. rx_ring->sbq_free_cnt -= 16;
  1132. }
  1133. if (start_idx != clean_idx) {
  1134. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1135. "sbq: updating prod idx = %d.\n",
  1136. rx_ring->sbq_prod_idx);
  1137. ql_write_db_reg(rx_ring->sbq_prod_idx,
  1138. rx_ring->sbq_prod_idx_db_reg);
  1139. }
  1140. }
  1141. static void ql_update_buffer_queues(struct ql_adapter *qdev,
  1142. struct rx_ring *rx_ring)
  1143. {
  1144. ql_update_sbq(qdev, rx_ring);
  1145. ql_update_lbq(qdev, rx_ring);
  1146. }
  1147. /* Unmaps tx buffers. Can be called from send() if a pci mapping
  1148. * fails at some stage, or from the interrupt when a tx completes.
  1149. */
  1150. static void ql_unmap_send(struct ql_adapter *qdev,
  1151. struct tx_ring_desc *tx_ring_desc, int mapped)
  1152. {
  1153. int i;
  1154. for (i = 0; i < mapped; i++) {
  1155. if (i == 0 || (i == 7 && mapped > 7)) {
  1156. /*
  1157. * Unmap the skb->data area, or the
  1158. * external sglist (AKA the Outbound
  1159. * Address List (OAL)).
  1160. * If its the zeroeth element, then it's
  1161. * the skb->data area. If it's the 7th
  1162. * element and there is more than 6 frags,
  1163. * then its an OAL.
  1164. */
  1165. if (i == 7) {
  1166. netif_printk(qdev, tx_done, KERN_DEBUG,
  1167. qdev->ndev,
  1168. "unmapping OAL area.\n");
  1169. }
  1170. pci_unmap_single(qdev->pdev,
  1171. dma_unmap_addr(&tx_ring_desc->map[i],
  1172. mapaddr),
  1173. dma_unmap_len(&tx_ring_desc->map[i],
  1174. maplen),
  1175. PCI_DMA_TODEVICE);
  1176. } else {
  1177. netif_printk(qdev, tx_done, KERN_DEBUG, qdev->ndev,
  1178. "unmapping frag %d.\n", i);
  1179. pci_unmap_page(qdev->pdev,
  1180. dma_unmap_addr(&tx_ring_desc->map[i],
  1181. mapaddr),
  1182. dma_unmap_len(&tx_ring_desc->map[i],
  1183. maplen), PCI_DMA_TODEVICE);
  1184. }
  1185. }
  1186. }
  1187. /* Map the buffers for this transmit. This will return
  1188. * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  1189. */
  1190. static int ql_map_send(struct ql_adapter *qdev,
  1191. struct ob_mac_iocb_req *mac_iocb_ptr,
  1192. struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
  1193. {
  1194. int len = skb_headlen(skb);
  1195. dma_addr_t map;
  1196. int frag_idx, err, map_idx = 0;
  1197. struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
  1198. int frag_cnt = skb_shinfo(skb)->nr_frags;
  1199. if (frag_cnt) {
  1200. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  1201. "frag_cnt = %d.\n", frag_cnt);
  1202. }
  1203. /*
  1204. * Map the skb buffer first.
  1205. */
  1206. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1207. err = pci_dma_mapping_error(qdev->pdev, map);
  1208. if (err) {
  1209. netif_err(qdev, tx_queued, qdev->ndev,
  1210. "PCI mapping failed with error: %d\n", err);
  1211. return NETDEV_TX_BUSY;
  1212. }
  1213. tbd->len = cpu_to_le32(len);
  1214. tbd->addr = cpu_to_le64(map);
  1215. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1216. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
  1217. map_idx++;
  1218. /*
  1219. * This loop fills the remainder of the 8 address descriptors
  1220. * in the IOCB. If there are more than 7 fragments, then the
  1221. * eighth address desc will point to an external list (OAL).
  1222. * When this happens, the remainder of the frags will be stored
  1223. * in this list.
  1224. */
  1225. for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
  1226. skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
  1227. tbd++;
  1228. if (frag_idx == 6 && frag_cnt > 7) {
  1229. /* Let's tack on an sglist.
  1230. * Our control block will now
  1231. * look like this:
  1232. * iocb->seg[0] = skb->data
  1233. * iocb->seg[1] = frag[0]
  1234. * iocb->seg[2] = frag[1]
  1235. * iocb->seg[3] = frag[2]
  1236. * iocb->seg[4] = frag[3]
  1237. * iocb->seg[5] = frag[4]
  1238. * iocb->seg[6] = frag[5]
  1239. * iocb->seg[7] = ptr to OAL (external sglist)
  1240. * oal->seg[0] = frag[6]
  1241. * oal->seg[1] = frag[7]
  1242. * oal->seg[2] = frag[8]
  1243. * oal->seg[3] = frag[9]
  1244. * oal->seg[4] = frag[10]
  1245. * etc...
  1246. */
  1247. /* Tack on the OAL in the eighth segment of IOCB. */
  1248. map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
  1249. sizeof(struct oal),
  1250. PCI_DMA_TODEVICE);
  1251. err = pci_dma_mapping_error(qdev->pdev, map);
  1252. if (err) {
  1253. netif_err(qdev, tx_queued, qdev->ndev,
  1254. "PCI mapping outbound address list with error: %d\n",
  1255. err);
  1256. goto map_error;
  1257. }
  1258. tbd->addr = cpu_to_le64(map);
  1259. /*
  1260. * The length is the number of fragments
  1261. * that remain to be mapped times the length
  1262. * of our sglist (OAL).
  1263. */
  1264. tbd->len =
  1265. cpu_to_le32((sizeof(struct tx_buf_desc) *
  1266. (frag_cnt - frag_idx)) | TX_DESC_C);
  1267. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
  1268. map);
  1269. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1270. sizeof(struct oal));
  1271. tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
  1272. map_idx++;
  1273. }
  1274. map = skb_frag_dma_map(&qdev->pdev->dev, frag, 0, skb_frag_size(frag),
  1275. DMA_TO_DEVICE);
  1276. err = dma_mapping_error(&qdev->pdev->dev, map);
  1277. if (err) {
  1278. netif_err(qdev, tx_queued, qdev->ndev,
  1279. "PCI mapping frags failed with error: %d.\n",
  1280. err);
  1281. goto map_error;
  1282. }
  1283. tbd->addr = cpu_to_le64(map);
  1284. tbd->len = cpu_to_le32(skb_frag_size(frag));
  1285. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1286. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1287. skb_frag_size(frag));
  1288. }
  1289. /* Save the number of segments we've mapped. */
  1290. tx_ring_desc->map_cnt = map_idx;
  1291. /* Terminate the last segment. */
  1292. tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
  1293. return NETDEV_TX_OK;
  1294. map_error:
  1295. /*
  1296. * If the first frag mapping failed, then i will be zero.
  1297. * This causes the unmap of the skb->data area. Otherwise
  1298. * we pass in the number of frags that mapped successfully
  1299. * so they can be umapped.
  1300. */
  1301. ql_unmap_send(qdev, tx_ring_desc, map_idx);
  1302. return NETDEV_TX_BUSY;
  1303. }
  1304. /* Categorizing receive firmware frame errors */
  1305. static void ql_categorize_rx_err(struct ql_adapter *qdev, u8 rx_err,
  1306. struct rx_ring *rx_ring)
  1307. {
  1308. struct nic_stats *stats = &qdev->nic_stats;
  1309. stats->rx_err_count++;
  1310. rx_ring->rx_errors++;
  1311. switch (rx_err & IB_MAC_IOCB_RSP_ERR_MASK) {
  1312. case IB_MAC_IOCB_RSP_ERR_CODE_ERR:
  1313. stats->rx_code_err++;
  1314. break;
  1315. case IB_MAC_IOCB_RSP_ERR_OVERSIZE:
  1316. stats->rx_oversize_err++;
  1317. break;
  1318. case IB_MAC_IOCB_RSP_ERR_UNDERSIZE:
  1319. stats->rx_undersize_err++;
  1320. break;
  1321. case IB_MAC_IOCB_RSP_ERR_PREAMBLE:
  1322. stats->rx_preamble_err++;
  1323. break;
  1324. case IB_MAC_IOCB_RSP_ERR_FRAME_LEN:
  1325. stats->rx_frame_len_err++;
  1326. break;
  1327. case IB_MAC_IOCB_RSP_ERR_CRC:
  1328. stats->rx_crc_err++;
  1329. default:
  1330. break;
  1331. }
  1332. }
  1333. /**
  1334. * ql_update_mac_hdr_len - helper routine to update the mac header length
  1335. * based on vlan tags if present
  1336. */
  1337. static void ql_update_mac_hdr_len(struct ql_adapter *qdev,
  1338. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1339. void *page, size_t *len)
  1340. {
  1341. u16 *tags;
  1342. if (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
  1343. return;
  1344. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) {
  1345. tags = (u16 *)page;
  1346. /* Look for stacked vlan tags in ethertype field */
  1347. if (tags[6] == ETH_P_8021Q &&
  1348. tags[8] == ETH_P_8021Q)
  1349. *len += 2 * VLAN_HLEN;
  1350. else
  1351. *len += VLAN_HLEN;
  1352. }
  1353. }
  1354. /* Process an inbound completion from an rx ring. */
  1355. static void ql_process_mac_rx_gro_page(struct ql_adapter *qdev,
  1356. struct rx_ring *rx_ring,
  1357. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1358. u32 length,
  1359. u16 vlan_id)
  1360. {
  1361. struct sk_buff *skb;
  1362. struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1363. struct napi_struct *napi = &rx_ring->napi;
  1364. /* Frame error, so drop the packet. */
  1365. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1366. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1367. put_page(lbq_desc->p.pg_chunk.page);
  1368. return;
  1369. }
  1370. napi->dev = qdev->ndev;
  1371. skb = napi_get_frags(napi);
  1372. if (!skb) {
  1373. netif_err(qdev, drv, qdev->ndev,
  1374. "Couldn't get an skb, exiting.\n");
  1375. rx_ring->rx_dropped++;
  1376. put_page(lbq_desc->p.pg_chunk.page);
  1377. return;
  1378. }
  1379. prefetch(lbq_desc->p.pg_chunk.va);
  1380. __skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  1381. lbq_desc->p.pg_chunk.page,
  1382. lbq_desc->p.pg_chunk.offset,
  1383. length);
  1384. skb->len += length;
  1385. skb->data_len += length;
  1386. skb->truesize += length;
  1387. skb_shinfo(skb)->nr_frags++;
  1388. rx_ring->rx_packets++;
  1389. rx_ring->rx_bytes += length;
  1390. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1391. skb_record_rx_queue(skb, rx_ring->cq_id);
  1392. if (vlan_id != 0xffff)
  1393. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1394. napi_gro_frags(napi);
  1395. }
  1396. /* Process an inbound completion from an rx ring. */
  1397. static void ql_process_mac_rx_page(struct ql_adapter *qdev,
  1398. struct rx_ring *rx_ring,
  1399. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1400. u32 length,
  1401. u16 vlan_id)
  1402. {
  1403. struct net_device *ndev = qdev->ndev;
  1404. struct sk_buff *skb = NULL;
  1405. void *addr;
  1406. struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1407. struct napi_struct *napi = &rx_ring->napi;
  1408. size_t hlen = ETH_HLEN;
  1409. skb = netdev_alloc_skb(ndev, length);
  1410. if (!skb) {
  1411. rx_ring->rx_dropped++;
  1412. put_page(lbq_desc->p.pg_chunk.page);
  1413. return;
  1414. }
  1415. addr = lbq_desc->p.pg_chunk.va;
  1416. prefetch(addr);
  1417. /* Frame error, so drop the packet. */
  1418. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1419. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1420. goto err_out;
  1421. }
  1422. /* Update the MAC header length*/
  1423. ql_update_mac_hdr_len(qdev, ib_mac_rsp, addr, &hlen);
  1424. /* The max framesize filter on this chip is set higher than
  1425. * MTU since FCoE uses 2k frames.
  1426. */
  1427. if (skb->len > ndev->mtu + hlen) {
  1428. netif_err(qdev, drv, qdev->ndev,
  1429. "Segment too small, dropping.\n");
  1430. rx_ring->rx_dropped++;
  1431. goto err_out;
  1432. }
  1433. memcpy(skb_put(skb, hlen), addr, hlen);
  1434. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1435. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n",
  1436. length);
  1437. skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page,
  1438. lbq_desc->p.pg_chunk.offset + hlen,
  1439. length - hlen);
  1440. skb->len += length - hlen;
  1441. skb->data_len += length - hlen;
  1442. skb->truesize += length - hlen;
  1443. rx_ring->rx_packets++;
  1444. rx_ring->rx_bytes += skb->len;
  1445. skb->protocol = eth_type_trans(skb, ndev);
  1446. skb_checksum_none_assert(skb);
  1447. if ((ndev->features & NETIF_F_RXCSUM) &&
  1448. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1449. /* TCP frame. */
  1450. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1451. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1452. "TCP checksum done!\n");
  1453. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1454. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1455. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1456. /* Unfragmented ipv4 UDP frame. */
  1457. struct iphdr *iph =
  1458. (struct iphdr *)((u8 *)addr + hlen);
  1459. if (!(iph->frag_off &
  1460. htons(IP_MF|IP_OFFSET))) {
  1461. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1462. netif_printk(qdev, rx_status, KERN_DEBUG,
  1463. qdev->ndev,
  1464. "UDP checksum done!\n");
  1465. }
  1466. }
  1467. }
  1468. skb_record_rx_queue(skb, rx_ring->cq_id);
  1469. if (vlan_id != 0xffff)
  1470. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1471. if (skb->ip_summed == CHECKSUM_UNNECESSARY)
  1472. napi_gro_receive(napi, skb);
  1473. else
  1474. netif_receive_skb(skb);
  1475. return;
  1476. err_out:
  1477. dev_kfree_skb_any(skb);
  1478. put_page(lbq_desc->p.pg_chunk.page);
  1479. }
  1480. /* Process an inbound completion from an rx ring. */
  1481. static void ql_process_mac_rx_skb(struct ql_adapter *qdev,
  1482. struct rx_ring *rx_ring,
  1483. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1484. u32 length,
  1485. u16 vlan_id)
  1486. {
  1487. struct net_device *ndev = qdev->ndev;
  1488. struct sk_buff *skb = NULL;
  1489. struct sk_buff *new_skb = NULL;
  1490. struct bq_desc *sbq_desc = ql_get_curr_sbuf(rx_ring);
  1491. skb = sbq_desc->p.skb;
  1492. /* Allocate new_skb and copy */
  1493. new_skb = netdev_alloc_skb(qdev->ndev, length + NET_IP_ALIGN);
  1494. if (new_skb == NULL) {
  1495. rx_ring->rx_dropped++;
  1496. return;
  1497. }
  1498. skb_reserve(new_skb, NET_IP_ALIGN);
  1499. pci_dma_sync_single_for_cpu(qdev->pdev,
  1500. dma_unmap_addr(sbq_desc, mapaddr),
  1501. dma_unmap_len(sbq_desc, maplen),
  1502. PCI_DMA_FROMDEVICE);
  1503. memcpy(skb_put(new_skb, length), skb->data, length);
  1504. pci_dma_sync_single_for_device(qdev->pdev,
  1505. dma_unmap_addr(sbq_desc, mapaddr),
  1506. dma_unmap_len(sbq_desc, maplen),
  1507. PCI_DMA_FROMDEVICE);
  1508. skb = new_skb;
  1509. /* Frame error, so drop the packet. */
  1510. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1511. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1512. dev_kfree_skb_any(skb);
  1513. return;
  1514. }
  1515. /* loopback self test for ethtool */
  1516. if (test_bit(QL_SELFTEST, &qdev->flags)) {
  1517. ql_check_lb_frame(qdev, skb);
  1518. dev_kfree_skb_any(skb);
  1519. return;
  1520. }
  1521. /* The max framesize filter on this chip is set higher than
  1522. * MTU since FCoE uses 2k frames.
  1523. */
  1524. if (skb->len > ndev->mtu + ETH_HLEN) {
  1525. dev_kfree_skb_any(skb);
  1526. rx_ring->rx_dropped++;
  1527. return;
  1528. }
  1529. prefetch(skb->data);
  1530. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1531. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1532. "%s Multicast.\n",
  1533. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1534. IB_MAC_IOCB_RSP_M_HASH ? "Hash" :
  1535. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1536. IB_MAC_IOCB_RSP_M_REG ? "Registered" :
  1537. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1538. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1539. }
  1540. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P)
  1541. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1542. "Promiscuous Packet.\n");
  1543. rx_ring->rx_packets++;
  1544. rx_ring->rx_bytes += skb->len;
  1545. skb->protocol = eth_type_trans(skb, ndev);
  1546. skb_checksum_none_assert(skb);
  1547. /* If rx checksum is on, and there are no
  1548. * csum or frame errors.
  1549. */
  1550. if ((ndev->features & NETIF_F_RXCSUM) &&
  1551. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1552. /* TCP frame. */
  1553. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1554. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1555. "TCP checksum done!\n");
  1556. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1557. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1558. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1559. /* Unfragmented ipv4 UDP frame. */
  1560. struct iphdr *iph = (struct iphdr *) skb->data;
  1561. if (!(iph->frag_off &
  1562. htons(IP_MF|IP_OFFSET))) {
  1563. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1564. netif_printk(qdev, rx_status, KERN_DEBUG,
  1565. qdev->ndev,
  1566. "UDP checksum done!\n");
  1567. }
  1568. }
  1569. }
  1570. skb_record_rx_queue(skb, rx_ring->cq_id);
  1571. if (vlan_id != 0xffff)
  1572. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1573. if (skb->ip_summed == CHECKSUM_UNNECESSARY)
  1574. napi_gro_receive(&rx_ring->napi, skb);
  1575. else
  1576. netif_receive_skb(skb);
  1577. }
  1578. static void ql_realign_skb(struct sk_buff *skb, int len)
  1579. {
  1580. void *temp_addr = skb->data;
  1581. /* Undo the skb_reserve(skb,32) we did before
  1582. * giving to hardware, and realign data on
  1583. * a 2-byte boundary.
  1584. */
  1585. skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
  1586. skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
  1587. skb_copy_to_linear_data(skb, temp_addr,
  1588. (unsigned int)len);
  1589. }
  1590. /*
  1591. * This function builds an skb for the given inbound
  1592. * completion. It will be rewritten for readability in the near
  1593. * future, but for not it works well.
  1594. */
  1595. static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
  1596. struct rx_ring *rx_ring,
  1597. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1598. {
  1599. struct bq_desc *lbq_desc;
  1600. struct bq_desc *sbq_desc;
  1601. struct sk_buff *skb = NULL;
  1602. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1603. u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
  1604. size_t hlen = ETH_HLEN;
  1605. /*
  1606. * Handle the header buffer if present.
  1607. */
  1608. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
  1609. ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1610. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1611. "Header of %d bytes in small buffer.\n", hdr_len);
  1612. /*
  1613. * Headers fit nicely into a small buffer.
  1614. */
  1615. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1616. pci_unmap_single(qdev->pdev,
  1617. dma_unmap_addr(sbq_desc, mapaddr),
  1618. dma_unmap_len(sbq_desc, maplen),
  1619. PCI_DMA_FROMDEVICE);
  1620. skb = sbq_desc->p.skb;
  1621. ql_realign_skb(skb, hdr_len);
  1622. skb_put(skb, hdr_len);
  1623. sbq_desc->p.skb = NULL;
  1624. }
  1625. /*
  1626. * Handle the data buffer(s).
  1627. */
  1628. if (unlikely(!length)) { /* Is there data too? */
  1629. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1630. "No Data buffer in this packet.\n");
  1631. return skb;
  1632. }
  1633. if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1634. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1635. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1636. "Headers in small, data of %d bytes in small, combine them.\n",
  1637. length);
  1638. /*
  1639. * Data is less than small buffer size so it's
  1640. * stuffed in a small buffer.
  1641. * For this case we append the data
  1642. * from the "data" small buffer to the "header" small
  1643. * buffer.
  1644. */
  1645. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1646. pci_dma_sync_single_for_cpu(qdev->pdev,
  1647. dma_unmap_addr
  1648. (sbq_desc, mapaddr),
  1649. dma_unmap_len
  1650. (sbq_desc, maplen),
  1651. PCI_DMA_FROMDEVICE);
  1652. memcpy(skb_put(skb, length),
  1653. sbq_desc->p.skb->data, length);
  1654. pci_dma_sync_single_for_device(qdev->pdev,
  1655. dma_unmap_addr
  1656. (sbq_desc,
  1657. mapaddr),
  1658. dma_unmap_len
  1659. (sbq_desc,
  1660. maplen),
  1661. PCI_DMA_FROMDEVICE);
  1662. } else {
  1663. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1664. "%d bytes in a single small buffer.\n",
  1665. length);
  1666. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1667. skb = sbq_desc->p.skb;
  1668. ql_realign_skb(skb, length);
  1669. skb_put(skb, length);
  1670. pci_unmap_single(qdev->pdev,
  1671. dma_unmap_addr(sbq_desc,
  1672. mapaddr),
  1673. dma_unmap_len(sbq_desc,
  1674. maplen),
  1675. PCI_DMA_FROMDEVICE);
  1676. sbq_desc->p.skb = NULL;
  1677. }
  1678. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1679. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1680. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1681. "Header in small, %d bytes in large. Chain large to small!\n",
  1682. length);
  1683. /*
  1684. * The data is in a single large buffer. We
  1685. * chain it to the header buffer's skb and let
  1686. * it rip.
  1687. */
  1688. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1689. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1690. "Chaining page at offset = %d, for %d bytes to skb.\n",
  1691. lbq_desc->p.pg_chunk.offset, length);
  1692. skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page,
  1693. lbq_desc->p.pg_chunk.offset,
  1694. length);
  1695. skb->len += length;
  1696. skb->data_len += length;
  1697. skb->truesize += length;
  1698. } else {
  1699. /*
  1700. * The headers and data are in a single large buffer. We
  1701. * copy it to a new skb and let it go. This can happen with
  1702. * jumbo mtu on a non-TCP/UDP frame.
  1703. */
  1704. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1705. skb = netdev_alloc_skb(qdev->ndev, length);
  1706. if (skb == NULL) {
  1707. netif_printk(qdev, probe, KERN_DEBUG, qdev->ndev,
  1708. "No skb available, drop the packet.\n");
  1709. return NULL;
  1710. }
  1711. pci_unmap_page(qdev->pdev,
  1712. dma_unmap_addr(lbq_desc,
  1713. mapaddr),
  1714. dma_unmap_len(lbq_desc, maplen),
  1715. PCI_DMA_FROMDEVICE);
  1716. skb_reserve(skb, NET_IP_ALIGN);
  1717. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1718. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n",
  1719. length);
  1720. skb_fill_page_desc(skb, 0,
  1721. lbq_desc->p.pg_chunk.page,
  1722. lbq_desc->p.pg_chunk.offset,
  1723. length);
  1724. skb->len += length;
  1725. skb->data_len += length;
  1726. skb->truesize += length;
  1727. length -= length;
  1728. ql_update_mac_hdr_len(qdev, ib_mac_rsp,
  1729. lbq_desc->p.pg_chunk.va,
  1730. &hlen);
  1731. __pskb_pull_tail(skb, hlen);
  1732. }
  1733. } else {
  1734. /*
  1735. * The data is in a chain of large buffers
  1736. * pointed to by a small buffer. We loop
  1737. * thru and chain them to the our small header
  1738. * buffer's skb.
  1739. * frags: There are 18 max frags and our small
  1740. * buffer will hold 32 of them. The thing is,
  1741. * we'll use 3 max for our 9000 byte jumbo
  1742. * frames. If the MTU goes up we could
  1743. * eventually be in trouble.
  1744. */
  1745. int size, i = 0;
  1746. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1747. pci_unmap_single(qdev->pdev,
  1748. dma_unmap_addr(sbq_desc, mapaddr),
  1749. dma_unmap_len(sbq_desc, maplen),
  1750. PCI_DMA_FROMDEVICE);
  1751. if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
  1752. /*
  1753. * This is an non TCP/UDP IP frame, so
  1754. * the headers aren't split into a small
  1755. * buffer. We have to use the small buffer
  1756. * that contains our sg list as our skb to
  1757. * send upstairs. Copy the sg list here to
  1758. * a local buffer and use it to find the
  1759. * pages to chain.
  1760. */
  1761. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1762. "%d bytes of headers & data in chain of large.\n",
  1763. length);
  1764. skb = sbq_desc->p.skb;
  1765. sbq_desc->p.skb = NULL;
  1766. skb_reserve(skb, NET_IP_ALIGN);
  1767. }
  1768. do {
  1769. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1770. size = (length < rx_ring->lbq_buf_size) ? length :
  1771. rx_ring->lbq_buf_size;
  1772. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1773. "Adding page %d to skb for %d bytes.\n",
  1774. i, size);
  1775. skb_fill_page_desc(skb, i,
  1776. lbq_desc->p.pg_chunk.page,
  1777. lbq_desc->p.pg_chunk.offset,
  1778. size);
  1779. skb->len += size;
  1780. skb->data_len += size;
  1781. skb->truesize += size;
  1782. length -= size;
  1783. i++;
  1784. } while (length > 0);
  1785. ql_update_mac_hdr_len(qdev, ib_mac_rsp, lbq_desc->p.pg_chunk.va,
  1786. &hlen);
  1787. __pskb_pull_tail(skb, hlen);
  1788. }
  1789. return skb;
  1790. }
  1791. /* Process an inbound completion from an rx ring. */
  1792. static void ql_process_mac_split_rx_intr(struct ql_adapter *qdev,
  1793. struct rx_ring *rx_ring,
  1794. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1795. u16 vlan_id)
  1796. {
  1797. struct net_device *ndev = qdev->ndev;
  1798. struct sk_buff *skb = NULL;
  1799. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1800. skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
  1801. if (unlikely(!skb)) {
  1802. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1803. "No skb available, drop packet.\n");
  1804. rx_ring->rx_dropped++;
  1805. return;
  1806. }
  1807. /* Frame error, so drop the packet. */
  1808. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1809. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1810. dev_kfree_skb_any(skb);
  1811. return;
  1812. }
  1813. /* The max framesize filter on this chip is set higher than
  1814. * MTU since FCoE uses 2k frames.
  1815. */
  1816. if (skb->len > ndev->mtu + ETH_HLEN) {
  1817. dev_kfree_skb_any(skb);
  1818. rx_ring->rx_dropped++;
  1819. return;
  1820. }
  1821. /* loopback self test for ethtool */
  1822. if (test_bit(QL_SELFTEST, &qdev->flags)) {
  1823. ql_check_lb_frame(qdev, skb);
  1824. dev_kfree_skb_any(skb);
  1825. return;
  1826. }
  1827. prefetch(skb->data);
  1828. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1829. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, "%s Multicast.\n",
  1830. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1831. IB_MAC_IOCB_RSP_M_HASH ? "Hash" :
  1832. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1833. IB_MAC_IOCB_RSP_M_REG ? "Registered" :
  1834. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1835. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1836. rx_ring->rx_multicast++;
  1837. }
  1838. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
  1839. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1840. "Promiscuous Packet.\n");
  1841. }
  1842. skb->protocol = eth_type_trans(skb, ndev);
  1843. skb_checksum_none_assert(skb);
  1844. /* If rx checksum is on, and there are no
  1845. * csum or frame errors.
  1846. */
  1847. if ((ndev->features & NETIF_F_RXCSUM) &&
  1848. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1849. /* TCP frame. */
  1850. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1851. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1852. "TCP checksum done!\n");
  1853. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1854. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1855. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1856. /* Unfragmented ipv4 UDP frame. */
  1857. struct iphdr *iph = (struct iphdr *) skb->data;
  1858. if (!(iph->frag_off &
  1859. htons(IP_MF|IP_OFFSET))) {
  1860. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1861. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1862. "TCP checksum done!\n");
  1863. }
  1864. }
  1865. }
  1866. rx_ring->rx_packets++;
  1867. rx_ring->rx_bytes += skb->len;
  1868. skb_record_rx_queue(skb, rx_ring->cq_id);
  1869. if (vlan_id != 0xffff)
  1870. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1871. if (skb->ip_summed == CHECKSUM_UNNECESSARY)
  1872. napi_gro_receive(&rx_ring->napi, skb);
  1873. else
  1874. netif_receive_skb(skb);
  1875. }
  1876. /* Process an inbound completion from an rx ring. */
  1877. static unsigned long ql_process_mac_rx_intr(struct ql_adapter *qdev,
  1878. struct rx_ring *rx_ring,
  1879. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1880. {
  1881. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1882. u16 vlan_id = ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
  1883. (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)) ?
  1884. ((le16_to_cpu(ib_mac_rsp->vlan_id) &
  1885. IB_MAC_IOCB_RSP_VLAN_MASK)) : 0xffff;
  1886. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1887. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV) {
  1888. /* The data and headers are split into
  1889. * separate buffers.
  1890. */
  1891. ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp,
  1892. vlan_id);
  1893. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1894. /* The data fit in a single small buffer.
  1895. * Allocate a new skb, copy the data and
  1896. * return the buffer to the free pool.
  1897. */
  1898. ql_process_mac_rx_skb(qdev, rx_ring, ib_mac_rsp,
  1899. length, vlan_id);
  1900. } else if ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) &&
  1901. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK) &&
  1902. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T)) {
  1903. /* TCP packet in a page chunk that's been checksummed.
  1904. * Tack it on to our GRO skb and let it go.
  1905. */
  1906. ql_process_mac_rx_gro_page(qdev, rx_ring, ib_mac_rsp,
  1907. length, vlan_id);
  1908. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1909. /* Non-TCP packet in a page chunk. Allocate an
  1910. * skb, tack it on frags, and send it up.
  1911. */
  1912. ql_process_mac_rx_page(qdev, rx_ring, ib_mac_rsp,
  1913. length, vlan_id);
  1914. } else {
  1915. /* Non-TCP/UDP large frames that span multiple buffers
  1916. * can be processed corrrectly by the split frame logic.
  1917. */
  1918. ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp,
  1919. vlan_id);
  1920. }
  1921. return (unsigned long)length;
  1922. }
  1923. /* Process an outbound completion from an rx ring. */
  1924. static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
  1925. struct ob_mac_iocb_rsp *mac_rsp)
  1926. {
  1927. struct tx_ring *tx_ring;
  1928. struct tx_ring_desc *tx_ring_desc;
  1929. QL_DUMP_OB_MAC_RSP(mac_rsp);
  1930. tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
  1931. tx_ring_desc = &tx_ring->q[mac_rsp->tid];
  1932. ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
  1933. tx_ring->tx_bytes += (tx_ring_desc->skb)->len;
  1934. tx_ring->tx_packets++;
  1935. dev_kfree_skb(tx_ring_desc->skb);
  1936. tx_ring_desc->skb = NULL;
  1937. if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
  1938. OB_MAC_IOCB_RSP_S |
  1939. OB_MAC_IOCB_RSP_L |
  1940. OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
  1941. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
  1942. netif_warn(qdev, tx_done, qdev->ndev,
  1943. "Total descriptor length did not match transfer length.\n");
  1944. }
  1945. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
  1946. netif_warn(qdev, tx_done, qdev->ndev,
  1947. "Frame too short to be valid, not sent.\n");
  1948. }
  1949. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
  1950. netif_warn(qdev, tx_done, qdev->ndev,
  1951. "Frame too long, but sent anyway.\n");
  1952. }
  1953. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
  1954. netif_warn(qdev, tx_done, qdev->ndev,
  1955. "PCI backplane error. Frame not sent.\n");
  1956. }
  1957. }
  1958. atomic_inc(&tx_ring->tx_count);
  1959. }
  1960. /* Fire up a handler to reset the MPI processor. */
  1961. void ql_queue_fw_error(struct ql_adapter *qdev)
  1962. {
  1963. ql_link_off(qdev);
  1964. queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
  1965. }
  1966. void ql_queue_asic_error(struct ql_adapter *qdev)
  1967. {
  1968. ql_link_off(qdev);
  1969. ql_disable_interrupts(qdev);
  1970. /* Clear adapter up bit to signal the recovery
  1971. * process that it shouldn't kill the reset worker
  1972. * thread
  1973. */
  1974. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  1975. /* Set asic recovery bit to indicate reset process that we are
  1976. * in fatal error recovery process rather than normal close
  1977. */
  1978. set_bit(QL_ASIC_RECOVERY, &qdev->flags);
  1979. queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
  1980. }
  1981. static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
  1982. struct ib_ae_iocb_rsp *ib_ae_rsp)
  1983. {
  1984. switch (ib_ae_rsp->event) {
  1985. case MGMT_ERR_EVENT:
  1986. netif_err(qdev, rx_err, qdev->ndev,
  1987. "Management Processor Fatal Error.\n");
  1988. ql_queue_fw_error(qdev);
  1989. return;
  1990. case CAM_LOOKUP_ERR_EVENT:
  1991. netdev_err(qdev->ndev, "Multiple CAM hits lookup occurred.\n");
  1992. netdev_err(qdev->ndev, "This event shouldn't occur.\n");
  1993. ql_queue_asic_error(qdev);
  1994. return;
  1995. case SOFT_ECC_ERROR_EVENT:
  1996. netdev_err(qdev->ndev, "Soft ECC error detected.\n");
  1997. ql_queue_asic_error(qdev);
  1998. break;
  1999. case PCI_ERR_ANON_BUF_RD:
  2000. netdev_err(qdev->ndev, "PCI error occurred when reading "
  2001. "anonymous buffers from rx_ring %d.\n",
  2002. ib_ae_rsp->q_id);
  2003. ql_queue_asic_error(qdev);
  2004. break;
  2005. default:
  2006. netif_err(qdev, drv, qdev->ndev, "Unexpected event %d.\n",
  2007. ib_ae_rsp->event);
  2008. ql_queue_asic_error(qdev);
  2009. break;
  2010. }
  2011. }
  2012. static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
  2013. {
  2014. struct ql_adapter *qdev = rx_ring->qdev;
  2015. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2016. struct ob_mac_iocb_rsp *net_rsp = NULL;
  2017. int count = 0;
  2018. struct tx_ring *tx_ring;
  2019. /* While there are entries in the completion queue. */
  2020. while (prod != rx_ring->cnsmr_idx) {
  2021. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2022. "cq_id = %d, prod = %d, cnsmr = %d.\n.",
  2023. rx_ring->cq_id, prod, rx_ring->cnsmr_idx);
  2024. net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
  2025. rmb();
  2026. switch (net_rsp->opcode) {
  2027. case OPCODE_OB_MAC_TSO_IOCB:
  2028. case OPCODE_OB_MAC_IOCB:
  2029. ql_process_mac_tx_intr(qdev, net_rsp);
  2030. break;
  2031. default:
  2032. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2033. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  2034. net_rsp->opcode);
  2035. }
  2036. count++;
  2037. ql_update_cq(rx_ring);
  2038. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2039. }
  2040. if (!net_rsp)
  2041. return 0;
  2042. ql_write_cq_idx(rx_ring);
  2043. tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
  2044. if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id)) {
  2045. if ((atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
  2046. /*
  2047. * The queue got stopped because the tx_ring was full.
  2048. * Wake it up, because it's now at least 25% empty.
  2049. */
  2050. netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
  2051. }
  2052. return count;
  2053. }
  2054. static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
  2055. {
  2056. struct ql_adapter *qdev = rx_ring->qdev;
  2057. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2058. struct ql_net_rsp_iocb *net_rsp;
  2059. int count = 0;
  2060. /* While there are entries in the completion queue. */
  2061. while (prod != rx_ring->cnsmr_idx) {
  2062. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2063. "cq_id = %d, prod = %d, cnsmr = %d.\n.",
  2064. rx_ring->cq_id, prod, rx_ring->cnsmr_idx);
  2065. net_rsp = rx_ring->curr_entry;
  2066. rmb();
  2067. switch (net_rsp->opcode) {
  2068. case OPCODE_IB_MAC_IOCB:
  2069. ql_process_mac_rx_intr(qdev, rx_ring,
  2070. (struct ib_mac_iocb_rsp *)
  2071. net_rsp);
  2072. break;
  2073. case OPCODE_IB_AE_IOCB:
  2074. ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
  2075. net_rsp);
  2076. break;
  2077. default:
  2078. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2079. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  2080. net_rsp->opcode);
  2081. break;
  2082. }
  2083. count++;
  2084. ql_update_cq(rx_ring);
  2085. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2086. if (count == budget)
  2087. break;
  2088. }
  2089. ql_update_buffer_queues(qdev, rx_ring);
  2090. ql_write_cq_idx(rx_ring);
  2091. return count;
  2092. }
  2093. static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
  2094. {
  2095. struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
  2096. struct ql_adapter *qdev = rx_ring->qdev;
  2097. struct rx_ring *trx_ring;
  2098. int i, work_done = 0;
  2099. struct intr_context *ctx = &qdev->intr_context[rx_ring->cq_id];
  2100. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2101. "Enter, NAPI POLL cq_id = %d.\n", rx_ring->cq_id);
  2102. /* Service the TX rings first. They start
  2103. * right after the RSS rings. */
  2104. for (i = qdev->rss_ring_count; i < qdev->rx_ring_count; i++) {
  2105. trx_ring = &qdev->rx_ring[i];
  2106. /* If this TX completion ring belongs to this vector and
  2107. * it's not empty then service it.
  2108. */
  2109. if ((ctx->irq_mask & (1 << trx_ring->cq_id)) &&
  2110. (ql_read_sh_reg(trx_ring->prod_idx_sh_reg) !=
  2111. trx_ring->cnsmr_idx)) {
  2112. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2113. "%s: Servicing TX completion ring %d.\n",
  2114. __func__, trx_ring->cq_id);
  2115. ql_clean_outbound_rx_ring(trx_ring);
  2116. }
  2117. }
  2118. /*
  2119. * Now service the RSS ring if it's active.
  2120. */
  2121. if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
  2122. rx_ring->cnsmr_idx) {
  2123. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2124. "%s: Servicing RX completion ring %d.\n",
  2125. __func__, rx_ring->cq_id);
  2126. work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
  2127. }
  2128. if (work_done < budget) {
  2129. napi_complete(napi);
  2130. ql_enable_completion_interrupt(qdev, rx_ring->irq);
  2131. }
  2132. return work_done;
  2133. }
  2134. static void qlge_vlan_mode(struct net_device *ndev, netdev_features_t features)
  2135. {
  2136. struct ql_adapter *qdev = netdev_priv(ndev);
  2137. if (features & NETIF_F_HW_VLAN_CTAG_RX) {
  2138. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
  2139. NIC_RCV_CFG_VLAN_MATCH_AND_NON);
  2140. } else {
  2141. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
  2142. }
  2143. }
  2144. /**
  2145. * qlge_update_hw_vlan_features - helper routine to reinitialize the adapter
  2146. * based on the features to enable/disable hardware vlan accel
  2147. */
  2148. static int qlge_update_hw_vlan_features(struct net_device *ndev,
  2149. netdev_features_t features)
  2150. {
  2151. struct ql_adapter *qdev = netdev_priv(ndev);
  2152. int status = 0;
  2153. bool need_restart = netif_running(ndev);
  2154. if (need_restart) {
  2155. status = ql_adapter_down(qdev);
  2156. if (status) {
  2157. netif_err(qdev, link, qdev->ndev,
  2158. "Failed to bring down the adapter\n");
  2159. return status;
  2160. }
  2161. }
  2162. /* update the features with resent change */
  2163. ndev->features = features;
  2164. if (need_restart) {
  2165. status = ql_adapter_up(qdev);
  2166. if (status) {
  2167. netif_err(qdev, link, qdev->ndev,
  2168. "Failed to bring up the adapter\n");
  2169. return status;
  2170. }
  2171. }
  2172. return status;
  2173. }
  2174. static netdev_features_t qlge_fix_features(struct net_device *ndev,
  2175. netdev_features_t features)
  2176. {
  2177. int err;
  2178. /* Update the behavior of vlan accel in the adapter */
  2179. err = qlge_update_hw_vlan_features(ndev, features);
  2180. if (err)
  2181. return err;
  2182. return features;
  2183. }
  2184. static int qlge_set_features(struct net_device *ndev,
  2185. netdev_features_t features)
  2186. {
  2187. netdev_features_t changed = ndev->features ^ features;
  2188. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  2189. qlge_vlan_mode(ndev, features);
  2190. return 0;
  2191. }
  2192. static int __qlge_vlan_rx_add_vid(struct ql_adapter *qdev, u16 vid)
  2193. {
  2194. u32 enable_bit = MAC_ADDR_E;
  2195. int err;
  2196. err = ql_set_mac_addr_reg(qdev, (u8 *) &enable_bit,
  2197. MAC_ADDR_TYPE_VLAN, vid);
  2198. if (err)
  2199. netif_err(qdev, ifup, qdev->ndev,
  2200. "Failed to init vlan address.\n");
  2201. return err;
  2202. }
  2203. static int qlge_vlan_rx_add_vid(struct net_device *ndev, __be16 proto, u16 vid)
  2204. {
  2205. struct ql_adapter *qdev = netdev_priv(ndev);
  2206. int status;
  2207. int err;
  2208. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2209. if (status)
  2210. return status;
  2211. err = __qlge_vlan_rx_add_vid(qdev, vid);
  2212. set_bit(vid, qdev->active_vlans);
  2213. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2214. return err;
  2215. }
  2216. static int __qlge_vlan_rx_kill_vid(struct ql_adapter *qdev, u16 vid)
  2217. {
  2218. u32 enable_bit = 0;
  2219. int err;
  2220. err = ql_set_mac_addr_reg(qdev, (u8 *) &enable_bit,
  2221. MAC_ADDR_TYPE_VLAN, vid);
  2222. if (err)
  2223. netif_err(qdev, ifup, qdev->ndev,
  2224. "Failed to clear vlan address.\n");
  2225. return err;
  2226. }
  2227. static int qlge_vlan_rx_kill_vid(struct net_device *ndev, __be16 proto, u16 vid)
  2228. {
  2229. struct ql_adapter *qdev = netdev_priv(ndev);
  2230. int status;
  2231. int err;
  2232. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2233. if (status)
  2234. return status;
  2235. err = __qlge_vlan_rx_kill_vid(qdev, vid);
  2236. clear_bit(vid, qdev->active_vlans);
  2237. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2238. return err;
  2239. }
  2240. static void qlge_restore_vlan(struct ql_adapter *qdev)
  2241. {
  2242. int status;
  2243. u16 vid;
  2244. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2245. if (status)
  2246. return;
  2247. for_each_set_bit(vid, qdev->active_vlans, VLAN_N_VID)
  2248. __qlge_vlan_rx_add_vid(qdev, vid);
  2249. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2250. }
  2251. /* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
  2252. static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
  2253. {
  2254. struct rx_ring *rx_ring = dev_id;
  2255. napi_schedule(&rx_ring->napi);
  2256. return IRQ_HANDLED;
  2257. }
  2258. /* This handles a fatal error, MPI activity, and the default
  2259. * rx_ring in an MSI-X multiple vector environment.
  2260. * In MSI/Legacy environment it also process the rest of
  2261. * the rx_rings.
  2262. */
  2263. static irqreturn_t qlge_isr(int irq, void *dev_id)
  2264. {
  2265. struct rx_ring *rx_ring = dev_id;
  2266. struct ql_adapter *qdev = rx_ring->qdev;
  2267. struct intr_context *intr_context = &qdev->intr_context[0];
  2268. u32 var;
  2269. int work_done = 0;
  2270. spin_lock(&qdev->hw_lock);
  2271. if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
  2272. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2273. "Shared Interrupt, Not ours!\n");
  2274. spin_unlock(&qdev->hw_lock);
  2275. return IRQ_NONE;
  2276. }
  2277. spin_unlock(&qdev->hw_lock);
  2278. var = ql_disable_completion_interrupt(qdev, intr_context->intr);
  2279. /*
  2280. * Check for fatal error.
  2281. */
  2282. if (var & STS_FE) {
  2283. ql_queue_asic_error(qdev);
  2284. netdev_err(qdev->ndev, "Got fatal error, STS = %x.\n", var);
  2285. var = ql_read32(qdev, ERR_STS);
  2286. netdev_err(qdev->ndev, "Resetting chip. "
  2287. "Error Status Register = 0x%x\n", var);
  2288. return IRQ_HANDLED;
  2289. }
  2290. /*
  2291. * Check MPI processor activity.
  2292. */
  2293. if ((var & STS_PI) &&
  2294. (ql_read32(qdev, INTR_MASK) & INTR_MASK_PI)) {
  2295. /*
  2296. * We've got an async event or mailbox completion.
  2297. * Handle it and clear the source of the interrupt.
  2298. */
  2299. netif_err(qdev, intr, qdev->ndev,
  2300. "Got MPI processor interrupt.\n");
  2301. ql_disable_completion_interrupt(qdev, intr_context->intr);
  2302. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16));
  2303. queue_delayed_work_on(smp_processor_id(),
  2304. qdev->workqueue, &qdev->mpi_work, 0);
  2305. work_done++;
  2306. }
  2307. /*
  2308. * Get the bit-mask that shows the active queues for this
  2309. * pass. Compare it to the queues that this irq services
  2310. * and call napi if there's a match.
  2311. */
  2312. var = ql_read32(qdev, ISR1);
  2313. if (var & intr_context->irq_mask) {
  2314. netif_info(qdev, intr, qdev->ndev,
  2315. "Waking handler for rx_ring[0].\n");
  2316. ql_disable_completion_interrupt(qdev, intr_context->intr);
  2317. napi_schedule(&rx_ring->napi);
  2318. work_done++;
  2319. }
  2320. ql_enable_completion_interrupt(qdev, intr_context->intr);
  2321. return work_done ? IRQ_HANDLED : IRQ_NONE;
  2322. }
  2323. static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  2324. {
  2325. if (skb_is_gso(skb)) {
  2326. int err;
  2327. __be16 l3_proto = vlan_get_protocol(skb);
  2328. err = skb_cow_head(skb, 0);
  2329. if (err < 0)
  2330. return err;
  2331. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  2332. mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
  2333. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  2334. mac_iocb_ptr->total_hdrs_len =
  2335. cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
  2336. mac_iocb_ptr->net_trans_offset =
  2337. cpu_to_le16(skb_network_offset(skb) |
  2338. skb_transport_offset(skb)
  2339. << OB_MAC_TRANSPORT_HDR_SHIFT);
  2340. mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
  2341. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
  2342. if (likely(l3_proto == htons(ETH_P_IP))) {
  2343. struct iphdr *iph = ip_hdr(skb);
  2344. iph->check = 0;
  2345. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  2346. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  2347. iph->daddr, 0,
  2348. IPPROTO_TCP,
  2349. 0);
  2350. } else if (l3_proto == htons(ETH_P_IPV6)) {
  2351. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
  2352. tcp_hdr(skb)->check =
  2353. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  2354. &ipv6_hdr(skb)->daddr,
  2355. 0, IPPROTO_TCP, 0);
  2356. }
  2357. return 1;
  2358. }
  2359. return 0;
  2360. }
  2361. static void ql_hw_csum_setup(struct sk_buff *skb,
  2362. struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  2363. {
  2364. int len;
  2365. struct iphdr *iph = ip_hdr(skb);
  2366. __sum16 *check;
  2367. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  2368. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  2369. mac_iocb_ptr->net_trans_offset =
  2370. cpu_to_le16(skb_network_offset(skb) |
  2371. skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
  2372. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  2373. len = (ntohs(iph->tot_len) - (iph->ihl << 2));
  2374. if (likely(iph->protocol == IPPROTO_TCP)) {
  2375. check = &(tcp_hdr(skb)->check);
  2376. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
  2377. mac_iocb_ptr->total_hdrs_len =
  2378. cpu_to_le16(skb_transport_offset(skb) +
  2379. (tcp_hdr(skb)->doff << 2));
  2380. } else {
  2381. check = &(udp_hdr(skb)->check);
  2382. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
  2383. mac_iocb_ptr->total_hdrs_len =
  2384. cpu_to_le16(skb_transport_offset(skb) +
  2385. sizeof(struct udphdr));
  2386. }
  2387. *check = ~csum_tcpudp_magic(iph->saddr,
  2388. iph->daddr, len, iph->protocol, 0);
  2389. }
  2390. static netdev_tx_t qlge_send(struct sk_buff *skb, struct net_device *ndev)
  2391. {
  2392. struct tx_ring_desc *tx_ring_desc;
  2393. struct ob_mac_iocb_req *mac_iocb_ptr;
  2394. struct ql_adapter *qdev = netdev_priv(ndev);
  2395. int tso;
  2396. struct tx_ring *tx_ring;
  2397. u32 tx_ring_idx = (u32) skb->queue_mapping;
  2398. tx_ring = &qdev->tx_ring[tx_ring_idx];
  2399. if (skb_padto(skb, ETH_ZLEN))
  2400. return NETDEV_TX_OK;
  2401. if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
  2402. netif_info(qdev, tx_queued, qdev->ndev,
  2403. "%s: BUG! shutting down tx queue %d due to lack of resources.\n",
  2404. __func__, tx_ring_idx);
  2405. netif_stop_subqueue(ndev, tx_ring->wq_id);
  2406. tx_ring->tx_errors++;
  2407. return NETDEV_TX_BUSY;
  2408. }
  2409. tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
  2410. mac_iocb_ptr = tx_ring_desc->queue_entry;
  2411. memset((void *)mac_iocb_ptr, 0, sizeof(*mac_iocb_ptr));
  2412. mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
  2413. mac_iocb_ptr->tid = tx_ring_desc->index;
  2414. /* We use the upper 32-bits to store the tx queue for this IO.
  2415. * When we get the completion we can use it to establish the context.
  2416. */
  2417. mac_iocb_ptr->txq_idx = tx_ring_idx;
  2418. tx_ring_desc->skb = skb;
  2419. mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
  2420. if (skb_vlan_tag_present(skb)) {
  2421. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  2422. "Adding a vlan tag %d.\n", skb_vlan_tag_get(skb));
  2423. mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
  2424. mac_iocb_ptr->vlan_tci = cpu_to_le16(skb_vlan_tag_get(skb));
  2425. }
  2426. tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2427. if (tso < 0) {
  2428. dev_kfree_skb_any(skb);
  2429. return NETDEV_TX_OK;
  2430. } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
  2431. ql_hw_csum_setup(skb,
  2432. (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2433. }
  2434. if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) !=
  2435. NETDEV_TX_OK) {
  2436. netif_err(qdev, tx_queued, qdev->ndev,
  2437. "Could not map the segments.\n");
  2438. tx_ring->tx_errors++;
  2439. return NETDEV_TX_BUSY;
  2440. }
  2441. QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
  2442. tx_ring->prod_idx++;
  2443. if (tx_ring->prod_idx == tx_ring->wq_len)
  2444. tx_ring->prod_idx = 0;
  2445. wmb();
  2446. ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
  2447. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  2448. "tx queued, slot %d, len %d\n",
  2449. tx_ring->prod_idx, skb->len);
  2450. atomic_dec(&tx_ring->tx_count);
  2451. if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
  2452. netif_stop_subqueue(ndev, tx_ring->wq_id);
  2453. if ((atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
  2454. /*
  2455. * The queue got stopped because the tx_ring was full.
  2456. * Wake it up, because it's now at least 25% empty.
  2457. */
  2458. netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
  2459. }
  2460. return NETDEV_TX_OK;
  2461. }
  2462. static void ql_free_shadow_space(struct ql_adapter *qdev)
  2463. {
  2464. if (qdev->rx_ring_shadow_reg_area) {
  2465. pci_free_consistent(qdev->pdev,
  2466. PAGE_SIZE,
  2467. qdev->rx_ring_shadow_reg_area,
  2468. qdev->rx_ring_shadow_reg_dma);
  2469. qdev->rx_ring_shadow_reg_area = NULL;
  2470. }
  2471. if (qdev->tx_ring_shadow_reg_area) {
  2472. pci_free_consistent(qdev->pdev,
  2473. PAGE_SIZE,
  2474. qdev->tx_ring_shadow_reg_area,
  2475. qdev->tx_ring_shadow_reg_dma);
  2476. qdev->tx_ring_shadow_reg_area = NULL;
  2477. }
  2478. }
  2479. static int ql_alloc_shadow_space(struct ql_adapter *qdev)
  2480. {
  2481. qdev->rx_ring_shadow_reg_area =
  2482. pci_zalloc_consistent(qdev->pdev, PAGE_SIZE,
  2483. &qdev->rx_ring_shadow_reg_dma);
  2484. if (qdev->rx_ring_shadow_reg_area == NULL) {
  2485. netif_err(qdev, ifup, qdev->ndev,
  2486. "Allocation of RX shadow space failed.\n");
  2487. return -ENOMEM;
  2488. }
  2489. qdev->tx_ring_shadow_reg_area =
  2490. pci_zalloc_consistent(qdev->pdev, PAGE_SIZE,
  2491. &qdev->tx_ring_shadow_reg_dma);
  2492. if (qdev->tx_ring_shadow_reg_area == NULL) {
  2493. netif_err(qdev, ifup, qdev->ndev,
  2494. "Allocation of TX shadow space failed.\n");
  2495. goto err_wqp_sh_area;
  2496. }
  2497. return 0;
  2498. err_wqp_sh_area:
  2499. pci_free_consistent(qdev->pdev,
  2500. PAGE_SIZE,
  2501. qdev->rx_ring_shadow_reg_area,
  2502. qdev->rx_ring_shadow_reg_dma);
  2503. return -ENOMEM;
  2504. }
  2505. static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2506. {
  2507. struct tx_ring_desc *tx_ring_desc;
  2508. int i;
  2509. struct ob_mac_iocb_req *mac_iocb_ptr;
  2510. mac_iocb_ptr = tx_ring->wq_base;
  2511. tx_ring_desc = tx_ring->q;
  2512. for (i = 0; i < tx_ring->wq_len; i++) {
  2513. tx_ring_desc->index = i;
  2514. tx_ring_desc->skb = NULL;
  2515. tx_ring_desc->queue_entry = mac_iocb_ptr;
  2516. mac_iocb_ptr++;
  2517. tx_ring_desc++;
  2518. }
  2519. atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
  2520. }
  2521. static void ql_free_tx_resources(struct ql_adapter *qdev,
  2522. struct tx_ring *tx_ring)
  2523. {
  2524. if (tx_ring->wq_base) {
  2525. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2526. tx_ring->wq_base, tx_ring->wq_base_dma);
  2527. tx_ring->wq_base = NULL;
  2528. }
  2529. kfree(tx_ring->q);
  2530. tx_ring->q = NULL;
  2531. }
  2532. static int ql_alloc_tx_resources(struct ql_adapter *qdev,
  2533. struct tx_ring *tx_ring)
  2534. {
  2535. tx_ring->wq_base =
  2536. pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
  2537. &tx_ring->wq_base_dma);
  2538. if ((tx_ring->wq_base == NULL) ||
  2539. tx_ring->wq_base_dma & WQ_ADDR_ALIGN)
  2540. goto pci_alloc_err;
  2541. tx_ring->q =
  2542. kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
  2543. if (tx_ring->q == NULL)
  2544. goto err;
  2545. return 0;
  2546. err:
  2547. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2548. tx_ring->wq_base, tx_ring->wq_base_dma);
  2549. tx_ring->wq_base = NULL;
  2550. pci_alloc_err:
  2551. netif_err(qdev, ifup, qdev->ndev, "tx_ring alloc failed.\n");
  2552. return -ENOMEM;
  2553. }
  2554. static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2555. {
  2556. struct bq_desc *lbq_desc;
  2557. uint32_t curr_idx, clean_idx;
  2558. curr_idx = rx_ring->lbq_curr_idx;
  2559. clean_idx = rx_ring->lbq_clean_idx;
  2560. while (curr_idx != clean_idx) {
  2561. lbq_desc = &rx_ring->lbq[curr_idx];
  2562. if (lbq_desc->p.pg_chunk.last_flag) {
  2563. pci_unmap_page(qdev->pdev,
  2564. lbq_desc->p.pg_chunk.map,
  2565. ql_lbq_block_size(qdev),
  2566. PCI_DMA_FROMDEVICE);
  2567. lbq_desc->p.pg_chunk.last_flag = 0;
  2568. }
  2569. put_page(lbq_desc->p.pg_chunk.page);
  2570. lbq_desc->p.pg_chunk.page = NULL;
  2571. if (++curr_idx == rx_ring->lbq_len)
  2572. curr_idx = 0;
  2573. }
  2574. if (rx_ring->pg_chunk.page) {
  2575. pci_unmap_page(qdev->pdev, rx_ring->pg_chunk.map,
  2576. ql_lbq_block_size(qdev), PCI_DMA_FROMDEVICE);
  2577. put_page(rx_ring->pg_chunk.page);
  2578. rx_ring->pg_chunk.page = NULL;
  2579. }
  2580. }
  2581. static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2582. {
  2583. int i;
  2584. struct bq_desc *sbq_desc;
  2585. for (i = 0; i < rx_ring->sbq_len; i++) {
  2586. sbq_desc = &rx_ring->sbq[i];
  2587. if (sbq_desc == NULL) {
  2588. netif_err(qdev, ifup, qdev->ndev,
  2589. "sbq_desc %d is NULL.\n", i);
  2590. return;
  2591. }
  2592. if (sbq_desc->p.skb) {
  2593. pci_unmap_single(qdev->pdev,
  2594. dma_unmap_addr(sbq_desc, mapaddr),
  2595. dma_unmap_len(sbq_desc, maplen),
  2596. PCI_DMA_FROMDEVICE);
  2597. dev_kfree_skb(sbq_desc->p.skb);
  2598. sbq_desc->p.skb = NULL;
  2599. }
  2600. }
  2601. }
  2602. /* Free all large and small rx buffers associated
  2603. * with the completion queues for this device.
  2604. */
  2605. static void ql_free_rx_buffers(struct ql_adapter *qdev)
  2606. {
  2607. int i;
  2608. struct rx_ring *rx_ring;
  2609. for (i = 0; i < qdev->rx_ring_count; i++) {
  2610. rx_ring = &qdev->rx_ring[i];
  2611. if (rx_ring->lbq)
  2612. ql_free_lbq_buffers(qdev, rx_ring);
  2613. if (rx_ring->sbq)
  2614. ql_free_sbq_buffers(qdev, rx_ring);
  2615. }
  2616. }
  2617. static void ql_alloc_rx_buffers(struct ql_adapter *qdev)
  2618. {
  2619. struct rx_ring *rx_ring;
  2620. int i;
  2621. for (i = 0; i < qdev->rx_ring_count; i++) {
  2622. rx_ring = &qdev->rx_ring[i];
  2623. if (rx_ring->type != TX_Q)
  2624. ql_update_buffer_queues(qdev, rx_ring);
  2625. }
  2626. }
  2627. static void ql_init_lbq_ring(struct ql_adapter *qdev,
  2628. struct rx_ring *rx_ring)
  2629. {
  2630. int i;
  2631. struct bq_desc *lbq_desc;
  2632. __le64 *bq = rx_ring->lbq_base;
  2633. memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc));
  2634. for (i = 0; i < rx_ring->lbq_len; i++) {
  2635. lbq_desc = &rx_ring->lbq[i];
  2636. memset(lbq_desc, 0, sizeof(*lbq_desc));
  2637. lbq_desc->index = i;
  2638. lbq_desc->addr = bq;
  2639. bq++;
  2640. }
  2641. }
  2642. static void ql_init_sbq_ring(struct ql_adapter *qdev,
  2643. struct rx_ring *rx_ring)
  2644. {
  2645. int i;
  2646. struct bq_desc *sbq_desc;
  2647. __le64 *bq = rx_ring->sbq_base;
  2648. memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc));
  2649. for (i = 0; i < rx_ring->sbq_len; i++) {
  2650. sbq_desc = &rx_ring->sbq[i];
  2651. memset(sbq_desc, 0, sizeof(*sbq_desc));
  2652. sbq_desc->index = i;
  2653. sbq_desc->addr = bq;
  2654. bq++;
  2655. }
  2656. }
  2657. static void ql_free_rx_resources(struct ql_adapter *qdev,
  2658. struct rx_ring *rx_ring)
  2659. {
  2660. /* Free the small buffer queue. */
  2661. if (rx_ring->sbq_base) {
  2662. pci_free_consistent(qdev->pdev,
  2663. rx_ring->sbq_size,
  2664. rx_ring->sbq_base, rx_ring->sbq_base_dma);
  2665. rx_ring->sbq_base = NULL;
  2666. }
  2667. /* Free the small buffer queue control blocks. */
  2668. kfree(rx_ring->sbq);
  2669. rx_ring->sbq = NULL;
  2670. /* Free the large buffer queue. */
  2671. if (rx_ring->lbq_base) {
  2672. pci_free_consistent(qdev->pdev,
  2673. rx_ring->lbq_size,
  2674. rx_ring->lbq_base, rx_ring->lbq_base_dma);
  2675. rx_ring->lbq_base = NULL;
  2676. }
  2677. /* Free the large buffer queue control blocks. */
  2678. kfree(rx_ring->lbq);
  2679. rx_ring->lbq = NULL;
  2680. /* Free the rx queue. */
  2681. if (rx_ring->cq_base) {
  2682. pci_free_consistent(qdev->pdev,
  2683. rx_ring->cq_size,
  2684. rx_ring->cq_base, rx_ring->cq_base_dma);
  2685. rx_ring->cq_base = NULL;
  2686. }
  2687. }
  2688. /* Allocate queues and buffers for this completions queue based
  2689. * on the values in the parameter structure. */
  2690. static int ql_alloc_rx_resources(struct ql_adapter *qdev,
  2691. struct rx_ring *rx_ring)
  2692. {
  2693. /*
  2694. * Allocate the completion queue for this rx_ring.
  2695. */
  2696. rx_ring->cq_base =
  2697. pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
  2698. &rx_ring->cq_base_dma);
  2699. if (rx_ring->cq_base == NULL) {
  2700. netif_err(qdev, ifup, qdev->ndev, "rx_ring alloc failed.\n");
  2701. return -ENOMEM;
  2702. }
  2703. if (rx_ring->sbq_len) {
  2704. /*
  2705. * Allocate small buffer queue.
  2706. */
  2707. rx_ring->sbq_base =
  2708. pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
  2709. &rx_ring->sbq_base_dma);
  2710. if (rx_ring->sbq_base == NULL) {
  2711. netif_err(qdev, ifup, qdev->ndev,
  2712. "Small buffer queue allocation failed.\n");
  2713. goto err_mem;
  2714. }
  2715. /*
  2716. * Allocate small buffer queue control blocks.
  2717. */
  2718. rx_ring->sbq = kmalloc_array(rx_ring->sbq_len,
  2719. sizeof(struct bq_desc),
  2720. GFP_KERNEL);
  2721. if (rx_ring->sbq == NULL)
  2722. goto err_mem;
  2723. ql_init_sbq_ring(qdev, rx_ring);
  2724. }
  2725. if (rx_ring->lbq_len) {
  2726. /*
  2727. * Allocate large buffer queue.
  2728. */
  2729. rx_ring->lbq_base =
  2730. pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
  2731. &rx_ring->lbq_base_dma);
  2732. if (rx_ring->lbq_base == NULL) {
  2733. netif_err(qdev, ifup, qdev->ndev,
  2734. "Large buffer queue allocation failed.\n");
  2735. goto err_mem;
  2736. }
  2737. /*
  2738. * Allocate large buffer queue control blocks.
  2739. */
  2740. rx_ring->lbq = kmalloc_array(rx_ring->lbq_len,
  2741. sizeof(struct bq_desc),
  2742. GFP_KERNEL);
  2743. if (rx_ring->lbq == NULL)
  2744. goto err_mem;
  2745. ql_init_lbq_ring(qdev, rx_ring);
  2746. }
  2747. return 0;
  2748. err_mem:
  2749. ql_free_rx_resources(qdev, rx_ring);
  2750. return -ENOMEM;
  2751. }
  2752. static void ql_tx_ring_clean(struct ql_adapter *qdev)
  2753. {
  2754. struct tx_ring *tx_ring;
  2755. struct tx_ring_desc *tx_ring_desc;
  2756. int i, j;
  2757. /*
  2758. * Loop through all queues and free
  2759. * any resources.
  2760. */
  2761. for (j = 0; j < qdev->tx_ring_count; j++) {
  2762. tx_ring = &qdev->tx_ring[j];
  2763. for (i = 0; i < tx_ring->wq_len; i++) {
  2764. tx_ring_desc = &tx_ring->q[i];
  2765. if (tx_ring_desc && tx_ring_desc->skb) {
  2766. netif_err(qdev, ifdown, qdev->ndev,
  2767. "Freeing lost SKB %p, from queue %d, index %d.\n",
  2768. tx_ring_desc->skb, j,
  2769. tx_ring_desc->index);
  2770. ql_unmap_send(qdev, tx_ring_desc,
  2771. tx_ring_desc->map_cnt);
  2772. dev_kfree_skb(tx_ring_desc->skb);
  2773. tx_ring_desc->skb = NULL;
  2774. }
  2775. }
  2776. }
  2777. }
  2778. static void ql_free_mem_resources(struct ql_adapter *qdev)
  2779. {
  2780. int i;
  2781. for (i = 0; i < qdev->tx_ring_count; i++)
  2782. ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
  2783. for (i = 0; i < qdev->rx_ring_count; i++)
  2784. ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
  2785. ql_free_shadow_space(qdev);
  2786. }
  2787. static int ql_alloc_mem_resources(struct ql_adapter *qdev)
  2788. {
  2789. int i;
  2790. /* Allocate space for our shadow registers and such. */
  2791. if (ql_alloc_shadow_space(qdev))
  2792. return -ENOMEM;
  2793. for (i = 0; i < qdev->rx_ring_count; i++) {
  2794. if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
  2795. netif_err(qdev, ifup, qdev->ndev,
  2796. "RX resource allocation failed.\n");
  2797. goto err_mem;
  2798. }
  2799. }
  2800. /* Allocate tx queue resources */
  2801. for (i = 0; i < qdev->tx_ring_count; i++) {
  2802. if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
  2803. netif_err(qdev, ifup, qdev->ndev,
  2804. "TX resource allocation failed.\n");
  2805. goto err_mem;
  2806. }
  2807. }
  2808. return 0;
  2809. err_mem:
  2810. ql_free_mem_resources(qdev);
  2811. return -ENOMEM;
  2812. }
  2813. /* Set up the rx ring control block and pass it to the chip.
  2814. * The control block is defined as
  2815. * "Completion Queue Initialization Control Block", or cqicb.
  2816. */
  2817. static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2818. {
  2819. struct cqicb *cqicb = &rx_ring->cqicb;
  2820. void *shadow_reg = qdev->rx_ring_shadow_reg_area +
  2821. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2822. u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
  2823. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2824. void __iomem *doorbell_area =
  2825. qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
  2826. int err = 0;
  2827. u16 bq_len;
  2828. u64 tmp;
  2829. __le64 *base_indirect_ptr;
  2830. int page_entries;
  2831. /* Set up the shadow registers for this ring. */
  2832. rx_ring->prod_idx_sh_reg = shadow_reg;
  2833. rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
  2834. *rx_ring->prod_idx_sh_reg = 0;
  2835. shadow_reg += sizeof(u64);
  2836. shadow_reg_dma += sizeof(u64);
  2837. rx_ring->lbq_base_indirect = shadow_reg;
  2838. rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
  2839. shadow_reg += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2840. shadow_reg_dma += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2841. rx_ring->sbq_base_indirect = shadow_reg;
  2842. rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
  2843. /* PCI doorbell mem area + 0x00 for consumer index register */
  2844. rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area;
  2845. rx_ring->cnsmr_idx = 0;
  2846. rx_ring->curr_entry = rx_ring->cq_base;
  2847. /* PCI doorbell mem area + 0x04 for valid register */
  2848. rx_ring->valid_db_reg = doorbell_area + 0x04;
  2849. /* PCI doorbell mem area + 0x18 for large buffer consumer */
  2850. rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18);
  2851. /* PCI doorbell mem area + 0x1c */
  2852. rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c);
  2853. memset((void *)cqicb, 0, sizeof(struct cqicb));
  2854. cqicb->msix_vect = rx_ring->irq;
  2855. bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len;
  2856. cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT);
  2857. cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma);
  2858. cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma);
  2859. /*
  2860. * Set up the control block load flags.
  2861. */
  2862. cqicb->flags = FLAGS_LC | /* Load queue base address */
  2863. FLAGS_LV | /* Load MSI-X vector */
  2864. FLAGS_LI; /* Load irq delay values */
  2865. if (rx_ring->lbq_len) {
  2866. cqicb->flags |= FLAGS_LL; /* Load lbq values */
  2867. tmp = (u64)rx_ring->lbq_base_dma;
  2868. base_indirect_ptr = rx_ring->lbq_base_indirect;
  2869. page_entries = 0;
  2870. do {
  2871. *base_indirect_ptr = cpu_to_le64(tmp);
  2872. tmp += DB_PAGE_SIZE;
  2873. base_indirect_ptr++;
  2874. page_entries++;
  2875. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2876. cqicb->lbq_addr =
  2877. cpu_to_le64(rx_ring->lbq_base_indirect_dma);
  2878. bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 :
  2879. (u16) rx_ring->lbq_buf_size;
  2880. cqicb->lbq_buf_size = cpu_to_le16(bq_len);
  2881. bq_len = (rx_ring->lbq_len == 65536) ? 0 :
  2882. (u16) rx_ring->lbq_len;
  2883. cqicb->lbq_len = cpu_to_le16(bq_len);
  2884. rx_ring->lbq_prod_idx = 0;
  2885. rx_ring->lbq_curr_idx = 0;
  2886. rx_ring->lbq_clean_idx = 0;
  2887. rx_ring->lbq_free_cnt = rx_ring->lbq_len;
  2888. }
  2889. if (rx_ring->sbq_len) {
  2890. cqicb->flags |= FLAGS_LS; /* Load sbq values */
  2891. tmp = (u64)rx_ring->sbq_base_dma;
  2892. base_indirect_ptr = rx_ring->sbq_base_indirect;
  2893. page_entries = 0;
  2894. do {
  2895. *base_indirect_ptr = cpu_to_le64(tmp);
  2896. tmp += DB_PAGE_SIZE;
  2897. base_indirect_ptr++;
  2898. page_entries++;
  2899. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->sbq_len));
  2900. cqicb->sbq_addr =
  2901. cpu_to_le64(rx_ring->sbq_base_indirect_dma);
  2902. cqicb->sbq_buf_size =
  2903. cpu_to_le16((u16)(rx_ring->sbq_buf_size));
  2904. bq_len = (rx_ring->sbq_len == 65536) ? 0 :
  2905. (u16) rx_ring->sbq_len;
  2906. cqicb->sbq_len = cpu_to_le16(bq_len);
  2907. rx_ring->sbq_prod_idx = 0;
  2908. rx_ring->sbq_curr_idx = 0;
  2909. rx_ring->sbq_clean_idx = 0;
  2910. rx_ring->sbq_free_cnt = rx_ring->sbq_len;
  2911. }
  2912. switch (rx_ring->type) {
  2913. case TX_Q:
  2914. cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
  2915. cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
  2916. break;
  2917. case RX_Q:
  2918. /* Inbound completion handling rx_rings run in
  2919. * separate NAPI contexts.
  2920. */
  2921. netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
  2922. 64);
  2923. cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
  2924. cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
  2925. break;
  2926. default:
  2927. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2928. "Invalid rx_ring->type = %d.\n", rx_ring->type);
  2929. }
  2930. err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
  2931. CFG_LCQ, rx_ring->cq_id);
  2932. if (err) {
  2933. netif_err(qdev, ifup, qdev->ndev, "Failed to load CQICB.\n");
  2934. return err;
  2935. }
  2936. return err;
  2937. }
  2938. static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2939. {
  2940. struct wqicb *wqicb = (struct wqicb *)tx_ring;
  2941. void __iomem *doorbell_area =
  2942. qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
  2943. void *shadow_reg = qdev->tx_ring_shadow_reg_area +
  2944. (tx_ring->wq_id * sizeof(u64));
  2945. u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
  2946. (tx_ring->wq_id * sizeof(u64));
  2947. int err = 0;
  2948. /*
  2949. * Assign doorbell registers for this tx_ring.
  2950. */
  2951. /* TX PCI doorbell mem area for tx producer index */
  2952. tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area;
  2953. tx_ring->prod_idx = 0;
  2954. /* TX PCI doorbell mem area + 0x04 */
  2955. tx_ring->valid_db_reg = doorbell_area + 0x04;
  2956. /*
  2957. * Assign shadow registers for this tx_ring.
  2958. */
  2959. tx_ring->cnsmr_idx_sh_reg = shadow_reg;
  2960. tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
  2961. wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
  2962. wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
  2963. Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
  2964. wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
  2965. wqicb->rid = 0;
  2966. wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma);
  2967. wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma);
  2968. ql_init_tx_ring(qdev, tx_ring);
  2969. err = ql_write_cfg(qdev, wqicb, sizeof(*wqicb), CFG_LRQ,
  2970. (u16) tx_ring->wq_id);
  2971. if (err) {
  2972. netif_err(qdev, ifup, qdev->ndev, "Failed to load tx_ring.\n");
  2973. return err;
  2974. }
  2975. return err;
  2976. }
  2977. static void ql_disable_msix(struct ql_adapter *qdev)
  2978. {
  2979. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2980. pci_disable_msix(qdev->pdev);
  2981. clear_bit(QL_MSIX_ENABLED, &qdev->flags);
  2982. kfree(qdev->msi_x_entry);
  2983. qdev->msi_x_entry = NULL;
  2984. } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
  2985. pci_disable_msi(qdev->pdev);
  2986. clear_bit(QL_MSI_ENABLED, &qdev->flags);
  2987. }
  2988. }
  2989. /* We start by trying to get the number of vectors
  2990. * stored in qdev->intr_count. If we don't get that
  2991. * many then we reduce the count and try again.
  2992. */
  2993. static void ql_enable_msix(struct ql_adapter *qdev)
  2994. {
  2995. int i, err;
  2996. /* Get the MSIX vectors. */
  2997. if (qlge_irq_type == MSIX_IRQ) {
  2998. /* Try to alloc space for the msix struct,
  2999. * if it fails then go to MSI/legacy.
  3000. */
  3001. qdev->msi_x_entry = kcalloc(qdev->intr_count,
  3002. sizeof(struct msix_entry),
  3003. GFP_KERNEL);
  3004. if (!qdev->msi_x_entry) {
  3005. qlge_irq_type = MSI_IRQ;
  3006. goto msi;
  3007. }
  3008. for (i = 0; i < qdev->intr_count; i++)
  3009. qdev->msi_x_entry[i].entry = i;
  3010. err = pci_enable_msix_range(qdev->pdev, qdev->msi_x_entry,
  3011. 1, qdev->intr_count);
  3012. if (err < 0) {
  3013. kfree(qdev->msi_x_entry);
  3014. qdev->msi_x_entry = NULL;
  3015. netif_warn(qdev, ifup, qdev->ndev,
  3016. "MSI-X Enable failed, trying MSI.\n");
  3017. qlge_irq_type = MSI_IRQ;
  3018. } else {
  3019. qdev->intr_count = err;
  3020. set_bit(QL_MSIX_ENABLED, &qdev->flags);
  3021. netif_info(qdev, ifup, qdev->ndev,
  3022. "MSI-X Enabled, got %d vectors.\n",
  3023. qdev->intr_count);
  3024. return;
  3025. }
  3026. }
  3027. msi:
  3028. qdev->intr_count = 1;
  3029. if (qlge_irq_type == MSI_IRQ) {
  3030. if (!pci_enable_msi(qdev->pdev)) {
  3031. set_bit(QL_MSI_ENABLED, &qdev->flags);
  3032. netif_info(qdev, ifup, qdev->ndev,
  3033. "Running with MSI interrupts.\n");
  3034. return;
  3035. }
  3036. }
  3037. qlge_irq_type = LEG_IRQ;
  3038. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3039. "Running with legacy interrupts.\n");
  3040. }
  3041. /* Each vector services 1 RSS ring and and 1 or more
  3042. * TX completion rings. This function loops through
  3043. * the TX completion rings and assigns the vector that
  3044. * will service it. An example would be if there are
  3045. * 2 vectors (so 2 RSS rings) and 8 TX completion rings.
  3046. * This would mean that vector 0 would service RSS ring 0
  3047. * and TX completion rings 0,1,2 and 3. Vector 1 would
  3048. * service RSS ring 1 and TX completion rings 4,5,6 and 7.
  3049. */
  3050. static void ql_set_tx_vect(struct ql_adapter *qdev)
  3051. {
  3052. int i, j, vect;
  3053. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  3054. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3055. /* Assign irq vectors to TX rx_rings.*/
  3056. for (vect = 0, j = 0, i = qdev->rss_ring_count;
  3057. i < qdev->rx_ring_count; i++) {
  3058. if (j == tx_rings_per_vector) {
  3059. vect++;
  3060. j = 0;
  3061. }
  3062. qdev->rx_ring[i].irq = vect;
  3063. j++;
  3064. }
  3065. } else {
  3066. /* For single vector all rings have an irq
  3067. * of zero.
  3068. */
  3069. for (i = 0; i < qdev->rx_ring_count; i++)
  3070. qdev->rx_ring[i].irq = 0;
  3071. }
  3072. }
  3073. /* Set the interrupt mask for this vector. Each vector
  3074. * will service 1 RSS ring and 1 or more TX completion
  3075. * rings. This function sets up a bit mask per vector
  3076. * that indicates which rings it services.
  3077. */
  3078. static void ql_set_irq_mask(struct ql_adapter *qdev, struct intr_context *ctx)
  3079. {
  3080. int j, vect = ctx->intr;
  3081. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  3082. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3083. /* Add the RSS ring serviced by this vector
  3084. * to the mask.
  3085. */
  3086. ctx->irq_mask = (1 << qdev->rx_ring[vect].cq_id);
  3087. /* Add the TX ring(s) serviced by this vector
  3088. * to the mask. */
  3089. for (j = 0; j < tx_rings_per_vector; j++) {
  3090. ctx->irq_mask |=
  3091. (1 << qdev->rx_ring[qdev->rss_ring_count +
  3092. (vect * tx_rings_per_vector) + j].cq_id);
  3093. }
  3094. } else {
  3095. /* For single vector we just shift each queue's
  3096. * ID into the mask.
  3097. */
  3098. for (j = 0; j < qdev->rx_ring_count; j++)
  3099. ctx->irq_mask |= (1 << qdev->rx_ring[j].cq_id);
  3100. }
  3101. }
  3102. /*
  3103. * Here we build the intr_context structures based on
  3104. * our rx_ring count and intr vector count.
  3105. * The intr_context structure is used to hook each vector
  3106. * to possibly different handlers.
  3107. */
  3108. static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
  3109. {
  3110. int i = 0;
  3111. struct intr_context *intr_context = &qdev->intr_context[0];
  3112. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3113. /* Each rx_ring has it's
  3114. * own intr_context since we have separate
  3115. * vectors for each queue.
  3116. */
  3117. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3118. qdev->rx_ring[i].irq = i;
  3119. intr_context->intr = i;
  3120. intr_context->qdev = qdev;
  3121. /* Set up this vector's bit-mask that indicates
  3122. * which queues it services.
  3123. */
  3124. ql_set_irq_mask(qdev, intr_context);
  3125. /*
  3126. * We set up each vectors enable/disable/read bits so
  3127. * there's no bit/mask calculations in the critical path.
  3128. */
  3129. intr_context->intr_en_mask =
  3130. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3131. INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
  3132. | i;
  3133. intr_context->intr_dis_mask =
  3134. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3135. INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
  3136. INTR_EN_IHD | i;
  3137. intr_context->intr_read_mask =
  3138. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3139. INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
  3140. i;
  3141. if (i == 0) {
  3142. /* The first vector/queue handles
  3143. * broadcast/multicast, fatal errors,
  3144. * and firmware events. This in addition
  3145. * to normal inbound NAPI processing.
  3146. */
  3147. intr_context->handler = qlge_isr;
  3148. sprintf(intr_context->name, "%s-rx-%d",
  3149. qdev->ndev->name, i);
  3150. } else {
  3151. /*
  3152. * Inbound queues handle unicast frames only.
  3153. */
  3154. intr_context->handler = qlge_msix_rx_isr;
  3155. sprintf(intr_context->name, "%s-rx-%d",
  3156. qdev->ndev->name, i);
  3157. }
  3158. }
  3159. } else {
  3160. /*
  3161. * All rx_rings use the same intr_context since
  3162. * there is only one vector.
  3163. */
  3164. intr_context->intr = 0;
  3165. intr_context->qdev = qdev;
  3166. /*
  3167. * We set up each vectors enable/disable/read bits so
  3168. * there's no bit/mask calculations in the critical path.
  3169. */
  3170. intr_context->intr_en_mask =
  3171. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
  3172. intr_context->intr_dis_mask =
  3173. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3174. INTR_EN_TYPE_DISABLE;
  3175. intr_context->intr_read_mask =
  3176. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
  3177. /*
  3178. * Single interrupt means one handler for all rings.
  3179. */
  3180. intr_context->handler = qlge_isr;
  3181. sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
  3182. /* Set up this vector's bit-mask that indicates
  3183. * which queues it services. In this case there is
  3184. * a single vector so it will service all RSS and
  3185. * TX completion rings.
  3186. */
  3187. ql_set_irq_mask(qdev, intr_context);
  3188. }
  3189. /* Tell the TX completion rings which MSIx vector
  3190. * they will be using.
  3191. */
  3192. ql_set_tx_vect(qdev);
  3193. }
  3194. static void ql_free_irq(struct ql_adapter *qdev)
  3195. {
  3196. int i;
  3197. struct intr_context *intr_context = &qdev->intr_context[0];
  3198. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3199. if (intr_context->hooked) {
  3200. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  3201. free_irq(qdev->msi_x_entry[i].vector,
  3202. &qdev->rx_ring[i]);
  3203. } else {
  3204. free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
  3205. }
  3206. }
  3207. }
  3208. ql_disable_msix(qdev);
  3209. }
  3210. static int ql_request_irq(struct ql_adapter *qdev)
  3211. {
  3212. int i;
  3213. int status = 0;
  3214. struct pci_dev *pdev = qdev->pdev;
  3215. struct intr_context *intr_context = &qdev->intr_context[0];
  3216. ql_resolve_queues_to_irqs(qdev);
  3217. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3218. atomic_set(&intr_context->irq_cnt, 0);
  3219. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  3220. status = request_irq(qdev->msi_x_entry[i].vector,
  3221. intr_context->handler,
  3222. 0,
  3223. intr_context->name,
  3224. &qdev->rx_ring[i]);
  3225. if (status) {
  3226. netif_err(qdev, ifup, qdev->ndev,
  3227. "Failed request for MSIX interrupt %d.\n",
  3228. i);
  3229. goto err_irq;
  3230. }
  3231. } else {
  3232. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3233. "trying msi or legacy interrupts.\n");
  3234. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3235. "%s: irq = %d.\n", __func__, pdev->irq);
  3236. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3237. "%s: context->name = %s.\n", __func__,
  3238. intr_context->name);
  3239. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3240. "%s: dev_id = 0x%p.\n", __func__,
  3241. &qdev->rx_ring[0]);
  3242. status =
  3243. request_irq(pdev->irq, qlge_isr,
  3244. test_bit(QL_MSI_ENABLED,
  3245. &qdev->
  3246. flags) ? 0 : IRQF_SHARED,
  3247. intr_context->name, &qdev->rx_ring[0]);
  3248. if (status)
  3249. goto err_irq;
  3250. netif_err(qdev, ifup, qdev->ndev,
  3251. "Hooked intr %d, queue type %s, with name %s.\n",
  3252. i,
  3253. qdev->rx_ring[0].type == DEFAULT_Q ?
  3254. "DEFAULT_Q" :
  3255. qdev->rx_ring[0].type == TX_Q ? "TX_Q" :
  3256. qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
  3257. intr_context->name);
  3258. }
  3259. intr_context->hooked = 1;
  3260. }
  3261. return status;
  3262. err_irq:
  3263. netif_err(qdev, ifup, qdev->ndev, "Failed to get the interrupts!!!\n");
  3264. ql_free_irq(qdev);
  3265. return status;
  3266. }
  3267. static int ql_start_rss(struct ql_adapter *qdev)
  3268. {
  3269. static const u8 init_hash_seed[] = {
  3270. 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
  3271. 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0,
  3272. 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b, 0x30, 0xb4,
  3273. 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30, 0xf2, 0x0c,
  3274. 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa
  3275. };
  3276. struct ricb *ricb = &qdev->ricb;
  3277. int status = 0;
  3278. int i;
  3279. u8 *hash_id = (u8 *) ricb->hash_cq_id;
  3280. memset((void *)ricb, 0, sizeof(*ricb));
  3281. ricb->base_cq = RSS_L4K;
  3282. ricb->flags =
  3283. (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RT4 | RSS_RT6);
  3284. ricb->mask = cpu_to_le16((u16)(0x3ff));
  3285. /*
  3286. * Fill out the Indirection Table.
  3287. */
  3288. for (i = 0; i < 1024; i++)
  3289. hash_id[i] = (i & (qdev->rss_ring_count - 1));
  3290. memcpy((void *)&ricb->ipv6_hash_key[0], init_hash_seed, 40);
  3291. memcpy((void *)&ricb->ipv4_hash_key[0], init_hash_seed, 16);
  3292. status = ql_write_cfg(qdev, ricb, sizeof(*ricb), CFG_LR, 0);
  3293. if (status) {
  3294. netif_err(qdev, ifup, qdev->ndev, "Failed to load RICB.\n");
  3295. return status;
  3296. }
  3297. return status;
  3298. }
  3299. static int ql_clear_routing_entries(struct ql_adapter *qdev)
  3300. {
  3301. int i, status = 0;
  3302. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3303. if (status)
  3304. return status;
  3305. /* Clear all the entries in the routing table. */
  3306. for (i = 0; i < 16; i++) {
  3307. status = ql_set_routing_reg(qdev, i, 0, 0);
  3308. if (status) {
  3309. netif_err(qdev, ifup, qdev->ndev,
  3310. "Failed to init routing register for CAM packets.\n");
  3311. break;
  3312. }
  3313. }
  3314. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3315. return status;
  3316. }
  3317. /* Initialize the frame-to-queue routing. */
  3318. static int ql_route_initialize(struct ql_adapter *qdev)
  3319. {
  3320. int status = 0;
  3321. /* Clear all the entries in the routing table. */
  3322. status = ql_clear_routing_entries(qdev);
  3323. if (status)
  3324. return status;
  3325. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3326. if (status)
  3327. return status;
  3328. status = ql_set_routing_reg(qdev, RT_IDX_IP_CSUM_ERR_SLOT,
  3329. RT_IDX_IP_CSUM_ERR, 1);
  3330. if (status) {
  3331. netif_err(qdev, ifup, qdev->ndev,
  3332. "Failed to init routing register "
  3333. "for IP CSUM error packets.\n");
  3334. goto exit;
  3335. }
  3336. status = ql_set_routing_reg(qdev, RT_IDX_TCP_UDP_CSUM_ERR_SLOT,
  3337. RT_IDX_TU_CSUM_ERR, 1);
  3338. if (status) {
  3339. netif_err(qdev, ifup, qdev->ndev,
  3340. "Failed to init routing register "
  3341. "for TCP/UDP CSUM error packets.\n");
  3342. goto exit;
  3343. }
  3344. status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
  3345. if (status) {
  3346. netif_err(qdev, ifup, qdev->ndev,
  3347. "Failed to init routing register for broadcast packets.\n");
  3348. goto exit;
  3349. }
  3350. /* If we have more than one inbound queue, then turn on RSS in the
  3351. * routing block.
  3352. */
  3353. if (qdev->rss_ring_count > 1) {
  3354. status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
  3355. RT_IDX_RSS_MATCH, 1);
  3356. if (status) {
  3357. netif_err(qdev, ifup, qdev->ndev,
  3358. "Failed to init routing register for MATCH RSS packets.\n");
  3359. goto exit;
  3360. }
  3361. }
  3362. status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
  3363. RT_IDX_CAM_HIT, 1);
  3364. if (status)
  3365. netif_err(qdev, ifup, qdev->ndev,
  3366. "Failed to init routing register for CAM packets.\n");
  3367. exit:
  3368. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3369. return status;
  3370. }
  3371. int ql_cam_route_initialize(struct ql_adapter *qdev)
  3372. {
  3373. int status, set;
  3374. /* If check if the link is up and use to
  3375. * determine if we are setting or clearing
  3376. * the MAC address in the CAM.
  3377. */
  3378. set = ql_read32(qdev, STS);
  3379. set &= qdev->port_link_up;
  3380. status = ql_set_mac_addr(qdev, set);
  3381. if (status) {
  3382. netif_err(qdev, ifup, qdev->ndev, "Failed to init mac address.\n");
  3383. return status;
  3384. }
  3385. status = ql_route_initialize(qdev);
  3386. if (status)
  3387. netif_err(qdev, ifup, qdev->ndev, "Failed to init routing table.\n");
  3388. return status;
  3389. }
  3390. static int ql_adapter_initialize(struct ql_adapter *qdev)
  3391. {
  3392. u32 value, mask;
  3393. int i;
  3394. int status = 0;
  3395. /*
  3396. * Set up the System register to halt on errors.
  3397. */
  3398. value = SYS_EFE | SYS_FAE;
  3399. mask = value << 16;
  3400. ql_write32(qdev, SYS, mask | value);
  3401. /* Set the default queue, and VLAN behavior. */
  3402. value = NIC_RCV_CFG_DFQ;
  3403. mask = NIC_RCV_CFG_DFQ_MASK;
  3404. if (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) {
  3405. value |= NIC_RCV_CFG_RV;
  3406. mask |= (NIC_RCV_CFG_RV << 16);
  3407. }
  3408. ql_write32(qdev, NIC_RCV_CFG, (mask | value));
  3409. /* Set the MPI interrupt to enabled. */
  3410. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
  3411. /* Enable the function, set pagesize, enable error checking. */
  3412. value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
  3413. FSC_EC | FSC_VM_PAGE_4K;
  3414. value |= SPLT_SETTING;
  3415. /* Set/clear header splitting. */
  3416. mask = FSC_VM_PAGESIZE_MASK |
  3417. FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
  3418. ql_write32(qdev, FSC, mask | value);
  3419. ql_write32(qdev, SPLT_HDR, SPLT_LEN);
  3420. /* Set RX packet routing to use port/pci function on which the
  3421. * packet arrived on in addition to usual frame routing.
  3422. * This is helpful on bonding where both interfaces can have
  3423. * the same MAC address.
  3424. */
  3425. ql_write32(qdev, RST_FO, RST_FO_RR_MASK | RST_FO_RR_RCV_FUNC_CQ);
  3426. /* Reroute all packets to our Interface.
  3427. * They may have been routed to MPI firmware
  3428. * due to WOL.
  3429. */
  3430. value = ql_read32(qdev, MGMT_RCV_CFG);
  3431. value &= ~MGMT_RCV_CFG_RM;
  3432. mask = 0xffff0000;
  3433. /* Sticky reg needs clearing due to WOL. */
  3434. ql_write32(qdev, MGMT_RCV_CFG, mask);
  3435. ql_write32(qdev, MGMT_RCV_CFG, mask | value);
  3436. /* Default WOL is enable on Mezz cards */
  3437. if (qdev->pdev->subsystem_device == 0x0068 ||
  3438. qdev->pdev->subsystem_device == 0x0180)
  3439. qdev->wol = WAKE_MAGIC;
  3440. /* Start up the rx queues. */
  3441. for (i = 0; i < qdev->rx_ring_count; i++) {
  3442. status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
  3443. if (status) {
  3444. netif_err(qdev, ifup, qdev->ndev,
  3445. "Failed to start rx ring[%d].\n", i);
  3446. return status;
  3447. }
  3448. }
  3449. /* If there is more than one inbound completion queue
  3450. * then download a RICB to configure RSS.
  3451. */
  3452. if (qdev->rss_ring_count > 1) {
  3453. status = ql_start_rss(qdev);
  3454. if (status) {
  3455. netif_err(qdev, ifup, qdev->ndev, "Failed to start RSS.\n");
  3456. return status;
  3457. }
  3458. }
  3459. /* Start up the tx queues. */
  3460. for (i = 0; i < qdev->tx_ring_count; i++) {
  3461. status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
  3462. if (status) {
  3463. netif_err(qdev, ifup, qdev->ndev,
  3464. "Failed to start tx ring[%d].\n", i);
  3465. return status;
  3466. }
  3467. }
  3468. /* Initialize the port and set the max framesize. */
  3469. status = qdev->nic_ops->port_initialize(qdev);
  3470. if (status)
  3471. netif_err(qdev, ifup, qdev->ndev, "Failed to start port.\n");
  3472. /* Set up the MAC address and frame routing filter. */
  3473. status = ql_cam_route_initialize(qdev);
  3474. if (status) {
  3475. netif_err(qdev, ifup, qdev->ndev,
  3476. "Failed to init CAM/Routing tables.\n");
  3477. return status;
  3478. }
  3479. /* Start NAPI for the RSS queues. */
  3480. for (i = 0; i < qdev->rss_ring_count; i++)
  3481. napi_enable(&qdev->rx_ring[i].napi);
  3482. return status;
  3483. }
  3484. /* Issue soft reset to chip. */
  3485. static int ql_adapter_reset(struct ql_adapter *qdev)
  3486. {
  3487. u32 value;
  3488. int status = 0;
  3489. unsigned long end_jiffies;
  3490. /* Clear all the entries in the routing table. */
  3491. status = ql_clear_routing_entries(qdev);
  3492. if (status) {
  3493. netif_err(qdev, ifup, qdev->ndev, "Failed to clear routing bits.\n");
  3494. return status;
  3495. }
  3496. /* Check if bit is set then skip the mailbox command and
  3497. * clear the bit, else we are in normal reset process.
  3498. */
  3499. if (!test_bit(QL_ASIC_RECOVERY, &qdev->flags)) {
  3500. /* Stop management traffic. */
  3501. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_STOP);
  3502. /* Wait for the NIC and MGMNT FIFOs to empty. */
  3503. ql_wait_fifo_empty(qdev);
  3504. } else
  3505. clear_bit(QL_ASIC_RECOVERY, &qdev->flags);
  3506. ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
  3507. end_jiffies = jiffies + usecs_to_jiffies(30);
  3508. do {
  3509. value = ql_read32(qdev, RST_FO);
  3510. if ((value & RST_FO_FR) == 0)
  3511. break;
  3512. cpu_relax();
  3513. } while (time_before(jiffies, end_jiffies));
  3514. if (value & RST_FO_FR) {
  3515. netif_err(qdev, ifdown, qdev->ndev,
  3516. "ETIMEDOUT!!! errored out of resetting the chip!\n");
  3517. status = -ETIMEDOUT;
  3518. }
  3519. /* Resume management traffic. */
  3520. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_RESUME);
  3521. return status;
  3522. }
  3523. static void ql_display_dev_info(struct net_device *ndev)
  3524. {
  3525. struct ql_adapter *qdev = netdev_priv(ndev);
  3526. netif_info(qdev, probe, qdev->ndev,
  3527. "Function #%d, Port %d, NIC Roll %d, NIC Rev = %d, "
  3528. "XG Roll = %d, XG Rev = %d.\n",
  3529. qdev->func,
  3530. qdev->port,
  3531. qdev->chip_rev_id & 0x0000000f,
  3532. qdev->chip_rev_id >> 4 & 0x0000000f,
  3533. qdev->chip_rev_id >> 8 & 0x0000000f,
  3534. qdev->chip_rev_id >> 12 & 0x0000000f);
  3535. netif_info(qdev, probe, qdev->ndev,
  3536. "MAC address %pM\n", ndev->dev_addr);
  3537. }
  3538. static int ql_wol(struct ql_adapter *qdev)
  3539. {
  3540. int status = 0;
  3541. u32 wol = MB_WOL_DISABLE;
  3542. /* The CAM is still intact after a reset, but if we
  3543. * are doing WOL, then we may need to program the
  3544. * routing regs. We would also need to issue the mailbox
  3545. * commands to instruct the MPI what to do per the ethtool
  3546. * settings.
  3547. */
  3548. if (qdev->wol & (WAKE_ARP | WAKE_MAGICSECURE | WAKE_PHY | WAKE_UCAST |
  3549. WAKE_MCAST | WAKE_BCAST)) {
  3550. netif_err(qdev, ifdown, qdev->ndev,
  3551. "Unsupported WOL parameter. qdev->wol = 0x%x.\n",
  3552. qdev->wol);
  3553. return -EINVAL;
  3554. }
  3555. if (qdev->wol & WAKE_MAGIC) {
  3556. status = ql_mb_wol_set_magic(qdev, 1);
  3557. if (status) {
  3558. netif_err(qdev, ifdown, qdev->ndev,
  3559. "Failed to set magic packet on %s.\n",
  3560. qdev->ndev->name);
  3561. return status;
  3562. } else
  3563. netif_info(qdev, drv, qdev->ndev,
  3564. "Enabled magic packet successfully on %s.\n",
  3565. qdev->ndev->name);
  3566. wol |= MB_WOL_MAGIC_PKT;
  3567. }
  3568. if (qdev->wol) {
  3569. wol |= MB_WOL_MODE_ON;
  3570. status = ql_mb_wol_mode(qdev, wol);
  3571. netif_err(qdev, drv, qdev->ndev,
  3572. "WOL %s (wol code 0x%x) on %s\n",
  3573. (status == 0) ? "Successfully set" : "Failed",
  3574. wol, qdev->ndev->name);
  3575. }
  3576. return status;
  3577. }
  3578. static void ql_cancel_all_work_sync(struct ql_adapter *qdev)
  3579. {
  3580. /* Don't kill the reset worker thread if we
  3581. * are in the process of recovery.
  3582. */
  3583. if (test_bit(QL_ADAPTER_UP, &qdev->flags))
  3584. cancel_delayed_work_sync(&qdev->asic_reset_work);
  3585. cancel_delayed_work_sync(&qdev->mpi_reset_work);
  3586. cancel_delayed_work_sync(&qdev->mpi_work);
  3587. cancel_delayed_work_sync(&qdev->mpi_idc_work);
  3588. cancel_delayed_work_sync(&qdev->mpi_core_to_log);
  3589. cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
  3590. }
  3591. static int ql_adapter_down(struct ql_adapter *qdev)
  3592. {
  3593. int i, status = 0;
  3594. ql_link_off(qdev);
  3595. ql_cancel_all_work_sync(qdev);
  3596. for (i = 0; i < qdev->rss_ring_count; i++)
  3597. napi_disable(&qdev->rx_ring[i].napi);
  3598. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  3599. ql_disable_interrupts(qdev);
  3600. ql_tx_ring_clean(qdev);
  3601. /* Call netif_napi_del() from common point.
  3602. */
  3603. for (i = 0; i < qdev->rss_ring_count; i++)
  3604. netif_napi_del(&qdev->rx_ring[i].napi);
  3605. status = ql_adapter_reset(qdev);
  3606. if (status)
  3607. netif_err(qdev, ifdown, qdev->ndev, "reset(func #%d) FAILED!\n",
  3608. qdev->func);
  3609. ql_free_rx_buffers(qdev);
  3610. return status;
  3611. }
  3612. static int ql_adapter_up(struct ql_adapter *qdev)
  3613. {
  3614. int err = 0;
  3615. err = ql_adapter_initialize(qdev);
  3616. if (err) {
  3617. netif_info(qdev, ifup, qdev->ndev, "Unable to initialize adapter.\n");
  3618. goto err_init;
  3619. }
  3620. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3621. ql_alloc_rx_buffers(qdev);
  3622. /* If the port is initialized and the
  3623. * link is up the turn on the carrier.
  3624. */
  3625. if ((ql_read32(qdev, STS) & qdev->port_init) &&
  3626. (ql_read32(qdev, STS) & qdev->port_link_up))
  3627. ql_link_on(qdev);
  3628. /* Restore rx mode. */
  3629. clear_bit(QL_ALLMULTI, &qdev->flags);
  3630. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3631. qlge_set_multicast_list(qdev->ndev);
  3632. /* Restore vlan setting. */
  3633. qlge_restore_vlan(qdev);
  3634. ql_enable_interrupts(qdev);
  3635. ql_enable_all_completion_interrupts(qdev);
  3636. netif_tx_start_all_queues(qdev->ndev);
  3637. return 0;
  3638. err_init:
  3639. ql_adapter_reset(qdev);
  3640. return err;
  3641. }
  3642. static void ql_release_adapter_resources(struct ql_adapter *qdev)
  3643. {
  3644. ql_free_mem_resources(qdev);
  3645. ql_free_irq(qdev);
  3646. }
  3647. static int ql_get_adapter_resources(struct ql_adapter *qdev)
  3648. {
  3649. int status = 0;
  3650. if (ql_alloc_mem_resources(qdev)) {
  3651. netif_err(qdev, ifup, qdev->ndev, "Unable to allocate memory.\n");
  3652. return -ENOMEM;
  3653. }
  3654. status = ql_request_irq(qdev);
  3655. return status;
  3656. }
  3657. static int qlge_close(struct net_device *ndev)
  3658. {
  3659. struct ql_adapter *qdev = netdev_priv(ndev);
  3660. /* If we hit pci_channel_io_perm_failure
  3661. * failure condition, then we already
  3662. * brought the adapter down.
  3663. */
  3664. if (test_bit(QL_EEH_FATAL, &qdev->flags)) {
  3665. netif_err(qdev, drv, qdev->ndev, "EEH fatal did unload.\n");
  3666. clear_bit(QL_EEH_FATAL, &qdev->flags);
  3667. return 0;
  3668. }
  3669. /*
  3670. * Wait for device to recover from a reset.
  3671. * (Rarely happens, but possible.)
  3672. */
  3673. while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
  3674. msleep(1);
  3675. ql_adapter_down(qdev);
  3676. ql_release_adapter_resources(qdev);
  3677. return 0;
  3678. }
  3679. static int ql_configure_rings(struct ql_adapter *qdev)
  3680. {
  3681. int i;
  3682. struct rx_ring *rx_ring;
  3683. struct tx_ring *tx_ring;
  3684. int cpu_cnt = min(MAX_CPUS, (int)num_online_cpus());
  3685. unsigned int lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3686. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3687. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3688. /* In a perfect world we have one RSS ring for each CPU
  3689. * and each has it's own vector. To do that we ask for
  3690. * cpu_cnt vectors. ql_enable_msix() will adjust the
  3691. * vector count to what we actually get. We then
  3692. * allocate an RSS ring for each.
  3693. * Essentially, we are doing min(cpu_count, msix_vector_count).
  3694. */
  3695. qdev->intr_count = cpu_cnt;
  3696. ql_enable_msix(qdev);
  3697. /* Adjust the RSS ring count to the actual vector count. */
  3698. qdev->rss_ring_count = qdev->intr_count;
  3699. qdev->tx_ring_count = cpu_cnt;
  3700. qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count;
  3701. for (i = 0; i < qdev->tx_ring_count; i++) {
  3702. tx_ring = &qdev->tx_ring[i];
  3703. memset((void *)tx_ring, 0, sizeof(*tx_ring));
  3704. tx_ring->qdev = qdev;
  3705. tx_ring->wq_id = i;
  3706. tx_ring->wq_len = qdev->tx_ring_size;
  3707. tx_ring->wq_size =
  3708. tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
  3709. /*
  3710. * The completion queue ID for the tx rings start
  3711. * immediately after the rss rings.
  3712. */
  3713. tx_ring->cq_id = qdev->rss_ring_count + i;
  3714. }
  3715. for (i = 0; i < qdev->rx_ring_count; i++) {
  3716. rx_ring = &qdev->rx_ring[i];
  3717. memset((void *)rx_ring, 0, sizeof(*rx_ring));
  3718. rx_ring->qdev = qdev;
  3719. rx_ring->cq_id = i;
  3720. rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
  3721. if (i < qdev->rss_ring_count) {
  3722. /*
  3723. * Inbound (RSS) queues.
  3724. */
  3725. rx_ring->cq_len = qdev->rx_ring_size;
  3726. rx_ring->cq_size =
  3727. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3728. rx_ring->lbq_len = NUM_LARGE_BUFFERS;
  3729. rx_ring->lbq_size =
  3730. rx_ring->lbq_len * sizeof(__le64);
  3731. rx_ring->lbq_buf_size = (u16)lbq_buf_len;
  3732. rx_ring->sbq_len = NUM_SMALL_BUFFERS;
  3733. rx_ring->sbq_size =
  3734. rx_ring->sbq_len * sizeof(__le64);
  3735. rx_ring->sbq_buf_size = SMALL_BUF_MAP_SIZE;
  3736. rx_ring->type = RX_Q;
  3737. } else {
  3738. /*
  3739. * Outbound queue handles outbound completions only.
  3740. */
  3741. /* outbound cq is same size as tx_ring it services. */
  3742. rx_ring->cq_len = qdev->tx_ring_size;
  3743. rx_ring->cq_size =
  3744. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3745. rx_ring->lbq_len = 0;
  3746. rx_ring->lbq_size = 0;
  3747. rx_ring->lbq_buf_size = 0;
  3748. rx_ring->sbq_len = 0;
  3749. rx_ring->sbq_size = 0;
  3750. rx_ring->sbq_buf_size = 0;
  3751. rx_ring->type = TX_Q;
  3752. }
  3753. }
  3754. return 0;
  3755. }
  3756. static int qlge_open(struct net_device *ndev)
  3757. {
  3758. int err = 0;
  3759. struct ql_adapter *qdev = netdev_priv(ndev);
  3760. err = ql_adapter_reset(qdev);
  3761. if (err)
  3762. return err;
  3763. err = ql_configure_rings(qdev);
  3764. if (err)
  3765. return err;
  3766. err = ql_get_adapter_resources(qdev);
  3767. if (err)
  3768. goto error_up;
  3769. err = ql_adapter_up(qdev);
  3770. if (err)
  3771. goto error_up;
  3772. return err;
  3773. error_up:
  3774. ql_release_adapter_resources(qdev);
  3775. return err;
  3776. }
  3777. static int ql_change_rx_buffers(struct ql_adapter *qdev)
  3778. {
  3779. struct rx_ring *rx_ring;
  3780. int i, status;
  3781. u32 lbq_buf_len;
  3782. /* Wait for an outstanding reset to complete. */
  3783. if (!test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3784. int i = 4;
  3785. while (--i && !test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3786. netif_err(qdev, ifup, qdev->ndev,
  3787. "Waiting for adapter UP...\n");
  3788. ssleep(1);
  3789. }
  3790. if (!i) {
  3791. netif_err(qdev, ifup, qdev->ndev,
  3792. "Timed out waiting for adapter UP\n");
  3793. return -ETIMEDOUT;
  3794. }
  3795. }
  3796. status = ql_adapter_down(qdev);
  3797. if (status)
  3798. goto error;
  3799. /* Get the new rx buffer size. */
  3800. lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3801. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3802. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3803. for (i = 0; i < qdev->rss_ring_count; i++) {
  3804. rx_ring = &qdev->rx_ring[i];
  3805. /* Set the new size. */
  3806. rx_ring->lbq_buf_size = lbq_buf_len;
  3807. }
  3808. status = ql_adapter_up(qdev);
  3809. if (status)
  3810. goto error;
  3811. return status;
  3812. error:
  3813. netif_alert(qdev, ifup, qdev->ndev,
  3814. "Driver up/down cycle failed, closing device.\n");
  3815. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3816. dev_close(qdev->ndev);
  3817. return status;
  3818. }
  3819. static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
  3820. {
  3821. struct ql_adapter *qdev = netdev_priv(ndev);
  3822. int status;
  3823. if (ndev->mtu == 1500 && new_mtu == 9000) {
  3824. netif_err(qdev, ifup, qdev->ndev, "Changing to jumbo MTU.\n");
  3825. } else if (ndev->mtu == 9000 && new_mtu == 1500) {
  3826. netif_err(qdev, ifup, qdev->ndev, "Changing to normal MTU.\n");
  3827. } else
  3828. return -EINVAL;
  3829. queue_delayed_work(qdev->workqueue,
  3830. &qdev->mpi_port_cfg_work, 3*HZ);
  3831. ndev->mtu = new_mtu;
  3832. if (!netif_running(qdev->ndev)) {
  3833. return 0;
  3834. }
  3835. status = ql_change_rx_buffers(qdev);
  3836. if (status) {
  3837. netif_err(qdev, ifup, qdev->ndev,
  3838. "Changing MTU failed.\n");
  3839. }
  3840. return status;
  3841. }
  3842. static struct net_device_stats *qlge_get_stats(struct net_device
  3843. *ndev)
  3844. {
  3845. struct ql_adapter *qdev = netdev_priv(ndev);
  3846. struct rx_ring *rx_ring = &qdev->rx_ring[0];
  3847. struct tx_ring *tx_ring = &qdev->tx_ring[0];
  3848. unsigned long pkts, mcast, dropped, errors, bytes;
  3849. int i;
  3850. /* Get RX stats. */
  3851. pkts = mcast = dropped = errors = bytes = 0;
  3852. for (i = 0; i < qdev->rss_ring_count; i++, rx_ring++) {
  3853. pkts += rx_ring->rx_packets;
  3854. bytes += rx_ring->rx_bytes;
  3855. dropped += rx_ring->rx_dropped;
  3856. errors += rx_ring->rx_errors;
  3857. mcast += rx_ring->rx_multicast;
  3858. }
  3859. ndev->stats.rx_packets = pkts;
  3860. ndev->stats.rx_bytes = bytes;
  3861. ndev->stats.rx_dropped = dropped;
  3862. ndev->stats.rx_errors = errors;
  3863. ndev->stats.multicast = mcast;
  3864. /* Get TX stats. */
  3865. pkts = errors = bytes = 0;
  3866. for (i = 0; i < qdev->tx_ring_count; i++, tx_ring++) {
  3867. pkts += tx_ring->tx_packets;
  3868. bytes += tx_ring->tx_bytes;
  3869. errors += tx_ring->tx_errors;
  3870. }
  3871. ndev->stats.tx_packets = pkts;
  3872. ndev->stats.tx_bytes = bytes;
  3873. ndev->stats.tx_errors = errors;
  3874. return &ndev->stats;
  3875. }
  3876. static void qlge_set_multicast_list(struct net_device *ndev)
  3877. {
  3878. struct ql_adapter *qdev = netdev_priv(ndev);
  3879. struct netdev_hw_addr *ha;
  3880. int i, status;
  3881. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3882. if (status)
  3883. return;
  3884. /*
  3885. * Set or clear promiscuous mode if a
  3886. * transition is taking place.
  3887. */
  3888. if (ndev->flags & IFF_PROMISC) {
  3889. if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3890. if (ql_set_routing_reg
  3891. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
  3892. netif_err(qdev, hw, qdev->ndev,
  3893. "Failed to set promiscuous mode.\n");
  3894. } else {
  3895. set_bit(QL_PROMISCUOUS, &qdev->flags);
  3896. }
  3897. }
  3898. } else {
  3899. if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3900. if (ql_set_routing_reg
  3901. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
  3902. netif_err(qdev, hw, qdev->ndev,
  3903. "Failed to clear promiscuous mode.\n");
  3904. } else {
  3905. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3906. }
  3907. }
  3908. }
  3909. /*
  3910. * Set or clear all multicast mode if a
  3911. * transition is taking place.
  3912. */
  3913. if ((ndev->flags & IFF_ALLMULTI) ||
  3914. (netdev_mc_count(ndev) > MAX_MULTICAST_ENTRIES)) {
  3915. if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
  3916. if (ql_set_routing_reg
  3917. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
  3918. netif_err(qdev, hw, qdev->ndev,
  3919. "Failed to set all-multi mode.\n");
  3920. } else {
  3921. set_bit(QL_ALLMULTI, &qdev->flags);
  3922. }
  3923. }
  3924. } else {
  3925. if (test_bit(QL_ALLMULTI, &qdev->flags)) {
  3926. if (ql_set_routing_reg
  3927. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
  3928. netif_err(qdev, hw, qdev->ndev,
  3929. "Failed to clear all-multi mode.\n");
  3930. } else {
  3931. clear_bit(QL_ALLMULTI, &qdev->flags);
  3932. }
  3933. }
  3934. }
  3935. if (!netdev_mc_empty(ndev)) {
  3936. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3937. if (status)
  3938. goto exit;
  3939. i = 0;
  3940. netdev_for_each_mc_addr(ha, ndev) {
  3941. if (ql_set_mac_addr_reg(qdev, (u8 *) ha->addr,
  3942. MAC_ADDR_TYPE_MULTI_MAC, i)) {
  3943. netif_err(qdev, hw, qdev->ndev,
  3944. "Failed to loadmulticast address.\n");
  3945. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3946. goto exit;
  3947. }
  3948. i++;
  3949. }
  3950. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3951. if (ql_set_routing_reg
  3952. (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
  3953. netif_err(qdev, hw, qdev->ndev,
  3954. "Failed to set multicast match mode.\n");
  3955. } else {
  3956. set_bit(QL_ALLMULTI, &qdev->flags);
  3957. }
  3958. }
  3959. exit:
  3960. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3961. }
  3962. static int qlge_set_mac_address(struct net_device *ndev, void *p)
  3963. {
  3964. struct ql_adapter *qdev = netdev_priv(ndev);
  3965. struct sockaddr *addr = p;
  3966. int status;
  3967. if (!is_valid_ether_addr(addr->sa_data))
  3968. return -EADDRNOTAVAIL;
  3969. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3970. /* Update local copy of current mac address. */
  3971. memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len);
  3972. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3973. if (status)
  3974. return status;
  3975. status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
  3976. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  3977. if (status)
  3978. netif_err(qdev, hw, qdev->ndev, "Failed to load MAC address.\n");
  3979. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3980. return status;
  3981. }
  3982. static void qlge_tx_timeout(struct net_device *ndev)
  3983. {
  3984. struct ql_adapter *qdev = netdev_priv(ndev);
  3985. ql_queue_asic_error(qdev);
  3986. }
  3987. static void ql_asic_reset_work(struct work_struct *work)
  3988. {
  3989. struct ql_adapter *qdev =
  3990. container_of(work, struct ql_adapter, asic_reset_work.work);
  3991. int status;
  3992. rtnl_lock();
  3993. status = ql_adapter_down(qdev);
  3994. if (status)
  3995. goto error;
  3996. status = ql_adapter_up(qdev);
  3997. if (status)
  3998. goto error;
  3999. /* Restore rx mode. */
  4000. clear_bit(QL_ALLMULTI, &qdev->flags);
  4001. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  4002. qlge_set_multicast_list(qdev->ndev);
  4003. rtnl_unlock();
  4004. return;
  4005. error:
  4006. netif_alert(qdev, ifup, qdev->ndev,
  4007. "Driver up/down cycle failed, closing device\n");
  4008. set_bit(QL_ADAPTER_UP, &qdev->flags);
  4009. dev_close(qdev->ndev);
  4010. rtnl_unlock();
  4011. }
  4012. static const struct nic_operations qla8012_nic_ops = {
  4013. .get_flash = ql_get_8012_flash_params,
  4014. .port_initialize = ql_8012_port_initialize,
  4015. };
  4016. static const struct nic_operations qla8000_nic_ops = {
  4017. .get_flash = ql_get_8000_flash_params,
  4018. .port_initialize = ql_8000_port_initialize,
  4019. };
  4020. /* Find the pcie function number for the other NIC
  4021. * on this chip. Since both NIC functions share a
  4022. * common firmware we have the lowest enabled function
  4023. * do any common work. Examples would be resetting
  4024. * after a fatal firmware error, or doing a firmware
  4025. * coredump.
  4026. */
  4027. static int ql_get_alt_pcie_func(struct ql_adapter *qdev)
  4028. {
  4029. int status = 0;
  4030. u32 temp;
  4031. u32 nic_func1, nic_func2;
  4032. status = ql_read_mpi_reg(qdev, MPI_TEST_FUNC_PORT_CFG,
  4033. &temp);
  4034. if (status)
  4035. return status;
  4036. nic_func1 = ((temp >> MPI_TEST_NIC1_FUNC_SHIFT) &
  4037. MPI_TEST_NIC_FUNC_MASK);
  4038. nic_func2 = ((temp >> MPI_TEST_NIC2_FUNC_SHIFT) &
  4039. MPI_TEST_NIC_FUNC_MASK);
  4040. if (qdev->func == nic_func1)
  4041. qdev->alt_func = nic_func2;
  4042. else if (qdev->func == nic_func2)
  4043. qdev->alt_func = nic_func1;
  4044. else
  4045. status = -EIO;
  4046. return status;
  4047. }
  4048. static int ql_get_board_info(struct ql_adapter *qdev)
  4049. {
  4050. int status;
  4051. qdev->func =
  4052. (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
  4053. if (qdev->func > 3)
  4054. return -EIO;
  4055. status = ql_get_alt_pcie_func(qdev);
  4056. if (status)
  4057. return status;
  4058. qdev->port = (qdev->func < qdev->alt_func) ? 0 : 1;
  4059. if (qdev->port) {
  4060. qdev->xg_sem_mask = SEM_XGMAC1_MASK;
  4061. qdev->port_link_up = STS_PL1;
  4062. qdev->port_init = STS_PI1;
  4063. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
  4064. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
  4065. } else {
  4066. qdev->xg_sem_mask = SEM_XGMAC0_MASK;
  4067. qdev->port_link_up = STS_PL0;
  4068. qdev->port_init = STS_PI0;
  4069. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
  4070. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
  4071. }
  4072. qdev->chip_rev_id = ql_read32(qdev, REV_ID);
  4073. qdev->device_id = qdev->pdev->device;
  4074. if (qdev->device_id == QLGE_DEVICE_ID_8012)
  4075. qdev->nic_ops = &qla8012_nic_ops;
  4076. else if (qdev->device_id == QLGE_DEVICE_ID_8000)
  4077. qdev->nic_ops = &qla8000_nic_ops;
  4078. return status;
  4079. }
  4080. static void ql_release_all(struct pci_dev *pdev)
  4081. {
  4082. struct net_device *ndev = pci_get_drvdata(pdev);
  4083. struct ql_adapter *qdev = netdev_priv(ndev);
  4084. if (qdev->workqueue) {
  4085. destroy_workqueue(qdev->workqueue);
  4086. qdev->workqueue = NULL;
  4087. }
  4088. if (qdev->reg_base)
  4089. iounmap(qdev->reg_base);
  4090. if (qdev->doorbell_area)
  4091. iounmap(qdev->doorbell_area);
  4092. vfree(qdev->mpi_coredump);
  4093. pci_release_regions(pdev);
  4094. }
  4095. static int ql_init_device(struct pci_dev *pdev, struct net_device *ndev,
  4096. int cards_found)
  4097. {
  4098. struct ql_adapter *qdev = netdev_priv(ndev);
  4099. int err = 0;
  4100. memset((void *)qdev, 0, sizeof(*qdev));
  4101. err = pci_enable_device(pdev);
  4102. if (err) {
  4103. dev_err(&pdev->dev, "PCI device enable failed.\n");
  4104. return err;
  4105. }
  4106. qdev->ndev = ndev;
  4107. qdev->pdev = pdev;
  4108. pci_set_drvdata(pdev, ndev);
  4109. /* Set PCIe read request size */
  4110. err = pcie_set_readrq(pdev, 4096);
  4111. if (err) {
  4112. dev_err(&pdev->dev, "Set readrq failed.\n");
  4113. goto err_out1;
  4114. }
  4115. err = pci_request_regions(pdev, DRV_NAME);
  4116. if (err) {
  4117. dev_err(&pdev->dev, "PCI region request failed.\n");
  4118. return err;
  4119. }
  4120. pci_set_master(pdev);
  4121. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  4122. set_bit(QL_DMA64, &qdev->flags);
  4123. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  4124. } else {
  4125. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  4126. if (!err)
  4127. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  4128. }
  4129. if (err) {
  4130. dev_err(&pdev->dev, "No usable DMA configuration.\n");
  4131. goto err_out2;
  4132. }
  4133. /* Set PCIe reset type for EEH to fundamental. */
  4134. pdev->needs_freset = 1;
  4135. pci_save_state(pdev);
  4136. qdev->reg_base =
  4137. ioremap_nocache(pci_resource_start(pdev, 1),
  4138. pci_resource_len(pdev, 1));
  4139. if (!qdev->reg_base) {
  4140. dev_err(&pdev->dev, "Register mapping failed.\n");
  4141. err = -ENOMEM;
  4142. goto err_out2;
  4143. }
  4144. qdev->doorbell_area_size = pci_resource_len(pdev, 3);
  4145. qdev->doorbell_area =
  4146. ioremap_nocache(pci_resource_start(pdev, 3),
  4147. pci_resource_len(pdev, 3));
  4148. if (!qdev->doorbell_area) {
  4149. dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
  4150. err = -ENOMEM;
  4151. goto err_out2;
  4152. }
  4153. err = ql_get_board_info(qdev);
  4154. if (err) {
  4155. dev_err(&pdev->dev, "Register access failed.\n");
  4156. err = -EIO;
  4157. goto err_out2;
  4158. }
  4159. qdev->msg_enable = netif_msg_init(debug, default_msg);
  4160. spin_lock_init(&qdev->hw_lock);
  4161. spin_lock_init(&qdev->stats_lock);
  4162. if (qlge_mpi_coredump) {
  4163. qdev->mpi_coredump =
  4164. vmalloc(sizeof(struct ql_mpi_coredump));
  4165. if (qdev->mpi_coredump == NULL) {
  4166. err = -ENOMEM;
  4167. goto err_out2;
  4168. }
  4169. if (qlge_force_coredump)
  4170. set_bit(QL_FRC_COREDUMP, &qdev->flags);
  4171. }
  4172. /* make sure the EEPROM is good */
  4173. err = qdev->nic_ops->get_flash(qdev);
  4174. if (err) {
  4175. dev_err(&pdev->dev, "Invalid FLASH.\n");
  4176. goto err_out2;
  4177. }
  4178. /* Keep local copy of current mac address. */
  4179. memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len);
  4180. /* Set up the default ring sizes. */
  4181. qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
  4182. qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
  4183. /* Set up the coalescing parameters. */
  4184. qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
  4185. qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
  4186. qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  4187. qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  4188. /*
  4189. * Set up the operating parameters.
  4190. */
  4191. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  4192. INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
  4193. INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
  4194. INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
  4195. INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work);
  4196. INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work);
  4197. INIT_DELAYED_WORK(&qdev->mpi_core_to_log, ql_mpi_core_to_log);
  4198. init_completion(&qdev->ide_completion);
  4199. mutex_init(&qdev->mpi_mutex);
  4200. if (!cards_found) {
  4201. dev_info(&pdev->dev, "%s\n", DRV_STRING);
  4202. dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
  4203. DRV_NAME, DRV_VERSION);
  4204. }
  4205. return 0;
  4206. err_out2:
  4207. ql_release_all(pdev);
  4208. err_out1:
  4209. pci_disable_device(pdev);
  4210. return err;
  4211. }
  4212. static const struct net_device_ops qlge_netdev_ops = {
  4213. .ndo_open = qlge_open,
  4214. .ndo_stop = qlge_close,
  4215. .ndo_start_xmit = qlge_send,
  4216. .ndo_change_mtu = qlge_change_mtu,
  4217. .ndo_get_stats = qlge_get_stats,
  4218. .ndo_set_rx_mode = qlge_set_multicast_list,
  4219. .ndo_set_mac_address = qlge_set_mac_address,
  4220. .ndo_validate_addr = eth_validate_addr,
  4221. .ndo_tx_timeout = qlge_tx_timeout,
  4222. .ndo_fix_features = qlge_fix_features,
  4223. .ndo_set_features = qlge_set_features,
  4224. .ndo_vlan_rx_add_vid = qlge_vlan_rx_add_vid,
  4225. .ndo_vlan_rx_kill_vid = qlge_vlan_rx_kill_vid,
  4226. };
  4227. static void ql_timer(unsigned long data)
  4228. {
  4229. struct ql_adapter *qdev = (struct ql_adapter *)data;
  4230. u32 var = 0;
  4231. var = ql_read32(qdev, STS);
  4232. if (pci_channel_offline(qdev->pdev)) {
  4233. netif_err(qdev, ifup, qdev->ndev, "EEH STS = 0x%.08x.\n", var);
  4234. return;
  4235. }
  4236. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4237. }
  4238. static int qlge_probe(struct pci_dev *pdev,
  4239. const struct pci_device_id *pci_entry)
  4240. {
  4241. struct net_device *ndev = NULL;
  4242. struct ql_adapter *qdev = NULL;
  4243. static int cards_found = 0;
  4244. int err = 0;
  4245. ndev = alloc_etherdev_mq(sizeof(struct ql_adapter),
  4246. min(MAX_CPUS, netif_get_num_default_rss_queues()));
  4247. if (!ndev)
  4248. return -ENOMEM;
  4249. err = ql_init_device(pdev, ndev, cards_found);
  4250. if (err < 0) {
  4251. free_netdev(ndev);
  4252. return err;
  4253. }
  4254. qdev = netdev_priv(ndev);
  4255. SET_NETDEV_DEV(ndev, &pdev->dev);
  4256. ndev->hw_features = NETIF_F_SG |
  4257. NETIF_F_IP_CSUM |
  4258. NETIF_F_TSO |
  4259. NETIF_F_TSO_ECN |
  4260. NETIF_F_HW_VLAN_CTAG_TX |
  4261. NETIF_F_HW_VLAN_CTAG_RX |
  4262. NETIF_F_HW_VLAN_CTAG_FILTER |
  4263. NETIF_F_RXCSUM;
  4264. ndev->features = ndev->hw_features;
  4265. ndev->vlan_features = ndev->hw_features;
  4266. /* vlan gets same features (except vlan filter) */
  4267. ndev->vlan_features &= ~(NETIF_F_HW_VLAN_CTAG_FILTER |
  4268. NETIF_F_HW_VLAN_CTAG_TX |
  4269. NETIF_F_HW_VLAN_CTAG_RX);
  4270. if (test_bit(QL_DMA64, &qdev->flags))
  4271. ndev->features |= NETIF_F_HIGHDMA;
  4272. /*
  4273. * Set up net_device structure.
  4274. */
  4275. ndev->tx_queue_len = qdev->tx_ring_size;
  4276. ndev->irq = pdev->irq;
  4277. ndev->netdev_ops = &qlge_netdev_ops;
  4278. ndev->ethtool_ops = &qlge_ethtool_ops;
  4279. ndev->watchdog_timeo = 10 * HZ;
  4280. err = register_netdev(ndev);
  4281. if (err) {
  4282. dev_err(&pdev->dev, "net device registration failed.\n");
  4283. ql_release_all(pdev);
  4284. pci_disable_device(pdev);
  4285. free_netdev(ndev);
  4286. return err;
  4287. }
  4288. /* Start up the timer to trigger EEH if
  4289. * the bus goes dead
  4290. */
  4291. init_timer_deferrable(&qdev->timer);
  4292. qdev->timer.data = (unsigned long)qdev;
  4293. qdev->timer.function = ql_timer;
  4294. qdev->timer.expires = jiffies + (5*HZ);
  4295. add_timer(&qdev->timer);
  4296. ql_link_off(qdev);
  4297. ql_display_dev_info(ndev);
  4298. atomic_set(&qdev->lb_count, 0);
  4299. cards_found++;
  4300. return 0;
  4301. }
  4302. netdev_tx_t ql_lb_send(struct sk_buff *skb, struct net_device *ndev)
  4303. {
  4304. return qlge_send(skb, ndev);
  4305. }
  4306. int ql_clean_lb_rx_ring(struct rx_ring *rx_ring, int budget)
  4307. {
  4308. return ql_clean_inbound_rx_ring(rx_ring, budget);
  4309. }
  4310. static void qlge_remove(struct pci_dev *pdev)
  4311. {
  4312. struct net_device *ndev = pci_get_drvdata(pdev);
  4313. struct ql_adapter *qdev = netdev_priv(ndev);
  4314. del_timer_sync(&qdev->timer);
  4315. ql_cancel_all_work_sync(qdev);
  4316. unregister_netdev(ndev);
  4317. ql_release_all(pdev);
  4318. pci_disable_device(pdev);
  4319. free_netdev(ndev);
  4320. }
  4321. /* Clean up resources without touching hardware. */
  4322. static void ql_eeh_close(struct net_device *ndev)
  4323. {
  4324. int i;
  4325. struct ql_adapter *qdev = netdev_priv(ndev);
  4326. if (netif_carrier_ok(ndev)) {
  4327. netif_carrier_off(ndev);
  4328. netif_stop_queue(ndev);
  4329. }
  4330. /* Disabling the timer */
  4331. del_timer_sync(&qdev->timer);
  4332. ql_cancel_all_work_sync(qdev);
  4333. for (i = 0; i < qdev->rss_ring_count; i++)
  4334. netif_napi_del(&qdev->rx_ring[i].napi);
  4335. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  4336. ql_tx_ring_clean(qdev);
  4337. ql_free_rx_buffers(qdev);
  4338. ql_release_adapter_resources(qdev);
  4339. }
  4340. /*
  4341. * This callback is called by the PCI subsystem whenever
  4342. * a PCI bus error is detected.
  4343. */
  4344. static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
  4345. enum pci_channel_state state)
  4346. {
  4347. struct net_device *ndev = pci_get_drvdata(pdev);
  4348. struct ql_adapter *qdev = netdev_priv(ndev);
  4349. switch (state) {
  4350. case pci_channel_io_normal:
  4351. return PCI_ERS_RESULT_CAN_RECOVER;
  4352. case pci_channel_io_frozen:
  4353. netif_device_detach(ndev);
  4354. if (netif_running(ndev))
  4355. ql_eeh_close(ndev);
  4356. pci_disable_device(pdev);
  4357. return PCI_ERS_RESULT_NEED_RESET;
  4358. case pci_channel_io_perm_failure:
  4359. dev_err(&pdev->dev,
  4360. "%s: pci_channel_io_perm_failure.\n", __func__);
  4361. ql_eeh_close(ndev);
  4362. set_bit(QL_EEH_FATAL, &qdev->flags);
  4363. return PCI_ERS_RESULT_DISCONNECT;
  4364. }
  4365. /* Request a slot reset. */
  4366. return PCI_ERS_RESULT_NEED_RESET;
  4367. }
  4368. /*
  4369. * This callback is called after the PCI buss has been reset.
  4370. * Basically, this tries to restart the card from scratch.
  4371. * This is a shortened version of the device probe/discovery code,
  4372. * it resembles the first-half of the () routine.
  4373. */
  4374. static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
  4375. {
  4376. struct net_device *ndev = pci_get_drvdata(pdev);
  4377. struct ql_adapter *qdev = netdev_priv(ndev);
  4378. pdev->error_state = pci_channel_io_normal;
  4379. pci_restore_state(pdev);
  4380. if (pci_enable_device(pdev)) {
  4381. netif_err(qdev, ifup, qdev->ndev,
  4382. "Cannot re-enable PCI device after reset.\n");
  4383. return PCI_ERS_RESULT_DISCONNECT;
  4384. }
  4385. pci_set_master(pdev);
  4386. if (ql_adapter_reset(qdev)) {
  4387. netif_err(qdev, drv, qdev->ndev, "reset FAILED!\n");
  4388. set_bit(QL_EEH_FATAL, &qdev->flags);
  4389. return PCI_ERS_RESULT_DISCONNECT;
  4390. }
  4391. return PCI_ERS_RESULT_RECOVERED;
  4392. }
  4393. static void qlge_io_resume(struct pci_dev *pdev)
  4394. {
  4395. struct net_device *ndev = pci_get_drvdata(pdev);
  4396. struct ql_adapter *qdev = netdev_priv(ndev);
  4397. int err = 0;
  4398. if (netif_running(ndev)) {
  4399. err = qlge_open(ndev);
  4400. if (err) {
  4401. netif_err(qdev, ifup, qdev->ndev,
  4402. "Device initialization failed after reset.\n");
  4403. return;
  4404. }
  4405. } else {
  4406. netif_err(qdev, ifup, qdev->ndev,
  4407. "Device was not running prior to EEH.\n");
  4408. }
  4409. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4410. netif_device_attach(ndev);
  4411. }
  4412. static const struct pci_error_handlers qlge_err_handler = {
  4413. .error_detected = qlge_io_error_detected,
  4414. .slot_reset = qlge_io_slot_reset,
  4415. .resume = qlge_io_resume,
  4416. };
  4417. static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
  4418. {
  4419. struct net_device *ndev = pci_get_drvdata(pdev);
  4420. struct ql_adapter *qdev = netdev_priv(ndev);
  4421. int err;
  4422. netif_device_detach(ndev);
  4423. del_timer_sync(&qdev->timer);
  4424. if (netif_running(ndev)) {
  4425. err = ql_adapter_down(qdev);
  4426. if (!err)
  4427. return err;
  4428. }
  4429. ql_wol(qdev);
  4430. err = pci_save_state(pdev);
  4431. if (err)
  4432. return err;
  4433. pci_disable_device(pdev);
  4434. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  4435. return 0;
  4436. }
  4437. #ifdef CONFIG_PM
  4438. static int qlge_resume(struct pci_dev *pdev)
  4439. {
  4440. struct net_device *ndev = pci_get_drvdata(pdev);
  4441. struct ql_adapter *qdev = netdev_priv(ndev);
  4442. int err;
  4443. pci_set_power_state(pdev, PCI_D0);
  4444. pci_restore_state(pdev);
  4445. err = pci_enable_device(pdev);
  4446. if (err) {
  4447. netif_err(qdev, ifup, qdev->ndev, "Cannot enable PCI device from suspend\n");
  4448. return err;
  4449. }
  4450. pci_set_master(pdev);
  4451. pci_enable_wake(pdev, PCI_D3hot, 0);
  4452. pci_enable_wake(pdev, PCI_D3cold, 0);
  4453. if (netif_running(ndev)) {
  4454. err = ql_adapter_up(qdev);
  4455. if (err)
  4456. return err;
  4457. }
  4458. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4459. netif_device_attach(ndev);
  4460. return 0;
  4461. }
  4462. #endif /* CONFIG_PM */
  4463. static void qlge_shutdown(struct pci_dev *pdev)
  4464. {
  4465. qlge_suspend(pdev, PMSG_SUSPEND);
  4466. }
  4467. static struct pci_driver qlge_driver = {
  4468. .name = DRV_NAME,
  4469. .id_table = qlge_pci_tbl,
  4470. .probe = qlge_probe,
  4471. .remove = qlge_remove,
  4472. #ifdef CONFIG_PM
  4473. .suspend = qlge_suspend,
  4474. .resume = qlge_resume,
  4475. #endif
  4476. .shutdown = qlge_shutdown,
  4477. .err_handler = &qlge_err_handler
  4478. };
  4479. module_pci_driver(qlge_driver);