lpc_eth.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595
  1. /*
  2. * drivers/net/ethernet/nxp/lpc_eth.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/errno.h>
  27. #include <linux/ioport.h>
  28. #include <linux/crc32.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/clk.h>
  34. #include <linux/workqueue.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/phy.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/of.h>
  41. #include <linux/of_net.h>
  42. #include <linux/types.h>
  43. #include <linux/io.h>
  44. #include <mach/board.h>
  45. #include <mach/platform.h>
  46. #include <mach/hardware.h>
  47. #define MODNAME "lpc-eth"
  48. #define DRV_VERSION "1.00"
  49. #define ENET_MAXF_SIZE 1536
  50. #define ENET_RX_DESC 48
  51. #define ENET_TX_DESC 16
  52. #define NAPI_WEIGHT 16
  53. /*
  54. * Ethernet MAC controller Register offsets
  55. */
  56. #define LPC_ENET_MAC1(x) (x + 0x000)
  57. #define LPC_ENET_MAC2(x) (x + 0x004)
  58. #define LPC_ENET_IPGT(x) (x + 0x008)
  59. #define LPC_ENET_IPGR(x) (x + 0x00C)
  60. #define LPC_ENET_CLRT(x) (x + 0x010)
  61. #define LPC_ENET_MAXF(x) (x + 0x014)
  62. #define LPC_ENET_SUPP(x) (x + 0x018)
  63. #define LPC_ENET_TEST(x) (x + 0x01C)
  64. #define LPC_ENET_MCFG(x) (x + 0x020)
  65. #define LPC_ENET_MCMD(x) (x + 0x024)
  66. #define LPC_ENET_MADR(x) (x + 0x028)
  67. #define LPC_ENET_MWTD(x) (x + 0x02C)
  68. #define LPC_ENET_MRDD(x) (x + 0x030)
  69. #define LPC_ENET_MIND(x) (x + 0x034)
  70. #define LPC_ENET_SA0(x) (x + 0x040)
  71. #define LPC_ENET_SA1(x) (x + 0x044)
  72. #define LPC_ENET_SA2(x) (x + 0x048)
  73. #define LPC_ENET_COMMAND(x) (x + 0x100)
  74. #define LPC_ENET_STATUS(x) (x + 0x104)
  75. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  76. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  77. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  78. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  79. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  80. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  81. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  82. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  83. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  84. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  85. #define LPC_ENET_TSV0(x) (x + 0x158)
  86. #define LPC_ENET_TSV1(x) (x + 0x15C)
  87. #define LPC_ENET_RSV(x) (x + 0x160)
  88. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  89. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  90. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  91. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  92. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  93. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  94. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  95. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  96. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  97. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  98. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  99. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  100. /*
  101. * mac1 register definitions
  102. */
  103. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  104. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  105. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  106. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  107. #define LPC_MAC1_LOOPBACK (1 << 4)
  108. #define LPC_MAC1_RESET_TX (1 << 8)
  109. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  110. #define LPC_MAC1_RESET_RX (1 << 10)
  111. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  112. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  113. #define LPC_MAC1_SOFT_RESET (1 << 15)
  114. /*
  115. * mac2 register definitions
  116. */
  117. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  118. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  119. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  120. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  121. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  122. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  123. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  124. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  125. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  126. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  127. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  128. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  129. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  130. /*
  131. * ipgt register definitions
  132. */
  133. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  134. /*
  135. * ipgr register definitions
  136. */
  137. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  138. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  139. /*
  140. * clrt register definitions
  141. */
  142. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  143. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  144. /*
  145. * maxf register definitions
  146. */
  147. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  148. /*
  149. * supp register definitions
  150. */
  151. #define LPC_SUPP_SPEED (1 << 8)
  152. #define LPC_SUPP_RESET_RMII (1 << 11)
  153. /*
  154. * test register definitions
  155. */
  156. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  157. #define LPC_TEST_PAUSE (1 << 1)
  158. #define LPC_TEST_BACKPRESSURE (1 << 2)
  159. /*
  160. * mcfg register definitions
  161. */
  162. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  163. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  164. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  165. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  166. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  167. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  168. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  169. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  170. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  171. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  172. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  173. /*
  174. * mcmd register definitions
  175. */
  176. #define LPC_MCMD_READ (1 << 0)
  177. #define LPC_MCMD_SCAN (1 << 1)
  178. /*
  179. * madr register definitions
  180. */
  181. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  182. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  183. /*
  184. * mwtd register definitions
  185. */
  186. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  187. /*
  188. * mrdd register definitions
  189. */
  190. #define LPC_MRDD_READ_MASK 0xFFFF
  191. /*
  192. * mind register definitions
  193. */
  194. #define LPC_MIND_BUSY (1 << 0)
  195. #define LPC_MIND_SCANNING (1 << 1)
  196. #define LPC_MIND_NOT_VALID (1 << 2)
  197. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  198. /*
  199. * command register definitions
  200. */
  201. #define LPC_COMMAND_RXENABLE (1 << 0)
  202. #define LPC_COMMAND_TXENABLE (1 << 1)
  203. #define LPC_COMMAND_REG_RESET (1 << 3)
  204. #define LPC_COMMAND_TXRESET (1 << 4)
  205. #define LPC_COMMAND_RXRESET (1 << 5)
  206. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  207. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  208. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  209. #define LPC_COMMAND_RMII (1 << 9)
  210. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  211. /*
  212. * status register definitions
  213. */
  214. #define LPC_STATUS_RXACTIVE (1 << 0)
  215. #define LPC_STATUS_TXACTIVE (1 << 1)
  216. /*
  217. * tsv0 register definitions
  218. */
  219. #define LPC_TSV0_CRC_ERROR (1 << 0)
  220. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  221. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  222. #define LPC_TSV0_DONE (1 << 3)
  223. #define LPC_TSV0_MULTICAST (1 << 4)
  224. #define LPC_TSV0_BROADCAST (1 << 5)
  225. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  226. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  227. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  228. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  229. #define LPC_TSV0_GIANT (1 << 10)
  230. #define LPC_TSV0_UNDERRUN (1 << 11)
  231. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  232. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  233. #define LPC_TSV0_PAUSE (1 << 29)
  234. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  235. #define LPC_TSV0_VLAN (1 << 31)
  236. /*
  237. * tsv1 register definitions
  238. */
  239. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  240. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  241. /*
  242. * rsv register definitions
  243. */
  244. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  245. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  246. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  247. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  248. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  249. #define LPC_RSV_CRC_ERROR (1 << 20)
  250. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  251. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  252. #define LPC_RSV_RECEIVE_OK (1 << 23)
  253. #define LPC_RSV_MULTICAST (1 << 24)
  254. #define LPC_RSV_BROADCAST (1 << 25)
  255. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  256. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  257. #define LPC_RSV_PAUSE (1 << 28)
  258. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  259. #define LPC_RSV_VLAN (1 << 30)
  260. /*
  261. * flowcontrolcounter register definitions
  262. */
  263. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  264. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  265. /*
  266. * flowcontrolstatus register definitions
  267. */
  268. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  269. /*
  270. * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  271. * register definitions
  272. */
  273. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  274. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  275. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  276. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  277. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  278. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  279. /*
  280. * rxfliterctrl register definitions
  281. */
  282. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  283. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  284. /*
  285. * rxfilterwolstatus/rxfilterwolclear register definitions
  286. */
  287. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  288. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  289. /*
  290. * intstatus, intenable, intclear, and Intset shared register
  291. * definitions
  292. */
  293. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  294. #define LPC_MACINT_RXERRORONINT (1 << 1)
  295. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  296. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  297. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  298. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  299. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  300. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  301. #define LPC_MACINT_SOFTINTEN (1 << 12)
  302. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  303. /*
  304. * powerdown register definitions
  305. */
  306. #define LPC_POWERDOWN_MACAHB (1 << 31)
  307. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  308. {
  309. if (dev && dev->of_node) {
  310. const char *mode = of_get_property(dev->of_node,
  311. "phy-mode", NULL);
  312. if (mode && !strcmp(mode, "mii"))
  313. return PHY_INTERFACE_MODE_MII;
  314. }
  315. return PHY_INTERFACE_MODE_RMII;
  316. }
  317. static bool use_iram_for_net(struct device *dev)
  318. {
  319. if (dev && dev->of_node)
  320. return of_property_read_bool(dev->of_node, "use-iram");
  321. return false;
  322. }
  323. /* Receive Status information word */
  324. #define RXSTATUS_SIZE 0x000007FF
  325. #define RXSTATUS_CONTROL (1 << 18)
  326. #define RXSTATUS_VLAN (1 << 19)
  327. #define RXSTATUS_FILTER (1 << 20)
  328. #define RXSTATUS_MULTICAST (1 << 21)
  329. #define RXSTATUS_BROADCAST (1 << 22)
  330. #define RXSTATUS_CRC (1 << 23)
  331. #define RXSTATUS_SYMBOL (1 << 24)
  332. #define RXSTATUS_LENGTH (1 << 25)
  333. #define RXSTATUS_RANGE (1 << 26)
  334. #define RXSTATUS_ALIGN (1 << 27)
  335. #define RXSTATUS_OVERRUN (1 << 28)
  336. #define RXSTATUS_NODESC (1 << 29)
  337. #define RXSTATUS_LAST (1 << 30)
  338. #define RXSTATUS_ERROR (1 << 31)
  339. #define RXSTATUS_STATUS_ERROR \
  340. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  341. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  342. /* Receive Descriptor control word */
  343. #define RXDESC_CONTROL_SIZE 0x000007FF
  344. #define RXDESC_CONTROL_INT (1 << 31)
  345. /* Transmit Status information word */
  346. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  347. #define TXSTATUS_DEFER (1 << 25)
  348. #define TXSTATUS_EXCESSDEFER (1 << 26)
  349. #define TXSTATUS_EXCESSCOLL (1 << 27)
  350. #define TXSTATUS_LATECOLL (1 << 28)
  351. #define TXSTATUS_UNDERRUN (1 << 29)
  352. #define TXSTATUS_NODESC (1 << 30)
  353. #define TXSTATUS_ERROR (1 << 31)
  354. /* Transmit Descriptor control word */
  355. #define TXDESC_CONTROL_SIZE 0x000007FF
  356. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  357. #define TXDESC_CONTROL_HUGE (1 << 27)
  358. #define TXDESC_CONTROL_PAD (1 << 28)
  359. #define TXDESC_CONTROL_CRC (1 << 29)
  360. #define TXDESC_CONTROL_LAST (1 << 30)
  361. #define TXDESC_CONTROL_INT (1 << 31)
  362. /*
  363. * Structure of a TX/RX descriptors and RX status
  364. */
  365. struct txrx_desc_t {
  366. __le32 packet;
  367. __le32 control;
  368. };
  369. struct rx_status_t {
  370. __le32 statusinfo;
  371. __le32 statushashcrc;
  372. };
  373. /*
  374. * Device driver data structure
  375. */
  376. struct netdata_local {
  377. struct platform_device *pdev;
  378. struct net_device *ndev;
  379. spinlock_t lock;
  380. void __iomem *net_base;
  381. u32 msg_enable;
  382. unsigned int skblen[ENET_TX_DESC];
  383. unsigned int last_tx_idx;
  384. unsigned int num_used_tx_buffs;
  385. struct mii_bus *mii_bus;
  386. struct phy_device *phy_dev;
  387. struct clk *clk;
  388. dma_addr_t dma_buff_base_p;
  389. void *dma_buff_base_v;
  390. size_t dma_buff_size;
  391. struct txrx_desc_t *tx_desc_v;
  392. u32 *tx_stat_v;
  393. void *tx_buff_v;
  394. struct txrx_desc_t *rx_desc_v;
  395. struct rx_status_t *rx_stat_v;
  396. void *rx_buff_v;
  397. int link;
  398. int speed;
  399. int duplex;
  400. struct napi_struct napi;
  401. };
  402. /*
  403. * MAC support functions
  404. */
  405. static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
  406. {
  407. u32 tmp;
  408. /* Set station address */
  409. tmp = mac[0] | ((u32)mac[1] << 8);
  410. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  411. tmp = mac[2] | ((u32)mac[3] << 8);
  412. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  413. tmp = mac[4] | ((u32)mac[5] << 8);
  414. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  415. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  416. }
  417. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  418. {
  419. u32 tmp;
  420. /* Get station address */
  421. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  422. mac[0] = tmp & 0xFF;
  423. mac[1] = tmp >> 8;
  424. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  425. mac[2] = tmp & 0xFF;
  426. mac[3] = tmp >> 8;
  427. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  428. mac[4] = tmp & 0xFF;
  429. mac[5] = tmp >> 8;
  430. }
  431. static void __lpc_eth_clock_enable(struct netdata_local *pldat, bool enable)
  432. {
  433. if (enable)
  434. clk_prepare_enable(pldat->clk);
  435. else
  436. clk_disable_unprepare(pldat->clk);
  437. }
  438. static void __lpc_params_setup(struct netdata_local *pldat)
  439. {
  440. u32 tmp;
  441. if (pldat->duplex == DUPLEX_FULL) {
  442. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  443. tmp |= LPC_MAC2_FULL_DUPLEX;
  444. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  445. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  446. tmp |= LPC_COMMAND_FULLDUPLEX;
  447. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  448. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  449. } else {
  450. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  451. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  452. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  453. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  454. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  455. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  456. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  457. }
  458. if (pldat->speed == SPEED_100)
  459. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  460. else
  461. writel(0, LPC_ENET_SUPP(pldat->net_base));
  462. }
  463. static void __lpc_eth_reset(struct netdata_local *pldat)
  464. {
  465. /* Reset all MAC logic */
  466. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  467. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  468. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  469. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  470. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  471. }
  472. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  473. {
  474. /* Reset MII management hardware */
  475. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  476. /* Setup MII clock to slowest rate with a /28 divider */
  477. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  478. LPC_ENET_MCFG(pldat->net_base));
  479. return 0;
  480. }
  481. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  482. {
  483. phys_addr_t phaddr;
  484. phaddr = addr - pldat->dma_buff_base_v;
  485. phaddr += pldat->dma_buff_base_p;
  486. return phaddr;
  487. }
  488. static void lpc_eth_enable_int(void __iomem *regbase)
  489. {
  490. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  491. LPC_ENET_INTENABLE(regbase));
  492. }
  493. static void lpc_eth_disable_int(void __iomem *regbase)
  494. {
  495. writel(0, LPC_ENET_INTENABLE(regbase));
  496. }
  497. /* Setup TX/RX descriptors */
  498. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  499. {
  500. u32 *ptxstat;
  501. void *tbuff;
  502. int i;
  503. struct txrx_desc_t *ptxrxdesc;
  504. struct rx_status_t *prxstat;
  505. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  506. /* Setup TX descriptors, status, and buffers */
  507. pldat->tx_desc_v = tbuff;
  508. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  509. pldat->tx_stat_v = tbuff;
  510. tbuff += sizeof(u32) * ENET_TX_DESC;
  511. tbuff = PTR_ALIGN(tbuff, 16);
  512. pldat->tx_buff_v = tbuff;
  513. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  514. /* Setup RX descriptors, status, and buffers */
  515. pldat->rx_desc_v = tbuff;
  516. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  517. tbuff = PTR_ALIGN(tbuff, 16);
  518. pldat->rx_stat_v = tbuff;
  519. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  520. tbuff = PTR_ALIGN(tbuff, 16);
  521. pldat->rx_buff_v = tbuff;
  522. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  523. /* Map the TX descriptors to the TX buffers in hardware */
  524. for (i = 0; i < ENET_TX_DESC; i++) {
  525. ptxstat = &pldat->tx_stat_v[i];
  526. ptxrxdesc = &pldat->tx_desc_v[i];
  527. ptxrxdesc->packet = __va_to_pa(
  528. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  529. ptxrxdesc->control = 0;
  530. *ptxstat = 0;
  531. }
  532. /* Map the RX descriptors to the RX buffers in hardware */
  533. for (i = 0; i < ENET_RX_DESC; i++) {
  534. prxstat = &pldat->rx_stat_v[i];
  535. ptxrxdesc = &pldat->rx_desc_v[i];
  536. ptxrxdesc->packet = __va_to_pa(
  537. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  538. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  539. prxstat->statusinfo = 0;
  540. prxstat->statushashcrc = 0;
  541. }
  542. /* Setup base addresses in hardware to point to buffers and
  543. * descriptors
  544. */
  545. writel((ENET_TX_DESC - 1),
  546. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  547. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  548. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  549. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  550. LPC_ENET_TXSTATUS(pldat->net_base));
  551. writel((ENET_RX_DESC - 1),
  552. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  553. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  554. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  555. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  556. LPC_ENET_RXSTATUS(pldat->net_base));
  557. }
  558. static void __lpc_eth_init(struct netdata_local *pldat)
  559. {
  560. u32 tmp;
  561. /* Disable controller and reset */
  562. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  563. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  564. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  565. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  566. tmp &= ~LPC_MAC1_RECV_ENABLE;
  567. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  568. /* Initial MAC setup */
  569. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  570. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  571. LPC_ENET_MAC2(pldat->net_base));
  572. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  573. /* Collision window, gap */
  574. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  575. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  576. LPC_ENET_CLRT(pldat->net_base));
  577. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  578. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  579. writel(LPC_COMMAND_PASSRUNTFRAME,
  580. LPC_ENET_COMMAND(pldat->net_base));
  581. else {
  582. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  583. LPC_ENET_COMMAND(pldat->net_base));
  584. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  585. }
  586. __lpc_params_setup(pldat);
  587. /* Setup TX and RX descriptors */
  588. __lpc_txrx_desc_setup(pldat);
  589. /* Setup packet filtering */
  590. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  591. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  592. /* Get the next TX buffer output index */
  593. pldat->num_used_tx_buffs = 0;
  594. pldat->last_tx_idx =
  595. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  596. /* Clear and enable interrupts */
  597. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  598. smp_wmb();
  599. lpc_eth_enable_int(pldat->net_base);
  600. /* Enable controller */
  601. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  602. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  603. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  604. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  605. tmp |= LPC_MAC1_RECV_ENABLE;
  606. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  607. }
  608. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  609. {
  610. /* Reset ethernet and power down PHY */
  611. __lpc_eth_reset(pldat);
  612. writel(0, LPC_ENET_MAC1(pldat->net_base));
  613. writel(0, LPC_ENET_MAC2(pldat->net_base));
  614. }
  615. /*
  616. * MAC<--->PHY support functions
  617. */
  618. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  619. {
  620. struct netdata_local *pldat = bus->priv;
  621. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  622. int lps;
  623. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  624. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  625. /* Wait for unbusy status */
  626. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  627. if (time_after(jiffies, timeout))
  628. return -EIO;
  629. cpu_relax();
  630. }
  631. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  632. writel(0, LPC_ENET_MCMD(pldat->net_base));
  633. return lps;
  634. }
  635. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  636. u16 phydata)
  637. {
  638. struct netdata_local *pldat = bus->priv;
  639. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  640. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  641. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  642. /* Wait for completion */
  643. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  644. if (time_after(jiffies, timeout))
  645. return -EIO;
  646. cpu_relax();
  647. }
  648. return 0;
  649. }
  650. static int lpc_mdio_reset(struct mii_bus *bus)
  651. {
  652. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  653. }
  654. static void lpc_handle_link_change(struct net_device *ndev)
  655. {
  656. struct netdata_local *pldat = netdev_priv(ndev);
  657. struct phy_device *phydev = pldat->phy_dev;
  658. unsigned long flags;
  659. bool status_change = false;
  660. spin_lock_irqsave(&pldat->lock, flags);
  661. if (phydev->link) {
  662. if ((pldat->speed != phydev->speed) ||
  663. (pldat->duplex != phydev->duplex)) {
  664. pldat->speed = phydev->speed;
  665. pldat->duplex = phydev->duplex;
  666. status_change = true;
  667. }
  668. }
  669. if (phydev->link != pldat->link) {
  670. if (!phydev->link) {
  671. pldat->speed = 0;
  672. pldat->duplex = -1;
  673. }
  674. pldat->link = phydev->link;
  675. status_change = true;
  676. }
  677. spin_unlock_irqrestore(&pldat->lock, flags);
  678. if (status_change)
  679. __lpc_params_setup(pldat);
  680. }
  681. static int lpc_mii_probe(struct net_device *ndev)
  682. {
  683. struct netdata_local *pldat = netdev_priv(ndev);
  684. struct phy_device *phydev = phy_find_first(pldat->mii_bus);
  685. if (!phydev) {
  686. netdev_err(ndev, "no PHY found\n");
  687. return -ENODEV;
  688. }
  689. /* Attach to the PHY */
  690. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  691. netdev_info(ndev, "using MII interface\n");
  692. else
  693. netdev_info(ndev, "using RMII interface\n");
  694. phydev = phy_connect(ndev, phydev_name(phydev),
  695. &lpc_handle_link_change,
  696. lpc_phy_interface_mode(&pldat->pdev->dev));
  697. if (IS_ERR(phydev)) {
  698. netdev_err(ndev, "Could not attach to PHY\n");
  699. return PTR_ERR(phydev);
  700. }
  701. /* mask with MAC supported features */
  702. phydev->supported &= PHY_BASIC_FEATURES;
  703. phydev->advertising = phydev->supported;
  704. pldat->link = 0;
  705. pldat->speed = 0;
  706. pldat->duplex = -1;
  707. pldat->phy_dev = phydev;
  708. phy_attached_info(phydev);
  709. return 0;
  710. }
  711. static int lpc_mii_init(struct netdata_local *pldat)
  712. {
  713. int err = -ENXIO;
  714. pldat->mii_bus = mdiobus_alloc();
  715. if (!pldat->mii_bus) {
  716. err = -ENOMEM;
  717. goto err_out;
  718. }
  719. /* Setup MII mode */
  720. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  721. writel(LPC_COMMAND_PASSRUNTFRAME,
  722. LPC_ENET_COMMAND(pldat->net_base));
  723. else {
  724. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  725. LPC_ENET_COMMAND(pldat->net_base));
  726. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  727. }
  728. pldat->mii_bus->name = "lpc_mii_bus";
  729. pldat->mii_bus->read = &lpc_mdio_read;
  730. pldat->mii_bus->write = &lpc_mdio_write;
  731. pldat->mii_bus->reset = &lpc_mdio_reset;
  732. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  733. pldat->pdev->name, pldat->pdev->id);
  734. pldat->mii_bus->priv = pldat;
  735. pldat->mii_bus->parent = &pldat->pdev->dev;
  736. platform_set_drvdata(pldat->pdev, pldat->mii_bus);
  737. if (mdiobus_register(pldat->mii_bus))
  738. goto err_out_unregister_bus;
  739. if (lpc_mii_probe(pldat->ndev) != 0)
  740. goto err_out_unregister_bus;
  741. return 0;
  742. err_out_unregister_bus:
  743. mdiobus_unregister(pldat->mii_bus);
  744. mdiobus_free(pldat->mii_bus);
  745. err_out:
  746. return err;
  747. }
  748. static void __lpc_handle_xmit(struct net_device *ndev)
  749. {
  750. struct netdata_local *pldat = netdev_priv(ndev);
  751. u32 txcidx, *ptxstat, txstat;
  752. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  753. while (pldat->last_tx_idx != txcidx) {
  754. unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
  755. /* A buffer is available, get buffer status */
  756. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  757. txstat = *ptxstat;
  758. /* Next buffer and decrement used buffer counter */
  759. pldat->num_used_tx_buffs--;
  760. pldat->last_tx_idx++;
  761. if (pldat->last_tx_idx >= ENET_TX_DESC)
  762. pldat->last_tx_idx = 0;
  763. /* Update collision counter */
  764. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  765. /* Any errors occurred? */
  766. if (txstat & TXSTATUS_ERROR) {
  767. if (txstat & TXSTATUS_UNDERRUN) {
  768. /* FIFO underrun */
  769. ndev->stats.tx_fifo_errors++;
  770. }
  771. if (txstat & TXSTATUS_LATECOLL) {
  772. /* Late collision */
  773. ndev->stats.tx_aborted_errors++;
  774. }
  775. if (txstat & TXSTATUS_EXCESSCOLL) {
  776. /* Excessive collision */
  777. ndev->stats.tx_aborted_errors++;
  778. }
  779. if (txstat & TXSTATUS_EXCESSDEFER) {
  780. /* Defer limit */
  781. ndev->stats.tx_aborted_errors++;
  782. }
  783. ndev->stats.tx_errors++;
  784. } else {
  785. /* Update stats */
  786. ndev->stats.tx_packets++;
  787. ndev->stats.tx_bytes += skblen;
  788. }
  789. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  790. }
  791. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  792. if (netif_queue_stopped(ndev))
  793. netif_wake_queue(ndev);
  794. }
  795. }
  796. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  797. {
  798. struct netdata_local *pldat = netdev_priv(ndev);
  799. struct sk_buff *skb;
  800. u32 rxconsidx, len, ethst;
  801. struct rx_status_t *prxstat;
  802. u8 *prdbuf;
  803. int rx_done = 0;
  804. /* Get the current RX buffer indexes */
  805. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  806. while (rx_done < budget && rxconsidx !=
  807. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  808. /* Get pointer to receive status */
  809. prxstat = &pldat->rx_stat_v[rxconsidx];
  810. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  811. /* Status error? */
  812. ethst = prxstat->statusinfo;
  813. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  814. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  815. ethst &= ~RXSTATUS_ERROR;
  816. if (ethst & RXSTATUS_ERROR) {
  817. int si = prxstat->statusinfo;
  818. /* Check statuses */
  819. if (si & RXSTATUS_OVERRUN) {
  820. /* Overrun error */
  821. ndev->stats.rx_fifo_errors++;
  822. } else if (si & RXSTATUS_CRC) {
  823. /* CRC error */
  824. ndev->stats.rx_crc_errors++;
  825. } else if (si & RXSTATUS_LENGTH) {
  826. /* Length error */
  827. ndev->stats.rx_length_errors++;
  828. } else if (si & RXSTATUS_ERROR) {
  829. /* Other error */
  830. ndev->stats.rx_length_errors++;
  831. }
  832. ndev->stats.rx_errors++;
  833. } else {
  834. /* Packet is good */
  835. skb = dev_alloc_skb(len);
  836. if (!skb) {
  837. ndev->stats.rx_dropped++;
  838. } else {
  839. prdbuf = skb_put(skb, len);
  840. /* Copy packet from buffer */
  841. memcpy(prdbuf, pldat->rx_buff_v +
  842. rxconsidx * ENET_MAXF_SIZE, len);
  843. /* Pass to upper layer */
  844. skb->protocol = eth_type_trans(skb, ndev);
  845. netif_receive_skb(skb);
  846. ndev->stats.rx_packets++;
  847. ndev->stats.rx_bytes += len;
  848. }
  849. }
  850. /* Increment consume index */
  851. rxconsidx = rxconsidx + 1;
  852. if (rxconsidx >= ENET_RX_DESC)
  853. rxconsidx = 0;
  854. writel(rxconsidx,
  855. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  856. rx_done++;
  857. }
  858. return rx_done;
  859. }
  860. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  861. {
  862. struct netdata_local *pldat = container_of(napi,
  863. struct netdata_local, napi);
  864. struct net_device *ndev = pldat->ndev;
  865. int rx_done = 0;
  866. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  867. __netif_tx_lock(txq, smp_processor_id());
  868. __lpc_handle_xmit(ndev);
  869. __netif_tx_unlock(txq);
  870. rx_done = __lpc_handle_recv(ndev, budget);
  871. if (rx_done < budget) {
  872. napi_complete(napi);
  873. lpc_eth_enable_int(pldat->net_base);
  874. }
  875. return rx_done;
  876. }
  877. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  878. {
  879. struct net_device *ndev = dev_id;
  880. struct netdata_local *pldat = netdev_priv(ndev);
  881. u32 tmp;
  882. spin_lock(&pldat->lock);
  883. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  884. /* Clear interrupts */
  885. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  886. lpc_eth_disable_int(pldat->net_base);
  887. if (likely(napi_schedule_prep(&pldat->napi)))
  888. __napi_schedule(&pldat->napi);
  889. spin_unlock(&pldat->lock);
  890. return IRQ_HANDLED;
  891. }
  892. static int lpc_eth_close(struct net_device *ndev)
  893. {
  894. unsigned long flags;
  895. struct netdata_local *pldat = netdev_priv(ndev);
  896. if (netif_msg_ifdown(pldat))
  897. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  898. napi_disable(&pldat->napi);
  899. netif_stop_queue(ndev);
  900. if (pldat->phy_dev)
  901. phy_stop(pldat->phy_dev);
  902. spin_lock_irqsave(&pldat->lock, flags);
  903. __lpc_eth_reset(pldat);
  904. netif_carrier_off(ndev);
  905. writel(0, LPC_ENET_MAC1(pldat->net_base));
  906. writel(0, LPC_ENET_MAC2(pldat->net_base));
  907. spin_unlock_irqrestore(&pldat->lock, flags);
  908. __lpc_eth_clock_enable(pldat, false);
  909. return 0;
  910. }
  911. static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  912. {
  913. struct netdata_local *pldat = netdev_priv(ndev);
  914. u32 len, txidx;
  915. u32 *ptxstat;
  916. struct txrx_desc_t *ptxrxdesc;
  917. len = skb->len;
  918. spin_lock_irq(&pldat->lock);
  919. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  920. /* This function should never be called when there are no
  921. buffers */
  922. netif_stop_queue(ndev);
  923. spin_unlock_irq(&pldat->lock);
  924. WARN(1, "BUG! TX request when no free TX buffers!\n");
  925. return NETDEV_TX_BUSY;
  926. }
  927. /* Get the next TX descriptor index */
  928. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  929. /* Setup control for the transfer */
  930. ptxstat = &pldat->tx_stat_v[txidx];
  931. *ptxstat = 0;
  932. ptxrxdesc = &pldat->tx_desc_v[txidx];
  933. ptxrxdesc->control =
  934. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  935. /* Copy data to the DMA buffer */
  936. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  937. /* Save the buffer and increment the buffer counter */
  938. pldat->skblen[txidx] = len;
  939. pldat->num_used_tx_buffs++;
  940. /* Start transmit */
  941. txidx++;
  942. if (txidx >= ENET_TX_DESC)
  943. txidx = 0;
  944. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  945. /* Stop queue if no more TX buffers */
  946. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  947. netif_stop_queue(ndev);
  948. spin_unlock_irq(&pldat->lock);
  949. dev_kfree_skb(skb);
  950. return NETDEV_TX_OK;
  951. }
  952. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  953. {
  954. struct sockaddr *addr = p;
  955. struct netdata_local *pldat = netdev_priv(ndev);
  956. unsigned long flags;
  957. if (!is_valid_ether_addr(addr->sa_data))
  958. return -EADDRNOTAVAIL;
  959. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  960. spin_lock_irqsave(&pldat->lock, flags);
  961. /* Set station address */
  962. __lpc_set_mac(pldat, ndev->dev_addr);
  963. spin_unlock_irqrestore(&pldat->lock, flags);
  964. return 0;
  965. }
  966. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  967. {
  968. struct netdata_local *pldat = netdev_priv(ndev);
  969. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  970. struct netdev_hw_addr *ha;
  971. u32 tmp32, hash_val, hashlo, hashhi;
  972. unsigned long flags;
  973. spin_lock_irqsave(&pldat->lock, flags);
  974. /* Set station address */
  975. __lpc_set_mac(pldat, ndev->dev_addr);
  976. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  977. if (ndev->flags & IFF_PROMISC)
  978. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  979. LPC_RXFLTRW_ACCEPTUMULTICAST;
  980. if (ndev->flags & IFF_ALLMULTI)
  981. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  982. if (netdev_hw_addr_list_count(mcptr))
  983. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  984. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  985. /* Set initial hash table */
  986. hashlo = 0x0;
  987. hashhi = 0x0;
  988. /* 64 bits : multicast address in hash table */
  989. netdev_hw_addr_list_for_each(ha, mcptr) {
  990. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  991. if (hash_val >= 32)
  992. hashhi |= 1 << (hash_val - 32);
  993. else
  994. hashlo |= 1 << hash_val;
  995. }
  996. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  997. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  998. spin_unlock_irqrestore(&pldat->lock, flags);
  999. }
  1000. static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1001. {
  1002. struct netdata_local *pldat = netdev_priv(ndev);
  1003. struct phy_device *phydev = pldat->phy_dev;
  1004. if (!netif_running(ndev))
  1005. return -EINVAL;
  1006. if (!phydev)
  1007. return -ENODEV;
  1008. return phy_mii_ioctl(phydev, req, cmd);
  1009. }
  1010. static int lpc_eth_open(struct net_device *ndev)
  1011. {
  1012. struct netdata_local *pldat = netdev_priv(ndev);
  1013. if (netif_msg_ifup(pldat))
  1014. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  1015. __lpc_eth_clock_enable(pldat, true);
  1016. /* Suspended PHY makes LPC ethernet core block, so resume now */
  1017. phy_resume(pldat->phy_dev);
  1018. /* Reset and initialize */
  1019. __lpc_eth_reset(pldat);
  1020. __lpc_eth_init(pldat);
  1021. /* schedule a link state check */
  1022. phy_start(pldat->phy_dev);
  1023. netif_start_queue(ndev);
  1024. napi_enable(&pldat->napi);
  1025. return 0;
  1026. }
  1027. /*
  1028. * Ethtool ops
  1029. */
  1030. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  1031. struct ethtool_drvinfo *info)
  1032. {
  1033. strlcpy(info->driver, MODNAME, sizeof(info->driver));
  1034. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1035. strlcpy(info->bus_info, dev_name(ndev->dev.parent),
  1036. sizeof(info->bus_info));
  1037. }
  1038. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1039. {
  1040. struct netdata_local *pldat = netdev_priv(ndev);
  1041. return pldat->msg_enable;
  1042. }
  1043. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1044. {
  1045. struct netdata_local *pldat = netdev_priv(ndev);
  1046. pldat->msg_enable = level;
  1047. }
  1048. static int lpc_eth_ethtool_getsettings(struct net_device *ndev,
  1049. struct ethtool_cmd *cmd)
  1050. {
  1051. struct netdata_local *pldat = netdev_priv(ndev);
  1052. struct phy_device *phydev = pldat->phy_dev;
  1053. if (!phydev)
  1054. return -EOPNOTSUPP;
  1055. return phy_ethtool_gset(phydev, cmd);
  1056. }
  1057. static int lpc_eth_ethtool_setsettings(struct net_device *ndev,
  1058. struct ethtool_cmd *cmd)
  1059. {
  1060. struct netdata_local *pldat = netdev_priv(ndev);
  1061. struct phy_device *phydev = pldat->phy_dev;
  1062. if (!phydev)
  1063. return -EOPNOTSUPP;
  1064. return phy_ethtool_sset(phydev, cmd);
  1065. }
  1066. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1067. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1068. .get_settings = lpc_eth_ethtool_getsettings,
  1069. .set_settings = lpc_eth_ethtool_setsettings,
  1070. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1071. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1072. .get_link = ethtool_op_get_link,
  1073. };
  1074. static const struct net_device_ops lpc_netdev_ops = {
  1075. .ndo_open = lpc_eth_open,
  1076. .ndo_stop = lpc_eth_close,
  1077. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1078. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1079. .ndo_do_ioctl = lpc_eth_ioctl,
  1080. .ndo_set_mac_address = lpc_set_mac_address,
  1081. .ndo_validate_addr = eth_validate_addr,
  1082. .ndo_change_mtu = eth_change_mtu,
  1083. };
  1084. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1085. {
  1086. struct resource *res;
  1087. struct net_device *ndev;
  1088. struct netdata_local *pldat;
  1089. struct phy_device *phydev;
  1090. dma_addr_t dma_handle;
  1091. int irq, ret;
  1092. u32 tmp;
  1093. /* Setup network interface for RMII or MII mode */
  1094. tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
  1095. tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
  1096. if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
  1097. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
  1098. else
  1099. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
  1100. __raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
  1101. /* Get platform resources */
  1102. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1103. irq = platform_get_irq(pdev, 0);
  1104. if (!res || irq < 0) {
  1105. dev_err(&pdev->dev, "error getting resources.\n");
  1106. ret = -ENXIO;
  1107. goto err_exit;
  1108. }
  1109. /* Allocate net driver data structure */
  1110. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1111. if (!ndev) {
  1112. dev_err(&pdev->dev, "could not allocate device.\n");
  1113. ret = -ENOMEM;
  1114. goto err_exit;
  1115. }
  1116. SET_NETDEV_DEV(ndev, &pdev->dev);
  1117. pldat = netdev_priv(ndev);
  1118. pldat->pdev = pdev;
  1119. pldat->ndev = ndev;
  1120. spin_lock_init(&pldat->lock);
  1121. /* Save resources */
  1122. ndev->irq = irq;
  1123. /* Get clock for the device */
  1124. pldat->clk = clk_get(&pdev->dev, NULL);
  1125. if (IS_ERR(pldat->clk)) {
  1126. dev_err(&pdev->dev, "error getting clock.\n");
  1127. ret = PTR_ERR(pldat->clk);
  1128. goto err_out_free_dev;
  1129. }
  1130. /* Enable network clock */
  1131. __lpc_eth_clock_enable(pldat, true);
  1132. /* Map IO space */
  1133. pldat->net_base = ioremap(res->start, resource_size(res));
  1134. if (!pldat->net_base) {
  1135. dev_err(&pdev->dev, "failed to map registers\n");
  1136. ret = -ENOMEM;
  1137. goto err_out_disable_clocks;
  1138. }
  1139. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1140. ndev->name, ndev);
  1141. if (ret) {
  1142. dev_err(&pdev->dev, "error requesting interrupt.\n");
  1143. goto err_out_iounmap;
  1144. }
  1145. /* Setup driver functions */
  1146. ndev->netdev_ops = &lpc_netdev_ops;
  1147. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1148. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1149. /* Get size of DMA buffers/descriptors region */
  1150. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1151. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1152. pldat->dma_buff_base_v = 0;
  1153. if (use_iram_for_net(&pldat->pdev->dev)) {
  1154. dma_handle = LPC32XX_IRAM_BASE;
  1155. if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
  1156. pldat->dma_buff_base_v =
  1157. io_p2v(LPC32XX_IRAM_BASE);
  1158. else
  1159. netdev_err(ndev,
  1160. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1161. }
  1162. if (pldat->dma_buff_base_v == 0) {
  1163. ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1164. if (ret)
  1165. goto err_out_free_irq;
  1166. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1167. /* Allocate a chunk of memory for the DMA ethernet buffers
  1168. and descriptors */
  1169. pldat->dma_buff_base_v =
  1170. dma_alloc_coherent(&pldat->pdev->dev,
  1171. pldat->dma_buff_size, &dma_handle,
  1172. GFP_KERNEL);
  1173. if (pldat->dma_buff_base_v == NULL) {
  1174. ret = -ENOMEM;
  1175. goto err_out_free_irq;
  1176. }
  1177. }
  1178. pldat->dma_buff_base_p = dma_handle;
  1179. netdev_dbg(ndev, "IO address space :%pR\n", res);
  1180. netdev_dbg(ndev, "IO address size :%d\n", resource_size(res));
  1181. netdev_dbg(ndev, "IO address (mapped) :0x%p\n",
  1182. pldat->net_base);
  1183. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1184. netdev_dbg(ndev, "DMA buffer size :%d\n", pldat->dma_buff_size);
  1185. netdev_dbg(ndev, "DMA buffer P address :0x%08x\n",
  1186. pldat->dma_buff_base_p);
  1187. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1188. pldat->dma_buff_base_v);
  1189. /* Get MAC address from current HW setting (POR state is all zeros) */
  1190. __lpc_get_mac(pldat, ndev->dev_addr);
  1191. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1192. const char *macaddr = of_get_mac_address(pdev->dev.of_node);
  1193. if (macaddr)
  1194. memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
  1195. }
  1196. if (!is_valid_ether_addr(ndev->dev_addr))
  1197. eth_hw_addr_random(ndev);
  1198. /* Reset the ethernet controller */
  1199. __lpc_eth_reset(pldat);
  1200. /* then shut everything down to save power */
  1201. __lpc_eth_shutdown(pldat);
  1202. /* Set default parameters */
  1203. pldat->msg_enable = NETIF_MSG_LINK;
  1204. /* Force an MII interface reset and clock setup */
  1205. __lpc_mii_mngt_reset(pldat);
  1206. /* Force default PHY interface setup in chip, this will probably be
  1207. changed by the PHY driver */
  1208. pldat->link = 0;
  1209. pldat->speed = 100;
  1210. pldat->duplex = DUPLEX_FULL;
  1211. __lpc_params_setup(pldat);
  1212. netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1213. ret = register_netdev(ndev);
  1214. if (ret) {
  1215. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1216. goto err_out_dma_unmap;
  1217. }
  1218. platform_set_drvdata(pdev, ndev);
  1219. ret = lpc_mii_init(pldat);
  1220. if (ret)
  1221. goto err_out_unregister_netdev;
  1222. netdev_info(ndev, "LPC mac at 0x%08x irq %d\n",
  1223. res->start, ndev->irq);
  1224. phydev = pldat->phy_dev;
  1225. device_init_wakeup(&pdev->dev, 1);
  1226. device_set_wakeup_enable(&pdev->dev, 0);
  1227. return 0;
  1228. err_out_unregister_netdev:
  1229. unregister_netdev(ndev);
  1230. err_out_dma_unmap:
  1231. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1232. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1233. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1234. pldat->dma_buff_base_v,
  1235. pldat->dma_buff_base_p);
  1236. err_out_free_irq:
  1237. free_irq(ndev->irq, ndev);
  1238. err_out_iounmap:
  1239. iounmap(pldat->net_base);
  1240. err_out_disable_clocks:
  1241. clk_disable_unprepare(pldat->clk);
  1242. clk_put(pldat->clk);
  1243. err_out_free_dev:
  1244. free_netdev(ndev);
  1245. err_exit:
  1246. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1247. return ret;
  1248. }
  1249. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1250. {
  1251. struct net_device *ndev = platform_get_drvdata(pdev);
  1252. struct netdata_local *pldat = netdev_priv(ndev);
  1253. unregister_netdev(ndev);
  1254. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1255. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1256. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1257. pldat->dma_buff_base_v,
  1258. pldat->dma_buff_base_p);
  1259. free_irq(ndev->irq, ndev);
  1260. iounmap(pldat->net_base);
  1261. mdiobus_unregister(pldat->mii_bus);
  1262. mdiobus_free(pldat->mii_bus);
  1263. clk_disable_unprepare(pldat->clk);
  1264. clk_put(pldat->clk);
  1265. free_netdev(ndev);
  1266. return 0;
  1267. }
  1268. #ifdef CONFIG_PM
  1269. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1270. pm_message_t state)
  1271. {
  1272. struct net_device *ndev = platform_get_drvdata(pdev);
  1273. struct netdata_local *pldat = netdev_priv(ndev);
  1274. if (device_may_wakeup(&pdev->dev))
  1275. enable_irq_wake(ndev->irq);
  1276. if (ndev) {
  1277. if (netif_running(ndev)) {
  1278. netif_device_detach(ndev);
  1279. __lpc_eth_shutdown(pldat);
  1280. clk_disable_unprepare(pldat->clk);
  1281. /*
  1282. * Reset again now clock is disable to be sure
  1283. * EMC_MDC is down
  1284. */
  1285. __lpc_eth_reset(pldat);
  1286. }
  1287. }
  1288. return 0;
  1289. }
  1290. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1291. {
  1292. struct net_device *ndev = platform_get_drvdata(pdev);
  1293. struct netdata_local *pldat;
  1294. if (device_may_wakeup(&pdev->dev))
  1295. disable_irq_wake(ndev->irq);
  1296. if (ndev) {
  1297. if (netif_running(ndev)) {
  1298. pldat = netdev_priv(ndev);
  1299. /* Enable interface clock */
  1300. clk_enable(pldat->clk);
  1301. /* Reset and initialize */
  1302. __lpc_eth_reset(pldat);
  1303. __lpc_eth_init(pldat);
  1304. netif_device_attach(ndev);
  1305. }
  1306. }
  1307. return 0;
  1308. }
  1309. #endif
  1310. #ifdef CONFIG_OF
  1311. static const struct of_device_id lpc_eth_match[] = {
  1312. { .compatible = "nxp,lpc-eth" },
  1313. { }
  1314. };
  1315. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1316. #endif
  1317. static struct platform_driver lpc_eth_driver = {
  1318. .probe = lpc_eth_drv_probe,
  1319. .remove = lpc_eth_drv_remove,
  1320. #ifdef CONFIG_PM
  1321. .suspend = lpc_eth_drv_suspend,
  1322. .resume = lpc_eth_drv_resume,
  1323. #endif
  1324. .driver = {
  1325. .name = MODNAME,
  1326. .of_match_table = of_match_ptr(lpc_eth_match),
  1327. },
  1328. };
  1329. module_platform_driver(lpc_eth_driver);
  1330. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  1331. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  1332. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1333. MODULE_LICENSE("GPL");