resource_tracker.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #include "mlx4_stats.h"
  48. #define MLX4_MAC_VALID (1ull << 63)
  49. #define MLX4_PF_COUNTERS_PER_PORT 2
  50. #define MLX4_VF_COUNTERS_PER_PORT 1
  51. struct mac_res {
  52. struct list_head list;
  53. u64 mac;
  54. int ref_count;
  55. u8 smac_index;
  56. u8 port;
  57. };
  58. struct vlan_res {
  59. struct list_head list;
  60. u16 vlan;
  61. int ref_count;
  62. int vlan_index;
  63. u8 port;
  64. };
  65. struct res_common {
  66. struct list_head list;
  67. struct rb_node node;
  68. u64 res_id;
  69. int owner;
  70. int state;
  71. int from_state;
  72. int to_state;
  73. int removing;
  74. };
  75. enum {
  76. RES_ANY_BUSY = 1
  77. };
  78. struct res_gid {
  79. struct list_head list;
  80. u8 gid[16];
  81. enum mlx4_protocol prot;
  82. enum mlx4_steer_type steer;
  83. u64 reg_id;
  84. };
  85. enum res_qp_states {
  86. RES_QP_BUSY = RES_ANY_BUSY,
  87. /* QP number was allocated */
  88. RES_QP_RESERVED,
  89. /* ICM memory for QP context was mapped */
  90. RES_QP_MAPPED,
  91. /* QP is in hw ownership */
  92. RES_QP_HW
  93. };
  94. struct res_qp {
  95. struct res_common com;
  96. struct res_mtt *mtt;
  97. struct res_cq *rcq;
  98. struct res_cq *scq;
  99. struct res_srq *srq;
  100. struct list_head mcg_list;
  101. spinlock_t mcg_spl;
  102. int local_qpn;
  103. atomic_t ref_count;
  104. u32 qpc_flags;
  105. /* saved qp params before VST enforcement in order to restore on VGT */
  106. u8 sched_queue;
  107. __be32 param3;
  108. u8 vlan_control;
  109. u8 fvl_rx;
  110. u8 pri_path_fl;
  111. u8 vlan_index;
  112. u8 feup;
  113. };
  114. enum res_mtt_states {
  115. RES_MTT_BUSY = RES_ANY_BUSY,
  116. RES_MTT_ALLOCATED,
  117. };
  118. static inline const char *mtt_states_str(enum res_mtt_states state)
  119. {
  120. switch (state) {
  121. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  122. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  123. default: return "Unknown";
  124. }
  125. }
  126. struct res_mtt {
  127. struct res_common com;
  128. int order;
  129. atomic_t ref_count;
  130. };
  131. enum res_mpt_states {
  132. RES_MPT_BUSY = RES_ANY_BUSY,
  133. RES_MPT_RESERVED,
  134. RES_MPT_MAPPED,
  135. RES_MPT_HW,
  136. };
  137. struct res_mpt {
  138. struct res_common com;
  139. struct res_mtt *mtt;
  140. int key;
  141. };
  142. enum res_eq_states {
  143. RES_EQ_BUSY = RES_ANY_BUSY,
  144. RES_EQ_RESERVED,
  145. RES_EQ_HW,
  146. };
  147. struct res_eq {
  148. struct res_common com;
  149. struct res_mtt *mtt;
  150. };
  151. enum res_cq_states {
  152. RES_CQ_BUSY = RES_ANY_BUSY,
  153. RES_CQ_ALLOCATED,
  154. RES_CQ_HW,
  155. };
  156. struct res_cq {
  157. struct res_common com;
  158. struct res_mtt *mtt;
  159. atomic_t ref_count;
  160. };
  161. enum res_srq_states {
  162. RES_SRQ_BUSY = RES_ANY_BUSY,
  163. RES_SRQ_ALLOCATED,
  164. RES_SRQ_HW,
  165. };
  166. struct res_srq {
  167. struct res_common com;
  168. struct res_mtt *mtt;
  169. struct res_cq *cq;
  170. atomic_t ref_count;
  171. };
  172. enum res_counter_states {
  173. RES_COUNTER_BUSY = RES_ANY_BUSY,
  174. RES_COUNTER_ALLOCATED,
  175. };
  176. struct res_counter {
  177. struct res_common com;
  178. int port;
  179. };
  180. enum res_xrcdn_states {
  181. RES_XRCD_BUSY = RES_ANY_BUSY,
  182. RES_XRCD_ALLOCATED,
  183. };
  184. struct res_xrcdn {
  185. struct res_common com;
  186. int port;
  187. };
  188. enum res_fs_rule_states {
  189. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  190. RES_FS_RULE_ALLOCATED,
  191. };
  192. struct res_fs_rule {
  193. struct res_common com;
  194. int qpn;
  195. /* VF DMFS mbox with port flipped */
  196. void *mirr_mbox;
  197. /* > 0 --> apply mirror when getting into HA mode */
  198. /* = 0 --> un-apply mirror when getting out of HA mode */
  199. u32 mirr_mbox_size;
  200. struct list_head mirr_list;
  201. u64 mirr_rule_id;
  202. };
  203. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  204. {
  205. struct rb_node *node = root->rb_node;
  206. while (node) {
  207. struct res_common *res = container_of(node, struct res_common,
  208. node);
  209. if (res_id < res->res_id)
  210. node = node->rb_left;
  211. else if (res_id > res->res_id)
  212. node = node->rb_right;
  213. else
  214. return res;
  215. }
  216. return NULL;
  217. }
  218. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  219. {
  220. struct rb_node **new = &(root->rb_node), *parent = NULL;
  221. /* Figure out where to put new node */
  222. while (*new) {
  223. struct res_common *this = container_of(*new, struct res_common,
  224. node);
  225. parent = *new;
  226. if (res->res_id < this->res_id)
  227. new = &((*new)->rb_left);
  228. else if (res->res_id > this->res_id)
  229. new = &((*new)->rb_right);
  230. else
  231. return -EEXIST;
  232. }
  233. /* Add new node and rebalance tree. */
  234. rb_link_node(&res->node, parent, new);
  235. rb_insert_color(&res->node, root);
  236. return 0;
  237. }
  238. enum qp_transition {
  239. QP_TRANS_INIT2RTR,
  240. QP_TRANS_RTR2RTS,
  241. QP_TRANS_RTS2RTS,
  242. QP_TRANS_SQERR2RTS,
  243. QP_TRANS_SQD2SQD,
  244. QP_TRANS_SQD2RTS
  245. };
  246. /* For Debug uses */
  247. static const char *resource_str(enum mlx4_resource rt)
  248. {
  249. switch (rt) {
  250. case RES_QP: return "RES_QP";
  251. case RES_CQ: return "RES_CQ";
  252. case RES_SRQ: return "RES_SRQ";
  253. case RES_MPT: return "RES_MPT";
  254. case RES_MTT: return "RES_MTT";
  255. case RES_MAC: return "RES_MAC";
  256. case RES_VLAN: return "RES_VLAN";
  257. case RES_EQ: return "RES_EQ";
  258. case RES_COUNTER: return "RES_COUNTER";
  259. case RES_FS_RULE: return "RES_FS_RULE";
  260. case RES_XRCD: return "RES_XRCD";
  261. default: return "Unknown resource type !!!";
  262. };
  263. }
  264. static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
  265. static inline int mlx4_grant_resource(struct mlx4_dev *dev, int slave,
  266. enum mlx4_resource res_type, int count,
  267. int port)
  268. {
  269. struct mlx4_priv *priv = mlx4_priv(dev);
  270. struct resource_allocator *res_alloc =
  271. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  272. int err = -EINVAL;
  273. int allocated, free, reserved, guaranteed, from_free;
  274. int from_rsvd;
  275. if (slave > dev->persist->num_vfs)
  276. return -EINVAL;
  277. spin_lock(&res_alloc->alloc_lock);
  278. allocated = (port > 0) ?
  279. res_alloc->allocated[(port - 1) *
  280. (dev->persist->num_vfs + 1) + slave] :
  281. res_alloc->allocated[slave];
  282. free = (port > 0) ? res_alloc->res_port_free[port - 1] :
  283. res_alloc->res_free;
  284. reserved = (port > 0) ? res_alloc->res_port_rsvd[port - 1] :
  285. res_alloc->res_reserved;
  286. guaranteed = res_alloc->guaranteed[slave];
  287. if (allocated + count > res_alloc->quota[slave]) {
  288. mlx4_warn(dev, "VF %d port %d res %s: quota exceeded, count %d alloc %d quota %d\n",
  289. slave, port, resource_str(res_type), count,
  290. allocated, res_alloc->quota[slave]);
  291. goto out;
  292. }
  293. if (allocated + count <= guaranteed) {
  294. err = 0;
  295. from_rsvd = count;
  296. } else {
  297. /* portion may need to be obtained from free area */
  298. if (guaranteed - allocated > 0)
  299. from_free = count - (guaranteed - allocated);
  300. else
  301. from_free = count;
  302. from_rsvd = count - from_free;
  303. if (free - from_free >= reserved)
  304. err = 0;
  305. else
  306. mlx4_warn(dev, "VF %d port %d res %s: free pool empty, free %d from_free %d rsvd %d\n",
  307. slave, port, resource_str(res_type), free,
  308. from_free, reserved);
  309. }
  310. if (!err) {
  311. /* grant the request */
  312. if (port > 0) {
  313. res_alloc->allocated[(port - 1) *
  314. (dev->persist->num_vfs + 1) + slave] += count;
  315. res_alloc->res_port_free[port - 1] -= count;
  316. res_alloc->res_port_rsvd[port - 1] -= from_rsvd;
  317. } else {
  318. res_alloc->allocated[slave] += count;
  319. res_alloc->res_free -= count;
  320. res_alloc->res_reserved -= from_rsvd;
  321. }
  322. }
  323. out:
  324. spin_unlock(&res_alloc->alloc_lock);
  325. return err;
  326. }
  327. static inline void mlx4_release_resource(struct mlx4_dev *dev, int slave,
  328. enum mlx4_resource res_type, int count,
  329. int port)
  330. {
  331. struct mlx4_priv *priv = mlx4_priv(dev);
  332. struct resource_allocator *res_alloc =
  333. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  334. int allocated, guaranteed, from_rsvd;
  335. if (slave > dev->persist->num_vfs)
  336. return;
  337. spin_lock(&res_alloc->alloc_lock);
  338. allocated = (port > 0) ?
  339. res_alloc->allocated[(port - 1) *
  340. (dev->persist->num_vfs + 1) + slave] :
  341. res_alloc->allocated[slave];
  342. guaranteed = res_alloc->guaranteed[slave];
  343. if (allocated - count >= guaranteed) {
  344. from_rsvd = 0;
  345. } else {
  346. /* portion may need to be returned to reserved area */
  347. if (allocated - guaranteed > 0)
  348. from_rsvd = count - (allocated - guaranteed);
  349. else
  350. from_rsvd = count;
  351. }
  352. if (port > 0) {
  353. res_alloc->allocated[(port - 1) *
  354. (dev->persist->num_vfs + 1) + slave] -= count;
  355. res_alloc->res_port_free[port - 1] += count;
  356. res_alloc->res_port_rsvd[port - 1] += from_rsvd;
  357. } else {
  358. res_alloc->allocated[slave] -= count;
  359. res_alloc->res_free += count;
  360. res_alloc->res_reserved += from_rsvd;
  361. }
  362. spin_unlock(&res_alloc->alloc_lock);
  363. return;
  364. }
  365. static inline void initialize_res_quotas(struct mlx4_dev *dev,
  366. struct resource_allocator *res_alloc,
  367. enum mlx4_resource res_type,
  368. int vf, int num_instances)
  369. {
  370. res_alloc->guaranteed[vf] = num_instances /
  371. (2 * (dev->persist->num_vfs + 1));
  372. res_alloc->quota[vf] = (num_instances / 2) + res_alloc->guaranteed[vf];
  373. if (vf == mlx4_master_func_num(dev)) {
  374. res_alloc->res_free = num_instances;
  375. if (res_type == RES_MTT) {
  376. /* reserved mtts will be taken out of the PF allocation */
  377. res_alloc->res_free += dev->caps.reserved_mtts;
  378. res_alloc->guaranteed[vf] += dev->caps.reserved_mtts;
  379. res_alloc->quota[vf] += dev->caps.reserved_mtts;
  380. }
  381. }
  382. }
  383. void mlx4_init_quotas(struct mlx4_dev *dev)
  384. {
  385. struct mlx4_priv *priv = mlx4_priv(dev);
  386. int pf;
  387. /* quotas for VFs are initialized in mlx4_slave_cap */
  388. if (mlx4_is_slave(dev))
  389. return;
  390. if (!mlx4_is_mfunc(dev)) {
  391. dev->quotas.qp = dev->caps.num_qps - dev->caps.reserved_qps -
  392. mlx4_num_reserved_sqps(dev);
  393. dev->quotas.cq = dev->caps.num_cqs - dev->caps.reserved_cqs;
  394. dev->quotas.srq = dev->caps.num_srqs - dev->caps.reserved_srqs;
  395. dev->quotas.mtt = dev->caps.num_mtts - dev->caps.reserved_mtts;
  396. dev->quotas.mpt = dev->caps.num_mpts - dev->caps.reserved_mrws;
  397. return;
  398. }
  399. pf = mlx4_master_func_num(dev);
  400. dev->quotas.qp =
  401. priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[pf];
  402. dev->quotas.cq =
  403. priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[pf];
  404. dev->quotas.srq =
  405. priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[pf];
  406. dev->quotas.mtt =
  407. priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[pf];
  408. dev->quotas.mpt =
  409. priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[pf];
  410. }
  411. static int get_max_gauranteed_vfs_counter(struct mlx4_dev *dev)
  412. {
  413. /* reduce the sink counter */
  414. return (dev->caps.max_counters - 1 -
  415. (MLX4_PF_COUNTERS_PER_PORT * MLX4_MAX_PORTS))
  416. / MLX4_MAX_PORTS;
  417. }
  418. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  419. {
  420. struct mlx4_priv *priv = mlx4_priv(dev);
  421. int i, j;
  422. int t;
  423. int max_vfs_guarantee_counter = get_max_gauranteed_vfs_counter(dev);
  424. priv->mfunc.master.res_tracker.slave_list =
  425. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  426. GFP_KERNEL);
  427. if (!priv->mfunc.master.res_tracker.slave_list)
  428. return -ENOMEM;
  429. for (i = 0 ; i < dev->num_slaves; i++) {
  430. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  431. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  432. slave_list[i].res_list[t]);
  433. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  434. }
  435. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  436. dev->num_slaves);
  437. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  438. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  439. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  440. struct resource_allocator *res_alloc =
  441. &priv->mfunc.master.res_tracker.res_alloc[i];
  442. res_alloc->quota = kmalloc((dev->persist->num_vfs + 1) *
  443. sizeof(int), GFP_KERNEL);
  444. res_alloc->guaranteed = kmalloc((dev->persist->num_vfs + 1) *
  445. sizeof(int), GFP_KERNEL);
  446. if (i == RES_MAC || i == RES_VLAN)
  447. res_alloc->allocated = kzalloc(MLX4_MAX_PORTS *
  448. (dev->persist->num_vfs
  449. + 1) *
  450. sizeof(int), GFP_KERNEL);
  451. else
  452. res_alloc->allocated = kzalloc((dev->persist->
  453. num_vfs + 1) *
  454. sizeof(int), GFP_KERNEL);
  455. /* Reduce the sink counter */
  456. if (i == RES_COUNTER)
  457. res_alloc->res_free = dev->caps.max_counters - 1;
  458. if (!res_alloc->quota || !res_alloc->guaranteed ||
  459. !res_alloc->allocated)
  460. goto no_mem_err;
  461. spin_lock_init(&res_alloc->alloc_lock);
  462. for (t = 0; t < dev->persist->num_vfs + 1; t++) {
  463. struct mlx4_active_ports actv_ports =
  464. mlx4_get_active_ports(dev, t);
  465. switch (i) {
  466. case RES_QP:
  467. initialize_res_quotas(dev, res_alloc, RES_QP,
  468. t, dev->caps.num_qps -
  469. dev->caps.reserved_qps -
  470. mlx4_num_reserved_sqps(dev));
  471. break;
  472. case RES_CQ:
  473. initialize_res_quotas(dev, res_alloc, RES_CQ,
  474. t, dev->caps.num_cqs -
  475. dev->caps.reserved_cqs);
  476. break;
  477. case RES_SRQ:
  478. initialize_res_quotas(dev, res_alloc, RES_SRQ,
  479. t, dev->caps.num_srqs -
  480. dev->caps.reserved_srqs);
  481. break;
  482. case RES_MPT:
  483. initialize_res_quotas(dev, res_alloc, RES_MPT,
  484. t, dev->caps.num_mpts -
  485. dev->caps.reserved_mrws);
  486. break;
  487. case RES_MTT:
  488. initialize_res_quotas(dev, res_alloc, RES_MTT,
  489. t, dev->caps.num_mtts -
  490. dev->caps.reserved_mtts);
  491. break;
  492. case RES_MAC:
  493. if (t == mlx4_master_func_num(dev)) {
  494. int max_vfs_pport = 0;
  495. /* Calculate the max vfs per port for */
  496. /* both ports. */
  497. for (j = 0; j < dev->caps.num_ports;
  498. j++) {
  499. struct mlx4_slaves_pport slaves_pport =
  500. mlx4_phys_to_slaves_pport(dev, j + 1);
  501. unsigned current_slaves =
  502. bitmap_weight(slaves_pport.slaves,
  503. dev->caps.num_ports) - 1;
  504. if (max_vfs_pport < current_slaves)
  505. max_vfs_pport =
  506. current_slaves;
  507. }
  508. res_alloc->quota[t] =
  509. MLX4_MAX_MAC_NUM -
  510. 2 * max_vfs_pport;
  511. res_alloc->guaranteed[t] = 2;
  512. for (j = 0; j < MLX4_MAX_PORTS; j++)
  513. res_alloc->res_port_free[j] =
  514. MLX4_MAX_MAC_NUM;
  515. } else {
  516. res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
  517. res_alloc->guaranteed[t] = 2;
  518. }
  519. break;
  520. case RES_VLAN:
  521. if (t == mlx4_master_func_num(dev)) {
  522. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM;
  523. res_alloc->guaranteed[t] = MLX4_MAX_VLAN_NUM / 2;
  524. for (j = 0; j < MLX4_MAX_PORTS; j++)
  525. res_alloc->res_port_free[j] =
  526. res_alloc->quota[t];
  527. } else {
  528. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM / 2;
  529. res_alloc->guaranteed[t] = 0;
  530. }
  531. break;
  532. case RES_COUNTER:
  533. res_alloc->quota[t] = dev->caps.max_counters;
  534. if (t == mlx4_master_func_num(dev))
  535. res_alloc->guaranteed[t] =
  536. MLX4_PF_COUNTERS_PER_PORT *
  537. MLX4_MAX_PORTS;
  538. else if (t <= max_vfs_guarantee_counter)
  539. res_alloc->guaranteed[t] =
  540. MLX4_VF_COUNTERS_PER_PORT *
  541. MLX4_MAX_PORTS;
  542. else
  543. res_alloc->guaranteed[t] = 0;
  544. res_alloc->res_free -= res_alloc->guaranteed[t];
  545. break;
  546. default:
  547. break;
  548. }
  549. if (i == RES_MAC || i == RES_VLAN) {
  550. for (j = 0; j < dev->caps.num_ports; j++)
  551. if (test_bit(j, actv_ports.ports))
  552. res_alloc->res_port_rsvd[j] +=
  553. res_alloc->guaranteed[t];
  554. } else {
  555. res_alloc->res_reserved += res_alloc->guaranteed[t];
  556. }
  557. }
  558. }
  559. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  560. return 0;
  561. no_mem_err:
  562. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  563. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  564. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  565. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  566. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  567. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  568. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  569. }
  570. return -ENOMEM;
  571. }
  572. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  573. enum mlx4_res_tracker_free_type type)
  574. {
  575. struct mlx4_priv *priv = mlx4_priv(dev);
  576. int i;
  577. if (priv->mfunc.master.res_tracker.slave_list) {
  578. if (type != RES_TR_FREE_STRUCTS_ONLY) {
  579. for (i = 0; i < dev->num_slaves; i++) {
  580. if (type == RES_TR_FREE_ALL ||
  581. dev->caps.function != i)
  582. mlx4_delete_all_resources_for_slave(dev, i);
  583. }
  584. /* free master's vlans */
  585. i = dev->caps.function;
  586. mlx4_reset_roce_gids(dev, i);
  587. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  588. rem_slave_vlans(dev, i);
  589. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  590. }
  591. if (type != RES_TR_FREE_SLAVES_ONLY) {
  592. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  593. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  594. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  595. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  596. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  597. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  598. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  599. }
  600. kfree(priv->mfunc.master.res_tracker.slave_list);
  601. priv->mfunc.master.res_tracker.slave_list = NULL;
  602. }
  603. }
  604. }
  605. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  606. struct mlx4_cmd_mailbox *inbox)
  607. {
  608. u8 sched = *(u8 *)(inbox->buf + 64);
  609. u8 orig_index = *(u8 *)(inbox->buf + 35);
  610. u8 new_index;
  611. struct mlx4_priv *priv = mlx4_priv(dev);
  612. int port;
  613. port = (sched >> 6 & 1) + 1;
  614. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  615. *(u8 *)(inbox->buf + 35) = new_index;
  616. }
  617. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  618. u8 slave)
  619. {
  620. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  621. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  622. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  623. int port;
  624. if (MLX4_QP_ST_UD == ts) {
  625. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  626. if (mlx4_is_eth(dev, port))
  627. qp_ctx->pri_path.mgid_index =
  628. mlx4_get_base_gid_ix(dev, slave, port) | 0x80;
  629. else
  630. qp_ctx->pri_path.mgid_index = slave | 0x80;
  631. } else if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_XRC == ts || MLX4_QP_ST_UC == ts) {
  632. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  633. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  634. if (mlx4_is_eth(dev, port)) {
  635. qp_ctx->pri_path.mgid_index +=
  636. mlx4_get_base_gid_ix(dev, slave, port);
  637. qp_ctx->pri_path.mgid_index &= 0x7f;
  638. } else {
  639. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  640. }
  641. }
  642. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  643. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  644. if (mlx4_is_eth(dev, port)) {
  645. qp_ctx->alt_path.mgid_index +=
  646. mlx4_get_base_gid_ix(dev, slave, port);
  647. qp_ctx->alt_path.mgid_index &= 0x7f;
  648. } else {
  649. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  650. }
  651. }
  652. }
  653. }
  654. static int handle_counter(struct mlx4_dev *dev, struct mlx4_qp_context *qpc,
  655. u8 slave, int port);
  656. static int update_vport_qp_param(struct mlx4_dev *dev,
  657. struct mlx4_cmd_mailbox *inbox,
  658. u8 slave, u32 qpn)
  659. {
  660. struct mlx4_qp_context *qpc = inbox->buf + 8;
  661. struct mlx4_vport_oper_state *vp_oper;
  662. struct mlx4_priv *priv;
  663. u32 qp_type;
  664. int port, err = 0;
  665. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  666. priv = mlx4_priv(dev);
  667. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  668. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  669. err = handle_counter(dev, qpc, slave, port);
  670. if (err)
  671. goto out;
  672. if (MLX4_VGT != vp_oper->state.default_vlan) {
  673. /* the reserved QPs (special, proxy, tunnel)
  674. * do not operate over vlans
  675. */
  676. if (mlx4_is_qp_reserved(dev, qpn))
  677. return 0;
  678. /* force strip vlan by clear vsd, MLX QP refers to Raw Ethernet */
  679. if (qp_type == MLX4_QP_ST_UD ||
  680. (qp_type == MLX4_QP_ST_MLX && mlx4_is_eth(dev, port))) {
  681. if (dev->caps.bmme_flags & MLX4_BMME_FLAG_VSD_INIT2RTR) {
  682. *(__be32 *)inbox->buf =
  683. cpu_to_be32(be32_to_cpu(*(__be32 *)inbox->buf) |
  684. MLX4_QP_OPTPAR_VLAN_STRIPPING);
  685. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  686. } else {
  687. struct mlx4_update_qp_params params = {.flags = 0};
  688. err = mlx4_update_qp(dev, qpn, MLX4_UPDATE_QP_VSD, &params);
  689. if (err)
  690. goto out;
  691. }
  692. }
  693. /* preserve IF_COUNTER flag */
  694. qpc->pri_path.vlan_control &=
  695. MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
  696. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  697. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  698. qpc->pri_path.vlan_control |=
  699. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  700. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  701. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  702. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  703. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  704. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  705. } else if (0 != vp_oper->state.default_vlan) {
  706. qpc->pri_path.vlan_control |=
  707. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  708. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  709. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  710. } else { /* priority tagged */
  711. qpc->pri_path.vlan_control |=
  712. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  713. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  714. }
  715. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  716. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  717. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  718. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  719. qpc->pri_path.sched_queue &= 0xC7;
  720. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  721. qpc->qos_vport = vp_oper->state.qos_vport;
  722. }
  723. if (vp_oper->state.spoofchk) {
  724. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  725. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  726. }
  727. out:
  728. return err;
  729. }
  730. static int mpt_mask(struct mlx4_dev *dev)
  731. {
  732. return dev->caps.num_mpts - 1;
  733. }
  734. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  735. enum mlx4_resource type)
  736. {
  737. struct mlx4_priv *priv = mlx4_priv(dev);
  738. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  739. res_id);
  740. }
  741. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  742. enum mlx4_resource type,
  743. void *res)
  744. {
  745. struct res_common *r;
  746. int err = 0;
  747. spin_lock_irq(mlx4_tlock(dev));
  748. r = find_res(dev, res_id, type);
  749. if (!r) {
  750. err = -ENONET;
  751. goto exit;
  752. }
  753. if (r->state == RES_ANY_BUSY) {
  754. err = -EBUSY;
  755. goto exit;
  756. }
  757. if (r->owner != slave) {
  758. err = -EPERM;
  759. goto exit;
  760. }
  761. r->from_state = r->state;
  762. r->state = RES_ANY_BUSY;
  763. if (res)
  764. *((struct res_common **)res) = r;
  765. exit:
  766. spin_unlock_irq(mlx4_tlock(dev));
  767. return err;
  768. }
  769. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  770. enum mlx4_resource type,
  771. u64 res_id, int *slave)
  772. {
  773. struct res_common *r;
  774. int err = -ENOENT;
  775. int id = res_id;
  776. if (type == RES_QP)
  777. id &= 0x7fffff;
  778. spin_lock(mlx4_tlock(dev));
  779. r = find_res(dev, id, type);
  780. if (r) {
  781. *slave = r->owner;
  782. err = 0;
  783. }
  784. spin_unlock(mlx4_tlock(dev));
  785. return err;
  786. }
  787. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  788. enum mlx4_resource type)
  789. {
  790. struct res_common *r;
  791. spin_lock_irq(mlx4_tlock(dev));
  792. r = find_res(dev, res_id, type);
  793. if (r)
  794. r->state = r->from_state;
  795. spin_unlock_irq(mlx4_tlock(dev));
  796. }
  797. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  798. u64 in_param, u64 *out_param, int port);
  799. static int handle_existing_counter(struct mlx4_dev *dev, u8 slave, int port,
  800. int counter_index)
  801. {
  802. struct res_common *r;
  803. struct res_counter *counter;
  804. int ret = 0;
  805. if (counter_index == MLX4_SINK_COUNTER_INDEX(dev))
  806. return ret;
  807. spin_lock_irq(mlx4_tlock(dev));
  808. r = find_res(dev, counter_index, RES_COUNTER);
  809. if (!r || r->owner != slave) {
  810. ret = -EINVAL;
  811. } else {
  812. counter = container_of(r, struct res_counter, com);
  813. if (!counter->port)
  814. counter->port = port;
  815. }
  816. spin_unlock_irq(mlx4_tlock(dev));
  817. return ret;
  818. }
  819. static int handle_unexisting_counter(struct mlx4_dev *dev,
  820. struct mlx4_qp_context *qpc, u8 slave,
  821. int port)
  822. {
  823. struct mlx4_priv *priv = mlx4_priv(dev);
  824. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  825. struct res_common *tmp;
  826. struct res_counter *counter;
  827. u64 counter_idx = MLX4_SINK_COUNTER_INDEX(dev);
  828. int err = 0;
  829. spin_lock_irq(mlx4_tlock(dev));
  830. list_for_each_entry(tmp,
  831. &tracker->slave_list[slave].res_list[RES_COUNTER],
  832. list) {
  833. counter = container_of(tmp, struct res_counter, com);
  834. if (port == counter->port) {
  835. qpc->pri_path.counter_index = counter->com.res_id;
  836. spin_unlock_irq(mlx4_tlock(dev));
  837. return 0;
  838. }
  839. }
  840. spin_unlock_irq(mlx4_tlock(dev));
  841. /* No existing counter, need to allocate a new counter */
  842. err = counter_alloc_res(dev, slave, RES_OP_RESERVE, 0, 0, &counter_idx,
  843. port);
  844. if (err == -ENOENT) {
  845. err = 0;
  846. } else if (err && err != -ENOSPC) {
  847. mlx4_err(dev, "%s: failed to create new counter for slave %d err %d\n",
  848. __func__, slave, err);
  849. } else {
  850. qpc->pri_path.counter_index = counter_idx;
  851. mlx4_dbg(dev, "%s: alloc new counter for slave %d index %d\n",
  852. __func__, slave, qpc->pri_path.counter_index);
  853. err = 0;
  854. }
  855. return err;
  856. }
  857. static int handle_counter(struct mlx4_dev *dev, struct mlx4_qp_context *qpc,
  858. u8 slave, int port)
  859. {
  860. if (qpc->pri_path.counter_index != MLX4_SINK_COUNTER_INDEX(dev))
  861. return handle_existing_counter(dev, slave, port,
  862. qpc->pri_path.counter_index);
  863. return handle_unexisting_counter(dev, qpc, slave, port);
  864. }
  865. static struct res_common *alloc_qp_tr(int id)
  866. {
  867. struct res_qp *ret;
  868. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  869. if (!ret)
  870. return NULL;
  871. ret->com.res_id = id;
  872. ret->com.state = RES_QP_RESERVED;
  873. ret->local_qpn = id;
  874. INIT_LIST_HEAD(&ret->mcg_list);
  875. spin_lock_init(&ret->mcg_spl);
  876. atomic_set(&ret->ref_count, 0);
  877. return &ret->com;
  878. }
  879. static struct res_common *alloc_mtt_tr(int id, int order)
  880. {
  881. struct res_mtt *ret;
  882. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  883. if (!ret)
  884. return NULL;
  885. ret->com.res_id = id;
  886. ret->order = order;
  887. ret->com.state = RES_MTT_ALLOCATED;
  888. atomic_set(&ret->ref_count, 0);
  889. return &ret->com;
  890. }
  891. static struct res_common *alloc_mpt_tr(int id, int key)
  892. {
  893. struct res_mpt *ret;
  894. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  895. if (!ret)
  896. return NULL;
  897. ret->com.res_id = id;
  898. ret->com.state = RES_MPT_RESERVED;
  899. ret->key = key;
  900. return &ret->com;
  901. }
  902. static struct res_common *alloc_eq_tr(int id)
  903. {
  904. struct res_eq *ret;
  905. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  906. if (!ret)
  907. return NULL;
  908. ret->com.res_id = id;
  909. ret->com.state = RES_EQ_RESERVED;
  910. return &ret->com;
  911. }
  912. static struct res_common *alloc_cq_tr(int id)
  913. {
  914. struct res_cq *ret;
  915. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  916. if (!ret)
  917. return NULL;
  918. ret->com.res_id = id;
  919. ret->com.state = RES_CQ_ALLOCATED;
  920. atomic_set(&ret->ref_count, 0);
  921. return &ret->com;
  922. }
  923. static struct res_common *alloc_srq_tr(int id)
  924. {
  925. struct res_srq *ret;
  926. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  927. if (!ret)
  928. return NULL;
  929. ret->com.res_id = id;
  930. ret->com.state = RES_SRQ_ALLOCATED;
  931. atomic_set(&ret->ref_count, 0);
  932. return &ret->com;
  933. }
  934. static struct res_common *alloc_counter_tr(int id, int port)
  935. {
  936. struct res_counter *ret;
  937. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  938. if (!ret)
  939. return NULL;
  940. ret->com.res_id = id;
  941. ret->com.state = RES_COUNTER_ALLOCATED;
  942. ret->port = port;
  943. return &ret->com;
  944. }
  945. static struct res_common *alloc_xrcdn_tr(int id)
  946. {
  947. struct res_xrcdn *ret;
  948. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  949. if (!ret)
  950. return NULL;
  951. ret->com.res_id = id;
  952. ret->com.state = RES_XRCD_ALLOCATED;
  953. return &ret->com;
  954. }
  955. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  956. {
  957. struct res_fs_rule *ret;
  958. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  959. if (!ret)
  960. return NULL;
  961. ret->com.res_id = id;
  962. ret->com.state = RES_FS_RULE_ALLOCATED;
  963. ret->qpn = qpn;
  964. return &ret->com;
  965. }
  966. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  967. int extra)
  968. {
  969. struct res_common *ret;
  970. switch (type) {
  971. case RES_QP:
  972. ret = alloc_qp_tr(id);
  973. break;
  974. case RES_MPT:
  975. ret = alloc_mpt_tr(id, extra);
  976. break;
  977. case RES_MTT:
  978. ret = alloc_mtt_tr(id, extra);
  979. break;
  980. case RES_EQ:
  981. ret = alloc_eq_tr(id);
  982. break;
  983. case RES_CQ:
  984. ret = alloc_cq_tr(id);
  985. break;
  986. case RES_SRQ:
  987. ret = alloc_srq_tr(id);
  988. break;
  989. case RES_MAC:
  990. pr_err("implementation missing\n");
  991. return NULL;
  992. case RES_COUNTER:
  993. ret = alloc_counter_tr(id, extra);
  994. break;
  995. case RES_XRCD:
  996. ret = alloc_xrcdn_tr(id);
  997. break;
  998. case RES_FS_RULE:
  999. ret = alloc_fs_rule_tr(id, extra);
  1000. break;
  1001. default:
  1002. return NULL;
  1003. }
  1004. if (ret)
  1005. ret->owner = slave;
  1006. return ret;
  1007. }
  1008. int mlx4_calc_vf_counters(struct mlx4_dev *dev, int slave, int port,
  1009. struct mlx4_counter *data)
  1010. {
  1011. struct mlx4_priv *priv = mlx4_priv(dev);
  1012. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1013. struct res_common *tmp;
  1014. struct res_counter *counter;
  1015. int *counters_arr;
  1016. int i = 0, err = 0;
  1017. memset(data, 0, sizeof(*data));
  1018. counters_arr = kmalloc_array(dev->caps.max_counters,
  1019. sizeof(*counters_arr), GFP_KERNEL);
  1020. if (!counters_arr)
  1021. return -ENOMEM;
  1022. spin_lock_irq(mlx4_tlock(dev));
  1023. list_for_each_entry(tmp,
  1024. &tracker->slave_list[slave].res_list[RES_COUNTER],
  1025. list) {
  1026. counter = container_of(tmp, struct res_counter, com);
  1027. if (counter->port == port) {
  1028. counters_arr[i] = (int)tmp->res_id;
  1029. i++;
  1030. }
  1031. }
  1032. spin_unlock_irq(mlx4_tlock(dev));
  1033. counters_arr[i] = -1;
  1034. i = 0;
  1035. while (counters_arr[i] != -1) {
  1036. err = mlx4_get_counter_stats(dev, counters_arr[i], data,
  1037. 0);
  1038. if (err) {
  1039. memset(data, 0, sizeof(*data));
  1040. goto table_changed;
  1041. }
  1042. i++;
  1043. }
  1044. table_changed:
  1045. kfree(counters_arr);
  1046. return 0;
  1047. }
  1048. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  1049. enum mlx4_resource type, int extra)
  1050. {
  1051. int i;
  1052. int err;
  1053. struct mlx4_priv *priv = mlx4_priv(dev);
  1054. struct res_common **res_arr;
  1055. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1056. struct rb_root *root = &tracker->res_tree[type];
  1057. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  1058. if (!res_arr)
  1059. return -ENOMEM;
  1060. for (i = 0; i < count; ++i) {
  1061. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  1062. if (!res_arr[i]) {
  1063. for (--i; i >= 0; --i)
  1064. kfree(res_arr[i]);
  1065. kfree(res_arr);
  1066. return -ENOMEM;
  1067. }
  1068. }
  1069. spin_lock_irq(mlx4_tlock(dev));
  1070. for (i = 0; i < count; ++i) {
  1071. if (find_res(dev, base + i, type)) {
  1072. err = -EEXIST;
  1073. goto undo;
  1074. }
  1075. err = res_tracker_insert(root, res_arr[i]);
  1076. if (err)
  1077. goto undo;
  1078. list_add_tail(&res_arr[i]->list,
  1079. &tracker->slave_list[slave].res_list[type]);
  1080. }
  1081. spin_unlock_irq(mlx4_tlock(dev));
  1082. kfree(res_arr);
  1083. return 0;
  1084. undo:
  1085. for (--i; i >= 0; --i) {
  1086. rb_erase(&res_arr[i]->node, root);
  1087. list_del_init(&res_arr[i]->list);
  1088. }
  1089. spin_unlock_irq(mlx4_tlock(dev));
  1090. for (i = 0; i < count; ++i)
  1091. kfree(res_arr[i]);
  1092. kfree(res_arr);
  1093. return err;
  1094. }
  1095. static int remove_qp_ok(struct res_qp *res)
  1096. {
  1097. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  1098. !list_empty(&res->mcg_list)) {
  1099. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  1100. res->com.state, atomic_read(&res->ref_count));
  1101. return -EBUSY;
  1102. } else if (res->com.state != RES_QP_RESERVED) {
  1103. return -EPERM;
  1104. }
  1105. return 0;
  1106. }
  1107. static int remove_mtt_ok(struct res_mtt *res, int order)
  1108. {
  1109. if (res->com.state == RES_MTT_BUSY ||
  1110. atomic_read(&res->ref_count)) {
  1111. pr_devel("%s-%d: state %s, ref_count %d\n",
  1112. __func__, __LINE__,
  1113. mtt_states_str(res->com.state),
  1114. atomic_read(&res->ref_count));
  1115. return -EBUSY;
  1116. } else if (res->com.state != RES_MTT_ALLOCATED)
  1117. return -EPERM;
  1118. else if (res->order != order)
  1119. return -EINVAL;
  1120. return 0;
  1121. }
  1122. static int remove_mpt_ok(struct res_mpt *res)
  1123. {
  1124. if (res->com.state == RES_MPT_BUSY)
  1125. return -EBUSY;
  1126. else if (res->com.state != RES_MPT_RESERVED)
  1127. return -EPERM;
  1128. return 0;
  1129. }
  1130. static int remove_eq_ok(struct res_eq *res)
  1131. {
  1132. if (res->com.state == RES_MPT_BUSY)
  1133. return -EBUSY;
  1134. else if (res->com.state != RES_MPT_RESERVED)
  1135. return -EPERM;
  1136. return 0;
  1137. }
  1138. static int remove_counter_ok(struct res_counter *res)
  1139. {
  1140. if (res->com.state == RES_COUNTER_BUSY)
  1141. return -EBUSY;
  1142. else if (res->com.state != RES_COUNTER_ALLOCATED)
  1143. return -EPERM;
  1144. return 0;
  1145. }
  1146. static int remove_xrcdn_ok(struct res_xrcdn *res)
  1147. {
  1148. if (res->com.state == RES_XRCD_BUSY)
  1149. return -EBUSY;
  1150. else if (res->com.state != RES_XRCD_ALLOCATED)
  1151. return -EPERM;
  1152. return 0;
  1153. }
  1154. static int remove_fs_rule_ok(struct res_fs_rule *res)
  1155. {
  1156. if (res->com.state == RES_FS_RULE_BUSY)
  1157. return -EBUSY;
  1158. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  1159. return -EPERM;
  1160. return 0;
  1161. }
  1162. static int remove_cq_ok(struct res_cq *res)
  1163. {
  1164. if (res->com.state == RES_CQ_BUSY)
  1165. return -EBUSY;
  1166. else if (res->com.state != RES_CQ_ALLOCATED)
  1167. return -EPERM;
  1168. return 0;
  1169. }
  1170. static int remove_srq_ok(struct res_srq *res)
  1171. {
  1172. if (res->com.state == RES_SRQ_BUSY)
  1173. return -EBUSY;
  1174. else if (res->com.state != RES_SRQ_ALLOCATED)
  1175. return -EPERM;
  1176. return 0;
  1177. }
  1178. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  1179. {
  1180. switch (type) {
  1181. case RES_QP:
  1182. return remove_qp_ok((struct res_qp *)res);
  1183. case RES_CQ:
  1184. return remove_cq_ok((struct res_cq *)res);
  1185. case RES_SRQ:
  1186. return remove_srq_ok((struct res_srq *)res);
  1187. case RES_MPT:
  1188. return remove_mpt_ok((struct res_mpt *)res);
  1189. case RES_MTT:
  1190. return remove_mtt_ok((struct res_mtt *)res, extra);
  1191. case RES_MAC:
  1192. return -ENOSYS;
  1193. case RES_EQ:
  1194. return remove_eq_ok((struct res_eq *)res);
  1195. case RES_COUNTER:
  1196. return remove_counter_ok((struct res_counter *)res);
  1197. case RES_XRCD:
  1198. return remove_xrcdn_ok((struct res_xrcdn *)res);
  1199. case RES_FS_RULE:
  1200. return remove_fs_rule_ok((struct res_fs_rule *)res);
  1201. default:
  1202. return -EINVAL;
  1203. }
  1204. }
  1205. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  1206. enum mlx4_resource type, int extra)
  1207. {
  1208. u64 i;
  1209. int err;
  1210. struct mlx4_priv *priv = mlx4_priv(dev);
  1211. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1212. struct res_common *r;
  1213. spin_lock_irq(mlx4_tlock(dev));
  1214. for (i = base; i < base + count; ++i) {
  1215. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1216. if (!r) {
  1217. err = -ENOENT;
  1218. goto out;
  1219. }
  1220. if (r->owner != slave) {
  1221. err = -EPERM;
  1222. goto out;
  1223. }
  1224. err = remove_ok(r, type, extra);
  1225. if (err)
  1226. goto out;
  1227. }
  1228. for (i = base; i < base + count; ++i) {
  1229. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1230. rb_erase(&r->node, &tracker->res_tree[type]);
  1231. list_del(&r->list);
  1232. kfree(r);
  1233. }
  1234. err = 0;
  1235. out:
  1236. spin_unlock_irq(mlx4_tlock(dev));
  1237. return err;
  1238. }
  1239. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  1240. enum res_qp_states state, struct res_qp **qp,
  1241. int alloc)
  1242. {
  1243. struct mlx4_priv *priv = mlx4_priv(dev);
  1244. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1245. struct res_qp *r;
  1246. int err = 0;
  1247. spin_lock_irq(mlx4_tlock(dev));
  1248. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  1249. if (!r)
  1250. err = -ENOENT;
  1251. else if (r->com.owner != slave)
  1252. err = -EPERM;
  1253. else {
  1254. switch (state) {
  1255. case RES_QP_BUSY:
  1256. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  1257. __func__, r->com.res_id);
  1258. err = -EBUSY;
  1259. break;
  1260. case RES_QP_RESERVED:
  1261. if (r->com.state == RES_QP_MAPPED && !alloc)
  1262. break;
  1263. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  1264. err = -EINVAL;
  1265. break;
  1266. case RES_QP_MAPPED:
  1267. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  1268. r->com.state == RES_QP_HW)
  1269. break;
  1270. else {
  1271. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  1272. r->com.res_id);
  1273. err = -EINVAL;
  1274. }
  1275. break;
  1276. case RES_QP_HW:
  1277. if (r->com.state != RES_QP_MAPPED)
  1278. err = -EINVAL;
  1279. break;
  1280. default:
  1281. err = -EINVAL;
  1282. }
  1283. if (!err) {
  1284. r->com.from_state = r->com.state;
  1285. r->com.to_state = state;
  1286. r->com.state = RES_QP_BUSY;
  1287. if (qp)
  1288. *qp = r;
  1289. }
  1290. }
  1291. spin_unlock_irq(mlx4_tlock(dev));
  1292. return err;
  1293. }
  1294. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1295. enum res_mpt_states state, struct res_mpt **mpt)
  1296. {
  1297. struct mlx4_priv *priv = mlx4_priv(dev);
  1298. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1299. struct res_mpt *r;
  1300. int err = 0;
  1301. spin_lock_irq(mlx4_tlock(dev));
  1302. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  1303. if (!r)
  1304. err = -ENOENT;
  1305. else if (r->com.owner != slave)
  1306. err = -EPERM;
  1307. else {
  1308. switch (state) {
  1309. case RES_MPT_BUSY:
  1310. err = -EINVAL;
  1311. break;
  1312. case RES_MPT_RESERVED:
  1313. if (r->com.state != RES_MPT_MAPPED)
  1314. err = -EINVAL;
  1315. break;
  1316. case RES_MPT_MAPPED:
  1317. if (r->com.state != RES_MPT_RESERVED &&
  1318. r->com.state != RES_MPT_HW)
  1319. err = -EINVAL;
  1320. break;
  1321. case RES_MPT_HW:
  1322. if (r->com.state != RES_MPT_MAPPED)
  1323. err = -EINVAL;
  1324. break;
  1325. default:
  1326. err = -EINVAL;
  1327. }
  1328. if (!err) {
  1329. r->com.from_state = r->com.state;
  1330. r->com.to_state = state;
  1331. r->com.state = RES_MPT_BUSY;
  1332. if (mpt)
  1333. *mpt = r;
  1334. }
  1335. }
  1336. spin_unlock_irq(mlx4_tlock(dev));
  1337. return err;
  1338. }
  1339. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1340. enum res_eq_states state, struct res_eq **eq)
  1341. {
  1342. struct mlx4_priv *priv = mlx4_priv(dev);
  1343. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1344. struct res_eq *r;
  1345. int err = 0;
  1346. spin_lock_irq(mlx4_tlock(dev));
  1347. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  1348. if (!r)
  1349. err = -ENOENT;
  1350. else if (r->com.owner != slave)
  1351. err = -EPERM;
  1352. else {
  1353. switch (state) {
  1354. case RES_EQ_BUSY:
  1355. err = -EINVAL;
  1356. break;
  1357. case RES_EQ_RESERVED:
  1358. if (r->com.state != RES_EQ_HW)
  1359. err = -EINVAL;
  1360. break;
  1361. case RES_EQ_HW:
  1362. if (r->com.state != RES_EQ_RESERVED)
  1363. err = -EINVAL;
  1364. break;
  1365. default:
  1366. err = -EINVAL;
  1367. }
  1368. if (!err) {
  1369. r->com.from_state = r->com.state;
  1370. r->com.to_state = state;
  1371. r->com.state = RES_EQ_BUSY;
  1372. if (eq)
  1373. *eq = r;
  1374. }
  1375. }
  1376. spin_unlock_irq(mlx4_tlock(dev));
  1377. return err;
  1378. }
  1379. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  1380. enum res_cq_states state, struct res_cq **cq)
  1381. {
  1382. struct mlx4_priv *priv = mlx4_priv(dev);
  1383. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1384. struct res_cq *r;
  1385. int err;
  1386. spin_lock_irq(mlx4_tlock(dev));
  1387. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  1388. if (!r) {
  1389. err = -ENOENT;
  1390. } else if (r->com.owner != slave) {
  1391. err = -EPERM;
  1392. } else if (state == RES_CQ_ALLOCATED) {
  1393. if (r->com.state != RES_CQ_HW)
  1394. err = -EINVAL;
  1395. else if (atomic_read(&r->ref_count))
  1396. err = -EBUSY;
  1397. else
  1398. err = 0;
  1399. } else if (state != RES_CQ_HW || r->com.state != RES_CQ_ALLOCATED) {
  1400. err = -EINVAL;
  1401. } else {
  1402. err = 0;
  1403. }
  1404. if (!err) {
  1405. r->com.from_state = r->com.state;
  1406. r->com.to_state = state;
  1407. r->com.state = RES_CQ_BUSY;
  1408. if (cq)
  1409. *cq = r;
  1410. }
  1411. spin_unlock_irq(mlx4_tlock(dev));
  1412. return err;
  1413. }
  1414. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1415. enum res_srq_states state, struct res_srq **srq)
  1416. {
  1417. struct mlx4_priv *priv = mlx4_priv(dev);
  1418. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1419. struct res_srq *r;
  1420. int err = 0;
  1421. spin_lock_irq(mlx4_tlock(dev));
  1422. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  1423. if (!r) {
  1424. err = -ENOENT;
  1425. } else if (r->com.owner != slave) {
  1426. err = -EPERM;
  1427. } else if (state == RES_SRQ_ALLOCATED) {
  1428. if (r->com.state != RES_SRQ_HW)
  1429. err = -EINVAL;
  1430. else if (atomic_read(&r->ref_count))
  1431. err = -EBUSY;
  1432. } else if (state != RES_SRQ_HW || r->com.state != RES_SRQ_ALLOCATED) {
  1433. err = -EINVAL;
  1434. }
  1435. if (!err) {
  1436. r->com.from_state = r->com.state;
  1437. r->com.to_state = state;
  1438. r->com.state = RES_SRQ_BUSY;
  1439. if (srq)
  1440. *srq = r;
  1441. }
  1442. spin_unlock_irq(mlx4_tlock(dev));
  1443. return err;
  1444. }
  1445. static void res_abort_move(struct mlx4_dev *dev, int slave,
  1446. enum mlx4_resource type, int id)
  1447. {
  1448. struct mlx4_priv *priv = mlx4_priv(dev);
  1449. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1450. struct res_common *r;
  1451. spin_lock_irq(mlx4_tlock(dev));
  1452. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1453. if (r && (r->owner == slave))
  1454. r->state = r->from_state;
  1455. spin_unlock_irq(mlx4_tlock(dev));
  1456. }
  1457. static void res_end_move(struct mlx4_dev *dev, int slave,
  1458. enum mlx4_resource type, int id)
  1459. {
  1460. struct mlx4_priv *priv = mlx4_priv(dev);
  1461. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1462. struct res_common *r;
  1463. spin_lock_irq(mlx4_tlock(dev));
  1464. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1465. if (r && (r->owner == slave))
  1466. r->state = r->to_state;
  1467. spin_unlock_irq(mlx4_tlock(dev));
  1468. }
  1469. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1470. {
  1471. return mlx4_is_qp_reserved(dev, qpn) &&
  1472. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1473. }
  1474. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1475. {
  1476. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1477. }
  1478. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1479. u64 in_param, u64 *out_param)
  1480. {
  1481. int err;
  1482. int count;
  1483. int align;
  1484. int base;
  1485. int qpn;
  1486. u8 flags;
  1487. switch (op) {
  1488. case RES_OP_RESERVE:
  1489. count = get_param_l(&in_param) & 0xffffff;
  1490. /* Turn off all unsupported QP allocation flags that the
  1491. * slave tries to set.
  1492. */
  1493. flags = (get_param_l(&in_param) >> 24) & dev->caps.alloc_res_qp_mask;
  1494. align = get_param_h(&in_param);
  1495. err = mlx4_grant_resource(dev, slave, RES_QP, count, 0);
  1496. if (err)
  1497. return err;
  1498. err = __mlx4_qp_reserve_range(dev, count, align, &base, flags);
  1499. if (err) {
  1500. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1501. return err;
  1502. }
  1503. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1504. if (err) {
  1505. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1506. __mlx4_qp_release_range(dev, base, count);
  1507. return err;
  1508. }
  1509. set_param_l(out_param, base);
  1510. break;
  1511. case RES_OP_MAP_ICM:
  1512. qpn = get_param_l(&in_param) & 0x7fffff;
  1513. if (valid_reserved(dev, slave, qpn)) {
  1514. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1515. if (err)
  1516. return err;
  1517. }
  1518. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1519. NULL, 1);
  1520. if (err)
  1521. return err;
  1522. if (!fw_reserved(dev, qpn)) {
  1523. err = __mlx4_qp_alloc_icm(dev, qpn, GFP_KERNEL);
  1524. if (err) {
  1525. res_abort_move(dev, slave, RES_QP, qpn);
  1526. return err;
  1527. }
  1528. }
  1529. res_end_move(dev, slave, RES_QP, qpn);
  1530. break;
  1531. default:
  1532. err = -EINVAL;
  1533. break;
  1534. }
  1535. return err;
  1536. }
  1537. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1538. u64 in_param, u64 *out_param)
  1539. {
  1540. int err = -EINVAL;
  1541. int base;
  1542. int order;
  1543. if (op != RES_OP_RESERVE_AND_MAP)
  1544. return err;
  1545. order = get_param_l(&in_param);
  1546. err = mlx4_grant_resource(dev, slave, RES_MTT, 1 << order, 0);
  1547. if (err)
  1548. return err;
  1549. base = __mlx4_alloc_mtt_range(dev, order);
  1550. if (base == -1) {
  1551. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1552. return -ENOMEM;
  1553. }
  1554. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1555. if (err) {
  1556. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1557. __mlx4_free_mtt_range(dev, base, order);
  1558. } else {
  1559. set_param_l(out_param, base);
  1560. }
  1561. return err;
  1562. }
  1563. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1564. u64 in_param, u64 *out_param)
  1565. {
  1566. int err = -EINVAL;
  1567. int index;
  1568. int id;
  1569. struct res_mpt *mpt;
  1570. switch (op) {
  1571. case RES_OP_RESERVE:
  1572. err = mlx4_grant_resource(dev, slave, RES_MPT, 1, 0);
  1573. if (err)
  1574. break;
  1575. index = __mlx4_mpt_reserve(dev);
  1576. if (index == -1) {
  1577. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1578. break;
  1579. }
  1580. id = index & mpt_mask(dev);
  1581. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1582. if (err) {
  1583. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1584. __mlx4_mpt_release(dev, index);
  1585. break;
  1586. }
  1587. set_param_l(out_param, index);
  1588. break;
  1589. case RES_OP_MAP_ICM:
  1590. index = get_param_l(&in_param);
  1591. id = index & mpt_mask(dev);
  1592. err = mr_res_start_move_to(dev, slave, id,
  1593. RES_MPT_MAPPED, &mpt);
  1594. if (err)
  1595. return err;
  1596. err = __mlx4_mpt_alloc_icm(dev, mpt->key, GFP_KERNEL);
  1597. if (err) {
  1598. res_abort_move(dev, slave, RES_MPT, id);
  1599. return err;
  1600. }
  1601. res_end_move(dev, slave, RES_MPT, id);
  1602. break;
  1603. }
  1604. return err;
  1605. }
  1606. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1607. u64 in_param, u64 *out_param)
  1608. {
  1609. int cqn;
  1610. int err;
  1611. switch (op) {
  1612. case RES_OP_RESERVE_AND_MAP:
  1613. err = mlx4_grant_resource(dev, slave, RES_CQ, 1, 0);
  1614. if (err)
  1615. break;
  1616. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1617. if (err) {
  1618. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1619. break;
  1620. }
  1621. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1622. if (err) {
  1623. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1624. __mlx4_cq_free_icm(dev, cqn);
  1625. break;
  1626. }
  1627. set_param_l(out_param, cqn);
  1628. break;
  1629. default:
  1630. err = -EINVAL;
  1631. }
  1632. return err;
  1633. }
  1634. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1635. u64 in_param, u64 *out_param)
  1636. {
  1637. int srqn;
  1638. int err;
  1639. switch (op) {
  1640. case RES_OP_RESERVE_AND_MAP:
  1641. err = mlx4_grant_resource(dev, slave, RES_SRQ, 1, 0);
  1642. if (err)
  1643. break;
  1644. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1645. if (err) {
  1646. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1647. break;
  1648. }
  1649. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1650. if (err) {
  1651. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1652. __mlx4_srq_free_icm(dev, srqn);
  1653. break;
  1654. }
  1655. set_param_l(out_param, srqn);
  1656. break;
  1657. default:
  1658. err = -EINVAL;
  1659. }
  1660. return err;
  1661. }
  1662. static int mac_find_smac_ix_in_slave(struct mlx4_dev *dev, int slave, int port,
  1663. u8 smac_index, u64 *mac)
  1664. {
  1665. struct mlx4_priv *priv = mlx4_priv(dev);
  1666. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1667. struct list_head *mac_list =
  1668. &tracker->slave_list[slave].res_list[RES_MAC];
  1669. struct mac_res *res, *tmp;
  1670. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1671. if (res->smac_index == smac_index && res->port == (u8) port) {
  1672. *mac = res->mac;
  1673. return 0;
  1674. }
  1675. }
  1676. return -ENOENT;
  1677. }
  1678. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port, u8 smac_index)
  1679. {
  1680. struct mlx4_priv *priv = mlx4_priv(dev);
  1681. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1682. struct list_head *mac_list =
  1683. &tracker->slave_list[slave].res_list[RES_MAC];
  1684. struct mac_res *res, *tmp;
  1685. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1686. if (res->mac == mac && res->port == (u8) port) {
  1687. /* mac found. update ref count */
  1688. ++res->ref_count;
  1689. return 0;
  1690. }
  1691. }
  1692. if (mlx4_grant_resource(dev, slave, RES_MAC, 1, port))
  1693. return -EINVAL;
  1694. res = kzalloc(sizeof *res, GFP_KERNEL);
  1695. if (!res) {
  1696. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1697. return -ENOMEM;
  1698. }
  1699. res->mac = mac;
  1700. res->port = (u8) port;
  1701. res->smac_index = smac_index;
  1702. res->ref_count = 1;
  1703. list_add_tail(&res->list,
  1704. &tracker->slave_list[slave].res_list[RES_MAC]);
  1705. return 0;
  1706. }
  1707. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1708. int port)
  1709. {
  1710. struct mlx4_priv *priv = mlx4_priv(dev);
  1711. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1712. struct list_head *mac_list =
  1713. &tracker->slave_list[slave].res_list[RES_MAC];
  1714. struct mac_res *res, *tmp;
  1715. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1716. if (res->mac == mac && res->port == (u8) port) {
  1717. if (!--res->ref_count) {
  1718. list_del(&res->list);
  1719. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1720. kfree(res);
  1721. }
  1722. break;
  1723. }
  1724. }
  1725. }
  1726. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1727. {
  1728. struct mlx4_priv *priv = mlx4_priv(dev);
  1729. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1730. struct list_head *mac_list =
  1731. &tracker->slave_list[slave].res_list[RES_MAC];
  1732. struct mac_res *res, *tmp;
  1733. int i;
  1734. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1735. list_del(&res->list);
  1736. /* dereference the mac the num times the slave referenced it */
  1737. for (i = 0; i < res->ref_count; i++)
  1738. __mlx4_unregister_mac(dev, res->port, res->mac);
  1739. mlx4_release_resource(dev, slave, RES_MAC, 1, res->port);
  1740. kfree(res);
  1741. }
  1742. }
  1743. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1744. u64 in_param, u64 *out_param, int in_port)
  1745. {
  1746. int err = -EINVAL;
  1747. int port;
  1748. u64 mac;
  1749. u8 smac_index;
  1750. if (op != RES_OP_RESERVE_AND_MAP)
  1751. return err;
  1752. port = !in_port ? get_param_l(out_param) : in_port;
  1753. port = mlx4_slave_convert_port(
  1754. dev, slave, port);
  1755. if (port < 0)
  1756. return -EINVAL;
  1757. mac = in_param;
  1758. err = __mlx4_register_mac(dev, port, mac);
  1759. if (err >= 0) {
  1760. smac_index = err;
  1761. set_param_l(out_param, err);
  1762. err = 0;
  1763. }
  1764. if (!err) {
  1765. err = mac_add_to_slave(dev, slave, mac, port, smac_index);
  1766. if (err)
  1767. __mlx4_unregister_mac(dev, port, mac);
  1768. }
  1769. return err;
  1770. }
  1771. static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1772. int port, int vlan_index)
  1773. {
  1774. struct mlx4_priv *priv = mlx4_priv(dev);
  1775. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1776. struct list_head *vlan_list =
  1777. &tracker->slave_list[slave].res_list[RES_VLAN];
  1778. struct vlan_res *res, *tmp;
  1779. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1780. if (res->vlan == vlan && res->port == (u8) port) {
  1781. /* vlan found. update ref count */
  1782. ++res->ref_count;
  1783. return 0;
  1784. }
  1785. }
  1786. if (mlx4_grant_resource(dev, slave, RES_VLAN, 1, port))
  1787. return -EINVAL;
  1788. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1789. if (!res) {
  1790. mlx4_release_resource(dev, slave, RES_VLAN, 1, port);
  1791. return -ENOMEM;
  1792. }
  1793. res->vlan = vlan;
  1794. res->port = (u8) port;
  1795. res->vlan_index = vlan_index;
  1796. res->ref_count = 1;
  1797. list_add_tail(&res->list,
  1798. &tracker->slave_list[slave].res_list[RES_VLAN]);
  1799. return 0;
  1800. }
  1801. static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1802. int port)
  1803. {
  1804. struct mlx4_priv *priv = mlx4_priv(dev);
  1805. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1806. struct list_head *vlan_list =
  1807. &tracker->slave_list[slave].res_list[RES_VLAN];
  1808. struct vlan_res *res, *tmp;
  1809. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1810. if (res->vlan == vlan && res->port == (u8) port) {
  1811. if (!--res->ref_count) {
  1812. list_del(&res->list);
  1813. mlx4_release_resource(dev, slave, RES_VLAN,
  1814. 1, port);
  1815. kfree(res);
  1816. }
  1817. break;
  1818. }
  1819. }
  1820. }
  1821. static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
  1822. {
  1823. struct mlx4_priv *priv = mlx4_priv(dev);
  1824. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1825. struct list_head *vlan_list =
  1826. &tracker->slave_list[slave].res_list[RES_VLAN];
  1827. struct vlan_res *res, *tmp;
  1828. int i;
  1829. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1830. list_del(&res->list);
  1831. /* dereference the vlan the num times the slave referenced it */
  1832. for (i = 0; i < res->ref_count; i++)
  1833. __mlx4_unregister_vlan(dev, res->port, res->vlan);
  1834. mlx4_release_resource(dev, slave, RES_VLAN, 1, res->port);
  1835. kfree(res);
  1836. }
  1837. }
  1838. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1839. u64 in_param, u64 *out_param, int in_port)
  1840. {
  1841. struct mlx4_priv *priv = mlx4_priv(dev);
  1842. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1843. int err;
  1844. u16 vlan;
  1845. int vlan_index;
  1846. int port;
  1847. port = !in_port ? get_param_l(out_param) : in_port;
  1848. if (!port || op != RES_OP_RESERVE_AND_MAP)
  1849. return -EINVAL;
  1850. port = mlx4_slave_convert_port(
  1851. dev, slave, port);
  1852. if (port < 0)
  1853. return -EINVAL;
  1854. /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
  1855. if (!in_port && port > 0 && port <= dev->caps.num_ports) {
  1856. slave_state[slave].old_vlan_api = true;
  1857. return 0;
  1858. }
  1859. vlan = (u16) in_param;
  1860. err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
  1861. if (!err) {
  1862. set_param_l(out_param, (u32) vlan_index);
  1863. err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
  1864. if (err)
  1865. __mlx4_unregister_vlan(dev, port, vlan);
  1866. }
  1867. return err;
  1868. }
  1869. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1870. u64 in_param, u64 *out_param, int port)
  1871. {
  1872. u32 index;
  1873. int err;
  1874. if (op != RES_OP_RESERVE)
  1875. return -EINVAL;
  1876. err = mlx4_grant_resource(dev, slave, RES_COUNTER, 1, 0);
  1877. if (err)
  1878. return err;
  1879. err = __mlx4_counter_alloc(dev, &index);
  1880. if (err) {
  1881. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1882. return err;
  1883. }
  1884. err = add_res_range(dev, slave, index, 1, RES_COUNTER, port);
  1885. if (err) {
  1886. __mlx4_counter_free(dev, index);
  1887. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1888. } else {
  1889. set_param_l(out_param, index);
  1890. }
  1891. return err;
  1892. }
  1893. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1894. u64 in_param, u64 *out_param)
  1895. {
  1896. u32 xrcdn;
  1897. int err;
  1898. if (op != RES_OP_RESERVE)
  1899. return -EINVAL;
  1900. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1901. if (err)
  1902. return err;
  1903. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1904. if (err)
  1905. __mlx4_xrcd_free(dev, xrcdn);
  1906. else
  1907. set_param_l(out_param, xrcdn);
  1908. return err;
  1909. }
  1910. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1911. struct mlx4_vhcr *vhcr,
  1912. struct mlx4_cmd_mailbox *inbox,
  1913. struct mlx4_cmd_mailbox *outbox,
  1914. struct mlx4_cmd_info *cmd)
  1915. {
  1916. int err;
  1917. int alop = vhcr->op_modifier;
  1918. switch (vhcr->in_modifier & 0xFF) {
  1919. case RES_QP:
  1920. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1921. vhcr->in_param, &vhcr->out_param);
  1922. break;
  1923. case RES_MTT:
  1924. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1925. vhcr->in_param, &vhcr->out_param);
  1926. break;
  1927. case RES_MPT:
  1928. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1929. vhcr->in_param, &vhcr->out_param);
  1930. break;
  1931. case RES_CQ:
  1932. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1933. vhcr->in_param, &vhcr->out_param);
  1934. break;
  1935. case RES_SRQ:
  1936. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1937. vhcr->in_param, &vhcr->out_param);
  1938. break;
  1939. case RES_MAC:
  1940. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1941. vhcr->in_param, &vhcr->out_param,
  1942. (vhcr->in_modifier >> 8) & 0xFF);
  1943. break;
  1944. case RES_VLAN:
  1945. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1946. vhcr->in_param, &vhcr->out_param,
  1947. (vhcr->in_modifier >> 8) & 0xFF);
  1948. break;
  1949. case RES_COUNTER:
  1950. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1951. vhcr->in_param, &vhcr->out_param, 0);
  1952. break;
  1953. case RES_XRCD:
  1954. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1955. vhcr->in_param, &vhcr->out_param);
  1956. break;
  1957. default:
  1958. err = -EINVAL;
  1959. break;
  1960. }
  1961. return err;
  1962. }
  1963. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1964. u64 in_param)
  1965. {
  1966. int err;
  1967. int count;
  1968. int base;
  1969. int qpn;
  1970. switch (op) {
  1971. case RES_OP_RESERVE:
  1972. base = get_param_l(&in_param) & 0x7fffff;
  1973. count = get_param_h(&in_param);
  1974. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1975. if (err)
  1976. break;
  1977. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1978. __mlx4_qp_release_range(dev, base, count);
  1979. break;
  1980. case RES_OP_MAP_ICM:
  1981. qpn = get_param_l(&in_param) & 0x7fffff;
  1982. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1983. NULL, 0);
  1984. if (err)
  1985. return err;
  1986. if (!fw_reserved(dev, qpn))
  1987. __mlx4_qp_free_icm(dev, qpn);
  1988. res_end_move(dev, slave, RES_QP, qpn);
  1989. if (valid_reserved(dev, slave, qpn))
  1990. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1991. break;
  1992. default:
  1993. err = -EINVAL;
  1994. break;
  1995. }
  1996. return err;
  1997. }
  1998. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1999. u64 in_param, u64 *out_param)
  2000. {
  2001. int err = -EINVAL;
  2002. int base;
  2003. int order;
  2004. if (op != RES_OP_RESERVE_AND_MAP)
  2005. return err;
  2006. base = get_param_l(&in_param);
  2007. order = get_param_h(&in_param);
  2008. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  2009. if (!err) {
  2010. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  2011. __mlx4_free_mtt_range(dev, base, order);
  2012. }
  2013. return err;
  2014. }
  2015. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2016. u64 in_param)
  2017. {
  2018. int err = -EINVAL;
  2019. int index;
  2020. int id;
  2021. struct res_mpt *mpt;
  2022. switch (op) {
  2023. case RES_OP_RESERVE:
  2024. index = get_param_l(&in_param);
  2025. id = index & mpt_mask(dev);
  2026. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2027. if (err)
  2028. break;
  2029. index = mpt->key;
  2030. put_res(dev, slave, id, RES_MPT);
  2031. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  2032. if (err)
  2033. break;
  2034. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  2035. __mlx4_mpt_release(dev, index);
  2036. break;
  2037. case RES_OP_MAP_ICM:
  2038. index = get_param_l(&in_param);
  2039. id = index & mpt_mask(dev);
  2040. err = mr_res_start_move_to(dev, slave, id,
  2041. RES_MPT_RESERVED, &mpt);
  2042. if (err)
  2043. return err;
  2044. __mlx4_mpt_free_icm(dev, mpt->key);
  2045. res_end_move(dev, slave, RES_MPT, id);
  2046. return err;
  2047. break;
  2048. default:
  2049. err = -EINVAL;
  2050. break;
  2051. }
  2052. return err;
  2053. }
  2054. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2055. u64 in_param, u64 *out_param)
  2056. {
  2057. int cqn;
  2058. int err;
  2059. switch (op) {
  2060. case RES_OP_RESERVE_AND_MAP:
  2061. cqn = get_param_l(&in_param);
  2062. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  2063. if (err)
  2064. break;
  2065. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  2066. __mlx4_cq_free_icm(dev, cqn);
  2067. break;
  2068. default:
  2069. err = -EINVAL;
  2070. break;
  2071. }
  2072. return err;
  2073. }
  2074. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2075. u64 in_param, u64 *out_param)
  2076. {
  2077. int srqn;
  2078. int err;
  2079. switch (op) {
  2080. case RES_OP_RESERVE_AND_MAP:
  2081. srqn = get_param_l(&in_param);
  2082. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  2083. if (err)
  2084. break;
  2085. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  2086. __mlx4_srq_free_icm(dev, srqn);
  2087. break;
  2088. default:
  2089. err = -EINVAL;
  2090. break;
  2091. }
  2092. return err;
  2093. }
  2094. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2095. u64 in_param, u64 *out_param, int in_port)
  2096. {
  2097. int port;
  2098. int err = 0;
  2099. switch (op) {
  2100. case RES_OP_RESERVE_AND_MAP:
  2101. port = !in_port ? get_param_l(out_param) : in_port;
  2102. port = mlx4_slave_convert_port(
  2103. dev, slave, port);
  2104. if (port < 0)
  2105. return -EINVAL;
  2106. mac_del_from_slave(dev, slave, in_param, port);
  2107. __mlx4_unregister_mac(dev, port, in_param);
  2108. break;
  2109. default:
  2110. err = -EINVAL;
  2111. break;
  2112. }
  2113. return err;
  2114. }
  2115. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2116. u64 in_param, u64 *out_param, int port)
  2117. {
  2118. struct mlx4_priv *priv = mlx4_priv(dev);
  2119. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  2120. int err = 0;
  2121. port = mlx4_slave_convert_port(
  2122. dev, slave, port);
  2123. if (port < 0)
  2124. return -EINVAL;
  2125. switch (op) {
  2126. case RES_OP_RESERVE_AND_MAP:
  2127. if (slave_state[slave].old_vlan_api)
  2128. return 0;
  2129. if (!port)
  2130. return -EINVAL;
  2131. vlan_del_from_slave(dev, slave, in_param, port);
  2132. __mlx4_unregister_vlan(dev, port, in_param);
  2133. break;
  2134. default:
  2135. err = -EINVAL;
  2136. break;
  2137. }
  2138. return err;
  2139. }
  2140. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2141. u64 in_param, u64 *out_param)
  2142. {
  2143. int index;
  2144. int err;
  2145. if (op != RES_OP_RESERVE)
  2146. return -EINVAL;
  2147. index = get_param_l(&in_param);
  2148. if (index == MLX4_SINK_COUNTER_INDEX(dev))
  2149. return 0;
  2150. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  2151. if (err)
  2152. return err;
  2153. __mlx4_counter_free(dev, index);
  2154. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  2155. return err;
  2156. }
  2157. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2158. u64 in_param, u64 *out_param)
  2159. {
  2160. int xrcdn;
  2161. int err;
  2162. if (op != RES_OP_RESERVE)
  2163. return -EINVAL;
  2164. xrcdn = get_param_l(&in_param);
  2165. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  2166. if (err)
  2167. return err;
  2168. __mlx4_xrcd_free(dev, xrcdn);
  2169. return err;
  2170. }
  2171. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  2172. struct mlx4_vhcr *vhcr,
  2173. struct mlx4_cmd_mailbox *inbox,
  2174. struct mlx4_cmd_mailbox *outbox,
  2175. struct mlx4_cmd_info *cmd)
  2176. {
  2177. int err = -EINVAL;
  2178. int alop = vhcr->op_modifier;
  2179. switch (vhcr->in_modifier & 0xFF) {
  2180. case RES_QP:
  2181. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  2182. vhcr->in_param);
  2183. break;
  2184. case RES_MTT:
  2185. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  2186. vhcr->in_param, &vhcr->out_param);
  2187. break;
  2188. case RES_MPT:
  2189. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  2190. vhcr->in_param);
  2191. break;
  2192. case RES_CQ:
  2193. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  2194. vhcr->in_param, &vhcr->out_param);
  2195. break;
  2196. case RES_SRQ:
  2197. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  2198. vhcr->in_param, &vhcr->out_param);
  2199. break;
  2200. case RES_MAC:
  2201. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  2202. vhcr->in_param, &vhcr->out_param,
  2203. (vhcr->in_modifier >> 8) & 0xFF);
  2204. break;
  2205. case RES_VLAN:
  2206. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  2207. vhcr->in_param, &vhcr->out_param,
  2208. (vhcr->in_modifier >> 8) & 0xFF);
  2209. break;
  2210. case RES_COUNTER:
  2211. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  2212. vhcr->in_param, &vhcr->out_param);
  2213. break;
  2214. case RES_XRCD:
  2215. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  2216. vhcr->in_param, &vhcr->out_param);
  2217. default:
  2218. break;
  2219. }
  2220. return err;
  2221. }
  2222. /* ugly but other choices are uglier */
  2223. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  2224. {
  2225. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  2226. }
  2227. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  2228. {
  2229. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  2230. }
  2231. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  2232. {
  2233. return be32_to_cpu(mpt->mtt_sz);
  2234. }
  2235. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  2236. {
  2237. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  2238. }
  2239. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  2240. {
  2241. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  2242. }
  2243. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  2244. {
  2245. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  2246. }
  2247. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  2248. {
  2249. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  2250. }
  2251. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  2252. {
  2253. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  2254. }
  2255. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  2256. {
  2257. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  2258. }
  2259. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  2260. {
  2261. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  2262. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  2263. int log_sq_sride = qpc->sq_size_stride & 7;
  2264. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  2265. int log_rq_stride = qpc->rq_size_stride & 7;
  2266. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  2267. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  2268. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  2269. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  2270. int sq_size;
  2271. int rq_size;
  2272. int total_pages;
  2273. int total_mem;
  2274. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  2275. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  2276. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  2277. total_mem = sq_size + rq_size;
  2278. total_pages =
  2279. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  2280. page_shift);
  2281. return total_pages;
  2282. }
  2283. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  2284. int size, struct res_mtt *mtt)
  2285. {
  2286. int res_start = mtt->com.res_id;
  2287. int res_size = (1 << mtt->order);
  2288. if (start < res_start || start + size > res_start + res_size)
  2289. return -EPERM;
  2290. return 0;
  2291. }
  2292. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2293. struct mlx4_vhcr *vhcr,
  2294. struct mlx4_cmd_mailbox *inbox,
  2295. struct mlx4_cmd_mailbox *outbox,
  2296. struct mlx4_cmd_info *cmd)
  2297. {
  2298. int err;
  2299. int index = vhcr->in_modifier;
  2300. struct res_mtt *mtt;
  2301. struct res_mpt *mpt;
  2302. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  2303. int phys;
  2304. int id;
  2305. u32 pd;
  2306. int pd_slave;
  2307. id = index & mpt_mask(dev);
  2308. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  2309. if (err)
  2310. return err;
  2311. /* Disable memory windows for VFs. */
  2312. if (!mr_is_region(inbox->buf)) {
  2313. err = -EPERM;
  2314. goto ex_abort;
  2315. }
  2316. /* Make sure that the PD bits related to the slave id are zeros. */
  2317. pd = mr_get_pd(inbox->buf);
  2318. pd_slave = (pd >> 17) & 0x7f;
  2319. if (pd_slave != 0 && --pd_slave != slave) {
  2320. err = -EPERM;
  2321. goto ex_abort;
  2322. }
  2323. if (mr_is_fmr(inbox->buf)) {
  2324. /* FMR and Bind Enable are forbidden in slave devices. */
  2325. if (mr_is_bind_enabled(inbox->buf)) {
  2326. err = -EPERM;
  2327. goto ex_abort;
  2328. }
  2329. /* FMR and Memory Windows are also forbidden. */
  2330. if (!mr_is_region(inbox->buf)) {
  2331. err = -EPERM;
  2332. goto ex_abort;
  2333. }
  2334. }
  2335. phys = mr_phys_mpt(inbox->buf);
  2336. if (!phys) {
  2337. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2338. if (err)
  2339. goto ex_abort;
  2340. err = check_mtt_range(dev, slave, mtt_base,
  2341. mr_get_mtt_size(inbox->buf), mtt);
  2342. if (err)
  2343. goto ex_put;
  2344. mpt->mtt = mtt;
  2345. }
  2346. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2347. if (err)
  2348. goto ex_put;
  2349. if (!phys) {
  2350. atomic_inc(&mtt->ref_count);
  2351. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2352. }
  2353. res_end_move(dev, slave, RES_MPT, id);
  2354. return 0;
  2355. ex_put:
  2356. if (!phys)
  2357. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2358. ex_abort:
  2359. res_abort_move(dev, slave, RES_MPT, id);
  2360. return err;
  2361. }
  2362. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2363. struct mlx4_vhcr *vhcr,
  2364. struct mlx4_cmd_mailbox *inbox,
  2365. struct mlx4_cmd_mailbox *outbox,
  2366. struct mlx4_cmd_info *cmd)
  2367. {
  2368. int err;
  2369. int index = vhcr->in_modifier;
  2370. struct res_mpt *mpt;
  2371. int id;
  2372. id = index & mpt_mask(dev);
  2373. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  2374. if (err)
  2375. return err;
  2376. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2377. if (err)
  2378. goto ex_abort;
  2379. if (mpt->mtt)
  2380. atomic_dec(&mpt->mtt->ref_count);
  2381. res_end_move(dev, slave, RES_MPT, id);
  2382. return 0;
  2383. ex_abort:
  2384. res_abort_move(dev, slave, RES_MPT, id);
  2385. return err;
  2386. }
  2387. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2388. struct mlx4_vhcr *vhcr,
  2389. struct mlx4_cmd_mailbox *inbox,
  2390. struct mlx4_cmd_mailbox *outbox,
  2391. struct mlx4_cmd_info *cmd)
  2392. {
  2393. int err;
  2394. int index = vhcr->in_modifier;
  2395. struct res_mpt *mpt;
  2396. int id;
  2397. id = index & mpt_mask(dev);
  2398. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2399. if (err)
  2400. return err;
  2401. if (mpt->com.from_state == RES_MPT_MAPPED) {
  2402. /* In order to allow rereg in SRIOV, we need to alter the MPT entry. To do
  2403. * that, the VF must read the MPT. But since the MPT entry memory is not
  2404. * in the VF's virtual memory space, it must use QUERY_MPT to obtain the
  2405. * entry contents. To guarantee that the MPT cannot be changed, the driver
  2406. * must perform HW2SW_MPT before this query and return the MPT entry to HW
  2407. * ownership fofollowing the change. The change here allows the VF to
  2408. * perform QUERY_MPT also when the entry is in SW ownership.
  2409. */
  2410. struct mlx4_mpt_entry *mpt_entry = mlx4_table_find(
  2411. &mlx4_priv(dev)->mr_table.dmpt_table,
  2412. mpt->key, NULL);
  2413. if (NULL == mpt_entry || NULL == outbox->buf) {
  2414. err = -EINVAL;
  2415. goto out;
  2416. }
  2417. memcpy(outbox->buf, mpt_entry, sizeof(*mpt_entry));
  2418. err = 0;
  2419. } else if (mpt->com.from_state == RES_MPT_HW) {
  2420. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2421. } else {
  2422. err = -EBUSY;
  2423. goto out;
  2424. }
  2425. out:
  2426. put_res(dev, slave, id, RES_MPT);
  2427. return err;
  2428. }
  2429. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  2430. {
  2431. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  2432. }
  2433. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  2434. {
  2435. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  2436. }
  2437. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  2438. {
  2439. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  2440. }
  2441. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  2442. struct mlx4_qp_context *context)
  2443. {
  2444. u32 qpn = vhcr->in_modifier & 0xffffff;
  2445. u32 qkey = 0;
  2446. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  2447. return;
  2448. /* adjust qkey in qp context */
  2449. context->qkey = cpu_to_be32(qkey);
  2450. }
  2451. static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
  2452. struct mlx4_qp_context *qpc,
  2453. struct mlx4_cmd_mailbox *inbox);
  2454. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2455. struct mlx4_vhcr *vhcr,
  2456. struct mlx4_cmd_mailbox *inbox,
  2457. struct mlx4_cmd_mailbox *outbox,
  2458. struct mlx4_cmd_info *cmd)
  2459. {
  2460. int err;
  2461. int qpn = vhcr->in_modifier & 0x7fffff;
  2462. struct res_mtt *mtt;
  2463. struct res_qp *qp;
  2464. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2465. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  2466. int mtt_size = qp_get_mtt_size(qpc);
  2467. struct res_cq *rcq;
  2468. struct res_cq *scq;
  2469. int rcqn = qp_get_rcqn(qpc);
  2470. int scqn = qp_get_scqn(qpc);
  2471. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  2472. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  2473. struct res_srq *srq;
  2474. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  2475. err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
  2476. if (err)
  2477. return err;
  2478. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  2479. if (err)
  2480. return err;
  2481. qp->local_qpn = local_qpn;
  2482. qp->sched_queue = 0;
  2483. qp->param3 = 0;
  2484. qp->vlan_control = 0;
  2485. qp->fvl_rx = 0;
  2486. qp->pri_path_fl = 0;
  2487. qp->vlan_index = 0;
  2488. qp->feup = 0;
  2489. qp->qpc_flags = be32_to_cpu(qpc->flags);
  2490. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2491. if (err)
  2492. goto ex_abort;
  2493. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2494. if (err)
  2495. goto ex_put_mtt;
  2496. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  2497. if (err)
  2498. goto ex_put_mtt;
  2499. if (scqn != rcqn) {
  2500. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  2501. if (err)
  2502. goto ex_put_rcq;
  2503. } else
  2504. scq = rcq;
  2505. if (use_srq) {
  2506. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2507. if (err)
  2508. goto ex_put_scq;
  2509. }
  2510. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2511. update_pkey_index(dev, slave, inbox);
  2512. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2513. if (err)
  2514. goto ex_put_srq;
  2515. atomic_inc(&mtt->ref_count);
  2516. qp->mtt = mtt;
  2517. atomic_inc(&rcq->ref_count);
  2518. qp->rcq = rcq;
  2519. atomic_inc(&scq->ref_count);
  2520. qp->scq = scq;
  2521. if (scqn != rcqn)
  2522. put_res(dev, slave, scqn, RES_CQ);
  2523. if (use_srq) {
  2524. atomic_inc(&srq->ref_count);
  2525. put_res(dev, slave, srqn, RES_SRQ);
  2526. qp->srq = srq;
  2527. }
  2528. put_res(dev, slave, rcqn, RES_CQ);
  2529. put_res(dev, slave, mtt_base, RES_MTT);
  2530. res_end_move(dev, slave, RES_QP, qpn);
  2531. return 0;
  2532. ex_put_srq:
  2533. if (use_srq)
  2534. put_res(dev, slave, srqn, RES_SRQ);
  2535. ex_put_scq:
  2536. if (scqn != rcqn)
  2537. put_res(dev, slave, scqn, RES_CQ);
  2538. ex_put_rcq:
  2539. put_res(dev, slave, rcqn, RES_CQ);
  2540. ex_put_mtt:
  2541. put_res(dev, slave, mtt_base, RES_MTT);
  2542. ex_abort:
  2543. res_abort_move(dev, slave, RES_QP, qpn);
  2544. return err;
  2545. }
  2546. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  2547. {
  2548. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  2549. }
  2550. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  2551. {
  2552. int log_eq_size = eqc->log_eq_size & 0x1f;
  2553. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  2554. if (log_eq_size + 5 < page_shift)
  2555. return 1;
  2556. return 1 << (log_eq_size + 5 - page_shift);
  2557. }
  2558. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  2559. {
  2560. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  2561. }
  2562. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  2563. {
  2564. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  2565. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  2566. if (log_cq_size + 5 < page_shift)
  2567. return 1;
  2568. return 1 << (log_cq_size + 5 - page_shift);
  2569. }
  2570. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2571. struct mlx4_vhcr *vhcr,
  2572. struct mlx4_cmd_mailbox *inbox,
  2573. struct mlx4_cmd_mailbox *outbox,
  2574. struct mlx4_cmd_info *cmd)
  2575. {
  2576. int err;
  2577. int eqn = vhcr->in_modifier;
  2578. int res_id = (slave << 10) | eqn;
  2579. struct mlx4_eq_context *eqc = inbox->buf;
  2580. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  2581. int mtt_size = eq_get_mtt_size(eqc);
  2582. struct res_eq *eq;
  2583. struct res_mtt *mtt;
  2584. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2585. if (err)
  2586. return err;
  2587. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  2588. if (err)
  2589. goto out_add;
  2590. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2591. if (err)
  2592. goto out_move;
  2593. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2594. if (err)
  2595. goto out_put;
  2596. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2597. if (err)
  2598. goto out_put;
  2599. atomic_inc(&mtt->ref_count);
  2600. eq->mtt = mtt;
  2601. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2602. res_end_move(dev, slave, RES_EQ, res_id);
  2603. return 0;
  2604. out_put:
  2605. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2606. out_move:
  2607. res_abort_move(dev, slave, RES_EQ, res_id);
  2608. out_add:
  2609. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2610. return err;
  2611. }
  2612. int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
  2613. struct mlx4_vhcr *vhcr,
  2614. struct mlx4_cmd_mailbox *inbox,
  2615. struct mlx4_cmd_mailbox *outbox,
  2616. struct mlx4_cmd_info *cmd)
  2617. {
  2618. int err;
  2619. u8 get = vhcr->op_modifier;
  2620. if (get != 1)
  2621. return -EPERM;
  2622. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2623. return err;
  2624. }
  2625. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  2626. int len, struct res_mtt **res)
  2627. {
  2628. struct mlx4_priv *priv = mlx4_priv(dev);
  2629. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2630. struct res_mtt *mtt;
  2631. int err = -EINVAL;
  2632. spin_lock_irq(mlx4_tlock(dev));
  2633. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  2634. com.list) {
  2635. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  2636. *res = mtt;
  2637. mtt->com.from_state = mtt->com.state;
  2638. mtt->com.state = RES_MTT_BUSY;
  2639. err = 0;
  2640. break;
  2641. }
  2642. }
  2643. spin_unlock_irq(mlx4_tlock(dev));
  2644. return err;
  2645. }
  2646. static int verify_qp_parameters(struct mlx4_dev *dev,
  2647. struct mlx4_vhcr *vhcr,
  2648. struct mlx4_cmd_mailbox *inbox,
  2649. enum qp_transition transition, u8 slave)
  2650. {
  2651. u32 qp_type;
  2652. u32 qpn;
  2653. struct mlx4_qp_context *qp_ctx;
  2654. enum mlx4_qp_optpar optpar;
  2655. int port;
  2656. int num_gids;
  2657. qp_ctx = inbox->buf + 8;
  2658. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  2659. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  2660. if (slave != mlx4_master_func_num(dev)) {
  2661. qp_ctx->params2 &= ~MLX4_QP_BIT_FPP;
  2662. /* setting QP rate-limit is disallowed for VFs */
  2663. if (qp_ctx->rate_limit_params)
  2664. return -EPERM;
  2665. }
  2666. switch (qp_type) {
  2667. case MLX4_QP_ST_RC:
  2668. case MLX4_QP_ST_XRC:
  2669. case MLX4_QP_ST_UC:
  2670. switch (transition) {
  2671. case QP_TRANS_INIT2RTR:
  2672. case QP_TRANS_RTR2RTS:
  2673. case QP_TRANS_RTS2RTS:
  2674. case QP_TRANS_SQD2SQD:
  2675. case QP_TRANS_SQD2RTS:
  2676. if (slave != mlx4_master_func_num(dev)) {
  2677. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  2678. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2679. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2680. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2681. else
  2682. num_gids = 1;
  2683. if (qp_ctx->pri_path.mgid_index >= num_gids)
  2684. return -EINVAL;
  2685. }
  2686. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  2687. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  2688. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2689. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2690. else
  2691. num_gids = 1;
  2692. if (qp_ctx->alt_path.mgid_index >= num_gids)
  2693. return -EINVAL;
  2694. }
  2695. }
  2696. break;
  2697. default:
  2698. break;
  2699. }
  2700. break;
  2701. case MLX4_QP_ST_MLX:
  2702. qpn = vhcr->in_modifier & 0x7fffff;
  2703. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2704. if (transition == QP_TRANS_INIT2RTR &&
  2705. slave != mlx4_master_func_num(dev) &&
  2706. mlx4_is_qp_reserved(dev, qpn) &&
  2707. !mlx4_vf_smi_enabled(dev, slave, port)) {
  2708. /* only enabled VFs may create MLX proxy QPs */
  2709. mlx4_err(dev, "%s: unprivileged slave %d attempting to create an MLX proxy special QP on port %d\n",
  2710. __func__, slave, port);
  2711. return -EPERM;
  2712. }
  2713. break;
  2714. default:
  2715. break;
  2716. }
  2717. return 0;
  2718. }
  2719. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  2720. struct mlx4_vhcr *vhcr,
  2721. struct mlx4_cmd_mailbox *inbox,
  2722. struct mlx4_cmd_mailbox *outbox,
  2723. struct mlx4_cmd_info *cmd)
  2724. {
  2725. struct mlx4_mtt mtt;
  2726. __be64 *page_list = inbox->buf;
  2727. u64 *pg_list = (u64 *)page_list;
  2728. int i;
  2729. struct res_mtt *rmtt = NULL;
  2730. int start = be64_to_cpu(page_list[0]);
  2731. int npages = vhcr->in_modifier;
  2732. int err;
  2733. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  2734. if (err)
  2735. return err;
  2736. /* Call the SW implementation of write_mtt:
  2737. * - Prepare a dummy mtt struct
  2738. * - Translate inbox contents to simple addresses in host endianness */
  2739. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  2740. we don't really use it */
  2741. mtt.order = 0;
  2742. mtt.page_shift = 0;
  2743. for (i = 0; i < npages; ++i)
  2744. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  2745. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  2746. ((u64 *)page_list + 2));
  2747. if (rmtt)
  2748. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  2749. return err;
  2750. }
  2751. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2752. struct mlx4_vhcr *vhcr,
  2753. struct mlx4_cmd_mailbox *inbox,
  2754. struct mlx4_cmd_mailbox *outbox,
  2755. struct mlx4_cmd_info *cmd)
  2756. {
  2757. int eqn = vhcr->in_modifier;
  2758. int res_id = eqn | (slave << 10);
  2759. struct res_eq *eq;
  2760. int err;
  2761. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2762. if (err)
  2763. return err;
  2764. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2765. if (err)
  2766. goto ex_abort;
  2767. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2768. if (err)
  2769. goto ex_put;
  2770. atomic_dec(&eq->mtt->ref_count);
  2771. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2772. res_end_move(dev, slave, RES_EQ, res_id);
  2773. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2774. return 0;
  2775. ex_put:
  2776. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2777. ex_abort:
  2778. res_abort_move(dev, slave, RES_EQ, res_id);
  2779. return err;
  2780. }
  2781. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2782. {
  2783. struct mlx4_priv *priv = mlx4_priv(dev);
  2784. struct mlx4_slave_event_eq_info *event_eq;
  2785. struct mlx4_cmd_mailbox *mailbox;
  2786. u32 in_modifier = 0;
  2787. int err;
  2788. int res_id;
  2789. struct res_eq *req;
  2790. if (!priv->mfunc.master.slave_state)
  2791. return -EINVAL;
  2792. /* check for slave valid, slave not PF, and slave active */
  2793. if (slave < 0 || slave > dev->persist->num_vfs ||
  2794. slave == dev->caps.function ||
  2795. !priv->mfunc.master.slave_state[slave].active)
  2796. return 0;
  2797. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2798. /* Create the event only if the slave is registered */
  2799. if (event_eq->eqn < 0)
  2800. return 0;
  2801. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2802. res_id = (slave << 10) | event_eq->eqn;
  2803. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2804. if (err)
  2805. goto unlock;
  2806. if (req->com.from_state != RES_EQ_HW) {
  2807. err = -EINVAL;
  2808. goto put;
  2809. }
  2810. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2811. if (IS_ERR(mailbox)) {
  2812. err = PTR_ERR(mailbox);
  2813. goto put;
  2814. }
  2815. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2816. ++event_eq->token;
  2817. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2818. }
  2819. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2820. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0x3ff) << 16);
  2821. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2822. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2823. MLX4_CMD_NATIVE);
  2824. put_res(dev, slave, res_id, RES_EQ);
  2825. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2826. mlx4_free_cmd_mailbox(dev, mailbox);
  2827. return err;
  2828. put:
  2829. put_res(dev, slave, res_id, RES_EQ);
  2830. unlock:
  2831. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2832. return err;
  2833. }
  2834. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2835. struct mlx4_vhcr *vhcr,
  2836. struct mlx4_cmd_mailbox *inbox,
  2837. struct mlx4_cmd_mailbox *outbox,
  2838. struct mlx4_cmd_info *cmd)
  2839. {
  2840. int eqn = vhcr->in_modifier;
  2841. int res_id = eqn | (slave << 10);
  2842. struct res_eq *eq;
  2843. int err;
  2844. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2845. if (err)
  2846. return err;
  2847. if (eq->com.from_state != RES_EQ_HW) {
  2848. err = -EINVAL;
  2849. goto ex_put;
  2850. }
  2851. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2852. ex_put:
  2853. put_res(dev, slave, res_id, RES_EQ);
  2854. return err;
  2855. }
  2856. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2857. struct mlx4_vhcr *vhcr,
  2858. struct mlx4_cmd_mailbox *inbox,
  2859. struct mlx4_cmd_mailbox *outbox,
  2860. struct mlx4_cmd_info *cmd)
  2861. {
  2862. int err;
  2863. int cqn = vhcr->in_modifier;
  2864. struct mlx4_cq_context *cqc = inbox->buf;
  2865. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2866. struct res_cq *cq = NULL;
  2867. struct res_mtt *mtt;
  2868. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2869. if (err)
  2870. return err;
  2871. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2872. if (err)
  2873. goto out_move;
  2874. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2875. if (err)
  2876. goto out_put;
  2877. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2878. if (err)
  2879. goto out_put;
  2880. atomic_inc(&mtt->ref_count);
  2881. cq->mtt = mtt;
  2882. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2883. res_end_move(dev, slave, RES_CQ, cqn);
  2884. return 0;
  2885. out_put:
  2886. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2887. out_move:
  2888. res_abort_move(dev, slave, RES_CQ, cqn);
  2889. return err;
  2890. }
  2891. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2892. struct mlx4_vhcr *vhcr,
  2893. struct mlx4_cmd_mailbox *inbox,
  2894. struct mlx4_cmd_mailbox *outbox,
  2895. struct mlx4_cmd_info *cmd)
  2896. {
  2897. int err;
  2898. int cqn = vhcr->in_modifier;
  2899. struct res_cq *cq = NULL;
  2900. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2901. if (err)
  2902. return err;
  2903. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2904. if (err)
  2905. goto out_move;
  2906. atomic_dec(&cq->mtt->ref_count);
  2907. res_end_move(dev, slave, RES_CQ, cqn);
  2908. return 0;
  2909. out_move:
  2910. res_abort_move(dev, slave, RES_CQ, cqn);
  2911. return err;
  2912. }
  2913. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2914. struct mlx4_vhcr *vhcr,
  2915. struct mlx4_cmd_mailbox *inbox,
  2916. struct mlx4_cmd_mailbox *outbox,
  2917. struct mlx4_cmd_info *cmd)
  2918. {
  2919. int cqn = vhcr->in_modifier;
  2920. struct res_cq *cq;
  2921. int err;
  2922. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2923. if (err)
  2924. return err;
  2925. if (cq->com.from_state != RES_CQ_HW)
  2926. goto ex_put;
  2927. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2928. ex_put:
  2929. put_res(dev, slave, cqn, RES_CQ);
  2930. return err;
  2931. }
  2932. static int handle_resize(struct mlx4_dev *dev, int slave,
  2933. struct mlx4_vhcr *vhcr,
  2934. struct mlx4_cmd_mailbox *inbox,
  2935. struct mlx4_cmd_mailbox *outbox,
  2936. struct mlx4_cmd_info *cmd,
  2937. struct res_cq *cq)
  2938. {
  2939. int err;
  2940. struct res_mtt *orig_mtt;
  2941. struct res_mtt *mtt;
  2942. struct mlx4_cq_context *cqc = inbox->buf;
  2943. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2944. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2945. if (err)
  2946. return err;
  2947. if (orig_mtt != cq->mtt) {
  2948. err = -EINVAL;
  2949. goto ex_put;
  2950. }
  2951. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2952. if (err)
  2953. goto ex_put;
  2954. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2955. if (err)
  2956. goto ex_put1;
  2957. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2958. if (err)
  2959. goto ex_put1;
  2960. atomic_dec(&orig_mtt->ref_count);
  2961. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2962. atomic_inc(&mtt->ref_count);
  2963. cq->mtt = mtt;
  2964. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2965. return 0;
  2966. ex_put1:
  2967. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2968. ex_put:
  2969. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2970. return err;
  2971. }
  2972. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2973. struct mlx4_vhcr *vhcr,
  2974. struct mlx4_cmd_mailbox *inbox,
  2975. struct mlx4_cmd_mailbox *outbox,
  2976. struct mlx4_cmd_info *cmd)
  2977. {
  2978. int cqn = vhcr->in_modifier;
  2979. struct res_cq *cq;
  2980. int err;
  2981. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2982. if (err)
  2983. return err;
  2984. if (cq->com.from_state != RES_CQ_HW)
  2985. goto ex_put;
  2986. if (vhcr->op_modifier == 0) {
  2987. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2988. goto ex_put;
  2989. }
  2990. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2991. ex_put:
  2992. put_res(dev, slave, cqn, RES_CQ);
  2993. return err;
  2994. }
  2995. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2996. {
  2997. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2998. int log_rq_stride = srqc->logstride & 7;
  2999. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  3000. if (log_srq_size + log_rq_stride + 4 < page_shift)
  3001. return 1;
  3002. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  3003. }
  3004. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3005. struct mlx4_vhcr *vhcr,
  3006. struct mlx4_cmd_mailbox *inbox,
  3007. struct mlx4_cmd_mailbox *outbox,
  3008. struct mlx4_cmd_info *cmd)
  3009. {
  3010. int err;
  3011. int srqn = vhcr->in_modifier;
  3012. struct res_mtt *mtt;
  3013. struct res_srq *srq = NULL;
  3014. struct mlx4_srq_context *srqc = inbox->buf;
  3015. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  3016. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  3017. return -EINVAL;
  3018. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  3019. if (err)
  3020. return err;
  3021. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  3022. if (err)
  3023. goto ex_abort;
  3024. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  3025. mtt);
  3026. if (err)
  3027. goto ex_put_mtt;
  3028. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3029. if (err)
  3030. goto ex_put_mtt;
  3031. atomic_inc(&mtt->ref_count);
  3032. srq->mtt = mtt;
  3033. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  3034. res_end_move(dev, slave, RES_SRQ, srqn);
  3035. return 0;
  3036. ex_put_mtt:
  3037. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  3038. ex_abort:
  3039. res_abort_move(dev, slave, RES_SRQ, srqn);
  3040. return err;
  3041. }
  3042. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3043. struct mlx4_vhcr *vhcr,
  3044. struct mlx4_cmd_mailbox *inbox,
  3045. struct mlx4_cmd_mailbox *outbox,
  3046. struct mlx4_cmd_info *cmd)
  3047. {
  3048. int err;
  3049. int srqn = vhcr->in_modifier;
  3050. struct res_srq *srq = NULL;
  3051. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  3052. if (err)
  3053. return err;
  3054. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3055. if (err)
  3056. goto ex_abort;
  3057. atomic_dec(&srq->mtt->ref_count);
  3058. if (srq->cq)
  3059. atomic_dec(&srq->cq->ref_count);
  3060. res_end_move(dev, slave, RES_SRQ, srqn);
  3061. return 0;
  3062. ex_abort:
  3063. res_abort_move(dev, slave, RES_SRQ, srqn);
  3064. return err;
  3065. }
  3066. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3067. struct mlx4_vhcr *vhcr,
  3068. struct mlx4_cmd_mailbox *inbox,
  3069. struct mlx4_cmd_mailbox *outbox,
  3070. struct mlx4_cmd_info *cmd)
  3071. {
  3072. int err;
  3073. int srqn = vhcr->in_modifier;
  3074. struct res_srq *srq;
  3075. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  3076. if (err)
  3077. return err;
  3078. if (srq->com.from_state != RES_SRQ_HW) {
  3079. err = -EBUSY;
  3080. goto out;
  3081. }
  3082. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3083. out:
  3084. put_res(dev, slave, srqn, RES_SRQ);
  3085. return err;
  3086. }
  3087. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3088. struct mlx4_vhcr *vhcr,
  3089. struct mlx4_cmd_mailbox *inbox,
  3090. struct mlx4_cmd_mailbox *outbox,
  3091. struct mlx4_cmd_info *cmd)
  3092. {
  3093. int err;
  3094. int srqn = vhcr->in_modifier;
  3095. struct res_srq *srq;
  3096. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  3097. if (err)
  3098. return err;
  3099. if (srq->com.from_state != RES_SRQ_HW) {
  3100. err = -EBUSY;
  3101. goto out;
  3102. }
  3103. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3104. out:
  3105. put_res(dev, slave, srqn, RES_SRQ);
  3106. return err;
  3107. }
  3108. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  3109. struct mlx4_vhcr *vhcr,
  3110. struct mlx4_cmd_mailbox *inbox,
  3111. struct mlx4_cmd_mailbox *outbox,
  3112. struct mlx4_cmd_info *cmd)
  3113. {
  3114. int err;
  3115. int qpn = vhcr->in_modifier & 0x7fffff;
  3116. struct res_qp *qp;
  3117. err = get_res(dev, slave, qpn, RES_QP, &qp);
  3118. if (err)
  3119. return err;
  3120. if (qp->com.from_state != RES_QP_HW) {
  3121. err = -EBUSY;
  3122. goto out;
  3123. }
  3124. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3125. out:
  3126. put_res(dev, slave, qpn, RES_QP);
  3127. return err;
  3128. }
  3129. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  3130. struct mlx4_vhcr *vhcr,
  3131. struct mlx4_cmd_mailbox *inbox,
  3132. struct mlx4_cmd_mailbox *outbox,
  3133. struct mlx4_cmd_info *cmd)
  3134. {
  3135. struct mlx4_qp_context *context = inbox->buf + 8;
  3136. adjust_proxy_tun_qkey(dev, vhcr, context);
  3137. update_pkey_index(dev, slave, inbox);
  3138. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3139. }
  3140. static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
  3141. struct mlx4_qp_context *qpc,
  3142. struct mlx4_cmd_mailbox *inbox)
  3143. {
  3144. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *)inbox->buf);
  3145. u8 pri_sched_queue;
  3146. int port = mlx4_slave_convert_port(
  3147. dev, slave, (qpc->pri_path.sched_queue >> 6 & 1) + 1) - 1;
  3148. if (port < 0)
  3149. return -EINVAL;
  3150. pri_sched_queue = (qpc->pri_path.sched_queue & ~(1 << 6)) |
  3151. ((port & 1) << 6);
  3152. if (optpar & (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH | MLX4_QP_OPTPAR_SCHED_QUEUE) ||
  3153. qpc->pri_path.sched_queue || mlx4_is_eth(dev, port + 1)) {
  3154. qpc->pri_path.sched_queue = pri_sched_queue;
  3155. }
  3156. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  3157. port = mlx4_slave_convert_port(
  3158. dev, slave, (qpc->alt_path.sched_queue >> 6 & 1)
  3159. + 1) - 1;
  3160. if (port < 0)
  3161. return -EINVAL;
  3162. qpc->alt_path.sched_queue =
  3163. (qpc->alt_path.sched_queue & ~(1 << 6)) |
  3164. (port & 1) << 6;
  3165. }
  3166. return 0;
  3167. }
  3168. static int roce_verify_mac(struct mlx4_dev *dev, int slave,
  3169. struct mlx4_qp_context *qpc,
  3170. struct mlx4_cmd_mailbox *inbox)
  3171. {
  3172. u64 mac;
  3173. int port;
  3174. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  3175. u8 sched = *(u8 *)(inbox->buf + 64);
  3176. u8 smac_ix;
  3177. port = (sched >> 6 & 1) + 1;
  3178. if (mlx4_is_eth(dev, port) && (ts != MLX4_QP_ST_MLX)) {
  3179. smac_ix = qpc->pri_path.grh_mylmc & 0x7f;
  3180. if (mac_find_smac_ix_in_slave(dev, slave, port, smac_ix, &mac))
  3181. return -ENOENT;
  3182. }
  3183. return 0;
  3184. }
  3185. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  3186. struct mlx4_vhcr *vhcr,
  3187. struct mlx4_cmd_mailbox *inbox,
  3188. struct mlx4_cmd_mailbox *outbox,
  3189. struct mlx4_cmd_info *cmd)
  3190. {
  3191. int err;
  3192. struct mlx4_qp_context *qpc = inbox->buf + 8;
  3193. int qpn = vhcr->in_modifier & 0x7fffff;
  3194. struct res_qp *qp;
  3195. u8 orig_sched_queue;
  3196. __be32 orig_param3 = qpc->param3;
  3197. u8 orig_vlan_control = qpc->pri_path.vlan_control;
  3198. u8 orig_fvl_rx = qpc->pri_path.fvl_rx;
  3199. u8 orig_pri_path_fl = qpc->pri_path.fl;
  3200. u8 orig_vlan_index = qpc->pri_path.vlan_index;
  3201. u8 orig_feup = qpc->pri_path.feup;
  3202. err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
  3203. if (err)
  3204. return err;
  3205. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_INIT2RTR, slave);
  3206. if (err)
  3207. return err;
  3208. if (roce_verify_mac(dev, slave, qpc, inbox))
  3209. return -EINVAL;
  3210. update_pkey_index(dev, slave, inbox);
  3211. update_gid(dev, inbox, (u8)slave);
  3212. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  3213. orig_sched_queue = qpc->pri_path.sched_queue;
  3214. err = get_res(dev, slave, qpn, RES_QP, &qp);
  3215. if (err)
  3216. return err;
  3217. if (qp->com.from_state != RES_QP_HW) {
  3218. err = -EBUSY;
  3219. goto out;
  3220. }
  3221. err = update_vport_qp_param(dev, inbox, slave, qpn);
  3222. if (err)
  3223. goto out;
  3224. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3225. out:
  3226. /* if no error, save sched queue value passed in by VF. This is
  3227. * essentially the QOS value provided by the VF. This will be useful
  3228. * if we allow dynamic changes from VST back to VGT
  3229. */
  3230. if (!err) {
  3231. qp->sched_queue = orig_sched_queue;
  3232. qp->param3 = orig_param3;
  3233. qp->vlan_control = orig_vlan_control;
  3234. qp->fvl_rx = orig_fvl_rx;
  3235. qp->pri_path_fl = orig_pri_path_fl;
  3236. qp->vlan_index = orig_vlan_index;
  3237. qp->feup = orig_feup;
  3238. }
  3239. put_res(dev, slave, qpn, RES_QP);
  3240. return err;
  3241. }
  3242. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3243. struct mlx4_vhcr *vhcr,
  3244. struct mlx4_cmd_mailbox *inbox,
  3245. struct mlx4_cmd_mailbox *outbox,
  3246. struct mlx4_cmd_info *cmd)
  3247. {
  3248. int err;
  3249. struct mlx4_qp_context *context = inbox->buf + 8;
  3250. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3251. if (err)
  3252. return err;
  3253. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTR2RTS, slave);
  3254. if (err)
  3255. return err;
  3256. update_pkey_index(dev, slave, inbox);
  3257. update_gid(dev, inbox, (u8)slave);
  3258. adjust_proxy_tun_qkey(dev, vhcr, context);
  3259. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3260. }
  3261. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3262. struct mlx4_vhcr *vhcr,
  3263. struct mlx4_cmd_mailbox *inbox,
  3264. struct mlx4_cmd_mailbox *outbox,
  3265. struct mlx4_cmd_info *cmd)
  3266. {
  3267. int err;
  3268. struct mlx4_qp_context *context = inbox->buf + 8;
  3269. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3270. if (err)
  3271. return err;
  3272. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTS2RTS, slave);
  3273. if (err)
  3274. return err;
  3275. update_pkey_index(dev, slave, inbox);
  3276. update_gid(dev, inbox, (u8)slave);
  3277. adjust_proxy_tun_qkey(dev, vhcr, context);
  3278. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3279. }
  3280. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3281. struct mlx4_vhcr *vhcr,
  3282. struct mlx4_cmd_mailbox *inbox,
  3283. struct mlx4_cmd_mailbox *outbox,
  3284. struct mlx4_cmd_info *cmd)
  3285. {
  3286. struct mlx4_qp_context *context = inbox->buf + 8;
  3287. int err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3288. if (err)
  3289. return err;
  3290. adjust_proxy_tun_qkey(dev, vhcr, context);
  3291. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3292. }
  3293. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  3294. struct mlx4_vhcr *vhcr,
  3295. struct mlx4_cmd_mailbox *inbox,
  3296. struct mlx4_cmd_mailbox *outbox,
  3297. struct mlx4_cmd_info *cmd)
  3298. {
  3299. int err;
  3300. struct mlx4_qp_context *context = inbox->buf + 8;
  3301. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3302. if (err)
  3303. return err;
  3304. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2SQD, slave);
  3305. if (err)
  3306. return err;
  3307. adjust_proxy_tun_qkey(dev, vhcr, context);
  3308. update_gid(dev, inbox, (u8)slave);
  3309. update_pkey_index(dev, slave, inbox);
  3310. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3311. }
  3312. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3313. struct mlx4_vhcr *vhcr,
  3314. struct mlx4_cmd_mailbox *inbox,
  3315. struct mlx4_cmd_mailbox *outbox,
  3316. struct mlx4_cmd_info *cmd)
  3317. {
  3318. int err;
  3319. struct mlx4_qp_context *context = inbox->buf + 8;
  3320. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3321. if (err)
  3322. return err;
  3323. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2RTS, slave);
  3324. if (err)
  3325. return err;
  3326. adjust_proxy_tun_qkey(dev, vhcr, context);
  3327. update_gid(dev, inbox, (u8)slave);
  3328. update_pkey_index(dev, slave, inbox);
  3329. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3330. }
  3331. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  3332. struct mlx4_vhcr *vhcr,
  3333. struct mlx4_cmd_mailbox *inbox,
  3334. struct mlx4_cmd_mailbox *outbox,
  3335. struct mlx4_cmd_info *cmd)
  3336. {
  3337. int err;
  3338. int qpn = vhcr->in_modifier & 0x7fffff;
  3339. struct res_qp *qp;
  3340. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  3341. if (err)
  3342. return err;
  3343. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3344. if (err)
  3345. goto ex_abort;
  3346. atomic_dec(&qp->mtt->ref_count);
  3347. atomic_dec(&qp->rcq->ref_count);
  3348. atomic_dec(&qp->scq->ref_count);
  3349. if (qp->srq)
  3350. atomic_dec(&qp->srq->ref_count);
  3351. res_end_move(dev, slave, RES_QP, qpn);
  3352. return 0;
  3353. ex_abort:
  3354. res_abort_move(dev, slave, RES_QP, qpn);
  3355. return err;
  3356. }
  3357. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  3358. struct res_qp *rqp, u8 *gid)
  3359. {
  3360. struct res_gid *res;
  3361. list_for_each_entry(res, &rqp->mcg_list, list) {
  3362. if (!memcmp(res->gid, gid, 16))
  3363. return res;
  3364. }
  3365. return NULL;
  3366. }
  3367. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3368. u8 *gid, enum mlx4_protocol prot,
  3369. enum mlx4_steer_type steer, u64 reg_id)
  3370. {
  3371. struct res_gid *res;
  3372. int err;
  3373. res = kzalloc(sizeof *res, GFP_KERNEL);
  3374. if (!res)
  3375. return -ENOMEM;
  3376. spin_lock_irq(&rqp->mcg_spl);
  3377. if (find_gid(dev, slave, rqp, gid)) {
  3378. kfree(res);
  3379. err = -EEXIST;
  3380. } else {
  3381. memcpy(res->gid, gid, 16);
  3382. res->prot = prot;
  3383. res->steer = steer;
  3384. res->reg_id = reg_id;
  3385. list_add_tail(&res->list, &rqp->mcg_list);
  3386. err = 0;
  3387. }
  3388. spin_unlock_irq(&rqp->mcg_spl);
  3389. return err;
  3390. }
  3391. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3392. u8 *gid, enum mlx4_protocol prot,
  3393. enum mlx4_steer_type steer, u64 *reg_id)
  3394. {
  3395. struct res_gid *res;
  3396. int err;
  3397. spin_lock_irq(&rqp->mcg_spl);
  3398. res = find_gid(dev, slave, rqp, gid);
  3399. if (!res || res->prot != prot || res->steer != steer)
  3400. err = -EINVAL;
  3401. else {
  3402. *reg_id = res->reg_id;
  3403. list_del(&res->list);
  3404. kfree(res);
  3405. err = 0;
  3406. }
  3407. spin_unlock_irq(&rqp->mcg_spl);
  3408. return err;
  3409. }
  3410. static int qp_attach(struct mlx4_dev *dev, int slave, struct mlx4_qp *qp,
  3411. u8 gid[16], int block_loopback, enum mlx4_protocol prot,
  3412. enum mlx4_steer_type type, u64 *reg_id)
  3413. {
  3414. switch (dev->caps.steering_mode) {
  3415. case MLX4_STEERING_MODE_DEVICE_MANAGED: {
  3416. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3417. if (port < 0)
  3418. return port;
  3419. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  3420. block_loopback, prot,
  3421. reg_id);
  3422. }
  3423. case MLX4_STEERING_MODE_B0:
  3424. if (prot == MLX4_PROT_ETH) {
  3425. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3426. if (port < 0)
  3427. return port;
  3428. gid[5] = port;
  3429. }
  3430. return mlx4_qp_attach_common(dev, qp, gid,
  3431. block_loopback, prot, type);
  3432. default:
  3433. return -EINVAL;
  3434. }
  3435. }
  3436. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  3437. u8 gid[16], enum mlx4_protocol prot,
  3438. enum mlx4_steer_type type, u64 reg_id)
  3439. {
  3440. switch (dev->caps.steering_mode) {
  3441. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3442. return mlx4_flow_detach(dev, reg_id);
  3443. case MLX4_STEERING_MODE_B0:
  3444. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  3445. default:
  3446. return -EINVAL;
  3447. }
  3448. }
  3449. static int mlx4_adjust_port(struct mlx4_dev *dev, int slave,
  3450. u8 *gid, enum mlx4_protocol prot)
  3451. {
  3452. int real_port;
  3453. if (prot != MLX4_PROT_ETH)
  3454. return 0;
  3455. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0 ||
  3456. dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  3457. real_port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3458. if (real_port < 0)
  3459. return -EINVAL;
  3460. gid[5] = real_port;
  3461. }
  3462. return 0;
  3463. }
  3464. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3465. struct mlx4_vhcr *vhcr,
  3466. struct mlx4_cmd_mailbox *inbox,
  3467. struct mlx4_cmd_mailbox *outbox,
  3468. struct mlx4_cmd_info *cmd)
  3469. {
  3470. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3471. u8 *gid = inbox->buf;
  3472. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  3473. int err;
  3474. int qpn;
  3475. struct res_qp *rqp;
  3476. u64 reg_id = 0;
  3477. int attach = vhcr->op_modifier;
  3478. int block_loopback = vhcr->in_modifier >> 31;
  3479. u8 steer_type_mask = 2;
  3480. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  3481. qpn = vhcr->in_modifier & 0xffffff;
  3482. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3483. if (err)
  3484. return err;
  3485. qp.qpn = qpn;
  3486. if (attach) {
  3487. err = qp_attach(dev, slave, &qp, gid, block_loopback, prot,
  3488. type, &reg_id);
  3489. if (err) {
  3490. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  3491. goto ex_put;
  3492. }
  3493. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  3494. if (err)
  3495. goto ex_detach;
  3496. } else {
  3497. err = mlx4_adjust_port(dev, slave, gid, prot);
  3498. if (err)
  3499. goto ex_put;
  3500. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  3501. if (err)
  3502. goto ex_put;
  3503. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  3504. if (err)
  3505. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  3506. qpn, reg_id);
  3507. }
  3508. put_res(dev, slave, qpn, RES_QP);
  3509. return err;
  3510. ex_detach:
  3511. qp_detach(dev, &qp, gid, prot, type, reg_id);
  3512. ex_put:
  3513. put_res(dev, slave, qpn, RES_QP);
  3514. return err;
  3515. }
  3516. /*
  3517. * MAC validation for Flow Steering rules.
  3518. * VF can attach rules only with a mac address which is assigned to it.
  3519. */
  3520. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  3521. struct list_head *rlist)
  3522. {
  3523. struct mac_res *res, *tmp;
  3524. __be64 be_mac;
  3525. /* make sure it isn't multicast or broadcast mac*/
  3526. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  3527. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  3528. list_for_each_entry_safe(res, tmp, rlist, list) {
  3529. be_mac = cpu_to_be64(res->mac << 16);
  3530. if (ether_addr_equal((u8 *)&be_mac, eth_header->eth.dst_mac))
  3531. return 0;
  3532. }
  3533. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  3534. eth_header->eth.dst_mac, slave);
  3535. return -EINVAL;
  3536. }
  3537. return 0;
  3538. }
  3539. static void handle_eth_header_mcast_prio(struct mlx4_net_trans_rule_hw_ctrl *ctrl,
  3540. struct _rule_hw *eth_header)
  3541. {
  3542. if (is_multicast_ether_addr(eth_header->eth.dst_mac) ||
  3543. is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  3544. struct mlx4_net_trans_rule_hw_eth *eth =
  3545. (struct mlx4_net_trans_rule_hw_eth *)eth_header;
  3546. struct _rule_hw *next_rule = (struct _rule_hw *)(eth + 1);
  3547. bool last_rule = next_rule->size == 0 && next_rule->id == 0 &&
  3548. next_rule->rsvd == 0;
  3549. if (last_rule)
  3550. ctrl->prio = cpu_to_be16(MLX4_DOMAIN_NIC);
  3551. }
  3552. }
  3553. /*
  3554. * In case of missing eth header, append eth header with a MAC address
  3555. * assigned to the VF.
  3556. */
  3557. static int add_eth_header(struct mlx4_dev *dev, int slave,
  3558. struct mlx4_cmd_mailbox *inbox,
  3559. struct list_head *rlist, int header_id)
  3560. {
  3561. struct mac_res *res, *tmp;
  3562. u8 port;
  3563. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3564. struct mlx4_net_trans_rule_hw_eth *eth_header;
  3565. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  3566. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  3567. __be64 be_mac = 0;
  3568. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  3569. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3570. port = ctrl->port;
  3571. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  3572. /* Clear a space in the inbox for eth header */
  3573. switch (header_id) {
  3574. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3575. ip_header =
  3576. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  3577. memmove(ip_header, eth_header,
  3578. sizeof(*ip_header) + sizeof(*l4_header));
  3579. break;
  3580. case MLX4_NET_TRANS_RULE_ID_TCP:
  3581. case MLX4_NET_TRANS_RULE_ID_UDP:
  3582. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  3583. (eth_header + 1);
  3584. memmove(l4_header, eth_header, sizeof(*l4_header));
  3585. break;
  3586. default:
  3587. return -EINVAL;
  3588. }
  3589. list_for_each_entry_safe(res, tmp, rlist, list) {
  3590. if (port == res->port) {
  3591. be_mac = cpu_to_be64(res->mac << 16);
  3592. break;
  3593. }
  3594. }
  3595. if (!be_mac) {
  3596. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d\n",
  3597. port);
  3598. return -EINVAL;
  3599. }
  3600. memset(eth_header, 0, sizeof(*eth_header));
  3601. eth_header->size = sizeof(*eth_header) >> 2;
  3602. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  3603. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  3604. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  3605. return 0;
  3606. }
  3607. #define MLX4_UPD_QP_PATH_MASK_SUPPORTED ( \
  3608. 1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX |\
  3609. 1ULL << MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_MC_LB)
  3610. int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
  3611. struct mlx4_vhcr *vhcr,
  3612. struct mlx4_cmd_mailbox *inbox,
  3613. struct mlx4_cmd_mailbox *outbox,
  3614. struct mlx4_cmd_info *cmd_info)
  3615. {
  3616. int err;
  3617. u32 qpn = vhcr->in_modifier & 0xffffff;
  3618. struct res_qp *rqp;
  3619. u64 mac;
  3620. unsigned port;
  3621. u64 pri_addr_path_mask;
  3622. struct mlx4_update_qp_context *cmd;
  3623. int smac_index;
  3624. cmd = (struct mlx4_update_qp_context *)inbox->buf;
  3625. pri_addr_path_mask = be64_to_cpu(cmd->primary_addr_path_mask);
  3626. if (cmd->qp_mask || cmd->secondary_addr_path_mask ||
  3627. (pri_addr_path_mask & ~MLX4_UPD_QP_PATH_MASK_SUPPORTED))
  3628. return -EPERM;
  3629. if ((pri_addr_path_mask &
  3630. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_MC_LB)) &&
  3631. !(dev->caps.flags2 &
  3632. MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB)) {
  3633. mlx4_warn(dev,
  3634. "Src check LB for slave %d isn't supported\n",
  3635. slave);
  3636. return -ENOTSUPP;
  3637. }
  3638. /* Just change the smac for the QP */
  3639. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3640. if (err) {
  3641. mlx4_err(dev, "Updating qpn 0x%x for slave %d rejected\n", qpn, slave);
  3642. return err;
  3643. }
  3644. port = (rqp->sched_queue >> 6 & 1) + 1;
  3645. if (pri_addr_path_mask & (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)) {
  3646. smac_index = cmd->qp_context.pri_path.grh_mylmc;
  3647. err = mac_find_smac_ix_in_slave(dev, slave, port,
  3648. smac_index, &mac);
  3649. if (err) {
  3650. mlx4_err(dev, "Failed to update qpn 0x%x, MAC is invalid. smac_ix: %d\n",
  3651. qpn, smac_index);
  3652. goto err_mac;
  3653. }
  3654. }
  3655. err = mlx4_cmd(dev, inbox->dma,
  3656. vhcr->in_modifier, 0,
  3657. MLX4_CMD_UPDATE_QP, MLX4_CMD_TIME_CLASS_A,
  3658. MLX4_CMD_NATIVE);
  3659. if (err) {
  3660. mlx4_err(dev, "Failed to update qpn on qpn 0x%x, command failed\n", qpn);
  3661. goto err_mac;
  3662. }
  3663. err_mac:
  3664. put_res(dev, slave, qpn, RES_QP);
  3665. return err;
  3666. }
  3667. static u32 qp_attach_mbox_size(void *mbox)
  3668. {
  3669. u32 size = sizeof(struct mlx4_net_trans_rule_hw_ctrl);
  3670. struct _rule_hw *rule_header;
  3671. rule_header = (struct _rule_hw *)(mbox + size);
  3672. while (rule_header->size) {
  3673. size += rule_header->size * sizeof(u32);
  3674. rule_header += 1;
  3675. }
  3676. return size;
  3677. }
  3678. static int mlx4_do_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule);
  3679. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3680. struct mlx4_vhcr *vhcr,
  3681. struct mlx4_cmd_mailbox *inbox,
  3682. struct mlx4_cmd_mailbox *outbox,
  3683. struct mlx4_cmd_info *cmd)
  3684. {
  3685. struct mlx4_priv *priv = mlx4_priv(dev);
  3686. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3687. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  3688. int err;
  3689. int qpn;
  3690. struct res_qp *rqp;
  3691. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3692. struct _rule_hw *rule_header;
  3693. int header_id;
  3694. struct res_fs_rule *rrule;
  3695. u32 mbox_size;
  3696. if (dev->caps.steering_mode !=
  3697. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3698. return -EOPNOTSUPP;
  3699. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3700. err = mlx4_slave_convert_port(dev, slave, ctrl->port);
  3701. if (err <= 0)
  3702. return -EINVAL;
  3703. ctrl->port = err;
  3704. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  3705. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3706. if (err) {
  3707. pr_err("Steering rule with qpn 0x%x rejected\n", qpn);
  3708. return err;
  3709. }
  3710. rule_header = (struct _rule_hw *)(ctrl + 1);
  3711. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  3712. if (header_id == MLX4_NET_TRANS_RULE_ID_ETH)
  3713. handle_eth_header_mcast_prio(ctrl, rule_header);
  3714. if (slave == dev->caps.function)
  3715. goto execute;
  3716. switch (header_id) {
  3717. case MLX4_NET_TRANS_RULE_ID_ETH:
  3718. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  3719. err = -EINVAL;
  3720. goto err_put_qp;
  3721. }
  3722. break;
  3723. case MLX4_NET_TRANS_RULE_ID_IB:
  3724. break;
  3725. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3726. case MLX4_NET_TRANS_RULE_ID_TCP:
  3727. case MLX4_NET_TRANS_RULE_ID_UDP:
  3728. pr_warn("Can't attach FS rule without L2 headers, adding L2 header\n");
  3729. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  3730. err = -EINVAL;
  3731. goto err_put_qp;
  3732. }
  3733. vhcr->in_modifier +=
  3734. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  3735. break;
  3736. default:
  3737. pr_err("Corrupted mailbox\n");
  3738. err = -EINVAL;
  3739. goto err_put_qp;
  3740. }
  3741. execute:
  3742. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  3743. vhcr->in_modifier, 0,
  3744. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  3745. MLX4_CMD_NATIVE);
  3746. if (err)
  3747. goto err_put_qp;
  3748. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  3749. if (err) {
  3750. mlx4_err(dev, "Fail to add flow steering resources\n");
  3751. goto err_detach;
  3752. }
  3753. err = get_res(dev, slave, vhcr->out_param, RES_FS_RULE, &rrule);
  3754. if (err)
  3755. goto err_detach;
  3756. mbox_size = qp_attach_mbox_size(inbox->buf);
  3757. rrule->mirr_mbox = kmalloc(mbox_size, GFP_KERNEL);
  3758. if (!rrule->mirr_mbox) {
  3759. err = -ENOMEM;
  3760. goto err_put_rule;
  3761. }
  3762. rrule->mirr_mbox_size = mbox_size;
  3763. rrule->mirr_rule_id = 0;
  3764. memcpy(rrule->mirr_mbox, inbox->buf, mbox_size);
  3765. /* set different port */
  3766. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)rrule->mirr_mbox;
  3767. if (ctrl->port == 1)
  3768. ctrl->port = 2;
  3769. else
  3770. ctrl->port = 1;
  3771. if (mlx4_is_bonded(dev))
  3772. mlx4_do_mirror_rule(dev, rrule);
  3773. atomic_inc(&rqp->ref_count);
  3774. err_put_rule:
  3775. put_res(dev, slave, vhcr->out_param, RES_FS_RULE);
  3776. err_detach:
  3777. /* detach rule on error */
  3778. if (err)
  3779. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  3780. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3781. MLX4_CMD_NATIVE);
  3782. err_put_qp:
  3783. put_res(dev, slave, qpn, RES_QP);
  3784. return err;
  3785. }
  3786. static int mlx4_undo_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule)
  3787. {
  3788. int err;
  3789. err = rem_res_range(dev, fs_rule->com.owner, fs_rule->com.res_id, 1, RES_FS_RULE, 0);
  3790. if (err) {
  3791. mlx4_err(dev, "Fail to remove flow steering resources\n");
  3792. return err;
  3793. }
  3794. mlx4_cmd(dev, fs_rule->com.res_id, 0, 0, MLX4_QP_FLOW_STEERING_DETACH,
  3795. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  3796. return 0;
  3797. }
  3798. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  3799. struct mlx4_vhcr *vhcr,
  3800. struct mlx4_cmd_mailbox *inbox,
  3801. struct mlx4_cmd_mailbox *outbox,
  3802. struct mlx4_cmd_info *cmd)
  3803. {
  3804. int err;
  3805. struct res_qp *rqp;
  3806. struct res_fs_rule *rrule;
  3807. u64 mirr_reg_id;
  3808. if (dev->caps.steering_mode !=
  3809. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3810. return -EOPNOTSUPP;
  3811. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  3812. if (err)
  3813. return err;
  3814. if (!rrule->mirr_mbox) {
  3815. mlx4_err(dev, "Mirror rules cannot be removed explicitly\n");
  3816. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3817. return -EINVAL;
  3818. }
  3819. mirr_reg_id = rrule->mirr_rule_id;
  3820. kfree(rrule->mirr_mbox);
  3821. /* Release the rule form busy state before removal */
  3822. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3823. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  3824. if (err)
  3825. return err;
  3826. if (mirr_reg_id && mlx4_is_bonded(dev)) {
  3827. err = get_res(dev, slave, mirr_reg_id, RES_FS_RULE, &rrule);
  3828. if (err) {
  3829. mlx4_err(dev, "Fail to get resource of mirror rule\n");
  3830. } else {
  3831. put_res(dev, slave, mirr_reg_id, RES_FS_RULE);
  3832. mlx4_undo_mirror_rule(dev, rrule);
  3833. }
  3834. }
  3835. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  3836. if (err) {
  3837. mlx4_err(dev, "Fail to remove flow steering resources\n");
  3838. goto out;
  3839. }
  3840. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  3841. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3842. MLX4_CMD_NATIVE);
  3843. if (!err)
  3844. atomic_dec(&rqp->ref_count);
  3845. out:
  3846. put_res(dev, slave, rrule->qpn, RES_QP);
  3847. return err;
  3848. }
  3849. enum {
  3850. BUSY_MAX_RETRIES = 10
  3851. };
  3852. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  3853. struct mlx4_vhcr *vhcr,
  3854. struct mlx4_cmd_mailbox *inbox,
  3855. struct mlx4_cmd_mailbox *outbox,
  3856. struct mlx4_cmd_info *cmd)
  3857. {
  3858. int err;
  3859. int index = vhcr->in_modifier & 0xffff;
  3860. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  3861. if (err)
  3862. return err;
  3863. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3864. put_res(dev, slave, index, RES_COUNTER);
  3865. return err;
  3866. }
  3867. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  3868. {
  3869. struct res_gid *rgid;
  3870. struct res_gid *tmp;
  3871. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3872. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  3873. switch (dev->caps.steering_mode) {
  3874. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3875. mlx4_flow_detach(dev, rgid->reg_id);
  3876. break;
  3877. case MLX4_STEERING_MODE_B0:
  3878. qp.qpn = rqp->local_qpn;
  3879. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  3880. rgid->prot, rgid->steer);
  3881. break;
  3882. }
  3883. list_del(&rgid->list);
  3884. kfree(rgid);
  3885. }
  3886. }
  3887. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  3888. enum mlx4_resource type, int print)
  3889. {
  3890. struct mlx4_priv *priv = mlx4_priv(dev);
  3891. struct mlx4_resource_tracker *tracker =
  3892. &priv->mfunc.master.res_tracker;
  3893. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  3894. struct res_common *r;
  3895. struct res_common *tmp;
  3896. int busy;
  3897. busy = 0;
  3898. spin_lock_irq(mlx4_tlock(dev));
  3899. list_for_each_entry_safe(r, tmp, rlist, list) {
  3900. if (r->owner == slave) {
  3901. if (!r->removing) {
  3902. if (r->state == RES_ANY_BUSY) {
  3903. if (print)
  3904. mlx4_dbg(dev,
  3905. "%s id 0x%llx is busy\n",
  3906. resource_str(type),
  3907. r->res_id);
  3908. ++busy;
  3909. } else {
  3910. r->from_state = r->state;
  3911. r->state = RES_ANY_BUSY;
  3912. r->removing = 1;
  3913. }
  3914. }
  3915. }
  3916. }
  3917. spin_unlock_irq(mlx4_tlock(dev));
  3918. return busy;
  3919. }
  3920. static int move_all_busy(struct mlx4_dev *dev, int slave,
  3921. enum mlx4_resource type)
  3922. {
  3923. unsigned long begin;
  3924. int busy;
  3925. begin = jiffies;
  3926. do {
  3927. busy = _move_all_busy(dev, slave, type, 0);
  3928. if (time_after(jiffies, begin + 5 * HZ))
  3929. break;
  3930. if (busy)
  3931. cond_resched();
  3932. } while (busy);
  3933. if (busy)
  3934. busy = _move_all_busy(dev, slave, type, 1);
  3935. return busy;
  3936. }
  3937. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  3938. {
  3939. struct mlx4_priv *priv = mlx4_priv(dev);
  3940. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3941. struct list_head *qp_list =
  3942. &tracker->slave_list[slave].res_list[RES_QP];
  3943. struct res_qp *qp;
  3944. struct res_qp *tmp;
  3945. int state;
  3946. u64 in_param;
  3947. int qpn;
  3948. int err;
  3949. err = move_all_busy(dev, slave, RES_QP);
  3950. if (err)
  3951. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy for slave %d\n",
  3952. slave);
  3953. spin_lock_irq(mlx4_tlock(dev));
  3954. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3955. spin_unlock_irq(mlx4_tlock(dev));
  3956. if (qp->com.owner == slave) {
  3957. qpn = qp->com.res_id;
  3958. detach_qp(dev, slave, qp);
  3959. state = qp->com.from_state;
  3960. while (state != 0) {
  3961. switch (state) {
  3962. case RES_QP_RESERVED:
  3963. spin_lock_irq(mlx4_tlock(dev));
  3964. rb_erase(&qp->com.node,
  3965. &tracker->res_tree[RES_QP]);
  3966. list_del(&qp->com.list);
  3967. spin_unlock_irq(mlx4_tlock(dev));
  3968. if (!valid_reserved(dev, slave, qpn)) {
  3969. __mlx4_qp_release_range(dev, qpn, 1);
  3970. mlx4_release_resource(dev, slave,
  3971. RES_QP, 1, 0);
  3972. }
  3973. kfree(qp);
  3974. state = 0;
  3975. break;
  3976. case RES_QP_MAPPED:
  3977. if (!valid_reserved(dev, slave, qpn))
  3978. __mlx4_qp_free_icm(dev, qpn);
  3979. state = RES_QP_RESERVED;
  3980. break;
  3981. case RES_QP_HW:
  3982. in_param = slave;
  3983. err = mlx4_cmd(dev, in_param,
  3984. qp->local_qpn, 2,
  3985. MLX4_CMD_2RST_QP,
  3986. MLX4_CMD_TIME_CLASS_A,
  3987. MLX4_CMD_NATIVE);
  3988. if (err)
  3989. mlx4_dbg(dev, "rem_slave_qps: failed to move slave %d qpn %d to reset\n",
  3990. slave, qp->local_qpn);
  3991. atomic_dec(&qp->rcq->ref_count);
  3992. atomic_dec(&qp->scq->ref_count);
  3993. atomic_dec(&qp->mtt->ref_count);
  3994. if (qp->srq)
  3995. atomic_dec(&qp->srq->ref_count);
  3996. state = RES_QP_MAPPED;
  3997. break;
  3998. default:
  3999. state = 0;
  4000. }
  4001. }
  4002. }
  4003. spin_lock_irq(mlx4_tlock(dev));
  4004. }
  4005. spin_unlock_irq(mlx4_tlock(dev));
  4006. }
  4007. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  4008. {
  4009. struct mlx4_priv *priv = mlx4_priv(dev);
  4010. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4011. struct list_head *srq_list =
  4012. &tracker->slave_list[slave].res_list[RES_SRQ];
  4013. struct res_srq *srq;
  4014. struct res_srq *tmp;
  4015. int state;
  4016. u64 in_param;
  4017. LIST_HEAD(tlist);
  4018. int srqn;
  4019. int err;
  4020. err = move_all_busy(dev, slave, RES_SRQ);
  4021. if (err)
  4022. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs - too busy for slave %d\n",
  4023. slave);
  4024. spin_lock_irq(mlx4_tlock(dev));
  4025. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  4026. spin_unlock_irq(mlx4_tlock(dev));
  4027. if (srq->com.owner == slave) {
  4028. srqn = srq->com.res_id;
  4029. state = srq->com.from_state;
  4030. while (state != 0) {
  4031. switch (state) {
  4032. case RES_SRQ_ALLOCATED:
  4033. __mlx4_srq_free_icm(dev, srqn);
  4034. spin_lock_irq(mlx4_tlock(dev));
  4035. rb_erase(&srq->com.node,
  4036. &tracker->res_tree[RES_SRQ]);
  4037. list_del(&srq->com.list);
  4038. spin_unlock_irq(mlx4_tlock(dev));
  4039. mlx4_release_resource(dev, slave,
  4040. RES_SRQ, 1, 0);
  4041. kfree(srq);
  4042. state = 0;
  4043. break;
  4044. case RES_SRQ_HW:
  4045. in_param = slave;
  4046. err = mlx4_cmd(dev, in_param, srqn, 1,
  4047. MLX4_CMD_HW2SW_SRQ,
  4048. MLX4_CMD_TIME_CLASS_A,
  4049. MLX4_CMD_NATIVE);
  4050. if (err)
  4051. mlx4_dbg(dev, "rem_slave_srqs: failed to move slave %d srq %d to SW ownership\n",
  4052. slave, srqn);
  4053. atomic_dec(&srq->mtt->ref_count);
  4054. if (srq->cq)
  4055. atomic_dec(&srq->cq->ref_count);
  4056. state = RES_SRQ_ALLOCATED;
  4057. break;
  4058. default:
  4059. state = 0;
  4060. }
  4061. }
  4062. }
  4063. spin_lock_irq(mlx4_tlock(dev));
  4064. }
  4065. spin_unlock_irq(mlx4_tlock(dev));
  4066. }
  4067. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  4068. {
  4069. struct mlx4_priv *priv = mlx4_priv(dev);
  4070. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4071. struct list_head *cq_list =
  4072. &tracker->slave_list[slave].res_list[RES_CQ];
  4073. struct res_cq *cq;
  4074. struct res_cq *tmp;
  4075. int state;
  4076. u64 in_param;
  4077. LIST_HEAD(tlist);
  4078. int cqn;
  4079. int err;
  4080. err = move_all_busy(dev, slave, RES_CQ);
  4081. if (err)
  4082. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs - too busy for slave %d\n",
  4083. slave);
  4084. spin_lock_irq(mlx4_tlock(dev));
  4085. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  4086. spin_unlock_irq(mlx4_tlock(dev));
  4087. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  4088. cqn = cq->com.res_id;
  4089. state = cq->com.from_state;
  4090. while (state != 0) {
  4091. switch (state) {
  4092. case RES_CQ_ALLOCATED:
  4093. __mlx4_cq_free_icm(dev, cqn);
  4094. spin_lock_irq(mlx4_tlock(dev));
  4095. rb_erase(&cq->com.node,
  4096. &tracker->res_tree[RES_CQ]);
  4097. list_del(&cq->com.list);
  4098. spin_unlock_irq(mlx4_tlock(dev));
  4099. mlx4_release_resource(dev, slave,
  4100. RES_CQ, 1, 0);
  4101. kfree(cq);
  4102. state = 0;
  4103. break;
  4104. case RES_CQ_HW:
  4105. in_param = slave;
  4106. err = mlx4_cmd(dev, in_param, cqn, 1,
  4107. MLX4_CMD_HW2SW_CQ,
  4108. MLX4_CMD_TIME_CLASS_A,
  4109. MLX4_CMD_NATIVE);
  4110. if (err)
  4111. mlx4_dbg(dev, "rem_slave_cqs: failed to move slave %d cq %d to SW ownership\n",
  4112. slave, cqn);
  4113. atomic_dec(&cq->mtt->ref_count);
  4114. state = RES_CQ_ALLOCATED;
  4115. break;
  4116. default:
  4117. state = 0;
  4118. }
  4119. }
  4120. }
  4121. spin_lock_irq(mlx4_tlock(dev));
  4122. }
  4123. spin_unlock_irq(mlx4_tlock(dev));
  4124. }
  4125. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  4126. {
  4127. struct mlx4_priv *priv = mlx4_priv(dev);
  4128. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4129. struct list_head *mpt_list =
  4130. &tracker->slave_list[slave].res_list[RES_MPT];
  4131. struct res_mpt *mpt;
  4132. struct res_mpt *tmp;
  4133. int state;
  4134. u64 in_param;
  4135. LIST_HEAD(tlist);
  4136. int mptn;
  4137. int err;
  4138. err = move_all_busy(dev, slave, RES_MPT);
  4139. if (err)
  4140. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts - too busy for slave %d\n",
  4141. slave);
  4142. spin_lock_irq(mlx4_tlock(dev));
  4143. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  4144. spin_unlock_irq(mlx4_tlock(dev));
  4145. if (mpt->com.owner == slave) {
  4146. mptn = mpt->com.res_id;
  4147. state = mpt->com.from_state;
  4148. while (state != 0) {
  4149. switch (state) {
  4150. case RES_MPT_RESERVED:
  4151. __mlx4_mpt_release(dev, mpt->key);
  4152. spin_lock_irq(mlx4_tlock(dev));
  4153. rb_erase(&mpt->com.node,
  4154. &tracker->res_tree[RES_MPT]);
  4155. list_del(&mpt->com.list);
  4156. spin_unlock_irq(mlx4_tlock(dev));
  4157. mlx4_release_resource(dev, slave,
  4158. RES_MPT, 1, 0);
  4159. kfree(mpt);
  4160. state = 0;
  4161. break;
  4162. case RES_MPT_MAPPED:
  4163. __mlx4_mpt_free_icm(dev, mpt->key);
  4164. state = RES_MPT_RESERVED;
  4165. break;
  4166. case RES_MPT_HW:
  4167. in_param = slave;
  4168. err = mlx4_cmd(dev, in_param, mptn, 0,
  4169. MLX4_CMD_HW2SW_MPT,
  4170. MLX4_CMD_TIME_CLASS_A,
  4171. MLX4_CMD_NATIVE);
  4172. if (err)
  4173. mlx4_dbg(dev, "rem_slave_mrs: failed to move slave %d mpt %d to SW ownership\n",
  4174. slave, mptn);
  4175. if (mpt->mtt)
  4176. atomic_dec(&mpt->mtt->ref_count);
  4177. state = RES_MPT_MAPPED;
  4178. break;
  4179. default:
  4180. state = 0;
  4181. }
  4182. }
  4183. }
  4184. spin_lock_irq(mlx4_tlock(dev));
  4185. }
  4186. spin_unlock_irq(mlx4_tlock(dev));
  4187. }
  4188. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  4189. {
  4190. struct mlx4_priv *priv = mlx4_priv(dev);
  4191. struct mlx4_resource_tracker *tracker =
  4192. &priv->mfunc.master.res_tracker;
  4193. struct list_head *mtt_list =
  4194. &tracker->slave_list[slave].res_list[RES_MTT];
  4195. struct res_mtt *mtt;
  4196. struct res_mtt *tmp;
  4197. int state;
  4198. LIST_HEAD(tlist);
  4199. int base;
  4200. int err;
  4201. err = move_all_busy(dev, slave, RES_MTT);
  4202. if (err)
  4203. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts - too busy for slave %d\n",
  4204. slave);
  4205. spin_lock_irq(mlx4_tlock(dev));
  4206. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  4207. spin_unlock_irq(mlx4_tlock(dev));
  4208. if (mtt->com.owner == slave) {
  4209. base = mtt->com.res_id;
  4210. state = mtt->com.from_state;
  4211. while (state != 0) {
  4212. switch (state) {
  4213. case RES_MTT_ALLOCATED:
  4214. __mlx4_free_mtt_range(dev, base,
  4215. mtt->order);
  4216. spin_lock_irq(mlx4_tlock(dev));
  4217. rb_erase(&mtt->com.node,
  4218. &tracker->res_tree[RES_MTT]);
  4219. list_del(&mtt->com.list);
  4220. spin_unlock_irq(mlx4_tlock(dev));
  4221. mlx4_release_resource(dev, slave, RES_MTT,
  4222. 1 << mtt->order, 0);
  4223. kfree(mtt);
  4224. state = 0;
  4225. break;
  4226. default:
  4227. state = 0;
  4228. }
  4229. }
  4230. }
  4231. spin_lock_irq(mlx4_tlock(dev));
  4232. }
  4233. spin_unlock_irq(mlx4_tlock(dev));
  4234. }
  4235. static int mlx4_do_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule)
  4236. {
  4237. struct mlx4_cmd_mailbox *mailbox;
  4238. int err;
  4239. struct res_fs_rule *mirr_rule;
  4240. u64 reg_id;
  4241. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4242. if (IS_ERR(mailbox))
  4243. return PTR_ERR(mailbox);
  4244. if (!fs_rule->mirr_mbox) {
  4245. mlx4_err(dev, "rule mirroring mailbox is null\n");
  4246. return -EINVAL;
  4247. }
  4248. memcpy(mailbox->buf, fs_rule->mirr_mbox, fs_rule->mirr_mbox_size);
  4249. err = mlx4_cmd_imm(dev, mailbox->dma, &reg_id, fs_rule->mirr_mbox_size >> 2, 0,
  4250. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  4251. MLX4_CMD_NATIVE);
  4252. mlx4_free_cmd_mailbox(dev, mailbox);
  4253. if (err)
  4254. goto err;
  4255. err = add_res_range(dev, fs_rule->com.owner, reg_id, 1, RES_FS_RULE, fs_rule->qpn);
  4256. if (err)
  4257. goto err_detach;
  4258. err = get_res(dev, fs_rule->com.owner, reg_id, RES_FS_RULE, &mirr_rule);
  4259. if (err)
  4260. goto err_rem;
  4261. fs_rule->mirr_rule_id = reg_id;
  4262. mirr_rule->mirr_rule_id = 0;
  4263. mirr_rule->mirr_mbox_size = 0;
  4264. mirr_rule->mirr_mbox = NULL;
  4265. put_res(dev, fs_rule->com.owner, reg_id, RES_FS_RULE);
  4266. return 0;
  4267. err_rem:
  4268. rem_res_range(dev, fs_rule->com.owner, reg_id, 1, RES_FS_RULE, 0);
  4269. err_detach:
  4270. mlx4_cmd(dev, reg_id, 0, 0, MLX4_QP_FLOW_STEERING_DETACH,
  4271. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  4272. err:
  4273. return err;
  4274. }
  4275. static int mlx4_mirror_fs_rules(struct mlx4_dev *dev, bool bond)
  4276. {
  4277. struct mlx4_priv *priv = mlx4_priv(dev);
  4278. struct mlx4_resource_tracker *tracker =
  4279. &priv->mfunc.master.res_tracker;
  4280. struct rb_root *root = &tracker->res_tree[RES_FS_RULE];
  4281. struct rb_node *p;
  4282. struct res_fs_rule *fs_rule;
  4283. int err = 0;
  4284. LIST_HEAD(mirr_list);
  4285. for (p = rb_first(root); p; p = rb_next(p)) {
  4286. fs_rule = rb_entry(p, struct res_fs_rule, com.node);
  4287. if ((bond && fs_rule->mirr_mbox_size) ||
  4288. (!bond && !fs_rule->mirr_mbox_size))
  4289. list_add_tail(&fs_rule->mirr_list, &mirr_list);
  4290. }
  4291. list_for_each_entry(fs_rule, &mirr_list, mirr_list) {
  4292. if (bond)
  4293. err += mlx4_do_mirror_rule(dev, fs_rule);
  4294. else
  4295. err += mlx4_undo_mirror_rule(dev, fs_rule);
  4296. }
  4297. return err;
  4298. }
  4299. int mlx4_bond_fs_rules(struct mlx4_dev *dev)
  4300. {
  4301. return mlx4_mirror_fs_rules(dev, true);
  4302. }
  4303. int mlx4_unbond_fs_rules(struct mlx4_dev *dev)
  4304. {
  4305. return mlx4_mirror_fs_rules(dev, false);
  4306. }
  4307. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  4308. {
  4309. struct mlx4_priv *priv = mlx4_priv(dev);
  4310. struct mlx4_resource_tracker *tracker =
  4311. &priv->mfunc.master.res_tracker;
  4312. struct list_head *fs_rule_list =
  4313. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  4314. struct res_fs_rule *fs_rule;
  4315. struct res_fs_rule *tmp;
  4316. int state;
  4317. u64 base;
  4318. int err;
  4319. err = move_all_busy(dev, slave, RES_FS_RULE);
  4320. if (err)
  4321. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  4322. slave);
  4323. spin_lock_irq(mlx4_tlock(dev));
  4324. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  4325. spin_unlock_irq(mlx4_tlock(dev));
  4326. if (fs_rule->com.owner == slave) {
  4327. base = fs_rule->com.res_id;
  4328. state = fs_rule->com.from_state;
  4329. while (state != 0) {
  4330. switch (state) {
  4331. case RES_FS_RULE_ALLOCATED:
  4332. /* detach rule */
  4333. err = mlx4_cmd(dev, base, 0, 0,
  4334. MLX4_QP_FLOW_STEERING_DETACH,
  4335. MLX4_CMD_TIME_CLASS_A,
  4336. MLX4_CMD_NATIVE);
  4337. spin_lock_irq(mlx4_tlock(dev));
  4338. rb_erase(&fs_rule->com.node,
  4339. &tracker->res_tree[RES_FS_RULE]);
  4340. list_del(&fs_rule->com.list);
  4341. spin_unlock_irq(mlx4_tlock(dev));
  4342. kfree(fs_rule);
  4343. state = 0;
  4344. break;
  4345. default:
  4346. state = 0;
  4347. }
  4348. }
  4349. }
  4350. spin_lock_irq(mlx4_tlock(dev));
  4351. }
  4352. spin_unlock_irq(mlx4_tlock(dev));
  4353. }
  4354. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  4355. {
  4356. struct mlx4_priv *priv = mlx4_priv(dev);
  4357. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4358. struct list_head *eq_list =
  4359. &tracker->slave_list[slave].res_list[RES_EQ];
  4360. struct res_eq *eq;
  4361. struct res_eq *tmp;
  4362. int err;
  4363. int state;
  4364. LIST_HEAD(tlist);
  4365. int eqn;
  4366. err = move_all_busy(dev, slave, RES_EQ);
  4367. if (err)
  4368. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs - too busy for slave %d\n",
  4369. slave);
  4370. spin_lock_irq(mlx4_tlock(dev));
  4371. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  4372. spin_unlock_irq(mlx4_tlock(dev));
  4373. if (eq->com.owner == slave) {
  4374. eqn = eq->com.res_id;
  4375. state = eq->com.from_state;
  4376. while (state != 0) {
  4377. switch (state) {
  4378. case RES_EQ_RESERVED:
  4379. spin_lock_irq(mlx4_tlock(dev));
  4380. rb_erase(&eq->com.node,
  4381. &tracker->res_tree[RES_EQ]);
  4382. list_del(&eq->com.list);
  4383. spin_unlock_irq(mlx4_tlock(dev));
  4384. kfree(eq);
  4385. state = 0;
  4386. break;
  4387. case RES_EQ_HW:
  4388. err = mlx4_cmd(dev, slave, eqn & 0x3ff,
  4389. 1, MLX4_CMD_HW2SW_EQ,
  4390. MLX4_CMD_TIME_CLASS_A,
  4391. MLX4_CMD_NATIVE);
  4392. if (err)
  4393. mlx4_dbg(dev, "rem_slave_eqs: failed to move slave %d eqs %d to SW ownership\n",
  4394. slave, eqn & 0x3ff);
  4395. atomic_dec(&eq->mtt->ref_count);
  4396. state = RES_EQ_RESERVED;
  4397. break;
  4398. default:
  4399. state = 0;
  4400. }
  4401. }
  4402. }
  4403. spin_lock_irq(mlx4_tlock(dev));
  4404. }
  4405. spin_unlock_irq(mlx4_tlock(dev));
  4406. }
  4407. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  4408. {
  4409. struct mlx4_priv *priv = mlx4_priv(dev);
  4410. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4411. struct list_head *counter_list =
  4412. &tracker->slave_list[slave].res_list[RES_COUNTER];
  4413. struct res_counter *counter;
  4414. struct res_counter *tmp;
  4415. int err;
  4416. int *counters_arr = NULL;
  4417. int i, j;
  4418. err = move_all_busy(dev, slave, RES_COUNTER);
  4419. if (err)
  4420. mlx4_warn(dev, "rem_slave_counters: Could not move all counters - too busy for slave %d\n",
  4421. slave);
  4422. counters_arr = kmalloc_array(dev->caps.max_counters,
  4423. sizeof(*counters_arr), GFP_KERNEL);
  4424. if (!counters_arr)
  4425. return;
  4426. do {
  4427. i = 0;
  4428. j = 0;
  4429. spin_lock_irq(mlx4_tlock(dev));
  4430. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  4431. if (counter->com.owner == slave) {
  4432. counters_arr[i++] = counter->com.res_id;
  4433. rb_erase(&counter->com.node,
  4434. &tracker->res_tree[RES_COUNTER]);
  4435. list_del(&counter->com.list);
  4436. kfree(counter);
  4437. }
  4438. }
  4439. spin_unlock_irq(mlx4_tlock(dev));
  4440. while (j < i) {
  4441. __mlx4_counter_free(dev, counters_arr[j++]);
  4442. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  4443. }
  4444. } while (i);
  4445. kfree(counters_arr);
  4446. }
  4447. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  4448. {
  4449. struct mlx4_priv *priv = mlx4_priv(dev);
  4450. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4451. struct list_head *xrcdn_list =
  4452. &tracker->slave_list[slave].res_list[RES_XRCD];
  4453. struct res_xrcdn *xrcd;
  4454. struct res_xrcdn *tmp;
  4455. int err;
  4456. int xrcdn;
  4457. err = move_all_busy(dev, slave, RES_XRCD);
  4458. if (err)
  4459. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns - too busy for slave %d\n",
  4460. slave);
  4461. spin_lock_irq(mlx4_tlock(dev));
  4462. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  4463. if (xrcd->com.owner == slave) {
  4464. xrcdn = xrcd->com.res_id;
  4465. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  4466. list_del(&xrcd->com.list);
  4467. kfree(xrcd);
  4468. __mlx4_xrcd_free(dev, xrcdn);
  4469. }
  4470. }
  4471. spin_unlock_irq(mlx4_tlock(dev));
  4472. }
  4473. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  4474. {
  4475. struct mlx4_priv *priv = mlx4_priv(dev);
  4476. mlx4_reset_roce_gids(dev, slave);
  4477. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4478. rem_slave_vlans(dev, slave);
  4479. rem_slave_macs(dev, slave);
  4480. rem_slave_fs_rule(dev, slave);
  4481. rem_slave_qps(dev, slave);
  4482. rem_slave_srqs(dev, slave);
  4483. rem_slave_cqs(dev, slave);
  4484. rem_slave_mrs(dev, slave);
  4485. rem_slave_eqs(dev, slave);
  4486. rem_slave_mtts(dev, slave);
  4487. rem_slave_counters(dev, slave);
  4488. rem_slave_xrcdns(dev, slave);
  4489. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4490. }
  4491. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  4492. {
  4493. struct mlx4_vf_immed_vlan_work *work =
  4494. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  4495. struct mlx4_cmd_mailbox *mailbox;
  4496. struct mlx4_update_qp_context *upd_context;
  4497. struct mlx4_dev *dev = &work->priv->dev;
  4498. struct mlx4_resource_tracker *tracker =
  4499. &work->priv->mfunc.master.res_tracker;
  4500. struct list_head *qp_list =
  4501. &tracker->slave_list[work->slave].res_list[RES_QP];
  4502. struct res_qp *qp;
  4503. struct res_qp *tmp;
  4504. u64 qp_path_mask_vlan_ctrl =
  4505. ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  4506. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  4507. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  4508. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  4509. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  4510. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED));
  4511. u64 qp_path_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  4512. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL) |
  4513. (1ULL << MLX4_UPD_QP_PATH_MASK_CV) |
  4514. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN) |
  4515. (1ULL << MLX4_UPD_QP_PATH_MASK_FEUP) |
  4516. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL_RX) |
  4517. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  4518. int err;
  4519. int port, errors = 0;
  4520. u8 vlan_control;
  4521. if (mlx4_is_slave(dev)) {
  4522. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  4523. work->slave);
  4524. goto out;
  4525. }
  4526. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4527. if (IS_ERR(mailbox))
  4528. goto out;
  4529. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  4530. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4531. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  4532. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  4533. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4534. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  4535. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4536. else if (!work->vlan_id)
  4537. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4538. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4539. else
  4540. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4541. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4542. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  4543. upd_context = mailbox->buf;
  4544. upd_context->qp_mask = cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_VSD);
  4545. spin_lock_irq(mlx4_tlock(dev));
  4546. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  4547. spin_unlock_irq(mlx4_tlock(dev));
  4548. if (qp->com.owner == work->slave) {
  4549. if (qp->com.from_state != RES_QP_HW ||
  4550. !qp->sched_queue || /* no INIT2RTR trans yet */
  4551. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  4552. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  4553. spin_lock_irq(mlx4_tlock(dev));
  4554. continue;
  4555. }
  4556. port = (qp->sched_queue >> 6 & 1) + 1;
  4557. if (port != work->port) {
  4558. spin_lock_irq(mlx4_tlock(dev));
  4559. continue;
  4560. }
  4561. if (MLX4_QP_ST_RC == ((qp->qpc_flags >> 16) & 0xff))
  4562. upd_context->primary_addr_path_mask = cpu_to_be64(qp_path_mask);
  4563. else
  4564. upd_context->primary_addr_path_mask =
  4565. cpu_to_be64(qp_path_mask | qp_path_mask_vlan_ctrl);
  4566. if (work->vlan_id == MLX4_VGT) {
  4567. upd_context->qp_context.param3 = qp->param3;
  4568. upd_context->qp_context.pri_path.vlan_control = qp->vlan_control;
  4569. upd_context->qp_context.pri_path.fvl_rx = qp->fvl_rx;
  4570. upd_context->qp_context.pri_path.vlan_index = qp->vlan_index;
  4571. upd_context->qp_context.pri_path.fl = qp->pri_path_fl;
  4572. upd_context->qp_context.pri_path.feup = qp->feup;
  4573. upd_context->qp_context.pri_path.sched_queue =
  4574. qp->sched_queue;
  4575. } else {
  4576. upd_context->qp_context.param3 = qp->param3 & ~cpu_to_be32(MLX4_STRIP_VLAN);
  4577. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  4578. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  4579. upd_context->qp_context.pri_path.fvl_rx =
  4580. qp->fvl_rx | MLX4_FVL_RX_FORCE_ETH_VLAN;
  4581. upd_context->qp_context.pri_path.fl =
  4582. qp->pri_path_fl | MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  4583. upd_context->qp_context.pri_path.feup =
  4584. qp->feup | MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  4585. upd_context->qp_context.pri_path.sched_queue =
  4586. qp->sched_queue & 0xC7;
  4587. upd_context->qp_context.pri_path.sched_queue |=
  4588. ((work->qos & 0x7) << 3);
  4589. upd_context->qp_mask |=
  4590. cpu_to_be64(1ULL <<
  4591. MLX4_UPD_QP_MASK_QOS_VPP);
  4592. upd_context->qp_context.qos_vport =
  4593. work->qos_vport;
  4594. }
  4595. err = mlx4_cmd(dev, mailbox->dma,
  4596. qp->local_qpn & 0xffffff,
  4597. 0, MLX4_CMD_UPDATE_QP,
  4598. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  4599. if (err) {
  4600. mlx4_info(dev, "UPDATE_QP failed for slave %d, port %d, qpn %d (%d)\n",
  4601. work->slave, port, qp->local_qpn, err);
  4602. errors++;
  4603. }
  4604. }
  4605. spin_lock_irq(mlx4_tlock(dev));
  4606. }
  4607. spin_unlock_irq(mlx4_tlock(dev));
  4608. mlx4_free_cmd_mailbox(dev, mailbox);
  4609. if (errors)
  4610. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  4611. errors, work->slave, work->port);
  4612. /* unregister previous vlan_id if needed and we had no errors
  4613. * while updating the QPs
  4614. */
  4615. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  4616. NO_INDX != work->orig_vlan_ix)
  4617. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  4618. work->orig_vlan_id);
  4619. out:
  4620. kfree(work);
  4621. return;
  4622. }