mlx4_en.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #ifndef _MLX4_EN_H_
  34. #define _MLX4_EN_H_
  35. #include <linux/bitops.h>
  36. #include <linux/compiler.h>
  37. #include <linux/list.h>
  38. #include <linux/mutex.h>
  39. #include <linux/netdevice.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/net_tstamp.h>
  42. #ifdef CONFIG_MLX4_EN_DCB
  43. #include <linux/dcbnl.h>
  44. #endif
  45. #include <linux/cpu_rmap.h>
  46. #include <linux/ptp_clock_kernel.h>
  47. #include <linux/mlx4/device.h>
  48. #include <linux/mlx4/qp.h>
  49. #include <linux/mlx4/cq.h>
  50. #include <linux/mlx4/srq.h>
  51. #include <linux/mlx4/doorbell.h>
  52. #include <linux/mlx4/cmd.h>
  53. #include "en_port.h"
  54. #include "mlx4_stats.h"
  55. #define DRV_NAME "mlx4_en"
  56. #define DRV_VERSION "2.2-1"
  57. #define DRV_RELDATE "Feb 2014"
  58. #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
  59. /*
  60. * Device constants
  61. */
  62. #define MLX4_EN_PAGE_SHIFT 12
  63. #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
  64. #define DEF_RX_RINGS 16
  65. #define MAX_RX_RINGS 128
  66. #define MIN_RX_RINGS 4
  67. #define TXBB_SIZE 64
  68. #define HEADROOM (2048 / TXBB_SIZE + 1)
  69. #define STAMP_STRIDE 64
  70. #define STAMP_DWORDS (STAMP_STRIDE / 4)
  71. #define STAMP_SHIFT 31
  72. #define STAMP_VAL 0x7fffffff
  73. #define STATS_DELAY (HZ / 4)
  74. #define SERVICE_TASK_DELAY (HZ / 4)
  75. #define MAX_NUM_OF_FS_RULES 256
  76. #define MLX4_EN_FILTER_HASH_SHIFT 4
  77. #define MLX4_EN_FILTER_EXPIRY_QUOTA 60
  78. /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
  79. #define MAX_DESC_SIZE 512
  80. #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
  81. /*
  82. * OS related constants and tunables
  83. */
  84. #define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
  85. #define MLX4_EN_PRIV_FLAGS_PHV 2
  86. #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
  87. /* Use the maximum between 16384 and a single page */
  88. #define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
  89. #define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
  90. /* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
  91. * and 4K allocations) */
  92. enum {
  93. FRAG_SZ0 = 1536 - NET_IP_ALIGN,
  94. FRAG_SZ1 = 4096,
  95. FRAG_SZ2 = 4096,
  96. FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
  97. };
  98. #define MLX4_EN_MAX_RX_FRAGS 4
  99. /* Maximum ring sizes */
  100. #define MLX4_EN_MAX_TX_SIZE 8192
  101. #define MLX4_EN_MAX_RX_SIZE 8192
  102. /* Minimum ring size for our page-allocation scheme to work */
  103. #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
  104. #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
  105. #define MLX4_EN_SMALL_PKT_SIZE 64
  106. #define MLX4_EN_MIN_TX_RING_P_UP 1
  107. #define MLX4_EN_MAX_TX_RING_P_UP 32
  108. #define MLX4_EN_NUM_UP 8
  109. #define MLX4_EN_DEF_TX_RING_SIZE 512
  110. #define MLX4_EN_DEF_RX_RING_SIZE 1024
  111. #define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
  112. MLX4_EN_NUM_UP)
  113. #define MLX4_EN_DEFAULT_TX_WORK 256
  114. /* Target number of packets to coalesce with interrupt moderation */
  115. #define MLX4_EN_RX_COAL_TARGET 44
  116. #define MLX4_EN_RX_COAL_TIME 0x10
  117. #define MLX4_EN_TX_COAL_PKTS 16
  118. #define MLX4_EN_TX_COAL_TIME 0x10
  119. #define MLX4_EN_RX_RATE_LOW 400000
  120. #define MLX4_EN_RX_COAL_TIME_LOW 0
  121. #define MLX4_EN_RX_RATE_HIGH 450000
  122. #define MLX4_EN_RX_COAL_TIME_HIGH 128
  123. #define MLX4_EN_RX_SIZE_THRESH 1024
  124. #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
  125. #define MLX4_EN_SAMPLE_INTERVAL 0
  126. #define MLX4_EN_AVG_PKT_SMALL 256
  127. #define MLX4_EN_AUTO_CONF 0xffff
  128. #define MLX4_EN_DEF_RX_PAUSE 1
  129. #define MLX4_EN_DEF_TX_PAUSE 1
  130. /* Interval between successive polls in the Tx routine when polling is used
  131. instead of interrupts (in per-core Tx rings) - should be power of 2 */
  132. #define MLX4_EN_TX_POLL_MODER 16
  133. #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
  134. #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
  135. #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
  136. #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
  137. #define MLX4_EN_MIN_MTU 46
  138. #define ETH_BCAST 0xffffffffffffULL
  139. #define MLX4_EN_LOOPBACK_RETRIES 5
  140. #define MLX4_EN_LOOPBACK_TIMEOUT 100
  141. #ifdef MLX4_EN_PERF_STAT
  142. /* Number of samples to 'average' */
  143. #define AVG_SIZE 128
  144. #define AVG_FACTOR 1024
  145. #define INC_PERF_COUNTER(cnt) (++(cnt))
  146. #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
  147. #define AVG_PERF_COUNTER(cnt, sample) \
  148. ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
  149. #define GET_PERF_COUNTER(cnt) (cnt)
  150. #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
  151. #else
  152. #define INC_PERF_COUNTER(cnt) do {} while (0)
  153. #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
  154. #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
  155. #define GET_PERF_COUNTER(cnt) (0)
  156. #define GET_AVG_PERF_COUNTER(cnt) (0)
  157. #endif /* MLX4_EN_PERF_STAT */
  158. /* Constants for TX flow */
  159. enum {
  160. MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
  161. MAX_BF = 256,
  162. MIN_PKT_LEN = 17,
  163. };
  164. /*
  165. * Configurables
  166. */
  167. enum cq_type {
  168. RX = 0,
  169. TX = 1,
  170. };
  171. /*
  172. * Useful macros
  173. */
  174. #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
  175. #define XNOR(x, y) (!(x) == !(y))
  176. struct mlx4_en_tx_info {
  177. struct sk_buff *skb;
  178. dma_addr_t map0_dma;
  179. u32 map0_byte_count;
  180. u32 nr_txbb;
  181. u32 nr_bytes;
  182. u8 linear;
  183. u8 data_offset;
  184. u8 inl;
  185. u8 ts_requested;
  186. u8 nr_maps;
  187. } ____cacheline_aligned_in_smp;
  188. #define MLX4_EN_BIT_DESC_OWN 0x80000000
  189. #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
  190. #define MLX4_EN_MEMTYPE_PAD 0x100
  191. #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
  192. struct mlx4_en_tx_desc {
  193. struct mlx4_wqe_ctrl_seg ctrl;
  194. union {
  195. struct mlx4_wqe_data_seg data; /* at least one data segment */
  196. struct mlx4_wqe_lso_seg lso;
  197. struct mlx4_wqe_inline_seg inl;
  198. };
  199. };
  200. #define MLX4_EN_USE_SRQ 0x01000000
  201. #define MLX4_EN_CX3_LOW_ID 0x1000
  202. #define MLX4_EN_CX3_HIGH_ID 0x1005
  203. struct mlx4_en_rx_alloc {
  204. struct page *page;
  205. dma_addr_t dma;
  206. u32 page_offset;
  207. u32 page_size;
  208. };
  209. struct mlx4_en_tx_ring {
  210. /* cache line used and dirtied in tx completion
  211. * (mlx4_en_free_tx_buf())
  212. */
  213. u32 last_nr_txbb;
  214. u32 cons;
  215. unsigned long wake_queue;
  216. /* cache line used and dirtied in mlx4_en_xmit() */
  217. u32 prod ____cacheline_aligned_in_smp;
  218. unsigned long bytes;
  219. unsigned long packets;
  220. unsigned long tx_csum;
  221. unsigned long tso_packets;
  222. unsigned long xmit_more;
  223. struct mlx4_bf bf;
  224. unsigned long queue_stopped;
  225. /* Following part should be mostly read */
  226. cpumask_t affinity_mask;
  227. struct mlx4_qp qp;
  228. struct mlx4_hwq_resources wqres;
  229. u32 size; /* number of TXBBs */
  230. u32 size_mask;
  231. u16 stride;
  232. u32 full_size;
  233. u16 cqn; /* index of port CQ associated with this ring */
  234. u32 buf_size;
  235. __be32 doorbell_qpn;
  236. __be32 mr_key;
  237. void *buf;
  238. struct mlx4_en_tx_info *tx_info;
  239. u8 *bounce_buf;
  240. struct mlx4_qp_context context;
  241. int qpn;
  242. enum mlx4_qp_state qp_state;
  243. u8 queue_index;
  244. bool bf_enabled;
  245. bool bf_alloced;
  246. struct netdev_queue *tx_queue;
  247. int hwtstamp_tx_type;
  248. } ____cacheline_aligned_in_smp;
  249. struct mlx4_en_rx_desc {
  250. /* actual number of entries depends on rx ring stride */
  251. struct mlx4_wqe_data_seg data[0];
  252. };
  253. struct mlx4_en_rx_ring {
  254. struct mlx4_hwq_resources wqres;
  255. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  256. u32 size ; /* number of Rx descs*/
  257. u32 actual_size;
  258. u32 size_mask;
  259. u16 stride;
  260. u16 log_stride;
  261. u16 cqn; /* index of port CQ associated with this ring */
  262. u32 prod;
  263. u32 cons;
  264. u32 buf_size;
  265. u8 fcs_del;
  266. void *buf;
  267. void *rx_info;
  268. unsigned long bytes;
  269. unsigned long packets;
  270. unsigned long csum_ok;
  271. unsigned long csum_none;
  272. unsigned long csum_complete;
  273. int hwtstamp_rx_filter;
  274. cpumask_var_t affinity_mask;
  275. };
  276. struct mlx4_en_cq {
  277. struct mlx4_cq mcq;
  278. struct mlx4_hwq_resources wqres;
  279. int ring;
  280. struct net_device *dev;
  281. struct napi_struct napi;
  282. int size;
  283. int buf_size;
  284. int vector;
  285. enum cq_type is_tx;
  286. u16 moder_time;
  287. u16 moder_cnt;
  288. struct mlx4_cqe *buf;
  289. #define MLX4_EN_OPCODE_ERROR 0x1e
  290. struct irq_desc *irq_desc;
  291. };
  292. struct mlx4_en_port_profile {
  293. u32 flags;
  294. u32 tx_ring_num;
  295. u32 rx_ring_num;
  296. u32 tx_ring_size;
  297. u32 rx_ring_size;
  298. u8 rx_pause;
  299. u8 rx_ppp;
  300. u8 tx_pause;
  301. u8 tx_ppp;
  302. int rss_rings;
  303. int inline_thold;
  304. };
  305. struct mlx4_en_profile {
  306. int udp_rss;
  307. u8 rss_mask;
  308. u32 active_ports;
  309. u32 small_pkt_int;
  310. u8 no_reset;
  311. u8 num_tx_rings_p_up;
  312. struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
  313. };
  314. struct mlx4_en_dev {
  315. struct mlx4_dev *dev;
  316. struct pci_dev *pdev;
  317. struct mutex state_lock;
  318. struct net_device *pndev[MLX4_MAX_PORTS + 1];
  319. struct net_device *upper[MLX4_MAX_PORTS + 1];
  320. u32 port_cnt;
  321. bool device_up;
  322. struct mlx4_en_profile profile;
  323. u32 LSO_support;
  324. struct workqueue_struct *workqueue;
  325. struct device *dma_device;
  326. void __iomem *uar_map;
  327. struct mlx4_uar priv_uar;
  328. struct mlx4_mr mr;
  329. u32 priv_pdn;
  330. spinlock_t uar_lock;
  331. u8 mac_removed[MLX4_MAX_PORTS + 1];
  332. rwlock_t clock_lock;
  333. u32 nominal_c_mult;
  334. struct cyclecounter cycles;
  335. struct timecounter clock;
  336. unsigned long last_overflow_check;
  337. unsigned long overflow_period;
  338. struct ptp_clock *ptp_clock;
  339. struct ptp_clock_info ptp_clock_info;
  340. struct notifier_block nb;
  341. };
  342. struct mlx4_en_rss_map {
  343. int base_qpn;
  344. struct mlx4_qp qps[MAX_RX_RINGS];
  345. enum mlx4_qp_state state[MAX_RX_RINGS];
  346. struct mlx4_qp indir_qp;
  347. enum mlx4_qp_state indir_state;
  348. };
  349. enum mlx4_en_port_flag {
  350. MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
  351. MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
  352. };
  353. struct mlx4_en_port_state {
  354. int link_state;
  355. int link_speed;
  356. int transceiver;
  357. u32 flags;
  358. };
  359. enum mlx4_en_mclist_act {
  360. MCLIST_NONE,
  361. MCLIST_REM,
  362. MCLIST_ADD,
  363. };
  364. struct mlx4_en_mc_list {
  365. struct list_head list;
  366. enum mlx4_en_mclist_act action;
  367. u8 addr[ETH_ALEN];
  368. u64 reg_id;
  369. u64 tunnel_reg_id;
  370. };
  371. struct mlx4_en_frag_info {
  372. u16 frag_size;
  373. u16 frag_prefix_size;
  374. u16 frag_stride;
  375. };
  376. #ifdef CONFIG_MLX4_EN_DCB
  377. /* Minimal TC BW - setting to 0 will block traffic */
  378. #define MLX4_EN_BW_MIN 1
  379. #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
  380. #define MLX4_EN_TC_ETS 7
  381. #endif
  382. struct ethtool_flow_id {
  383. struct list_head list;
  384. struct ethtool_rx_flow_spec flow_spec;
  385. u64 id;
  386. };
  387. enum {
  388. MLX4_EN_FLAG_PROMISC = (1 << 0),
  389. MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
  390. /* whether we need to enable hardware loopback by putting dmac
  391. * in Tx WQE
  392. */
  393. MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
  394. /* whether we need to drop packets that hardware loopback-ed */
  395. MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
  396. MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
  397. MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
  398. };
  399. #define PORT_BEACON_MAX_LIMIT (65535)
  400. #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
  401. #define MLX4_EN_MAC_HASH_IDX 5
  402. struct mlx4_en_stats_bitmap {
  403. DECLARE_BITMAP(bitmap, NUM_ALL_STATS);
  404. struct mutex mutex; /* for mutual access to stats bitmap */
  405. };
  406. struct mlx4_en_priv {
  407. struct mlx4_en_dev *mdev;
  408. struct mlx4_en_port_profile *prof;
  409. struct net_device *dev;
  410. unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
  411. struct net_device_stats stats;
  412. struct net_device_stats ret_stats;
  413. struct mlx4_en_port_state port_state;
  414. spinlock_t stats_lock;
  415. struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
  416. /* To allow rules removal while port is going down */
  417. struct list_head ethtool_list;
  418. unsigned long last_moder_packets[MAX_RX_RINGS];
  419. unsigned long last_moder_tx_packets;
  420. unsigned long last_moder_bytes[MAX_RX_RINGS];
  421. unsigned long last_moder_jiffies;
  422. int last_moder_time[MAX_RX_RINGS];
  423. u16 rx_usecs;
  424. u16 rx_frames;
  425. u16 tx_usecs;
  426. u16 tx_frames;
  427. u32 pkt_rate_low;
  428. u16 rx_usecs_low;
  429. u32 pkt_rate_high;
  430. u16 rx_usecs_high;
  431. u16 sample_interval;
  432. u16 adaptive_rx_coal;
  433. u32 msg_enable;
  434. u32 loopback_ok;
  435. u32 validate_loopback;
  436. struct mlx4_hwq_resources res;
  437. int link_state;
  438. int last_link_state;
  439. bool port_up;
  440. int port;
  441. int registered;
  442. int allocated;
  443. int stride;
  444. unsigned char current_mac[ETH_ALEN + 2];
  445. int mac_index;
  446. unsigned max_mtu;
  447. int base_qpn;
  448. int cqe_factor;
  449. int cqe_size;
  450. struct mlx4_en_rss_map rss_map;
  451. __be32 ctrl_flags;
  452. u32 flags;
  453. u8 num_tx_rings_p_up;
  454. u32 tx_work_limit;
  455. u32 tx_ring_num;
  456. u32 rx_ring_num;
  457. u32 rx_skb_size;
  458. struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
  459. u16 num_frags;
  460. u16 log_rx_info;
  461. struct mlx4_en_tx_ring **tx_ring;
  462. struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
  463. struct mlx4_en_cq **tx_cq;
  464. struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
  465. struct mlx4_qp drop_qp;
  466. struct work_struct rx_mode_task;
  467. struct work_struct watchdog_task;
  468. struct work_struct linkstate_task;
  469. struct delayed_work stats_task;
  470. struct delayed_work service_task;
  471. #ifdef CONFIG_MLX4_EN_VXLAN
  472. struct work_struct vxlan_add_task;
  473. struct work_struct vxlan_del_task;
  474. #endif
  475. struct mlx4_en_perf_stats pstats;
  476. struct mlx4_en_pkt_stats pkstats;
  477. struct mlx4_en_counter_stats pf_stats;
  478. struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES];
  479. struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES];
  480. struct mlx4_en_flow_stats_rx rx_flowstats;
  481. struct mlx4_en_flow_stats_tx tx_flowstats;
  482. struct mlx4_en_port_stats port_stats;
  483. struct mlx4_en_stats_bitmap stats_bitmap;
  484. struct list_head mc_list;
  485. struct list_head curr_list;
  486. u64 broadcast_id;
  487. struct mlx4_en_stat_out_mbox hw_stats;
  488. int vids[128];
  489. bool wol;
  490. struct device *ddev;
  491. struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
  492. struct hwtstamp_config hwtstamp_config;
  493. u32 counter_index;
  494. #ifdef CONFIG_MLX4_EN_DCB
  495. struct ieee_ets ets;
  496. u16 maxrate[IEEE_8021QAZ_MAX_TCS];
  497. enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS];
  498. #endif
  499. #ifdef CONFIG_RFS_ACCEL
  500. spinlock_t filters_lock;
  501. int last_filter_id;
  502. struct list_head filters;
  503. struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
  504. #endif
  505. u64 tunnel_reg_id;
  506. __be16 vxlan_port;
  507. u32 pflags;
  508. u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
  509. u8 rss_hash_fn;
  510. };
  511. enum mlx4_en_wol {
  512. MLX4_EN_WOL_MAGIC = (1ULL << 61),
  513. MLX4_EN_WOL_ENABLED = (1ULL << 62),
  514. };
  515. struct mlx4_mac_entry {
  516. struct hlist_node hlist;
  517. unsigned char mac[ETH_ALEN + 2];
  518. u64 reg_id;
  519. struct rcu_head rcu;
  520. };
  521. static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
  522. {
  523. return buf + idx * cqe_sz;
  524. }
  525. #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
  526. void mlx4_en_init_ptys2ethtool_map(void);
  527. void mlx4_en_update_loopback_state(struct net_device *dev,
  528. netdev_features_t features);
  529. void mlx4_en_destroy_netdev(struct net_device *dev);
  530. int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
  531. struct mlx4_en_port_profile *prof);
  532. int mlx4_en_start_port(struct net_device *dev);
  533. void mlx4_en_stop_port(struct net_device *dev, int detach);
  534. void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev,
  535. struct mlx4_en_stats_bitmap *stats_bitmap,
  536. u8 rx_ppp, u8 rx_pause,
  537. u8 tx_ppp, u8 tx_pause);
  538. void mlx4_en_free_resources(struct mlx4_en_priv *priv);
  539. int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
  540. int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
  541. int entries, int ring, enum cq_type mode, int node);
  542. void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
  543. int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  544. int cq_idx);
  545. void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  546. int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  547. int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  548. void mlx4_en_tx_irq(struct mlx4_cq *mcq);
  549. u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
  550. void *accel_priv, select_queue_fallback_t fallback);
  551. netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
  552. int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
  553. struct mlx4_en_tx_ring **pring,
  554. u32 size, u16 stride,
  555. int node, int queue_index);
  556. void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
  557. struct mlx4_en_tx_ring **pring);
  558. int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
  559. struct mlx4_en_tx_ring *ring,
  560. int cq, int user_prio);
  561. void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
  562. struct mlx4_en_tx_ring *ring);
  563. void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
  564. void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv);
  565. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  566. struct mlx4_en_rx_ring **pring,
  567. u32 size, u16 stride, int node);
  568. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  569. struct mlx4_en_rx_ring **pring,
  570. u32 size, u16 stride);
  571. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
  572. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  573. struct mlx4_en_rx_ring *ring);
  574. int mlx4_en_process_rx_cq(struct net_device *dev,
  575. struct mlx4_en_cq *cq,
  576. int budget);
  577. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
  578. int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
  579. void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
  580. int is_tx, int rss, int qpn, int cqn, int user_prio,
  581. struct mlx4_qp_context *context);
  582. void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
  583. int mlx4_en_map_buffer(struct mlx4_buf *buf);
  584. void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
  585. int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp,
  586. int loopback);
  587. void mlx4_en_calc_rx_buf(struct net_device *dev);
  588. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
  589. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
  590. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
  591. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
  592. int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
  593. void mlx4_en_rx_irq(struct mlx4_cq *mcq);
  594. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  595. int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
  596. int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
  597. int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
  598. #ifdef CONFIG_MLX4_EN_DCB
  599. extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
  600. extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
  601. #endif
  602. int mlx4_en_setup_tc(struct net_device *dev, u8 up);
  603. #ifdef CONFIG_RFS_ACCEL
  604. void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
  605. #endif
  606. #define MLX4_EN_NUM_SELF_TEST 5
  607. void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
  608. void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
  609. #define DEV_FEATURE_CHANGED(dev, new_features, feature) \
  610. ((dev->features & feature) ^ (new_features & feature))
  611. int mlx4_en_reset_config(struct net_device *dev,
  612. struct hwtstamp_config ts_config,
  613. netdev_features_t new_features);
  614. void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev,
  615. struct mlx4_en_stats_bitmap *stats_bitmap,
  616. u8 rx_ppp, u8 rx_pause,
  617. u8 tx_ppp, u8 tx_pause);
  618. int mlx4_en_netdev_event(struct notifier_block *this,
  619. unsigned long event, void *ptr);
  620. /*
  621. * Functions for time stamping
  622. */
  623. u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
  624. void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
  625. struct skb_shared_hwtstamps *hwts,
  626. u64 timestamp);
  627. void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
  628. void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
  629. /* Globals
  630. */
  631. extern const struct ethtool_ops mlx4_en_ethtool_ops;
  632. /*
  633. * printk / logging functions
  634. */
  635. __printf(3, 4)
  636. void en_print(const char *level, const struct mlx4_en_priv *priv,
  637. const char *format, ...);
  638. #define en_dbg(mlevel, priv, format, ...) \
  639. do { \
  640. if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
  641. en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
  642. } while (0)
  643. #define en_warn(priv, format, ...) \
  644. en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
  645. #define en_err(priv, format, ...) \
  646. en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
  647. #define en_info(priv, format, ...) \
  648. en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
  649. #define mlx4_err(mdev, format, ...) \
  650. pr_err(DRV_NAME " %s: " format, \
  651. dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
  652. #define mlx4_info(mdev, format, ...) \
  653. pr_info(DRV_NAME " %s: " format, \
  654. dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
  655. #define mlx4_warn(mdev, format, ...) \
  656. pr_warn(DRV_NAME " %s: " format, \
  657. dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
  658. #endif